blob: 8081ff41c4cd26da0560ac2b4d6aaf8672afcaa5 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Arvind Ram Prakash13887ac2024-01-04 15:22:52 -06002 * Copyright (c) 2013-2024, Arm Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
Sona Mathew07384212022-11-28 13:19:11 -060019#define MIDR_VAR_MASK U(0xf0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020020#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
Arvind Ram Prakash81916212024-08-15 15:08:23 -050026/******************************************************************************
27 * MIDR macros
28 *****************************************************************************/
29/* Extract the partnumber */
30#define EXTRACT_PARTNUM(x) ((x >> MIDR_PN_SHIFT) & MIDR_PN_MASK)
31/* Extract revision and variant info */
32
33#define EXTRACT_REV_VAR(x) (x & MIDR_REV_MASK) | ((x >> (MIDR_VAR_SHIFT - MIDR_REV_BITS)) \
34 & MIDR_VAR_MASK)
35
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020036/*******************************************************************************
37 * MPIDR macros
38 ******************************************************************************/
39#define MPIDR_MT_MASK (ULL(1) << 24)
40#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
41#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
42#define MPIDR_AFFINITY_BITS U(8)
43#define MPIDR_AFFLVL_MASK ULL(0xff)
44#define MPIDR_AFF0_SHIFT U(0)
45#define MPIDR_AFF1_SHIFT U(8)
46#define MPIDR_AFF2_SHIFT U(16)
47#define MPIDR_AFF3_SHIFT U(32)
48#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
49#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
50#define MPIDR_AFFLVL_SHIFT U(3)
51#define MPIDR_AFFLVL0 ULL(0x0)
52#define MPIDR_AFFLVL1 ULL(0x1)
53#define MPIDR_AFFLVL2 ULL(0x2)
54#define MPIDR_AFFLVL3 ULL(0x3)
55#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
56#define MPIDR_AFFLVL0_VAL(mpidr) \
57 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
58#define MPIDR_AFFLVL1_VAL(mpidr) \
59 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
60#define MPIDR_AFFLVL2_VAL(mpidr) \
61 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
62#define MPIDR_AFFLVL3_VAL(mpidr) \
63 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
64/*
65 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
66 * add one while using this macro to define array sizes.
67 * TODO: Support only the first 3 affinity levels for now.
68 */
69#define MPIDR_MAX_AFFLVL U(2)
70
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000071#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000072 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000073 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
74 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
76
77#define MPIDR_AFF_ID(mpid, n) \
78 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
79
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020080/*
81 * An invalid MPID. This value can be used by functions that return an MPID to
82 * indicate an error.
83 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000084#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020085
86/*******************************************************************************
87 * Definitions for CPU system register interface to GICv3
88 ******************************************************************************/
89#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
90#define ICC_SGI1R S3_0_C12_C11_5
91#define ICC_SRE_EL1 S3_0_C12_C12_5
92#define ICC_SRE_EL2 S3_4_C12_C9_5
93#define ICC_SRE_EL3 S3_6_C12_C12_5
94#define ICC_CTLR_EL1 S3_0_C12_C12_4
95#define ICC_CTLR_EL3 S3_6_C12_C12_4
96#define ICC_PMR_EL1 S3_0_C4_C6_0
97#define ICC_RPR_EL1 S3_0_C12_C11_3
AlexeiFedorov2f30f102023-03-13 19:37:46 +000098#define ICC_IGRPEN1_EL3 S3_6_C12_C12_7
99#define ICC_IGRPEN0_EL1 S3_0_C12_C12_6
100#define ICC_HPPIR0_EL1 S3_0_C12_C8_2
101#define ICC_HPPIR1_EL1 S3_0_C12_C12_2
102#define ICC_IAR0_EL1 S3_0_C12_C8_0
103#define ICC_IAR1_EL1 S3_0_C12_C12_0
104#define ICC_EOIR0_EL1 S3_0_C12_C8_1
105#define ICC_EOIR1_EL1 S3_0_C12_C12_1
106#define ICC_SGI0R_EL1 S3_0_C12_C11_7
107
108#define ICV_CTRL_EL1 S3_0_C12_C12_4
109#define ICV_IAR1_EL1 S3_0_C12_C12_0
110#define ICV_IGRPEN1_EL1 S3_0_C12_C12_7
111#define ICV_EOIR1_EL1 S3_0_C12_C12_1
112#define ICV_PMR_EL1 S3_0_C4_C6_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200113
114/*******************************************************************************
115 * Generic timer memory mapped registers & offsets
116 ******************************************************************************/
117#define CNTCR_OFF U(0x000)
118#define CNTFID_OFF U(0x020)
119
120#define CNTCR_EN (U(1) << 0)
121#define CNTCR_HDBG (U(1) << 1)
122#define CNTCR_FCREQ(x) ((x) << 8)
123
124/*******************************************************************************
125 * System register bit definitions
126 ******************************************************************************/
127/* CLIDR definitions */
128#define LOUIS_SHIFT U(21)
129#define LOC_SHIFT U(24)
130#define CLIDR_FIELD_WIDTH U(3)
131
132/* CSSELR definitions */
133#define LEVEL_SHIFT U(1)
134
135/* Data cache set/way op type defines */
136#define DCISW U(0x0)
137#define DCCISW U(0x1)
138#define DCCSW U(0x2)
139
140/* ID_AA64PFR0_EL1 definitions */
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500141#define ID_AA64PFR0_EL0_SHIFT U(0)
142#define ID_AA64PFR0_EL1_SHIFT U(4)
143#define ID_AA64PFR0_EL2_SHIFT U(8)
144#define ID_AA64PFR0_EL3_SHIFT U(12)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500145#define ID_AA64PFR0_ELX_MASK ULL(0xf)
Olivier Deprez2661ba52024-02-19 18:50:53 +0100146#define ID_AA64PFR0_FP_SHIFT U(16)
147#define ID_AA64PFR0_FP_WIDTH U(4)
148#define ID_AA64PFR0_FP_MASK U(0xf)
149#define ID_AA64PFR0_ADVSIMD_SHIFT U(20)
150#define ID_AA64PFR0_ADVSIMD_WIDTH U(4)
151#define ID_AA64PFR0_ADVSIMD_MASK U(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500152#define ID_AA64PFR0_GIC_SHIFT U(24)
153#define ID_AA64PFR0_GIC_WIDTH U(4)
154#define ID_AA64PFR0_GIC_MASK ULL(0xf)
155#define ID_AA64PFR0_GIC_NOT_SUPPORTED ULL(0x0)
156#define ID_AA64PFR0_GICV3_GICV4_SUPPORTED ULL(0x1)
157#define ID_AA64PFR0_GICV4_1_SUPPORTED ULL(0x2)
Olivier Deprez2661ba52024-02-19 18:50:53 +0100158#define ID_AA64PFR0_RAS_MASK ULL(0xf)
159#define ID_AA64PFR0_RAS_SHIFT U(28)
160#define ID_AA64PFR0_RAS_WIDTH U(4)
161#define ID_AA64PFR0_RAS_NOT_SUPPORTED ULL(0x0)
162#define ID_AA64PFR0_RAS_SUPPORTED ULL(0x1)
163#define ID_AA64PFR0_RASV1P1_SUPPORTED ULL(0x2)
164#define ID_AA64PFR0_SVE_SHIFT U(32)
165#define ID_AA64PFR0_SVE_WIDTH U(4)
166#define ID_AA64PFR0_SVE_MASK ULL(0xf)
167#define ID_AA64PFR0_SVE_LENGTH U(4)
168#define ID_AA64PFR0_MPAM_SHIFT U(40)
169#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
170#define ID_AA64PFR0_AMU_SHIFT U(44)
171#define ID_AA64PFR0_AMU_LENGTH U(4)
172#define ID_AA64PFR0_AMU_MASK ULL(0xf)
173#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
174#define ID_AA64PFR0_AMU_V1 U(0x1)
175#define ID_AA64PFR0_AMU_V1P1 U(0x2)
176#define ID_AA64PFR0_DIT_SHIFT U(48)
177#define ID_AA64PFR0_DIT_MASK ULL(0xf)
178#define ID_AA64PFR0_DIT_LENGTH U(4)
179#define ID_AA64PFR0_DIT_SUPPORTED U(1)
180#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
181#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
182#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
183#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
184#define ID_AA64PFR0_FEAT_RME_V1 U(1)
185#define ID_AA64PFR0_CSV2_SHIFT U(56)
186#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
187#define ID_AA64PFR0_CSV2_WIDTH U(4)
188#define ID_AA64PFR0_CSV2_NOT_SUPPORTED ULL(0x0)
189#define ID_AA64PFR0_CSV2_SUPPORTED ULL(0x1)
190#define ID_AA64PFR0_CSV2_2_SUPPORTED ULL(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200191
192/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
Manish V Badarkhe41bce212022-11-17 12:34:40 +0000193#define ID_AA64DFR0_PMS_SHIFT U(32)
194#define ID_AA64DFR0_PMS_LENGTH U(4)
195#define ID_AA64DFR0_PMS_MASK ULL(0xf)
196#define ID_AA64DFR0_SPE_NOT_SUPPORTED U(0)
197#define ID_AA64DFR0_SPE U(1)
198#define ID_AA64DFR0_SPE_V1P1 U(2)
199#define ID_AA64DFR0_SPE_V1P2 U(3)
200#define ID_AA64DFR0_SPE_V1P3 U(4)
201#define ID_AA64DFR0_SPE_V1P4 U(5)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200202
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100203/* ID_AA64DFR0_EL1.DEBUG definitions */
204#define ID_AA64DFR0_DEBUG_SHIFT U(0)
205#define ID_AA64DFR0_DEBUG_LENGTH U(4)
206#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100207#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
208 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100209#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
210#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
211#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
212#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
Arvind Ram Prakash2f2c9592024-06-06 16:34:28 -0500213#define ID_AA64DFR0_V8_9_DEBUG_ARCH_SUPPORTED U(0xb)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100214
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100215/* ID_AA64DFR0_EL1.HPMN0 definitions */
216#define ID_AA64DFR0_HPMN0_SHIFT U(60)
217#define ID_AA64DFR0_HPMN0_MASK ULL(0xf)
218#define ID_AA64DFR0_HPMN0_SUPPORTED ULL(1)
219
johpow018c3da8b2022-01-31 18:14:41 -0600220/* ID_AA64DFR0_EL1.BRBE definitions */
221#define ID_AA64DFR0_BRBE_SHIFT U(52)
222#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
223#define ID_AA64DFR0_BRBE_SUPPORTED ULL(1)
224
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100225/* ID_AA64DFR0_EL1.TraceBuffer definitions */
226#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
227#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
228#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
Charlie Bareham9601dc52024-08-28 17:27:18 +0100229#define ID_AA64DFR0_TRACEBUFFER_WIDTH U(4)
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100230
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100231/* ID_DFR0_EL1.Tracefilt definitions */
232#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
233#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
234#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
235
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100236/* ID_AA64DFR0_EL1.PMUVer definitions */
237#define ID_AA64DFR0_PMUVER_SHIFT U(8)
238#define ID_AA64DFR0_PMUVER_MASK ULL(0xf)
239#define ID_AA64DFR0_PMUVER_NOT_SUPPORTED ULL(0)
240
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100241/* ID_AA64DFR0_EL1.TraceVer definitions */
242#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
243#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
244#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
245
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200246#define EL_IMPL_NONE ULL(0)
247#define EL_IMPL_A64ONLY ULL(1)
248#define EL_IMPL_A64_A32 ULL(2)
249
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500250/* ID_AA64ISAR0_EL1 definitions */
251#define ID_AA64ISAR0_EL1 S3_0_C0_C6_0
252#define ID_AA64ISAR0_TLB_MASK ULL(0xf)
253#define ID_AA64ISAR0_TLB_SHIFT U(56)
254#define ID_AA64ISAR0_TLB_WIDTH U(4)
255#define ID_AA64ISAR0_TLBIRANGE_SUPPORTED ULL(0x2)
256#define ID_AA64ISAR0_TLB_NOT_SUPPORTED ULL(0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200257
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100258/* ID_AA64ISAR1_EL1 definitions */
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500259#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
260#define ID_AA64ISAR1_GPI_SHIFT U(28)
261#define ID_AA64ISAR1_GPI_WIDTH U(4)
262#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
263#define ID_AA64ISAR1_GPA_SHIFT U(24)
264#define ID_AA64ISAR1_GPA_WIDTH U(4)
265#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
266#define ID_AA64ISAR1_API_SHIFT U(8)
267#define ID_AA64ISAR1_API_WIDTH U(4)
268#define ID_AA64ISAR1_API_MASK ULL(0xf)
269#define ID_AA64ISAR1_APA_SHIFT U(4)
270#define ID_AA64ISAR1_APA_WIDTH U(4)
271#define ID_AA64ISAR1_APA_MASK ULL(0xf)
272#define ID_AA64ISAR1_SPECRES_MASK ULL(0xf)
273#define ID_AA64ISAR1_SPECRES_SHIFT U(40)
274#define ID_AA64ISAR1_SPECRES_WIDTH U(4)
275#define ID_AA64ISAR1_SPECRES_NOT_SUPPORTED ULL(0x0)
276#define ID_AA64ISAR1_SPECRES_SUPPORTED ULL(0x1)
277#define ID_AA64ISAR1_DPB_MASK ULL(0xf)
278#define ID_AA64ISAR1_DPB_SHIFT U(0)
279#define ID_AA64ISAR1_DPB_WIDTH U(4)
280#define ID_AA64ISAR1_DPB_NOT_SUPPORTED ULL(0x0)
281#define ID_AA64ISAR1_DPB_SUPPORTED ULL(0x1)
282#define ID_AA64ISAR1_DPB2_SUPPORTED ULL(0x2)
283#define ID_AA64ISAR1_LS64_MASK ULL(0xf)
284#define ID_AA64ISAR1_LS64_SHIFT U(60)
285#define ID_AA64ISAR1_LS64_WIDTH U(4)
286#define ID_AA64ISAR1_LS64_NOT_SUPPORTED ULL(0x0)
287#define ID_AA64ISAR1_LS64_SUPPORTED ULL(0x1)
288#define ID_AA64ISAR1_LS64_V_SUPPORTED ULL(0x2)
289#define ID_AA64ISAR1_LS64_ACCDATA_SUPPORTED ULL(0x3)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100290
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000291/* ID_AA64ISAR2_EL1 definitions */
292#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
293#define ID_AA64ISAR2_WFXT_MASK ULL(0xf)
294#define ID_AA64ISAR2_WFXT_SHIFT U(0x0)
295#define ID_AA64ISAR2_WFXT_SUPPORTED ULL(0x2)
Juan Pablo Condeebd1b692022-06-30 17:47:35 -0400296#define ID_AA64ISAR2_GPA3_SHIFT U(8)
297#define ID_AA64ISAR2_GPA3_MASK ULL(0xf)
298#define ID_AA64ISAR2_APA3_SHIFT U(12)
299#define ID_AA64ISAR2_APA3_MASK ULL(0xf)
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000300
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000301/* ID_AA64MMFR0_EL1 definitions */
302#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
303#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
304
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200305#define PARANGE_0000 U(32)
306#define PARANGE_0001 U(36)
307#define PARANGE_0010 U(40)
308#define PARANGE_0011 U(42)
309#define PARANGE_0100 U(44)
310#define PARANGE_0101 U(48)
311#define PARANGE_0110 U(52)
312
Jimmy Brisson945095a2020-04-16 10:54:59 -0500313#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
314#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
315#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
316#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
317#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
318
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500319#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
320#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
321#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
322#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
Arvind Ram Prakash94963d42024-06-13 17:19:56 -0500323#define ID_AA64MMFR0_EL1_FGT2_SUPPORTED ULL(0x2)
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500324
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200325#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100326#define ID_AA64MMFR0_EL1_TGRAN4_WIDTH U(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200327#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
328#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100329#define ID_AA64MMFR0_EL1_TGRAN4_52B_SUPPORTED ULL(0x1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200330#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
331
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100332#define ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT U(40)
333#define ID_AA64MMFR0_EL1_TGRAN4_2_WIDTH U(4)
334#define ID_AA64MMFR0_EL1_TGRAN4_2_MASK ULL(0xf)
335#define ID_AA64MMFR0_EL1_TGRAN4_2_AS_1 ULL(0x0)
336#define ID_AA64MMFR0_EL1_TGRAN4_2_NOT_SUPPORTED ULL(0x1)
337#define ID_AA64MMFR0_EL1_TGRAN4_2_SUPPORTED ULL(0x2)
338#define ID_AA64MMFR0_EL1_TGRAN4_2_52B_SUPPORTED ULL(0x3)
339
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200340#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100341#define ID_AA64MMFR0_EL1_TGRAN64_WIDTH U(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200342#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
343#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
344#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
345
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100346#define ID_AA64MMFR0_EL1_TGRAN64_2_SHIFT U(36)
347#define ID_AA64MMFR0_EL1_TGRAN64_2_WIDTH U(4)
348#define ID_AA64MMFR0_EL1_TGRAN64_2_MASK ULL(0xf)
349#define ID_AA64MMFR0_EL1_TGRAN64_2_AS_1 ULL(0x0)
350#define ID_AA64MMFR0_EL1_TGRAN64_2_NOT_SUPPORTED ULL(0x1)
351#define ID_AA64MMFR0_EL1_TGRAN64_2_SUPPORTED ULL(0x2)
352
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200353#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100354#define ID_AA64MMFR0_EL1_TGRAN16_WIDTH U(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200355#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
356#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
357#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
Javier Almansa Sobrino2a32ff72023-05-25 17:51:48 +0100358#define ID_AA64MMFR0_EL1_TGRAN16_52B_SUPPORTED ULL(0x2)
359
360#define ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT U(32)
361#define ID_AA64MMFR0_EL1_TGRAN16_2_WIDTH U(4)
362#define ID_AA64MMFR0_EL1_TGRAN16_2_MASK ULL(0xf)
363#define ID_AA64MMFR0_EL1_TGRAN16_2_AS_1 ULL(0x0)
364#define ID_AA64MMFR0_EL1_TGRAN16_2_NOT_SUPPORTED ULL(0x1)
365#define ID_AA64MMFR0_EL1_TGRAN16_2_SUPPORTED ULL(0x2)
366#define ID_AA64MMFR0_EL1_TGRAN16_2_52B_SUPPORTED ULL(0x3)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200367
Daniel Boulby39e4df22021-02-02 19:27:41 +0000368/* ID_AA64MMFR1_EL1 definitions */
369#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
370#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500371#define ID_AA64MMFR1_EL1_PAN_WIDTH U(4)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000372#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
373#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
374#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
johpow01d0bbe6e2021-11-11 16:13:32 -0600375#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
376#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
377#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
378#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000379#define ID_AA64MMFR1_EL1_AFP_SHIFT U(44)
380#define ID_AA64MMFR1_EL1_AFP_MASK ULL(0xf)
381#define ID_AA64MMFR1_EL1_AFP_SUPPORTED ULL(0x1)
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500382#define ID_AA64MMFR1_EL1_LO_SHIFT U(16)
383#define ID_AA64MMFR1_EL1_LO_MASK ULL(0xf)
384#define ID_AA64MMFR1_EL1_LO_WIDTH U(4)
385#define ID_AA64MMFR1_EL1_LOR_NOT_SUPPORTED ULL(0x0)
386#define ID_AA64MMFR1_EL1_LOR_SUPPORTED ULL(0x1)
387
Daniel Boulby39e4df22021-02-02 19:27:41 +0000388
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000389/* ID_AA64MMFR2_EL1 definitions */
390#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000391
392#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
393#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
394
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000395#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
396#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
397
398/* ID_AA64PFR1_EL1 definitions */
399#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
400#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
401
402#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
403
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100404#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
405#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
406
407#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
408
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200409#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
410#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
411
Juan Pablo Conde9303f4d2022-07-25 16:38:01 -0400412#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
413#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK ULL(0xf)
414
415#define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED ULL(0x1)
416#define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED ULL(0x0)
417
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500418#define ID_AA64PFR1_CSV2_FRAC_MASK ULL(0xf)
419#define ID_AA64PFR1_CSV2_FRAC_SHIFT U(32)
420#define ID_AA64PFR1_CSV2_FRAC_WIDTH U(4)
421#define ID_AA64PFR1_CSV2_1P1_SUPPORTED ULL(0x1)
422#define ID_AA64PFR1_CSV2_1P2_SUPPORTED ULL(0x2)
423
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200424#define MTE_UNIMPLEMENTED ULL(0)
425#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
426#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
427
Jayanth Dodderi Chidanandb3ffd3c2023-02-13 12:15:11 +0000428#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
429#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
Arunachalam Ganapathy1768e592023-05-23 13:28:38 +0100430#define ID_AA64PFR1_EL1_SME_WIDTH ULL(0x4)
Jayanth Dodderi Chidanandb3ffd3c2023-02-13 12:15:11 +0000431#define ID_AA64PFR1_EL1_SME_NOT_SUPPORTED ULL(0x0)
432#define ID_AA64PFR1_EL1_SME_SUPPORTED ULL(0x1)
Jayanth Dodderi Chidanand95d5d272023-01-16 17:58:47 +0000433#define ID_AA64PFR1_EL1_SME2_SUPPORTED ULL(0x2)
johpow0150ccb552020-11-10 19:22:13 -0600434
Juan Pablo Condec94fb402023-07-21 17:19:42 -0500435#define ID_AA64PFR1_RAS_FRAC_MASK ULL(0xf)
436#define ID_AA64PFR1_RAS_FRAC_SHIFT U(12)
437#define ID_AA64PFR1_RAS_FRAC_WIDTH U(4)
438#define ID_AA64PFR1_RASV1P1_SUPPORTED ULL(0x1)
439
Arvind Ram Prakash13887ac2024-01-04 15:22:52 -0600440#define ID_AA64PFR1_MPAM_FRAC_SHIFT U(16)
441#define ID_AA64PFR1_MPAM_FRAC_MASK ULL(0xf)
442
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000443/* ID_PFR1_EL1 definitions */
444#define ID_PFR1_VIRTEXT_SHIFT U(12)
445#define ID_PFR1_VIRTEXT_MASK U(0xf)
446#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
447 & ID_PFR1_VIRTEXT_MASK)
448
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200449/* SCTLR definitions */
450#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
451 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
452 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
453
454#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
455 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000456#define SCTLR_AARCH32_EL1_RES1 \
457 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
458 (U(1) << 4) | (U(1) << 3))
459
460#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
461 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
462 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200463
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000464#define SCTLR_M_BIT (ULL(1) << 0)
465#define SCTLR_A_BIT (ULL(1) << 1)
466#define SCTLR_C_BIT (ULL(1) << 2)
467#define SCTLR_SA_BIT (ULL(1) << 3)
468#define SCTLR_SA0_BIT (ULL(1) << 4)
469#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
470#define SCTLR_ITD_BIT (ULL(1) << 7)
471#define SCTLR_SED_BIT (ULL(1) << 8)
472#define SCTLR_UMA_BIT (ULL(1) << 9)
473#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100474#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000475#define SCTLR_DZE_BIT (ULL(1) << 14)
476#define SCTLR_UCT_BIT (ULL(1) << 15)
477#define SCTLR_NTWI_BIT (ULL(1) << 16)
478#define SCTLR_NTWE_BIT (ULL(1) << 18)
479#define SCTLR_WXN_BIT (ULL(1) << 19)
480#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100481#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000482#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000483#define SCTLR_E0E_BIT (ULL(1) << 24)
484#define SCTLR_EE_BIT (ULL(1) << 25)
485#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100486#define SCTLR_EnDA_BIT (ULL(1) << 27)
487#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000488#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000489#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200490#define SCTLR_RESET_VAL SCTLR_EL3_RES1
491
492/* CPACR_El1 definitions */
493#define CPACR_EL1_FPEN(x) ((x) << 20)
494#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
495#define CPACR_EL1_FP_TRAP_ALL U(0x2)
496#define CPACR_EL1_FP_TRAP_NONE U(0x3)
497
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +0100498#define CPACR_EL1_ZEN(x) ((x) << 16)
499#define CPACR_EL1_ZEN_TRAP_EL0 U(0x1)
500#define CPACR_EL1_ZEN_TRAP_ALL U(0x2)
501#define CPACR_EL1_ZEN_TRAP_NONE U(0x3)
502
Arunachalam Ganapathy1768e592023-05-23 13:28:38 +0100503#define CPACR_EL1_SMEN(x) ((x) << 24)
504#define CPACR_EL1_SMEN_TRAP_EL0 U(0x1)
505#define CPACR_EL1_SMEN_TRAP_ALL U(0x2)
506#define CPACR_EL1_SMEN_TRAP_NONE U(0x3)
507
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200508/* SCR definitions */
509#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500510#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200511#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200512#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000513#define SCR_API_BIT (U(1) << 17)
514#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200515#define SCR_TWE_BIT (U(1) << 13)
516#define SCR_TWI_BIT (U(1) << 12)
517#define SCR_ST_BIT (U(1) << 11)
518#define SCR_RW_BIT (U(1) << 10)
519#define SCR_SIF_BIT (U(1) << 9)
520#define SCR_HCE_BIT (U(1) << 8)
521#define SCR_SMD_BIT (U(1) << 7)
522#define SCR_EA_BIT (U(1) << 3)
523#define SCR_FIQ_BIT (U(1) << 2)
524#define SCR_IRQ_BIT (U(1) << 1)
525#define SCR_NS_BIT (U(1) << 0)
526#define SCR_VALID_BIT_MASK U(0x2f8f)
527#define SCR_RESET_VAL SCR_RES1_BITS
528
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000529/* MDCR_EL3 definitions */
530#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100531#define MDCR_SPD32_LEGACY ULL(0x0)
532#define MDCR_SPD32_DISABLE ULL(0x2)
533#define MDCR_SPD32_ENABLE ULL(0x3)
534#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000535#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100536#define MDCR_NSPB_EL1 ULL(0x3)
537#define MDCR_TDOSA_BIT (ULL(1) << 10)
538#define MDCR_TDA_BIT (ULL(1) << 9)
539#define MDCR_TPM_BIT (ULL(1) << 6)
540#define MDCR_SCCD_BIT (ULL(1) << 23)
541#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000542
543/* MDCR_EL2 definitions */
544#define MDCR_EL2_TPMS (U(1) << 14)
545#define MDCR_EL2_E2PB(x) ((x) << 12)
546#define MDCR_EL2_E2PB_EL1 U(0x3)
547#define MDCR_EL2_TDRA_BIT (U(1) << 11)
548#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
549#define MDCR_EL2_TDA_BIT (U(1) << 9)
550#define MDCR_EL2_TDE_BIT (U(1) << 8)
551#define MDCR_EL2_HPME_BIT (U(1) << 7)
552#define MDCR_EL2_TPM_BIT (U(1) << 6)
553#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100554#define MDCR_EL2_HPMN_SHIFT U(0)
555#define MDCR_EL2_HPMN_MASK ULL(0x1f)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000556#define MDCR_EL2_RESET_VAL U(0x0)
557
558/* HSTR_EL2 definitions */
559#define HSTR_EL2_RESET_VAL U(0x0)
560#define HSTR_EL2_T_MASK U(0xff)
561
562/* CNTHP_CTL_EL2 definitions */
563#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
564#define CNTHP_CTL_RESET_VAL U(0x0)
565
566/* VTTBR_EL2 definitions */
567#define VTTBR_RESET_VAL ULL(0x0)
568#define VTTBR_VMID_MASK ULL(0xff)
569#define VTTBR_VMID_SHIFT U(48)
570#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
571#define VTTBR_BADDR_SHIFT U(0)
572
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200573/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500574#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000575#define HCR_API_BIT (ULL(1) << 41)
576#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000577#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000578#define HCR_TGE_BIT (ULL(1) << 27)
579#define HCR_RW_SHIFT U(31)
580#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
581#define HCR_AMO_BIT (ULL(1) << 5)
582#define HCR_IMO_BIT (ULL(1) << 4)
583#define HCR_FMO_BIT (ULL(1) << 3)
584
585/* ISR definitions */
586#define ISR_A_SHIFT U(8)
587#define ISR_I_SHIFT U(7)
588#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200589
590/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000591#define CNTHCTL_RESET_VAL U(0x0)
592#define EVNTEN_BIT (U(1) << 2)
593#define EL1PCEN_BIT (U(1) << 1)
594#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200595
596/* CNTKCTL_EL1 definitions */
597#define EL0PTEN_BIT (U(1) << 9)
598#define EL0VTEN_BIT (U(1) << 8)
599#define EL0PCTEN_BIT (U(1) << 0)
600#define EL0VCTEN_BIT (U(1) << 1)
601#define EVNTEN_BIT (U(1) << 2)
602#define EVNTDIR_BIT (U(1) << 3)
603#define EVNTI_SHIFT U(4)
604#define EVNTI_MASK U(0xf)
605
606/* CPTR_EL2 definitions */
Arunachalam Ganapathy92f18682023-09-02 01:41:28 +0100607#define CPTR_EL2_RES1 ((ULL(1) << 13) | (ULL(1) << 9) | (ULL(0xff)))
Ambroise Vincentfae77722019-03-07 10:17:15 +0000608#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
609#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
610#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600611#define CPTR_EL2_TSM_BIT (ULL(1) << 12)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000612#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
613#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000614#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200615
616/* CPSR/SPSR definitions */
617#define DAIF_FIQ_BIT (U(1) << 0)
618#define DAIF_IRQ_BIT (U(1) << 1)
619#define DAIF_ABT_BIT (U(1) << 2)
620#define DAIF_DBG_BIT (U(1) << 3)
621#define SPSR_DAIF_SHIFT U(6)
622#define SPSR_DAIF_MASK U(0xf)
623
624#define SPSR_AIF_SHIFT U(6)
625#define SPSR_AIF_MASK U(0x7)
626
627#define SPSR_E_SHIFT U(9)
628#define SPSR_E_MASK U(0x1)
629#define SPSR_E_LITTLE U(0x0)
630#define SPSR_E_BIG U(0x1)
631
632#define SPSR_T_SHIFT U(5)
633#define SPSR_T_MASK U(0x1)
634#define SPSR_T_ARM U(0x0)
635#define SPSR_T_THUMB U(0x1)
636
637#define SPSR_M_SHIFT U(4)
638#define SPSR_M_MASK U(0x1)
639#define SPSR_M_AARCH64 U(0x0)
640#define SPSR_M_AARCH32 U(0x1)
641
642#define DISABLE_ALL_EXCEPTIONS \
643 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
644
645#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
646
647/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000648 * RMR_EL3 definitions
649 */
650#define RMR_EL3_RR_BIT (U(1) << 1)
651#define RMR_EL3_AA64_BIT (U(1) << 0)
652
653/*
654 * HI-VECTOR address for AArch32 state
655 */
656#define HI_VECTOR_BASE U(0xFFFF0000)
657
658/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200659 * TCR defintions
660 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000661#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200662#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200663#define TCR_EL1_IPS_SHIFT U(32)
664#define TCR_EL2_PS_SHIFT U(16)
665#define TCR_EL3_PS_SHIFT U(16)
666
667#define TCR_TxSZ_MIN ULL(16)
668#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000669#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200670
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100671#define TCR_T0SZ_SHIFT U(0)
672#define TCR_T1SZ_SHIFT U(16)
673
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200674/* (internal) physical address size bits in EL3/EL1 */
675#define TCR_PS_BITS_4GB ULL(0x0)
676#define TCR_PS_BITS_64GB ULL(0x1)
677#define TCR_PS_BITS_1TB ULL(0x2)
678#define TCR_PS_BITS_4TB ULL(0x3)
679#define TCR_PS_BITS_16TB ULL(0x4)
680#define TCR_PS_BITS_256TB ULL(0x5)
681
682#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
683#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
684#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
685#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
686#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
687#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
688
689#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
690#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
691#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
692#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
693
694#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
695#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
696#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
697#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
698
699#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
700#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
701#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
702
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100703#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
704#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
705#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
706#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
707
708#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
709#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
710#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
711#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
712
713#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
714#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
715#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
716
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200717#define TCR_TG0_SHIFT U(14)
718#define TCR_TG0_MASK ULL(3)
719#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
720#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
721#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
722
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100723#define TCR_TG1_SHIFT U(30)
724#define TCR_TG1_MASK ULL(3)
725#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
726#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
727#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
728
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200729#define TCR_EPD0_BIT (ULL(1) << 7)
730#define TCR_EPD1_BIT (ULL(1) << 23)
731
732#define MODE_SP_SHIFT U(0x0)
733#define MODE_SP_MASK U(0x1)
734#define MODE_SP_EL0 U(0x0)
735#define MODE_SP_ELX U(0x1)
736
737#define MODE_RW_SHIFT U(0x4)
738#define MODE_RW_MASK U(0x1)
739#define MODE_RW_64 U(0x0)
740#define MODE_RW_32 U(0x1)
741
742#define MODE_EL_SHIFT U(0x2)
743#define MODE_EL_MASK U(0x3)
744#define MODE_EL3 U(0x3)
745#define MODE_EL2 U(0x2)
746#define MODE_EL1 U(0x1)
747#define MODE_EL0 U(0x0)
748
749#define MODE32_SHIFT U(0)
750#define MODE32_MASK U(0xf)
751#define MODE32_usr U(0x0)
752#define MODE32_fiq U(0x1)
753#define MODE32_irq U(0x2)
754#define MODE32_svc U(0x3)
755#define MODE32_mon U(0x6)
756#define MODE32_abt U(0x7)
757#define MODE32_hyp U(0xa)
758#define MODE32_und U(0xb)
759#define MODE32_sys U(0xf)
760
761#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
762#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
763#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
764#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
765
766#define SPSR_64(el, sp, daif) \
767 ((MODE_RW_64 << MODE_RW_SHIFT) | \
768 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
769 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
770 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
771
772#define SPSR_MODE32(mode, isa, endian, aif) \
773 ((MODE_RW_32 << MODE_RW_SHIFT) | \
774 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
775 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
776 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
777 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
778
779/*
780 * TTBR Definitions
781 */
782#define TTBR_CNP_BIT ULL(0x1)
783
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000784/*
785 * CTR_EL0 definitions
786 */
787#define CTR_CWG_SHIFT U(24)
788#define CTR_CWG_MASK U(0xf)
789#define CTR_ERG_SHIFT U(20)
790#define CTR_ERG_MASK U(0xf)
791#define CTR_DMINLINE_SHIFT U(16)
792#define CTR_DMINLINE_MASK U(0xf)
793#define CTR_L1IP_SHIFT U(14)
794#define CTR_L1IP_MASK U(0x3)
795#define CTR_IMINLINE_SHIFT U(0)
796#define CTR_IMINLINE_MASK U(0xf)
797
798#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
799
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000800/*
801 * FPCR definitions
802 */
803#define FPCR_FIZ_BIT (ULL(1) << 0)
804#define FPCR_AH_BIT (ULL(1) << 1)
805#define FPCR_NEP_BIT (ULL(1) << 2)
806
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200807/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000808#define CNTP_CTL_ENABLE_SHIFT U(0)
809#define CNTP_CTL_IMASK_SHIFT U(1)
810#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200811
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000812#define CNTP_CTL_ENABLE_MASK U(1)
813#define CNTP_CTL_IMASK_MASK U(1)
814#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200815
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200816/* Exception Syndrome register bits and bobs */
817#define ESR_EC_SHIFT U(26)
818#define ESR_EC_MASK U(0x3f)
819#define ESR_EC_LENGTH U(6)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100820#define ESR_ISS_SHIFT U(0x0)
821#define ESR_ISS_MASK U(0x1ffffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200822#define EC_UNKNOWN U(0x0)
823#define EC_WFE_WFI U(0x1)
824#define EC_AARCH32_CP15_MRC_MCR U(0x3)
825#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
826#define EC_AARCH32_CP14_MRC_MCR U(0x5)
827#define EC_AARCH32_CP14_LDC_STC U(0x6)
828#define EC_FP_SIMD U(0x7)
829#define EC_AARCH32_CP10_MRC U(0x8)
830#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
831#define EC_ILLEGAL U(0xe)
832#define EC_AARCH32_SVC U(0x11)
833#define EC_AARCH32_HVC U(0x12)
834#define EC_AARCH32_SMC U(0x13)
835#define EC_AARCH64_SVC U(0x15)
836#define EC_AARCH64_HVC U(0x16)
837#define EC_AARCH64_SMC U(0x17)
838#define EC_AARCH64_SYS U(0x18)
839#define EC_IABORT_LOWER_EL U(0x20)
840#define EC_IABORT_CUR_EL U(0x21)
841#define EC_PC_ALIGN U(0x22)
842#define EC_DABORT_LOWER_EL U(0x24)
843#define EC_DABORT_CUR_EL U(0x25)
844#define EC_SP_ALIGN U(0x26)
845#define EC_AARCH32_FP U(0x28)
846#define EC_AARCH64_FP U(0x2c)
847#define EC_SERROR U(0x2f)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100848/* Data Fault Status code, not all error codes listed */
849#define ISS_DFSC_MASK U(0x3f)
Shruti Guptab027f572024-01-02 22:00:29 +0000850#define DFSC_L0_ADR_SIZE_FAULT U(0)
Shruti Guptae68494e2023-11-06 11:04:57 +0000851#define DFSC_L0_TRANS_FAULT U(4)
852#define DFSC_L1_TRANS_FAULT U(5)
853#define DFSC_L2_TRANS_FAULT U(6)
854#define DFSC_L3_TRANS_FAULT U(7)
Shruti Guptab027f572024-01-02 22:00:29 +0000855#define DFSC_NO_WALK_SEA U(0x10)
Shruti Guptae68494e2023-11-06 11:04:57 +0000856#define DFSC_L0_SEA U(0x14)
857#define DFSC_L1_SEA U(0x15)
858#define DFSC_L2_SEA U(0x16)
859#define DFSC_L3_SEA U(0x17)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100860#define DFSC_EXT_DABORT U(0x10)
861#define DFSC_GPF_DABORT U(0x28)
Shruti Guptae68494e2023-11-06 11:04:57 +0000862
863/* Instr Fault Status code, not all error codes listed */
864#define ISS_IFSC_MASK U(0x3f)
Shruti Guptab027f572024-01-02 22:00:29 +0000865#define IFSC_L0_ADR_SIZE_FAULT U(0)
Shruti Guptae68494e2023-11-06 11:04:57 +0000866#define IFSC_L0_TRANS_FAULT U(4)
867#define IFSC_L1_TRANS_FAULT U(5)
868#define IFSC_L2_TRANS_FAULT U(6)
869#define IFSC_L3_TRANS_FAULT U(7)
Shruti Guptab027f572024-01-02 22:00:29 +0000870#define IFSC_NO_WALK_SEA U(0x10)
Shruti Guptae68494e2023-11-06 11:04:57 +0000871#define IFSC_L0_SEA U(0x24)
872#define IFSC_L1_SEA U(0x25)
873#define IFSC_L2_SEA U(0x26)
874#define IFSC_L3_SEA U(0x27)
875
nabkah01002e5692022-10-10 12:36:46 +0100876/* ISS encoding an exception from HVC or SVC instruction execution */
877#define ISS_HVC_SMC_IMM16_MASK U(0xffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200878
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000879/*
880 * External Abort bit in Instruction and Data Aborts synchronous exception
881 * syndromes.
882 */
883#define ESR_ISS_EABORT_EA_BIT U(9)
884
885#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100886#define ISS_BITS(x) (((x) >> ESR_ISS_SHIFT) & ESR_ISS_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000887
888/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
889#define RMR_RESET_REQUEST_SHIFT U(0x1)
890#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200891
892/*******************************************************************************
893 * Definitions of register offsets, fields and macros for CPU system
894 * instructions.
895 ******************************************************************************/
896
897#define TLBI_ADDR_SHIFT U(12)
898#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
899#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
900
901/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000902 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
903 * system level implementation of the Generic Timer.
904 ******************************************************************************/
905#define CNTCTLBASE_CNTFRQ U(0x0)
906#define CNTNSAR U(0x4)
907#define CNTNSAR_NS_SHIFT(x) (x)
908
909#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
910#define CNTACR_RPCT_SHIFT U(0x0)
911#define CNTACR_RVCT_SHIFT U(0x1)
912#define CNTACR_RFRQ_SHIFT U(0x2)
913#define CNTACR_RVOFF_SHIFT U(0x3)
914#define CNTACR_RWVT_SHIFT U(0x4)
915#define CNTACR_RWPT_SHIFT U(0x5)
916
917/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200918 * Definitions of register offsets and fields in the CNTBaseN Frame of the
919 * system level implementation of the Generic Timer.
920 ******************************************************************************/
921/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000922#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200923/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000924#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200925/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000926#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200927/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000928#define CNTP_CTL U(0x2c)
929
930/* PMCR_EL0 definitions */
931#define PMCR_EL0_RESET_VAL U(0x0)
932#define PMCR_EL0_N_SHIFT U(11)
933#define PMCR_EL0_N_MASK U(0x1f)
934#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
935#define PMCR_EL0_LC_BIT (U(1) << 6)
936#define PMCR_EL0_DP_BIT (U(1) << 5)
937#define PMCR_EL0_X_BIT (U(1) << 4)
938#define PMCR_EL0_D_BIT (U(1) << 3)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100939#define PMCR_EL0_C_BIT (U(1) << 2)
940#define PMCR_EL0_P_BIT (U(1) << 1)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100941#define PMCR_EL0_E_BIT (U(1) << 0)
942
943/* PMCNTENSET_EL0 definitions */
944#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
945#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
946
947/* PMEVTYPER<n>_EL0 definitions */
948#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000949#define PMEVTYPER_EL0_U_BIT (U(1) << 30)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100950#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000951#define PMEVTYPER_EL0_NSU_BIT (U(1) << 28)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100952#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
953#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
954#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
955#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000956#define PMEVTYPER_EL0_T_BIT (U(1) << 23)
957#define PMEVTYPER_EL0_RLK_BIT (U(1) << 22)
958#define PMEVTYPER_EL0_RLU_BIT (U(1) << 21)
959#define PMEVTYPER_EL0_RLH_BIT (U(1) << 20)
Boyan Karatotevba3f3f32022-10-10 16:33:10 +0100960#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x0000FFFF)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100961
962/* PMCCFILTR_EL0 definitions */
963#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000964#define PMCCFILTR_EL0_U_BIT (U(1) << 30)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100965#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
966#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
967#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100968#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000969#define PMCCFILTR_EL0_T_BIT (U(1) << 23)
970#define PMCCFILTR_EL0_RLK_BIT (U(1) << 22)
971#define PMCCFILTR_EL0_RLU_BIT (U(1) << 21)
972#define PMCCFILTR_EL0_RLH_BIT (U(1) << 20)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100973
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100974/* PMSELR_EL0 definitions */
975#define PMSELR_EL0_SEL_SHIFT U(0)
976#define PMSELR_EL0_SEL_MASK U(0x1f)
977
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100978/* PMU event counter ID definitions */
979#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000980
981/*******************************************************************************
982 * Definitions for system register interface to SVE
983 ******************************************************************************/
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +0100984#define ID_AA64ZFR0_EL1 S3_0_C0_C4_4
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000985
986/* ZCR_EL2 definitions */
Arunachalam Ganapathy0bbdc2d2023-04-05 15:30:18 +0100987#define ZCR_EL2 S3_4_C1_C2_0
988#define ZCR_EL2_SVE_VL_SHIFT UL(0)
989#define ZCR_EL2_SVE_VL_WIDTH UL(4)
990
991/* ZCR_EL1 definitions */
992#define ZCR_EL1 S3_0_C1_C2_0
993#define ZCR_EL1_SVE_VL_SHIFT UL(0)
994#define ZCR_EL1_SVE_VL_WIDTH UL(4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200995
996/*******************************************************************************
johpow0150ccb552020-11-10 19:22:13 -0600997 * Definitions for system register interface to SME
998 ******************************************************************************/
999#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
1000#define SVCR S3_3_C4_C2_2
1001#define TPIDR2_EL0 S3_3_C13_C0_5
1002#define SMCR_EL2 S3_4_C1_C2_6
1003
1004/* ID_AA64SMFR0_EL1 definitions */
1005#define ID_AA64SMFR0_EL1_FA64_BIT (UL(1) << 63)
1006
1007/* SVCR definitions */
1008#define SVCR_ZA_BIT (U(1) << 1)
1009#define SVCR_SM_BIT (U(1) << 0)
1010
1011/* SMPRI_EL1 definitions */
1012#define SMPRI_EL1_PRIORITY_SHIFT U(0)
1013#define SMPRI_EL1_PRIORITY_MASK U(0xf)
1014
1015/* SMPRIMAP_EL2 definitions */
1016/* Register is composed of 16 priority map fields of 4 bits numbered 0-15. */
1017#define SMPRIMAP_EL2_MAP_SHIFT(pri) U((pri) * 4)
1018#define SMPRIMAP_EL2_MAP_MASK U(0xf)
1019
1020/* SMCR_ELx definitions */
1021#define SMCR_ELX_LEN_SHIFT U(0)
Arunachalam Ganapathy5b68e202023-06-06 16:31:19 +01001022#define SMCR_ELX_LEN_WIDTH U(4)
1023/*
1024 * SMCR_ELX_RAZ_LEN is defined to find the architecturally permitted SVL. This
1025 * is a combination of RAZ and LEN bit fields.
1026 */
1027#define SMCR_ELX_RAZ_LEN_SHIFT UL(0)
1028#define SMCR_ELX_RAZ_LEN_WIDTH UL(9)
Jayanth Dodderi Chidanand95d5d272023-01-16 17:58:47 +00001029#define SMCR_ELX_EZT0_BIT (U(1) << 30)
johpow0150ccb552020-11-10 19:22:13 -06001030#define SMCR_ELX_FA64_BIT (U(1) << 31)
Arunachalam Ganapathy92f18682023-09-02 01:41:28 +01001031#define SMCR_EL2_RESET_VAL (SMCR_ELX_EZT0_BIT | SMCR_ELX_FA64_BIT)
johpow0150ccb552020-11-10 19:22:13 -06001032
1033/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001034 * Definitions of MAIR encodings for device and normal memory
1035 ******************************************************************************/
1036/*
1037 * MAIR encodings for device memory attributes.
1038 */
1039#define MAIR_DEV_nGnRnE ULL(0x0)
1040#define MAIR_DEV_nGnRE ULL(0x4)
1041#define MAIR_DEV_nGRE ULL(0x8)
1042#define MAIR_DEV_GRE ULL(0xc)
1043
1044/*
1045 * MAIR encodings for normal memory attributes.
1046 *
1047 * Cache Policy
1048 * WT: Write Through
1049 * WB: Write Back
1050 * NC: Non-Cacheable
1051 *
1052 * Transient Hint
1053 * NTR: Non-Transient
1054 * TR: Transient
1055 *
1056 * Allocation Policy
1057 * RA: Read Allocate
1058 * WA: Write Allocate
1059 * RWA: Read and Write Allocate
1060 * NA: No Allocation
1061 */
1062#define MAIR_NORM_WT_TR_WA ULL(0x1)
1063#define MAIR_NORM_WT_TR_RA ULL(0x2)
1064#define MAIR_NORM_WT_TR_RWA ULL(0x3)
1065#define MAIR_NORM_NC ULL(0x4)
1066#define MAIR_NORM_WB_TR_WA ULL(0x5)
1067#define MAIR_NORM_WB_TR_RA ULL(0x6)
1068#define MAIR_NORM_WB_TR_RWA ULL(0x7)
1069#define MAIR_NORM_WT_NTR_NA ULL(0x8)
1070#define MAIR_NORM_WT_NTR_WA ULL(0x9)
1071#define MAIR_NORM_WT_NTR_RA ULL(0xa)
1072#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
1073#define MAIR_NORM_WB_NTR_NA ULL(0xc)
1074#define MAIR_NORM_WB_NTR_WA ULL(0xd)
1075#define MAIR_NORM_WB_NTR_RA ULL(0xe)
1076#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
1077
1078#define MAIR_NORM_OUTER_SHIFT U(4)
1079
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001080#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
1081 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001082
1083/* PAR_EL1 fields */
1084#define PAR_F_SHIFT U(0)
1085#define PAR_F_MASK ULL(0x1)
1086#define PAR_ADDR_SHIFT U(12)
1087#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
1088
1089/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001090 * Definitions for system register interface to SPE
1091 ******************************************************************************/
Manish V Badarkhe589a1122021-12-31 15:20:08 +00001092#define PMSCR_EL1 S3_0_C9_C9_0
1093#define PMSNEVFR_EL1 S3_0_C9_C9_1
1094#define PMSICR_EL1 S3_0_C9_C9_2
1095#define PMSIRR_EL1 S3_0_C9_C9_3
1096#define PMSFCR_EL1 S3_0_C9_C9_4
1097#define PMSEVFR_EL1 S3_0_C9_C9_5
1098#define PMSLATFR_EL1 S3_0_C9_C9_6
1099#define PMSIDR_EL1 S3_0_C9_C9_7
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001100#define PMBLIMITR_EL1 S3_0_C9_C10_0
Manish V Badarkhe589a1122021-12-31 15:20:08 +00001101#define PMBPTR_EL1 S3_0_C9_C10_1
1102#define PMBSR_EL1 S3_0_C9_C10_3
1103#define PMSCR_EL2 S3_4_C9_C9_0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001104
1105/*******************************************************************************
1106 * Definitions for system register interface to MPAM
1107 ******************************************************************************/
1108#define MPAMIDR_EL1 S3_0_C10_C4_4
1109#define MPAM2_EL2 S3_4_C10_C5_0
1110#define MPAMHCR_EL2 S3_4_C10_C4_0
1111#define MPAM3_EL3 S3_6_C10_C5_0
1112
1113/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001114 * Definitions for system register interface to AMU for ARMv8.4 onwards
1115 ******************************************************************************/
1116#define AMCR_EL0 S3_3_C13_C2_0
1117#define AMCFGR_EL0 S3_3_C13_C2_1
1118#define AMCGCR_EL0 S3_3_C13_C2_2
1119#define AMUSERENR_EL0 S3_3_C13_C2_3
1120#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
1121#define AMCNTENSET0_EL0 S3_3_C13_C2_5
1122#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
1123#define AMCNTENSET1_EL0 S3_3_C13_C3_1
1124
1125/* Activity Monitor Group 0 Event Counter Registers */
1126#define AMEVCNTR00_EL0 S3_3_C13_C4_0
1127#define AMEVCNTR01_EL0 S3_3_C13_C4_1
1128#define AMEVCNTR02_EL0 S3_3_C13_C4_2
1129#define AMEVCNTR03_EL0 S3_3_C13_C4_3
1130
1131/* Activity Monitor Group 0 Event Type Registers */
1132#define AMEVTYPER00_EL0 S3_3_C13_C6_0
1133#define AMEVTYPER01_EL0 S3_3_C13_C6_1
1134#define AMEVTYPER02_EL0 S3_3_C13_C6_2
1135#define AMEVTYPER03_EL0 S3_3_C13_C6_3
1136
1137/* Activity Monitor Group 1 Event Counter Registers */
1138#define AMEVCNTR10_EL0 S3_3_C13_C12_0
1139#define AMEVCNTR11_EL0 S3_3_C13_C12_1
1140#define AMEVCNTR12_EL0 S3_3_C13_C12_2
1141#define AMEVCNTR13_EL0 S3_3_C13_C12_3
1142#define AMEVCNTR14_EL0 S3_3_C13_C12_4
1143#define AMEVCNTR15_EL0 S3_3_C13_C12_5
1144#define AMEVCNTR16_EL0 S3_3_C13_C12_6
1145#define AMEVCNTR17_EL0 S3_3_C13_C12_7
1146#define AMEVCNTR18_EL0 S3_3_C13_C13_0
1147#define AMEVCNTR19_EL0 S3_3_C13_C13_1
1148#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
1149#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
1150#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
1151#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
1152#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
1153#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
1154
1155/* Activity Monitor Group 1 Event Type Registers */
1156#define AMEVTYPER10_EL0 S3_3_C13_C14_0
1157#define AMEVTYPER11_EL0 S3_3_C13_C14_1
1158#define AMEVTYPER12_EL0 S3_3_C13_C14_2
1159#define AMEVTYPER13_EL0 S3_3_C13_C14_3
1160#define AMEVTYPER14_EL0 S3_3_C13_C14_4
1161#define AMEVTYPER15_EL0 S3_3_C13_C14_5
1162#define AMEVTYPER16_EL0 S3_3_C13_C14_6
1163#define AMEVTYPER17_EL0 S3_3_C13_C14_7
1164#define AMEVTYPER18_EL0 S3_3_C13_C15_0
1165#define AMEVTYPER19_EL0 S3_3_C13_C15_1
1166#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
1167#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
1168#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
1169#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
1170#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
1171#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
1172
johpow01b7d752a2020-10-08 17:29:11 -05001173/* AMCFGR_EL0 definitions */
1174#define AMCFGR_EL0_NCG_SHIFT U(28)
1175#define AMCFGR_EL0_NCG_MASK U(0xf)
1176
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001177/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -05001178#define AMCGCR_EL0_CG1NC_SHIFT U(8)
1179#define AMCGCR_EL0_CG1NC_LENGTH U(8)
1180#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001181
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001182/* MPAM register definitions */
1183#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001184#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
1185
1186#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1187#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001188
1189#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1190
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001191/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -05001192 * Definitions for system register interface to AMU for ARMv8.6 enhancements
1193 ******************************************************************************/
1194
1195/* Definition for register defining which virtual offsets are implemented. */
1196#define AMCG1IDR_EL0 S3_3_C13_C2_6
1197#define AMCG1IDR_CTR_MASK ULL(0xffff)
1198#define AMCG1IDR_CTR_SHIFT U(0)
1199#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1200#define AMCG1IDR_VOFF_SHIFT U(16)
1201
1202/* New bit added to AMCR_EL0 */
1203#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
1204
1205/* Definitions for virtual offset registers for architected event counters. */
1206/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
1207#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1208#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1209#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1210
1211/* Definitions for virtual offset registers for auxiliary event counters. */
1212#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1213#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1214#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1215#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1216#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1217#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1218#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1219#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1220#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1221#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1222#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1223#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1224#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1225#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1226#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1227#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1228
1229/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001230 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001231 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001232#define DISR_EL1 S3_0_C12_C1_1
1233#define DISR_A_BIT U(31)
1234
1235#define ERRIDR_EL1 S3_0_C5_C3_0
1236#define ERRIDR_MASK U(0xffff)
1237
1238#define ERRSELR_EL1 S3_0_C5_C3_1
1239
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001240/* System register access to Standard Error Record registers */
1241#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001242#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001243#define ERXSTATUS_EL1 S3_0_C5_C4_2
1244#define ERXADDR_EL1 S3_0_C5_C4_3
1245#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001246#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1247#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001248#define ERXMISC0_EL1 S3_0_C5_C5_0
1249#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001250
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001251#define ERXCTLR_ED_BIT (U(1) << 0)
1252#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001253
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001254#define ERXPFGCTL_UC_BIT (U(1) << 1)
1255#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1256#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001257
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001258/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +00001259 * Armv8.1 Registers - Privileged Access Never Registers
1260 ******************************************************************************/
1261#define PAN S3_0_C4_C2_3
1262#define PAN_BIT BIT(22)
1263
1264/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001265 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001266 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001267#define APIAKeyLo_EL1 S3_0_C2_C1_0
1268#define APIAKeyHi_EL1 S3_0_C2_C1_1
1269#define APIBKeyLo_EL1 S3_0_C2_C1_2
1270#define APIBKeyHi_EL1 S3_0_C2_C1_3
1271#define APDAKeyLo_EL1 S3_0_C2_C2_0
1272#define APDAKeyHi_EL1 S3_0_C2_C2_1
1273#define APDBKeyLo_EL1 S3_0_C2_C2_2
1274#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001275#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001276#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001277
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001278/*******************************************************************************
1279 * Armv8.4 Data Independent Timing Registers
1280 ******************************************************************************/
1281#define DIT S3_3_C4_C2_5
1282#define DIT_BIT BIT(24)
1283
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001284/*******************************************************************************
1285 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1286 ******************************************************************************/
1287#define SSBS S3_3_C4_C2_6
1288
Sandrine Bailleux277fb762019-10-08 12:10:45 +02001289/*******************************************************************************
1290 * Armv8.5 - Memory Tagging Extension Registers
1291 ******************************************************************************/
1292#define TFSRE0_EL1 S3_0_C5_C6_1
1293#define TFSR_EL1 S3_0_C5_C6_0
1294#define RGSR_EL1 S3_0_C1_C0_5
1295#define GCR_EL1 S3_0_C1_C0_6
1296
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001297/*******************************************************************************
1298 * Armv8.6 - Fine Grained Virtualization Traps Registers
1299 ******************************************************************************/
1300#define HFGRTR_EL2 S3_4_C1_C1_4
1301#define HFGWTR_EL2 S3_4_C1_C1_5
1302#define HFGITR_EL2 S3_4_C1_C1_6
1303#define HDFGRTR_EL2 S3_4_C3_C1_4
1304#define HDFGWTR_EL2 S3_4_C3_C1_5
1305
Jimmy Brisson945095a2020-04-16 10:54:59 -05001306/*******************************************************************************
Arvind Ram Prakash94963d42024-06-13 17:19:56 -05001307 * Armv8.9 - Fine Grained Virtualization Traps 2 Registers
1308 ******************************************************************************/
1309#define HFGRTR2_EL2 S3_4_C3_C1_2
1310#define HFGWTR2_EL2 S3_4_C3_C1_3
1311#define HFGITR2_EL2 S3_4_C3_C1_7
1312#define HDFGRTR2_EL2 S3_4_C3_C1_0
1313#define HDFGWTR2_EL2 S3_4_C3_C1_1
1314
1315/*******************************************************************************
Jimmy Brisson945095a2020-04-16 10:54:59 -05001316 * Armv8.6 - Enhanced Counter Virtualization Registers
1317 ******************************************************************************/
1318#define CNTPOFF_EL2 S3_4_C14_C0_6
1319
Arvind Ram Prakash2f2c9592024-06-06 16:34:28 -05001320/******************************************************************************
1321 * Armv8.9 - Breakpoint and Watchpoint Selection Register
1322 ******************************************************************************/
1323#define MDSELR_EL1 S2_0_C0_C4_2
1324
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001325/*******************************************************************************
1326 * Armv9.0 - Trace Buffer Extension System Registers
1327 ******************************************************************************/
1328#define TRBLIMITR_EL1 S3_0_C9_C11_0
1329#define TRBPTR_EL1 S3_0_C9_C11_1
1330#define TRBBASER_EL1 S3_0_C9_C11_2
1331#define TRBSR_EL1 S3_0_C9_C11_3
1332#define TRBMAR_EL1 S3_0_C9_C11_4
1333#define TRBTRG_EL1 S3_0_C9_C11_6
1334#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001335
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001336/*******************************************************************************
johpow018c3da8b2022-01-31 18:14:41 -06001337 * FEAT_BRBE - Branch Record Buffer Extension System Registers
1338 ******************************************************************************/
1339
1340#define BRBCR_EL1 S2_1_C9_C0_0
1341#define BRBCR_EL2 S2_4_C9_C0_0
1342#define BRBFCR_EL1 S2_1_C9_C0_1
1343#define BRBTS_EL1 S2_1_C9_C0_2
1344#define BRBINFINJ_EL1 S2_1_C9_C1_0
1345#define BRBSRCINJ_EL1 S2_1_C9_C1_1
1346#define BRBTGTINJ_EL1 S2_1_C9_C1_2
1347#define BRBIDR0_EL1 S2_1_C9_C2_0
1348
1349/*******************************************************************************
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001350 * Armv8.4 - Trace Filter System Registers
1351 ******************************************************************************/
1352#define TRFCR_EL1 S3_0_C1_C2_1
1353#define TRFCR_EL2 S3_4_C1_C2_1
1354
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001355/*******************************************************************************
1356 * Trace System Registers
1357 ******************************************************************************/
1358#define TRCAUXCTLR S2_1_C0_C6_0
1359#define TRCRSR S2_1_C0_C10_0
1360#define TRCCCCTLR S2_1_C0_C14_0
1361#define TRCBBCTLR S2_1_C0_C15_0
1362#define TRCEXTINSELR0 S2_1_C0_C8_4
1363#define TRCEXTINSELR1 S2_1_C0_C9_4
1364#define TRCEXTINSELR2 S2_1_C0_C10_4
1365#define TRCEXTINSELR3 S2_1_C0_C11_4
1366#define TRCCLAIMSET S2_1_c7_c8_6
1367#define TRCCLAIMCLR S2_1_c7_c9_6
1368#define TRCDEVARCH S2_1_c7_c15_6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001369
johpow01d0bbe6e2021-11-11 16:13:32 -06001370/*******************************************************************************
1371 * FEAT_HCX - Extended Hypervisor Configuration Register
1372 ******************************************************************************/
1373#define HCRX_EL2 S3_4_C1_C2_2
Juan Pablo Condebe3bb7e2023-02-22 10:18:14 -06001374#define HCRX_EL2_MSCEn_BIT (UL(1) << 11)
1375#define HCRX_EL2_MCE2_BIT (UL(1) << 10)
1376#define HCRX_EL2_CMOW_BIT (UL(1) << 9)
1377#define HCRX_EL2_VFNMI_BIT (UL(1) << 8)
1378#define HCRX_EL2_VINMI_BIT (UL(1) << 7)
1379#define HCRX_EL2_TALLINT_BIT (UL(1) << 6)
1380#define HCRX_EL2_SMPME_BIT (UL(1) << 5)
johpow01d0bbe6e2021-11-11 16:13:32 -06001381#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1382#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1383#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1384#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1385#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
Juan Pablo Condebe3bb7e2023-02-22 10:18:14 -06001386#define HCRX_EL2_INIT_VAL ULL(0x0)
johpow01d0bbe6e2021-11-11 16:13:32 -06001387
Juan Pablo Condec94fb402023-07-21 17:19:42 -05001388/*******************************************************************************
1389 * PFR0_EL1 - Definitions for AArch32 Processor Feature Register 0
1390 ******************************************************************************/
1391#define ID_PFR0_EL1 S3_0_C0_C1_0
1392#define ID_PFR0_EL1_RAS_MASK ULL(0xf)
1393#define ID_PFR0_EL1_RAS_SHIFT U(28)
1394#define ID_PFR0_EL1_RAS_WIDTH U(4)
1395#define ID_PFR0_EL1_RAS_SUPPORTED ULL(0x1)
1396#define ID_PFR0_EL1_RASV1P1_SUPPORTED ULL(0x2)
1397
1398/*******************************************************************************
1399 * PFR2_EL1 - Definitions for AArch32 Processor Feature Register 2
1400 ******************************************************************************/
1401#define ID_PFR2_EL1 S3_0_C0_C3_4
1402#define ID_PFR2_EL1_RAS_FRAC_MASK ULL(0xf)
1403#define ID_PFR2_EL1_RAS_FRAC_SHIFT U(8)
1404#define ID_PFR2_EL1_RAS_FRAC_WIDTH U(4)
1405#define ID_PFR2_EL1_RASV1P1_SUPPORTED ULL(0x1)
1406
Juan Pablo Conde507ed932023-07-10 16:09:31 -05001407/*******************************************************************************
1408 * FEAT_FGT - Definitions for Fine-Grained Trap registers
1409 ******************************************************************************/
1410#define HFGITR_EL2_INIT_VAL ULL(0x180000000000000)
1411#define HFGITR_EL2_FEAT_BRBE_MASK ULL(0x180000000000000)
1412#define HFGITR_EL2_FEAT_SPECRES_MASK ULL(0x7000000000000)
1413#define HFGITR_EL2_FEAT_TLBIRANGE_MASK ULL(0x3fc00000000)
1414#define HFGITR_EL2_FEAT_TLBIRANGE_TLBIOS_MASK ULL(0xf000000)
1415#define HFGITR_EL2_FEAT_TLBIOS_MASK ULL(0xfc0000)
1416#define HFGITR_EL2_FEAT_PAN2_MASK ULL(0x30000)
1417#define HFGITR_EL2_FEAT_DPB2_MASK ULL(0x200)
1418#define HFGITR_EL2_NON_FEAT_DEPENDENT_MASK ULL(0x78fc03f000fdff)
1419
1420#define HFGRTR_EL2_INIT_VAL ULL(0xc4000000000000)
1421#define HFGRTR_EL2_FEAT_SME_MASK ULL(0xc0000000000000)
1422#define HFGRTR_EL2_FEAT_LS64_ACCDATA_MASK ULL(0x4000000000000)
1423#define HFGRTR_EL2_FEAT_RAS_MASK ULL(0x27f0000000000)
1424#define HFGRTR_EL2_FEAT_RASV1P1_MASK ULL(0x1800000000000)
1425#define HFGRTR_EL2_FEAT_GICV3_MASK ULL(0x800000000)
1426#define HFGRTR_EL2_FEAT_CSV2_2_CSV2_1P2_MASK ULL(0xc0000000)
1427#define HFGRTR_EL2_FEAT_LOR_MASK ULL(0xf80000)
1428#define HFGRTR_EL2_FEAT_PAUTH_MASK ULL(0x1f0)
1429#define HFGRTR_EL2_NON_FEAT_DEPENDENT_MASK ULL(0x7f3f07fe0f)
1430
1431#define HFGWTR_EL2_INIT_VAL ULL(0xc4000000000000)
1432#define HFGWTR_EL2_FEAT_SME_MASK ULL(0xc0000000000000)
1433#define HFGWTR_EL2_FEAT_LS64_ACCDATA_MASK ULL(0x4000000000000)
1434#define HFGWTR_EL2_FEAT_RAS_MASK ULL(0x23a0000000000)
1435#define HFGWTR_EL2_FEAT_RASV1P1_MASK ULL(0x1800000000000)
1436#define HFGWTR_EL2_FEAT_GICV3_MASK ULL(0x8000000000)
1437#define HFGWTR_EL2_FEAT_CSV2_2_CSV2_1P2_MASK ULL(0xc0000000)
1438#define HFGWTR_EL2_FEAT_LOR_MASK ULL(0xf80000)
1439#define HFGWTR_EL2_FEAT_PAUTH_MASK ULL(0x1f0)
1440#define HFGWTR_EL2_NON_FEAT_DEPENDENT_MASK ULL(0x7f2903380b)
1441
1442
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001443#endif /* ARCH_H */