blob: daab0d862b0f886df2553db3e461f4750fc60153 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
johpow01b7d752a2020-10-08 17:29:11 -05002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
johpow01b7d752a2020-10-08 17:29:11 -0500132#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
133#define ID_AA64PFR0_AMU_V1 U(0x1)
134#define ID_AA64PFR0_AMU_V1P1 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200135#define ID_AA64PFR0_ELX_MASK ULL(0xf)
136#define ID_AA64PFR0_SVE_SHIFT U(32)
137#define ID_AA64PFR0_SVE_MASK ULL(0xf)
138#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000139#define ID_AA64PFR0_MPAM_SHIFT U(40)
140#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000141#define ID_AA64PFR0_DIT_SHIFT U(48)
142#define ID_AA64PFR0_DIT_MASK ULL(0xf)
143#define ID_AA64PFR0_DIT_LENGTH U(4)
144#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200145#define ID_AA64PFR0_CSV2_SHIFT U(56)
146#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
147#define ID_AA64PFR0_CSV2_LENGTH U(4)
Mark Dykes16b71692021-09-15 14:13:55 -0500148#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
149#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
150#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
151#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
152#define ID_AA64PFR0_FEAT_RME_V1 U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200153
154/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
155#define ID_AA64DFR0_PMS_SHIFT U(32)
156#define ID_AA64DFR0_PMS_LENGTH U(4)
157#define ID_AA64DFR0_PMS_MASK ULL(0xf)
158
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100159/* ID_AA64DFR0_EL1.DEBUG definitions */
160#define ID_AA64DFR0_DEBUG_SHIFT U(0)
161#define ID_AA64DFR0_DEBUG_LENGTH U(4)
162#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100163#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
164 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100165#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
166#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
167#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
168#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
169
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100170/* ID_AA64DFR0_EL1.TraceBuffer definitions */
171#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
172#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
173#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
174
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100175/* ID_DFR0_EL1.Tracefilt definitions */
176#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
177#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
178#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
179
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100180/* ID_AA64DFR0_EL1.TraceVer definitions */
181#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
182#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
183#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
184
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200185#define EL_IMPL_NONE ULL(0)
186#define EL_IMPL_A64ONLY ULL(1)
187#define EL_IMPL_A64_A32 ULL(2)
188
189#define ID_AA64PFR0_GIC_SHIFT U(24)
190#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000191#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200192
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100193/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000194#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100195#define ID_AA64ISAR1_GPI_SHIFT U(28)
196#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000197#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100198#define ID_AA64ISAR1_GPA_SHIFT U(24)
199#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000200#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100201#define ID_AA64ISAR1_API_SHIFT U(8)
202#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000203#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100204#define ID_AA64ISAR1_APA_SHIFT U(4)
205#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000206#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100207
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000208/* ID_AA64MMFR0_EL1 definitions */
209#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
210#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
211
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200212#define PARANGE_0000 U(32)
213#define PARANGE_0001 U(36)
214#define PARANGE_0010 U(40)
215#define PARANGE_0011 U(42)
216#define PARANGE_0100 U(44)
217#define PARANGE_0101 U(48)
218#define PARANGE_0110 U(52)
219
Jimmy Brisson945095a2020-04-16 10:54:59 -0500220#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
221#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
222#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
223#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
224#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
225
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500226#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
227#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
228#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
229#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
230
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200231#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
232#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
233#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
234#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
235
236#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
237#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
238#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
239#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
240
241#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
242#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
243#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
244#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
245
Daniel Boulby39e4df22021-02-02 19:27:41 +0000246/* ID_AA64MMFR1_EL1 definitions */
247#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
248#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
249#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
250#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
251#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
252#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
johpow01d0bbe6e2021-11-11 16:13:32 -0600253#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
254#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
255#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
256#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000257
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000258/* ID_AA64MMFR2_EL1 definitions */
259#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000260
261#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
262#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
263
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000264#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
265#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
266
267/* ID_AA64PFR1_EL1 definitions */
268#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
269#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
270
271#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
272
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100273#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
274#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
275
276#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
277
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200278#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
279#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
280
281#define MTE_UNIMPLEMENTED ULL(0)
282#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
283#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
284
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000285/* ID_PFR1_EL1 definitions */
286#define ID_PFR1_VIRTEXT_SHIFT U(12)
287#define ID_PFR1_VIRTEXT_MASK U(0xf)
288#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
289 & ID_PFR1_VIRTEXT_MASK)
290
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200291/* SCTLR definitions */
292#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
293 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
294 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
295
296#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
297 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000298#define SCTLR_AARCH32_EL1_RES1 \
299 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
300 (U(1) << 4) | (U(1) << 3))
301
302#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
303 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
304 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200305
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000306#define SCTLR_M_BIT (ULL(1) << 0)
307#define SCTLR_A_BIT (ULL(1) << 1)
308#define SCTLR_C_BIT (ULL(1) << 2)
309#define SCTLR_SA_BIT (ULL(1) << 3)
310#define SCTLR_SA0_BIT (ULL(1) << 4)
311#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
312#define SCTLR_ITD_BIT (ULL(1) << 7)
313#define SCTLR_SED_BIT (ULL(1) << 8)
314#define SCTLR_UMA_BIT (ULL(1) << 9)
315#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100316#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000317#define SCTLR_DZE_BIT (ULL(1) << 14)
318#define SCTLR_UCT_BIT (ULL(1) << 15)
319#define SCTLR_NTWI_BIT (ULL(1) << 16)
320#define SCTLR_NTWE_BIT (ULL(1) << 18)
321#define SCTLR_WXN_BIT (ULL(1) << 19)
322#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100323#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000324#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000325#define SCTLR_E0E_BIT (ULL(1) << 24)
326#define SCTLR_EE_BIT (ULL(1) << 25)
327#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100328#define SCTLR_EnDA_BIT (ULL(1) << 27)
329#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000330#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000331#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200332#define SCTLR_RESET_VAL SCTLR_EL3_RES1
333
334/* CPACR_El1 definitions */
335#define CPACR_EL1_FPEN(x) ((x) << 20)
336#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
337#define CPACR_EL1_FP_TRAP_ALL U(0x2)
338#define CPACR_EL1_FP_TRAP_NONE U(0x3)
339
340/* SCR definitions */
341#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500342#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200343#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200344#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000345#define SCR_API_BIT (U(1) << 17)
346#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200347#define SCR_TWE_BIT (U(1) << 13)
348#define SCR_TWI_BIT (U(1) << 12)
349#define SCR_ST_BIT (U(1) << 11)
350#define SCR_RW_BIT (U(1) << 10)
351#define SCR_SIF_BIT (U(1) << 9)
352#define SCR_HCE_BIT (U(1) << 8)
353#define SCR_SMD_BIT (U(1) << 7)
354#define SCR_EA_BIT (U(1) << 3)
355#define SCR_FIQ_BIT (U(1) << 2)
356#define SCR_IRQ_BIT (U(1) << 1)
357#define SCR_NS_BIT (U(1) << 0)
358#define SCR_VALID_BIT_MASK U(0x2f8f)
359#define SCR_RESET_VAL SCR_RES1_BITS
360
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000361/* MDCR_EL3 definitions */
362#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100363#define MDCR_SPD32_LEGACY ULL(0x0)
364#define MDCR_SPD32_DISABLE ULL(0x2)
365#define MDCR_SPD32_ENABLE ULL(0x3)
366#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000367#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100368#define MDCR_NSPB_EL1 ULL(0x3)
369#define MDCR_TDOSA_BIT (ULL(1) << 10)
370#define MDCR_TDA_BIT (ULL(1) << 9)
371#define MDCR_TPM_BIT (ULL(1) << 6)
372#define MDCR_SCCD_BIT (ULL(1) << 23)
373#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000374
375/* MDCR_EL2 definitions */
376#define MDCR_EL2_TPMS (U(1) << 14)
377#define MDCR_EL2_E2PB(x) ((x) << 12)
378#define MDCR_EL2_E2PB_EL1 U(0x3)
379#define MDCR_EL2_TDRA_BIT (U(1) << 11)
380#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
381#define MDCR_EL2_TDA_BIT (U(1) << 9)
382#define MDCR_EL2_TDE_BIT (U(1) << 8)
383#define MDCR_EL2_HPME_BIT (U(1) << 7)
384#define MDCR_EL2_TPM_BIT (U(1) << 6)
385#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
386#define MDCR_EL2_RESET_VAL U(0x0)
387
388/* HSTR_EL2 definitions */
389#define HSTR_EL2_RESET_VAL U(0x0)
390#define HSTR_EL2_T_MASK U(0xff)
391
392/* CNTHP_CTL_EL2 definitions */
393#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
394#define CNTHP_CTL_RESET_VAL U(0x0)
395
396/* VTTBR_EL2 definitions */
397#define VTTBR_RESET_VAL ULL(0x0)
398#define VTTBR_VMID_MASK ULL(0xff)
399#define VTTBR_VMID_SHIFT U(48)
400#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
401#define VTTBR_BADDR_SHIFT U(0)
402
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200403/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500404#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000405#define HCR_API_BIT (ULL(1) << 41)
406#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000407#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000408#define HCR_TGE_BIT (ULL(1) << 27)
409#define HCR_RW_SHIFT U(31)
410#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
411#define HCR_AMO_BIT (ULL(1) << 5)
412#define HCR_IMO_BIT (ULL(1) << 4)
413#define HCR_FMO_BIT (ULL(1) << 3)
414
415/* ISR definitions */
416#define ISR_A_SHIFT U(8)
417#define ISR_I_SHIFT U(7)
418#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200419
420/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000421#define CNTHCTL_RESET_VAL U(0x0)
422#define EVNTEN_BIT (U(1) << 2)
423#define EL1PCEN_BIT (U(1) << 1)
424#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200425
426/* CNTKCTL_EL1 definitions */
427#define EL0PTEN_BIT (U(1) << 9)
428#define EL0VTEN_BIT (U(1) << 8)
429#define EL0PCTEN_BIT (U(1) << 0)
430#define EL0VCTEN_BIT (U(1) << 1)
431#define EVNTEN_BIT (U(1) << 2)
432#define EVNTDIR_BIT (U(1) << 3)
433#define EVNTI_SHIFT U(4)
434#define EVNTI_MASK U(0xf)
435
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000436/* CPTR_EL3 definitions */
437#define TCPAC_BIT (U(1) << 31)
438#define TAM_BIT (U(1) << 30)
439#define TTA_BIT (U(1) << 20)
440#define TFP_BIT (U(1) << 10)
441#define CPTR_EZ_BIT (U(1) << 8)
442#define CPTR_EL3_RESET_VAL U(0x0)
443
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200444/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000445#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
446#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
447#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
448#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
449#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
450#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000451#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200452
453/* CPSR/SPSR definitions */
454#define DAIF_FIQ_BIT (U(1) << 0)
455#define DAIF_IRQ_BIT (U(1) << 1)
456#define DAIF_ABT_BIT (U(1) << 2)
457#define DAIF_DBG_BIT (U(1) << 3)
458#define SPSR_DAIF_SHIFT U(6)
459#define SPSR_DAIF_MASK U(0xf)
460
461#define SPSR_AIF_SHIFT U(6)
462#define SPSR_AIF_MASK U(0x7)
463
464#define SPSR_E_SHIFT U(9)
465#define SPSR_E_MASK U(0x1)
466#define SPSR_E_LITTLE U(0x0)
467#define SPSR_E_BIG U(0x1)
468
469#define SPSR_T_SHIFT U(5)
470#define SPSR_T_MASK U(0x1)
471#define SPSR_T_ARM U(0x0)
472#define SPSR_T_THUMB U(0x1)
473
474#define SPSR_M_SHIFT U(4)
475#define SPSR_M_MASK U(0x1)
476#define SPSR_M_AARCH64 U(0x0)
477#define SPSR_M_AARCH32 U(0x1)
478
479#define DISABLE_ALL_EXCEPTIONS \
480 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
481
482#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
483
484/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000485 * RMR_EL3 definitions
486 */
487#define RMR_EL3_RR_BIT (U(1) << 1)
488#define RMR_EL3_AA64_BIT (U(1) << 0)
489
490/*
491 * HI-VECTOR address for AArch32 state
492 */
493#define HI_VECTOR_BASE U(0xFFFF0000)
494
495/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200496 * TCR defintions
497 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000498#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200499#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200500#define TCR_EL1_IPS_SHIFT U(32)
501#define TCR_EL2_PS_SHIFT U(16)
502#define TCR_EL3_PS_SHIFT U(16)
503
504#define TCR_TxSZ_MIN ULL(16)
505#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000506#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200507
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100508#define TCR_T0SZ_SHIFT U(0)
509#define TCR_T1SZ_SHIFT U(16)
510
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200511/* (internal) physical address size bits in EL3/EL1 */
512#define TCR_PS_BITS_4GB ULL(0x0)
513#define TCR_PS_BITS_64GB ULL(0x1)
514#define TCR_PS_BITS_1TB ULL(0x2)
515#define TCR_PS_BITS_4TB ULL(0x3)
516#define TCR_PS_BITS_16TB ULL(0x4)
517#define TCR_PS_BITS_256TB ULL(0x5)
518
519#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
520#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
521#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
522#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
523#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
524#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
525
526#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
527#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
528#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
529#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
530
531#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
532#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
533#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
534#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
535
536#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
537#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
538#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
539
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100540#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
541#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
542#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
543#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
544
545#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
546#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
547#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
548#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
549
550#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
551#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
552#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
553
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200554#define TCR_TG0_SHIFT U(14)
555#define TCR_TG0_MASK ULL(3)
556#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
557#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
558#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
559
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100560#define TCR_TG1_SHIFT U(30)
561#define TCR_TG1_MASK ULL(3)
562#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
563#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
564#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
565
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200566#define TCR_EPD0_BIT (ULL(1) << 7)
567#define TCR_EPD1_BIT (ULL(1) << 23)
568
569#define MODE_SP_SHIFT U(0x0)
570#define MODE_SP_MASK U(0x1)
571#define MODE_SP_EL0 U(0x0)
572#define MODE_SP_ELX U(0x1)
573
574#define MODE_RW_SHIFT U(0x4)
575#define MODE_RW_MASK U(0x1)
576#define MODE_RW_64 U(0x0)
577#define MODE_RW_32 U(0x1)
578
579#define MODE_EL_SHIFT U(0x2)
580#define MODE_EL_MASK U(0x3)
581#define MODE_EL3 U(0x3)
582#define MODE_EL2 U(0x2)
583#define MODE_EL1 U(0x1)
584#define MODE_EL0 U(0x0)
585
586#define MODE32_SHIFT U(0)
587#define MODE32_MASK U(0xf)
588#define MODE32_usr U(0x0)
589#define MODE32_fiq U(0x1)
590#define MODE32_irq U(0x2)
591#define MODE32_svc U(0x3)
592#define MODE32_mon U(0x6)
593#define MODE32_abt U(0x7)
594#define MODE32_hyp U(0xa)
595#define MODE32_und U(0xb)
596#define MODE32_sys U(0xf)
597
598#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
599#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
600#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
601#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
602
603#define SPSR_64(el, sp, daif) \
604 ((MODE_RW_64 << MODE_RW_SHIFT) | \
605 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
606 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
607 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
608
609#define SPSR_MODE32(mode, isa, endian, aif) \
610 ((MODE_RW_32 << MODE_RW_SHIFT) | \
611 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
612 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
613 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
614 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
615
616/*
617 * TTBR Definitions
618 */
619#define TTBR_CNP_BIT ULL(0x1)
620
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000621/*
622 * CTR_EL0 definitions
623 */
624#define CTR_CWG_SHIFT U(24)
625#define CTR_CWG_MASK U(0xf)
626#define CTR_ERG_SHIFT U(20)
627#define CTR_ERG_MASK U(0xf)
628#define CTR_DMINLINE_SHIFT U(16)
629#define CTR_DMINLINE_MASK U(0xf)
630#define CTR_L1IP_SHIFT U(14)
631#define CTR_L1IP_MASK U(0x3)
632#define CTR_IMINLINE_SHIFT U(0)
633#define CTR_IMINLINE_MASK U(0xf)
634
635#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
636
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200637/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000638#define CNTP_CTL_ENABLE_SHIFT U(0)
639#define CNTP_CTL_IMASK_SHIFT U(1)
640#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200641
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000642#define CNTP_CTL_ENABLE_MASK U(1)
643#define CNTP_CTL_IMASK_MASK U(1)
644#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200645
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200646/* Exception Syndrome register bits and bobs */
647#define ESR_EC_SHIFT U(26)
648#define ESR_EC_MASK U(0x3f)
649#define ESR_EC_LENGTH U(6)
650#define EC_UNKNOWN U(0x0)
651#define EC_WFE_WFI U(0x1)
652#define EC_AARCH32_CP15_MRC_MCR U(0x3)
653#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
654#define EC_AARCH32_CP14_MRC_MCR U(0x5)
655#define EC_AARCH32_CP14_LDC_STC U(0x6)
656#define EC_FP_SIMD U(0x7)
657#define EC_AARCH32_CP10_MRC U(0x8)
658#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
659#define EC_ILLEGAL U(0xe)
660#define EC_AARCH32_SVC U(0x11)
661#define EC_AARCH32_HVC U(0x12)
662#define EC_AARCH32_SMC U(0x13)
663#define EC_AARCH64_SVC U(0x15)
664#define EC_AARCH64_HVC U(0x16)
665#define EC_AARCH64_SMC U(0x17)
666#define EC_AARCH64_SYS U(0x18)
667#define EC_IABORT_LOWER_EL U(0x20)
668#define EC_IABORT_CUR_EL U(0x21)
669#define EC_PC_ALIGN U(0x22)
670#define EC_DABORT_LOWER_EL U(0x24)
671#define EC_DABORT_CUR_EL U(0x25)
672#define EC_SP_ALIGN U(0x26)
673#define EC_AARCH32_FP U(0x28)
674#define EC_AARCH64_FP U(0x2c)
675#define EC_SERROR U(0x2f)
676
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000677/*
678 * External Abort bit in Instruction and Data Aborts synchronous exception
679 * syndromes.
680 */
681#define ESR_ISS_EABORT_EA_BIT U(9)
682
683#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
684
685/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
686#define RMR_RESET_REQUEST_SHIFT U(0x1)
687#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200688
689/*******************************************************************************
690 * Definitions of register offsets, fields and macros for CPU system
691 * instructions.
692 ******************************************************************************/
693
694#define TLBI_ADDR_SHIFT U(12)
695#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
696#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
697
698/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000699 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
700 * system level implementation of the Generic Timer.
701 ******************************************************************************/
702#define CNTCTLBASE_CNTFRQ U(0x0)
703#define CNTNSAR U(0x4)
704#define CNTNSAR_NS_SHIFT(x) (x)
705
706#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
707#define CNTACR_RPCT_SHIFT U(0x0)
708#define CNTACR_RVCT_SHIFT U(0x1)
709#define CNTACR_RFRQ_SHIFT U(0x2)
710#define CNTACR_RVOFF_SHIFT U(0x3)
711#define CNTACR_RWVT_SHIFT U(0x4)
712#define CNTACR_RWPT_SHIFT U(0x5)
713
714/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200715 * Definitions of register offsets and fields in the CNTBaseN Frame of the
716 * system level implementation of the Generic Timer.
717 ******************************************************************************/
718/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000719#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200720/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000721#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200722/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000723#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200724/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000725#define CNTP_CTL U(0x2c)
726
727/* PMCR_EL0 definitions */
728#define PMCR_EL0_RESET_VAL U(0x0)
729#define PMCR_EL0_N_SHIFT U(11)
730#define PMCR_EL0_N_MASK U(0x1f)
731#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
732#define PMCR_EL0_LC_BIT (U(1) << 6)
733#define PMCR_EL0_DP_BIT (U(1) << 5)
734#define PMCR_EL0_X_BIT (U(1) << 4)
735#define PMCR_EL0_D_BIT (U(1) << 3)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100736#define PMCR_EL0_E_BIT (U(1) << 0)
737
738/* PMCNTENSET_EL0 definitions */
739#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
740#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
741
742/* PMEVTYPER<n>_EL0 definitions */
743#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
744#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
745#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
746#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
747#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
748#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
749#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
750
751/* PMCCFILTR_EL0 definitions */
752#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
753#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
754#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
755#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
756#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
757#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
758
759/* PMU event counter ID definitions */
760#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000761
762/*******************************************************************************
763 * Definitions for system register interface to SVE
764 ******************************************************************************/
765#define ZCR_EL3 S3_6_C1_C2_0
766#define ZCR_EL2 S3_4_C1_C2_0
767
768/* ZCR_EL3 definitions */
769#define ZCR_EL3_LEN_MASK U(0xf)
770
771/* ZCR_EL2 definitions */
772#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200773
774/*******************************************************************************
775 * Definitions of MAIR encodings for device and normal memory
776 ******************************************************************************/
777/*
778 * MAIR encodings for device memory attributes.
779 */
780#define MAIR_DEV_nGnRnE ULL(0x0)
781#define MAIR_DEV_nGnRE ULL(0x4)
782#define MAIR_DEV_nGRE ULL(0x8)
783#define MAIR_DEV_GRE ULL(0xc)
784
785/*
786 * MAIR encodings for normal memory attributes.
787 *
788 * Cache Policy
789 * WT: Write Through
790 * WB: Write Back
791 * NC: Non-Cacheable
792 *
793 * Transient Hint
794 * NTR: Non-Transient
795 * TR: Transient
796 *
797 * Allocation Policy
798 * RA: Read Allocate
799 * WA: Write Allocate
800 * RWA: Read and Write Allocate
801 * NA: No Allocation
802 */
803#define MAIR_NORM_WT_TR_WA ULL(0x1)
804#define MAIR_NORM_WT_TR_RA ULL(0x2)
805#define MAIR_NORM_WT_TR_RWA ULL(0x3)
806#define MAIR_NORM_NC ULL(0x4)
807#define MAIR_NORM_WB_TR_WA ULL(0x5)
808#define MAIR_NORM_WB_TR_RA ULL(0x6)
809#define MAIR_NORM_WB_TR_RWA ULL(0x7)
810#define MAIR_NORM_WT_NTR_NA ULL(0x8)
811#define MAIR_NORM_WT_NTR_WA ULL(0x9)
812#define MAIR_NORM_WT_NTR_RA ULL(0xa)
813#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
814#define MAIR_NORM_WB_NTR_NA ULL(0xc)
815#define MAIR_NORM_WB_NTR_WA ULL(0xd)
816#define MAIR_NORM_WB_NTR_RA ULL(0xe)
817#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
818
819#define MAIR_NORM_OUTER_SHIFT U(4)
820
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000821#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
822 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200823
824/* PAR_EL1 fields */
825#define PAR_F_SHIFT U(0)
826#define PAR_F_MASK ULL(0x1)
827#define PAR_ADDR_SHIFT U(12)
828#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
829
830/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000831 * Definitions for system register interface to SPE
832 ******************************************************************************/
833#define PMBLIMITR_EL1 S3_0_C9_C10_0
834
835/*******************************************************************************
836 * Definitions for system register interface to MPAM
837 ******************************************************************************/
838#define MPAMIDR_EL1 S3_0_C10_C4_4
839#define MPAM2_EL2 S3_4_C10_C5_0
840#define MPAMHCR_EL2 S3_4_C10_C4_0
841#define MPAM3_EL3 S3_6_C10_C5_0
842
843/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200844 * Definitions for system register interface to AMU for ARMv8.4 onwards
845 ******************************************************************************/
846#define AMCR_EL0 S3_3_C13_C2_0
847#define AMCFGR_EL0 S3_3_C13_C2_1
848#define AMCGCR_EL0 S3_3_C13_C2_2
849#define AMUSERENR_EL0 S3_3_C13_C2_3
850#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
851#define AMCNTENSET0_EL0 S3_3_C13_C2_5
852#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
853#define AMCNTENSET1_EL0 S3_3_C13_C3_1
854
855/* Activity Monitor Group 0 Event Counter Registers */
856#define AMEVCNTR00_EL0 S3_3_C13_C4_0
857#define AMEVCNTR01_EL0 S3_3_C13_C4_1
858#define AMEVCNTR02_EL0 S3_3_C13_C4_2
859#define AMEVCNTR03_EL0 S3_3_C13_C4_3
860
861/* Activity Monitor Group 0 Event Type Registers */
862#define AMEVTYPER00_EL0 S3_3_C13_C6_0
863#define AMEVTYPER01_EL0 S3_3_C13_C6_1
864#define AMEVTYPER02_EL0 S3_3_C13_C6_2
865#define AMEVTYPER03_EL0 S3_3_C13_C6_3
866
867/* Activity Monitor Group 1 Event Counter Registers */
868#define AMEVCNTR10_EL0 S3_3_C13_C12_0
869#define AMEVCNTR11_EL0 S3_3_C13_C12_1
870#define AMEVCNTR12_EL0 S3_3_C13_C12_2
871#define AMEVCNTR13_EL0 S3_3_C13_C12_3
872#define AMEVCNTR14_EL0 S3_3_C13_C12_4
873#define AMEVCNTR15_EL0 S3_3_C13_C12_5
874#define AMEVCNTR16_EL0 S3_3_C13_C12_6
875#define AMEVCNTR17_EL0 S3_3_C13_C12_7
876#define AMEVCNTR18_EL0 S3_3_C13_C13_0
877#define AMEVCNTR19_EL0 S3_3_C13_C13_1
878#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
879#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
880#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
881#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
882#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
883#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
884
885/* Activity Monitor Group 1 Event Type Registers */
886#define AMEVTYPER10_EL0 S3_3_C13_C14_0
887#define AMEVTYPER11_EL0 S3_3_C13_C14_1
888#define AMEVTYPER12_EL0 S3_3_C13_C14_2
889#define AMEVTYPER13_EL0 S3_3_C13_C14_3
890#define AMEVTYPER14_EL0 S3_3_C13_C14_4
891#define AMEVTYPER15_EL0 S3_3_C13_C14_5
892#define AMEVTYPER16_EL0 S3_3_C13_C14_6
893#define AMEVTYPER17_EL0 S3_3_C13_C14_7
894#define AMEVTYPER18_EL0 S3_3_C13_C15_0
895#define AMEVTYPER19_EL0 S3_3_C13_C15_1
896#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
897#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
898#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
899#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
900#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
901#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
902
johpow01b7d752a2020-10-08 17:29:11 -0500903/* AMCFGR_EL0 definitions */
904#define AMCFGR_EL0_NCG_SHIFT U(28)
905#define AMCFGR_EL0_NCG_MASK U(0xf)
906
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200907/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500908#define AMCGCR_EL0_CG1NC_SHIFT U(8)
909#define AMCGCR_EL0_CG1NC_LENGTH U(8)
910#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200911
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000912/* MPAM register definitions */
913#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100914#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
915
916#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
917#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000918
919#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
920
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200921/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -0500922 * Definitions for system register interface to AMU for ARMv8.6 enhancements
923 ******************************************************************************/
924
925/* Definition for register defining which virtual offsets are implemented. */
926#define AMCG1IDR_EL0 S3_3_C13_C2_6
927#define AMCG1IDR_CTR_MASK ULL(0xffff)
928#define AMCG1IDR_CTR_SHIFT U(0)
929#define AMCG1IDR_VOFF_MASK ULL(0xffff)
930#define AMCG1IDR_VOFF_SHIFT U(16)
931
932/* New bit added to AMCR_EL0 */
933#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
934
935/* Definitions for virtual offset registers for architected event counters. */
936/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
937#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
938#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
939#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
940
941/* Definitions for virtual offset registers for auxiliary event counters. */
942#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
943#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
944#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
945#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
946#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
947#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
948#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
949#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
950#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
951#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
952#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
953#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
954#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
955#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
956#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
957#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
958
959/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200960 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000961 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200962#define DISR_EL1 S3_0_C12_C1_1
963#define DISR_A_BIT U(31)
964
965#define ERRIDR_EL1 S3_0_C5_C3_0
966#define ERRIDR_MASK U(0xffff)
967
968#define ERRSELR_EL1 S3_0_C5_C3_1
969
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000970/* System register access to Standard Error Record registers */
971#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200972#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000973#define ERXSTATUS_EL1 S3_0_C5_C4_2
974#define ERXADDR_EL1 S3_0_C5_C4_3
975#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200976#define ERXPFGCTL_EL1 S3_0_C5_C4_5
977#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000978#define ERXMISC0_EL1 S3_0_C5_C5_0
979#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200980
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000981#define ERXCTLR_ED_BIT (U(1) << 0)
982#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200983
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000984#define ERXPFGCTL_UC_BIT (U(1) << 1)
985#define ERXPFGCTL_UEU_BIT (U(1) << 2)
986#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200987
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100988/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +0000989 * Armv8.1 Registers - Privileged Access Never Registers
990 ******************************************************************************/
991#define PAN S3_0_C4_C2_3
992#define PAN_BIT BIT(22)
993
994/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100995 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000996 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000997#define APIAKeyLo_EL1 S3_0_C2_C1_0
998#define APIAKeyHi_EL1 S3_0_C2_C1_1
999#define APIBKeyLo_EL1 S3_0_C2_C1_2
1000#define APIBKeyHi_EL1 S3_0_C2_C1_3
1001#define APDAKeyLo_EL1 S3_0_C2_C2_0
1002#define APDAKeyHi_EL1 S3_0_C2_C2_1
1003#define APDBKeyLo_EL1 S3_0_C2_C2_2
1004#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001005#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001006#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001007
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001008/*******************************************************************************
1009 * Armv8.4 Data Independent Timing Registers
1010 ******************************************************************************/
1011#define DIT S3_3_C4_C2_5
1012#define DIT_BIT BIT(24)
1013
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001014/*******************************************************************************
1015 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1016 ******************************************************************************/
1017#define SSBS S3_3_C4_C2_6
1018
Sandrine Bailleux277fb762019-10-08 12:10:45 +02001019/*******************************************************************************
1020 * Armv8.5 - Memory Tagging Extension Registers
1021 ******************************************************************************/
1022#define TFSRE0_EL1 S3_0_C5_C6_1
1023#define TFSR_EL1 S3_0_C5_C6_0
1024#define RGSR_EL1 S3_0_C1_C0_5
1025#define GCR_EL1 S3_0_C1_C0_6
1026
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001027/*******************************************************************************
1028 * Armv8.6 - Fine Grained Virtualization Traps Registers
1029 ******************************************************************************/
1030#define HFGRTR_EL2 S3_4_C1_C1_4
1031#define HFGWTR_EL2 S3_4_C1_C1_5
1032#define HFGITR_EL2 S3_4_C1_C1_6
1033#define HDFGRTR_EL2 S3_4_C3_C1_4
1034#define HDFGWTR_EL2 S3_4_C3_C1_5
1035
Jimmy Brisson945095a2020-04-16 10:54:59 -05001036/*******************************************************************************
1037 * Armv8.6 - Enhanced Counter Virtualization Registers
1038 ******************************************************************************/
1039#define CNTPOFF_EL2 S3_4_C14_C0_6
1040
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001041/*******************************************************************************
1042 * Armv9.0 - Trace Buffer Extension System Registers
1043 ******************************************************************************/
1044#define TRBLIMITR_EL1 S3_0_C9_C11_0
1045#define TRBPTR_EL1 S3_0_C9_C11_1
1046#define TRBBASER_EL1 S3_0_C9_C11_2
1047#define TRBSR_EL1 S3_0_C9_C11_3
1048#define TRBMAR_EL1 S3_0_C9_C11_4
1049#define TRBTRG_EL1 S3_0_C9_C11_6
1050#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001051
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001052/*******************************************************************************
1053 * Armv8.4 - Trace Filter System Registers
1054 ******************************************************************************/
1055#define TRFCR_EL1 S3_0_C1_C2_1
1056#define TRFCR_EL2 S3_4_C1_C2_1
1057
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001058/*******************************************************************************
1059 * Trace System Registers
1060 ******************************************************************************/
1061#define TRCAUXCTLR S2_1_C0_C6_0
1062#define TRCRSR S2_1_C0_C10_0
1063#define TRCCCCTLR S2_1_C0_C14_0
1064#define TRCBBCTLR S2_1_C0_C15_0
1065#define TRCEXTINSELR0 S2_1_C0_C8_4
1066#define TRCEXTINSELR1 S2_1_C0_C9_4
1067#define TRCEXTINSELR2 S2_1_C0_C10_4
1068#define TRCEXTINSELR3 S2_1_C0_C11_4
1069#define TRCCLAIMSET S2_1_c7_c8_6
1070#define TRCCLAIMCLR S2_1_c7_c9_6
1071#define TRCDEVARCH S2_1_c7_c15_6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001072
johpow01d0bbe6e2021-11-11 16:13:32 -06001073/*******************************************************************************
1074 * FEAT_HCX - Extended Hypervisor Configuration Register
1075 ******************************************************************************/
1076#define HCRX_EL2 S3_4_C1_C2_2
1077#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1078#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1079#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1080#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1081#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
1082
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001083#endif /* ARCH_H */