blob: 7dc971f187f4071864f03468ae337d132f9f8069 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05002 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
132#define ID_AA64PFR0_ELX_MASK ULL(0xf)
133#define ID_AA64PFR0_SVE_SHIFT U(32)
134#define ID_AA64PFR0_SVE_MASK ULL(0xf)
135#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000136#define ID_AA64PFR0_MPAM_SHIFT U(40)
137#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000138#define ID_AA64PFR0_DIT_SHIFT U(48)
139#define ID_AA64PFR0_DIT_MASK ULL(0xf)
140#define ID_AA64PFR0_DIT_LENGTH U(4)
141#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200142#define ID_AA64PFR0_CSV2_SHIFT U(56)
143#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
144#define ID_AA64PFR0_CSV2_LENGTH U(4)
145
146/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
147#define ID_AA64DFR0_PMS_SHIFT U(32)
148#define ID_AA64DFR0_PMS_LENGTH U(4)
149#define ID_AA64DFR0_PMS_MASK ULL(0xf)
150
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100151/* ID_AA64DFR0_EL1.DEBUG definitions */
152#define ID_AA64DFR0_DEBUG_SHIFT U(0)
153#define ID_AA64DFR0_DEBUG_LENGTH U(4)
154#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100155#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
156 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100157#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
158#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
159#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
160#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
161
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200162#define EL_IMPL_NONE ULL(0)
163#define EL_IMPL_A64ONLY ULL(1)
164#define EL_IMPL_A64_A32 ULL(2)
165
166#define ID_AA64PFR0_GIC_SHIFT U(24)
167#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000168#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200169
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100170/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000171#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100172#define ID_AA64ISAR1_GPI_SHIFT U(28)
173#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000174#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100175#define ID_AA64ISAR1_GPA_SHIFT U(24)
176#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000177#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100178#define ID_AA64ISAR1_API_SHIFT U(8)
179#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000180#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100181#define ID_AA64ISAR1_APA_SHIFT U(4)
182#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000183#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100184
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000185/* ID_AA64MMFR0_EL1 definitions */
186#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
187#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
188
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200189#define PARANGE_0000 U(32)
190#define PARANGE_0001 U(36)
191#define PARANGE_0010 U(40)
192#define PARANGE_0011 U(42)
193#define PARANGE_0100 U(44)
194#define PARANGE_0101 U(48)
195#define PARANGE_0110 U(52)
196
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500197#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
198#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
199#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
200#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
201
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200202#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
203#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
204#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
205#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
206
207#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
208#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
209#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
210#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
211
212#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
213#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
214#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
215#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
216
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000217/* ID_AA64MMFR2_EL1 definitions */
218#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000219
220#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
221#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
222
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000223#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
224#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
225
226/* ID_AA64PFR1_EL1 definitions */
227#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
228#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
229
230#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
231
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200232#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
233#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
234
235#define MTE_UNIMPLEMENTED ULL(0)
236#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
237#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
238
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000239/* ID_PFR1_EL1 definitions */
240#define ID_PFR1_VIRTEXT_SHIFT U(12)
241#define ID_PFR1_VIRTEXT_MASK U(0xf)
242#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
243 & ID_PFR1_VIRTEXT_MASK)
244
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200245/* SCTLR definitions */
246#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
247 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
248 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
249
250#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
251 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000252#define SCTLR_AARCH32_EL1_RES1 \
253 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
254 (U(1) << 4) | (U(1) << 3))
255
256#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
257 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
258 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200259
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000260#define SCTLR_M_BIT (ULL(1) << 0)
261#define SCTLR_A_BIT (ULL(1) << 1)
262#define SCTLR_C_BIT (ULL(1) << 2)
263#define SCTLR_SA_BIT (ULL(1) << 3)
264#define SCTLR_SA0_BIT (ULL(1) << 4)
265#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
266#define SCTLR_ITD_BIT (ULL(1) << 7)
267#define SCTLR_SED_BIT (ULL(1) << 8)
268#define SCTLR_UMA_BIT (ULL(1) << 9)
269#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100270#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000271#define SCTLR_DZE_BIT (ULL(1) << 14)
272#define SCTLR_UCT_BIT (ULL(1) << 15)
273#define SCTLR_NTWI_BIT (ULL(1) << 16)
274#define SCTLR_NTWE_BIT (ULL(1) << 18)
275#define SCTLR_WXN_BIT (ULL(1) << 19)
276#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100277#define SCTLR_IESB_BIT (ULL(1) << 21)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000278#define SCTLR_E0E_BIT (ULL(1) << 24)
279#define SCTLR_EE_BIT (ULL(1) << 25)
280#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100281#define SCTLR_EnDA_BIT (ULL(1) << 27)
282#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000283#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000284#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200285#define SCTLR_RESET_VAL SCTLR_EL3_RES1
286
287/* CPACR_El1 definitions */
288#define CPACR_EL1_FPEN(x) ((x) << 20)
289#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
290#define CPACR_EL1_FP_TRAP_ALL U(0x2)
291#define CPACR_EL1_FP_TRAP_NONE U(0x3)
292
293/* SCR definitions */
294#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200295#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200296#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000297#define SCR_API_BIT (U(1) << 17)
298#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200299#define SCR_TWE_BIT (U(1) << 13)
300#define SCR_TWI_BIT (U(1) << 12)
301#define SCR_ST_BIT (U(1) << 11)
302#define SCR_RW_BIT (U(1) << 10)
303#define SCR_SIF_BIT (U(1) << 9)
304#define SCR_HCE_BIT (U(1) << 8)
305#define SCR_SMD_BIT (U(1) << 7)
306#define SCR_EA_BIT (U(1) << 3)
307#define SCR_FIQ_BIT (U(1) << 2)
308#define SCR_IRQ_BIT (U(1) << 1)
309#define SCR_NS_BIT (U(1) << 0)
310#define SCR_VALID_BIT_MASK U(0x2f8f)
311#define SCR_RESET_VAL SCR_RES1_BITS
312
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000313/* MDCR_EL3 definitions */
314#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100315#define MDCR_SPD32_LEGACY ULL(0x0)
316#define MDCR_SPD32_DISABLE ULL(0x2)
317#define MDCR_SPD32_ENABLE ULL(0x3)
318#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000319#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100320#define MDCR_NSPB_EL1 ULL(0x3)
321#define MDCR_TDOSA_BIT (ULL(1) << 10)
322#define MDCR_TDA_BIT (ULL(1) << 9)
323#define MDCR_TPM_BIT (ULL(1) << 6)
324#define MDCR_SCCD_BIT (ULL(1) << 23)
325#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000326
327/* MDCR_EL2 definitions */
328#define MDCR_EL2_TPMS (U(1) << 14)
329#define MDCR_EL2_E2PB(x) ((x) << 12)
330#define MDCR_EL2_E2PB_EL1 U(0x3)
331#define MDCR_EL2_TDRA_BIT (U(1) << 11)
332#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
333#define MDCR_EL2_TDA_BIT (U(1) << 9)
334#define MDCR_EL2_TDE_BIT (U(1) << 8)
335#define MDCR_EL2_HPME_BIT (U(1) << 7)
336#define MDCR_EL2_TPM_BIT (U(1) << 6)
337#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
338#define MDCR_EL2_RESET_VAL U(0x0)
339
340/* HSTR_EL2 definitions */
341#define HSTR_EL2_RESET_VAL U(0x0)
342#define HSTR_EL2_T_MASK U(0xff)
343
344/* CNTHP_CTL_EL2 definitions */
345#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
346#define CNTHP_CTL_RESET_VAL U(0x0)
347
348/* VTTBR_EL2 definitions */
349#define VTTBR_RESET_VAL ULL(0x0)
350#define VTTBR_VMID_MASK ULL(0xff)
351#define VTTBR_VMID_SHIFT U(48)
352#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
353#define VTTBR_BADDR_SHIFT U(0)
354
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200355/* HCR definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000356#define HCR_API_BIT (ULL(1) << 41)
357#define HCR_APK_BIT (ULL(1) << 40)
358#define HCR_TGE_BIT (ULL(1) << 27)
359#define HCR_RW_SHIFT U(31)
360#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
361#define HCR_AMO_BIT (ULL(1) << 5)
362#define HCR_IMO_BIT (ULL(1) << 4)
363#define HCR_FMO_BIT (ULL(1) << 3)
364
365/* ISR definitions */
366#define ISR_A_SHIFT U(8)
367#define ISR_I_SHIFT U(7)
368#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200369
370/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000371#define CNTHCTL_RESET_VAL U(0x0)
372#define EVNTEN_BIT (U(1) << 2)
373#define EL1PCEN_BIT (U(1) << 1)
374#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200375
376/* CNTKCTL_EL1 definitions */
377#define EL0PTEN_BIT (U(1) << 9)
378#define EL0VTEN_BIT (U(1) << 8)
379#define EL0PCTEN_BIT (U(1) << 0)
380#define EL0VCTEN_BIT (U(1) << 1)
381#define EVNTEN_BIT (U(1) << 2)
382#define EVNTDIR_BIT (U(1) << 3)
383#define EVNTI_SHIFT U(4)
384#define EVNTI_MASK U(0xf)
385
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000386/* CPTR_EL3 definitions */
387#define TCPAC_BIT (U(1) << 31)
388#define TAM_BIT (U(1) << 30)
389#define TTA_BIT (U(1) << 20)
390#define TFP_BIT (U(1) << 10)
391#define CPTR_EZ_BIT (U(1) << 8)
392#define CPTR_EL3_RESET_VAL U(0x0)
393
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200394/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000395#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
396#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
397#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
398#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
399#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
400#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000401#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200402
403/* CPSR/SPSR definitions */
404#define DAIF_FIQ_BIT (U(1) << 0)
405#define DAIF_IRQ_BIT (U(1) << 1)
406#define DAIF_ABT_BIT (U(1) << 2)
407#define DAIF_DBG_BIT (U(1) << 3)
408#define SPSR_DAIF_SHIFT U(6)
409#define SPSR_DAIF_MASK U(0xf)
410
411#define SPSR_AIF_SHIFT U(6)
412#define SPSR_AIF_MASK U(0x7)
413
414#define SPSR_E_SHIFT U(9)
415#define SPSR_E_MASK U(0x1)
416#define SPSR_E_LITTLE U(0x0)
417#define SPSR_E_BIG U(0x1)
418
419#define SPSR_T_SHIFT U(5)
420#define SPSR_T_MASK U(0x1)
421#define SPSR_T_ARM U(0x0)
422#define SPSR_T_THUMB U(0x1)
423
424#define SPSR_M_SHIFT U(4)
425#define SPSR_M_MASK U(0x1)
426#define SPSR_M_AARCH64 U(0x0)
427#define SPSR_M_AARCH32 U(0x1)
428
429#define DISABLE_ALL_EXCEPTIONS \
430 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
431
432#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
433
434/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000435 * RMR_EL3 definitions
436 */
437#define RMR_EL3_RR_BIT (U(1) << 1)
438#define RMR_EL3_AA64_BIT (U(1) << 0)
439
440/*
441 * HI-VECTOR address for AArch32 state
442 */
443#define HI_VECTOR_BASE U(0xFFFF0000)
444
445/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200446 * TCR defintions
447 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000448#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200449#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200450#define TCR_EL1_IPS_SHIFT U(32)
451#define TCR_EL2_PS_SHIFT U(16)
452#define TCR_EL3_PS_SHIFT U(16)
453
454#define TCR_TxSZ_MIN ULL(16)
455#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000456#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200457
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100458#define TCR_T0SZ_SHIFT U(0)
459#define TCR_T1SZ_SHIFT U(16)
460
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200461/* (internal) physical address size bits in EL3/EL1 */
462#define TCR_PS_BITS_4GB ULL(0x0)
463#define TCR_PS_BITS_64GB ULL(0x1)
464#define TCR_PS_BITS_1TB ULL(0x2)
465#define TCR_PS_BITS_4TB ULL(0x3)
466#define TCR_PS_BITS_16TB ULL(0x4)
467#define TCR_PS_BITS_256TB ULL(0x5)
468
469#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
470#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
471#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
472#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
473#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
474#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
475
476#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
477#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
478#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
479#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
480
481#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
482#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
483#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
484#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
485
486#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
487#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
488#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
489
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100490#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
491#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
492#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
493#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
494
495#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
496#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
497#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
498#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
499
500#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
501#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
502#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
503
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200504#define TCR_TG0_SHIFT U(14)
505#define TCR_TG0_MASK ULL(3)
506#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
507#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
508#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
509
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100510#define TCR_TG1_SHIFT U(30)
511#define TCR_TG1_MASK ULL(3)
512#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
513#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
514#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
515
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200516#define TCR_EPD0_BIT (ULL(1) << 7)
517#define TCR_EPD1_BIT (ULL(1) << 23)
518
519#define MODE_SP_SHIFT U(0x0)
520#define MODE_SP_MASK U(0x1)
521#define MODE_SP_EL0 U(0x0)
522#define MODE_SP_ELX U(0x1)
523
524#define MODE_RW_SHIFT U(0x4)
525#define MODE_RW_MASK U(0x1)
526#define MODE_RW_64 U(0x0)
527#define MODE_RW_32 U(0x1)
528
529#define MODE_EL_SHIFT U(0x2)
530#define MODE_EL_MASK U(0x3)
531#define MODE_EL3 U(0x3)
532#define MODE_EL2 U(0x2)
533#define MODE_EL1 U(0x1)
534#define MODE_EL0 U(0x0)
535
536#define MODE32_SHIFT U(0)
537#define MODE32_MASK U(0xf)
538#define MODE32_usr U(0x0)
539#define MODE32_fiq U(0x1)
540#define MODE32_irq U(0x2)
541#define MODE32_svc U(0x3)
542#define MODE32_mon U(0x6)
543#define MODE32_abt U(0x7)
544#define MODE32_hyp U(0xa)
545#define MODE32_und U(0xb)
546#define MODE32_sys U(0xf)
547
548#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
549#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
550#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
551#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
552
553#define SPSR_64(el, sp, daif) \
554 ((MODE_RW_64 << MODE_RW_SHIFT) | \
555 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
556 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
557 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
558
559#define SPSR_MODE32(mode, isa, endian, aif) \
560 ((MODE_RW_32 << MODE_RW_SHIFT) | \
561 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
562 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
563 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
564 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
565
566/*
567 * TTBR Definitions
568 */
569#define TTBR_CNP_BIT ULL(0x1)
570
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000571/*
572 * CTR_EL0 definitions
573 */
574#define CTR_CWG_SHIFT U(24)
575#define CTR_CWG_MASK U(0xf)
576#define CTR_ERG_SHIFT U(20)
577#define CTR_ERG_MASK U(0xf)
578#define CTR_DMINLINE_SHIFT U(16)
579#define CTR_DMINLINE_MASK U(0xf)
580#define CTR_L1IP_SHIFT U(14)
581#define CTR_L1IP_MASK U(0x3)
582#define CTR_IMINLINE_SHIFT U(0)
583#define CTR_IMINLINE_MASK U(0xf)
584
585#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
586
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200587/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000588#define CNTP_CTL_ENABLE_SHIFT U(0)
589#define CNTP_CTL_IMASK_SHIFT U(1)
590#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200591
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000592#define CNTP_CTL_ENABLE_MASK U(1)
593#define CNTP_CTL_IMASK_MASK U(1)
594#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200595
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200596/* Exception Syndrome register bits and bobs */
597#define ESR_EC_SHIFT U(26)
598#define ESR_EC_MASK U(0x3f)
599#define ESR_EC_LENGTH U(6)
600#define EC_UNKNOWN U(0x0)
601#define EC_WFE_WFI U(0x1)
602#define EC_AARCH32_CP15_MRC_MCR U(0x3)
603#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
604#define EC_AARCH32_CP14_MRC_MCR U(0x5)
605#define EC_AARCH32_CP14_LDC_STC U(0x6)
606#define EC_FP_SIMD U(0x7)
607#define EC_AARCH32_CP10_MRC U(0x8)
608#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
609#define EC_ILLEGAL U(0xe)
610#define EC_AARCH32_SVC U(0x11)
611#define EC_AARCH32_HVC U(0x12)
612#define EC_AARCH32_SMC U(0x13)
613#define EC_AARCH64_SVC U(0x15)
614#define EC_AARCH64_HVC U(0x16)
615#define EC_AARCH64_SMC U(0x17)
616#define EC_AARCH64_SYS U(0x18)
617#define EC_IABORT_LOWER_EL U(0x20)
618#define EC_IABORT_CUR_EL U(0x21)
619#define EC_PC_ALIGN U(0x22)
620#define EC_DABORT_LOWER_EL U(0x24)
621#define EC_DABORT_CUR_EL U(0x25)
622#define EC_SP_ALIGN U(0x26)
623#define EC_AARCH32_FP U(0x28)
624#define EC_AARCH64_FP U(0x2c)
625#define EC_SERROR U(0x2f)
626
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000627/*
628 * External Abort bit in Instruction and Data Aborts synchronous exception
629 * syndromes.
630 */
631#define ESR_ISS_EABORT_EA_BIT U(9)
632
633#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
634
635/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
636#define RMR_RESET_REQUEST_SHIFT U(0x1)
637#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200638
639/*******************************************************************************
640 * Definitions of register offsets, fields and macros for CPU system
641 * instructions.
642 ******************************************************************************/
643
644#define TLBI_ADDR_SHIFT U(12)
645#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
646#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
647
648/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000649 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
650 * system level implementation of the Generic Timer.
651 ******************************************************************************/
652#define CNTCTLBASE_CNTFRQ U(0x0)
653#define CNTNSAR U(0x4)
654#define CNTNSAR_NS_SHIFT(x) (x)
655
656#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
657#define CNTACR_RPCT_SHIFT U(0x0)
658#define CNTACR_RVCT_SHIFT U(0x1)
659#define CNTACR_RFRQ_SHIFT U(0x2)
660#define CNTACR_RVOFF_SHIFT U(0x3)
661#define CNTACR_RWVT_SHIFT U(0x4)
662#define CNTACR_RWPT_SHIFT U(0x5)
663
664/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200665 * Definitions of register offsets and fields in the CNTBaseN Frame of the
666 * system level implementation of the Generic Timer.
667 ******************************************************************************/
668/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000669#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200670/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000671#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200672/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000673#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200674/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000675#define CNTP_CTL U(0x2c)
676
677/* PMCR_EL0 definitions */
678#define PMCR_EL0_RESET_VAL U(0x0)
679#define PMCR_EL0_N_SHIFT U(11)
680#define PMCR_EL0_N_MASK U(0x1f)
681#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
682#define PMCR_EL0_LC_BIT (U(1) << 6)
683#define PMCR_EL0_DP_BIT (U(1) << 5)
684#define PMCR_EL0_X_BIT (U(1) << 4)
685#define PMCR_EL0_D_BIT (U(1) << 3)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100686#define PMCR_EL0_E_BIT (U(1) << 0)
687
688/* PMCNTENSET_EL0 definitions */
689#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
690#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
691
692/* PMEVTYPER<n>_EL0 definitions */
693#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
694#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
695#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
696#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
697#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
698#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
699#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
700
701/* PMCCFILTR_EL0 definitions */
702#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
703#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
704#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
705#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
706#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
707#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
708
709/* PMU event counter ID definitions */
710#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000711
712/*******************************************************************************
713 * Definitions for system register interface to SVE
714 ******************************************************************************/
715#define ZCR_EL3 S3_6_C1_C2_0
716#define ZCR_EL2 S3_4_C1_C2_0
717
718/* ZCR_EL3 definitions */
719#define ZCR_EL3_LEN_MASK U(0xf)
720
721/* ZCR_EL2 definitions */
722#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200723
724/*******************************************************************************
725 * Definitions of MAIR encodings for device and normal memory
726 ******************************************************************************/
727/*
728 * MAIR encodings for device memory attributes.
729 */
730#define MAIR_DEV_nGnRnE ULL(0x0)
731#define MAIR_DEV_nGnRE ULL(0x4)
732#define MAIR_DEV_nGRE ULL(0x8)
733#define MAIR_DEV_GRE ULL(0xc)
734
735/*
736 * MAIR encodings for normal memory attributes.
737 *
738 * Cache Policy
739 * WT: Write Through
740 * WB: Write Back
741 * NC: Non-Cacheable
742 *
743 * Transient Hint
744 * NTR: Non-Transient
745 * TR: Transient
746 *
747 * Allocation Policy
748 * RA: Read Allocate
749 * WA: Write Allocate
750 * RWA: Read and Write Allocate
751 * NA: No Allocation
752 */
753#define MAIR_NORM_WT_TR_WA ULL(0x1)
754#define MAIR_NORM_WT_TR_RA ULL(0x2)
755#define MAIR_NORM_WT_TR_RWA ULL(0x3)
756#define MAIR_NORM_NC ULL(0x4)
757#define MAIR_NORM_WB_TR_WA ULL(0x5)
758#define MAIR_NORM_WB_TR_RA ULL(0x6)
759#define MAIR_NORM_WB_TR_RWA ULL(0x7)
760#define MAIR_NORM_WT_NTR_NA ULL(0x8)
761#define MAIR_NORM_WT_NTR_WA ULL(0x9)
762#define MAIR_NORM_WT_NTR_RA ULL(0xa)
763#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
764#define MAIR_NORM_WB_NTR_NA ULL(0xc)
765#define MAIR_NORM_WB_NTR_WA ULL(0xd)
766#define MAIR_NORM_WB_NTR_RA ULL(0xe)
767#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
768
769#define MAIR_NORM_OUTER_SHIFT U(4)
770
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000771#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
772 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200773
774/* PAR_EL1 fields */
775#define PAR_F_SHIFT U(0)
776#define PAR_F_MASK ULL(0x1)
777#define PAR_ADDR_SHIFT U(12)
778#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
779
780/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000781 * Definitions for system register interface to SPE
782 ******************************************************************************/
783#define PMBLIMITR_EL1 S3_0_C9_C10_0
784
785/*******************************************************************************
786 * Definitions for system register interface to MPAM
787 ******************************************************************************/
788#define MPAMIDR_EL1 S3_0_C10_C4_4
789#define MPAM2_EL2 S3_4_C10_C5_0
790#define MPAMHCR_EL2 S3_4_C10_C4_0
791#define MPAM3_EL3 S3_6_C10_C5_0
792
793/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200794 * Definitions for system register interface to AMU for ARMv8.4 onwards
795 ******************************************************************************/
796#define AMCR_EL0 S3_3_C13_C2_0
797#define AMCFGR_EL0 S3_3_C13_C2_1
798#define AMCGCR_EL0 S3_3_C13_C2_2
799#define AMUSERENR_EL0 S3_3_C13_C2_3
800#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
801#define AMCNTENSET0_EL0 S3_3_C13_C2_5
802#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
803#define AMCNTENSET1_EL0 S3_3_C13_C3_1
804
805/* Activity Monitor Group 0 Event Counter Registers */
806#define AMEVCNTR00_EL0 S3_3_C13_C4_0
807#define AMEVCNTR01_EL0 S3_3_C13_C4_1
808#define AMEVCNTR02_EL0 S3_3_C13_C4_2
809#define AMEVCNTR03_EL0 S3_3_C13_C4_3
810
811/* Activity Monitor Group 0 Event Type Registers */
812#define AMEVTYPER00_EL0 S3_3_C13_C6_0
813#define AMEVTYPER01_EL0 S3_3_C13_C6_1
814#define AMEVTYPER02_EL0 S3_3_C13_C6_2
815#define AMEVTYPER03_EL0 S3_3_C13_C6_3
816
817/* Activity Monitor Group 1 Event Counter Registers */
818#define AMEVCNTR10_EL0 S3_3_C13_C12_0
819#define AMEVCNTR11_EL0 S3_3_C13_C12_1
820#define AMEVCNTR12_EL0 S3_3_C13_C12_2
821#define AMEVCNTR13_EL0 S3_3_C13_C12_3
822#define AMEVCNTR14_EL0 S3_3_C13_C12_4
823#define AMEVCNTR15_EL0 S3_3_C13_C12_5
824#define AMEVCNTR16_EL0 S3_3_C13_C12_6
825#define AMEVCNTR17_EL0 S3_3_C13_C12_7
826#define AMEVCNTR18_EL0 S3_3_C13_C13_0
827#define AMEVCNTR19_EL0 S3_3_C13_C13_1
828#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
829#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
830#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
831#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
832#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
833#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
834
835/* Activity Monitor Group 1 Event Type Registers */
836#define AMEVTYPER10_EL0 S3_3_C13_C14_0
837#define AMEVTYPER11_EL0 S3_3_C13_C14_1
838#define AMEVTYPER12_EL0 S3_3_C13_C14_2
839#define AMEVTYPER13_EL0 S3_3_C13_C14_3
840#define AMEVTYPER14_EL0 S3_3_C13_C14_4
841#define AMEVTYPER15_EL0 S3_3_C13_C14_5
842#define AMEVTYPER16_EL0 S3_3_C13_C14_6
843#define AMEVTYPER17_EL0 S3_3_C13_C14_7
844#define AMEVTYPER18_EL0 S3_3_C13_C15_0
845#define AMEVTYPER19_EL0 S3_3_C13_C15_1
846#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
847#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
848#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
849#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
850#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
851#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
852
853/* AMCGCR_EL0 definitions */
854#define AMCGCR_EL0_CG1NC_SHIFT U(8)
855#define AMCGCR_EL0_CG1NC_LENGTH U(8)
856#define AMCGCR_EL0_CG1NC_MASK U(0xff)
857
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000858/* MPAM register definitions */
859#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100860#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
861
862#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
863#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000864
865#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
866
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200867/*******************************************************************************
868 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000869 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200870#define DISR_EL1 S3_0_C12_C1_1
871#define DISR_A_BIT U(31)
872
873#define ERRIDR_EL1 S3_0_C5_C3_0
874#define ERRIDR_MASK U(0xffff)
875
876#define ERRSELR_EL1 S3_0_C5_C3_1
877
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000878/* System register access to Standard Error Record registers */
879#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200880#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000881#define ERXSTATUS_EL1 S3_0_C5_C4_2
882#define ERXADDR_EL1 S3_0_C5_C4_3
883#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200884#define ERXPFGCTL_EL1 S3_0_C5_C4_5
885#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000886#define ERXMISC0_EL1 S3_0_C5_C5_0
887#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200888
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000889#define ERXCTLR_ED_BIT (U(1) << 0)
890#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200891
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000892#define ERXPFGCTL_UC_BIT (U(1) << 1)
893#define ERXPFGCTL_UEU_BIT (U(1) << 2)
894#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200895
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100896/*******************************************************************************
897 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000898 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000899#define APIAKeyLo_EL1 S3_0_C2_C1_0
900#define APIAKeyHi_EL1 S3_0_C2_C1_1
901#define APIBKeyLo_EL1 S3_0_C2_C1_2
902#define APIBKeyHi_EL1 S3_0_C2_C1_3
903#define APDAKeyLo_EL1 S3_0_C2_C2_0
904#define APDAKeyHi_EL1 S3_0_C2_C2_1
905#define APDBKeyLo_EL1 S3_0_C2_C2_2
906#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100907#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000908#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100909
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000910/*******************************************************************************
911 * Armv8.4 Data Independent Timing Registers
912 ******************************************************************************/
913#define DIT S3_3_C4_C2_5
914#define DIT_BIT BIT(24)
915
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100916/*******************************************************************************
917 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
918 ******************************************************************************/
919#define SSBS S3_3_C4_C2_6
920
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200921/*******************************************************************************
922 * Armv8.5 - Memory Tagging Extension Registers
923 ******************************************************************************/
924#define TFSRE0_EL1 S3_0_C5_C6_1
925#define TFSR_EL1 S3_0_C5_C6_0
926#define RGSR_EL1 S3_0_C1_C0_5
927#define GCR_EL1 S3_0_C1_C0_6
928
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500929/*******************************************************************************
930 * Armv8.6 - Fine Grained Virtualization Traps Registers
931 ******************************************************************************/
932#define HFGRTR_EL2 S3_4_C1_C1_4
933#define HFGWTR_EL2 S3_4_C1_C1_5
934#define HFGITR_EL2 S3_4_C1_C1_6
935#define HDFGRTR_EL2 S3_4_C3_C1_4
936#define HDFGWTR_EL2 S3_4_C3_C1_5
937
938
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000939#endif /* ARCH_H */