blob: a62f13ce958ffbb7e6dfb44e64ea2904060cceea [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
132#define ID_AA64PFR0_ELX_MASK ULL(0xf)
133#define ID_AA64PFR0_SVE_SHIFT U(32)
134#define ID_AA64PFR0_SVE_MASK ULL(0xf)
135#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000136#define ID_AA64PFR0_MPAM_SHIFT U(40)
137#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000138#define ID_AA64PFR0_DIT_SHIFT U(48)
139#define ID_AA64PFR0_DIT_MASK ULL(0xf)
140#define ID_AA64PFR0_DIT_LENGTH U(4)
141#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200142#define ID_AA64PFR0_CSV2_SHIFT U(56)
143#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
144#define ID_AA64PFR0_CSV2_LENGTH U(4)
145
146/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
147#define ID_AA64DFR0_PMS_SHIFT U(32)
148#define ID_AA64DFR0_PMS_LENGTH U(4)
149#define ID_AA64DFR0_PMS_MASK ULL(0xf)
150
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100151/* ID_AA64DFR0_EL1.DEBUG definitions */
152#define ID_AA64DFR0_DEBUG_SHIFT U(0)
153#define ID_AA64DFR0_DEBUG_LENGTH U(4)
154#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
155#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
156#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
157#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
158#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
159
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200160#define EL_IMPL_NONE ULL(0)
161#define EL_IMPL_A64ONLY ULL(1)
162#define EL_IMPL_A64_A32 ULL(2)
163
164#define ID_AA64PFR0_GIC_SHIFT U(24)
165#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000166#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200167
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100168/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000169#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100170#define ID_AA64ISAR1_GPI_SHIFT U(28)
171#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000172#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100173#define ID_AA64ISAR1_GPA_SHIFT U(24)
174#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000175#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100176#define ID_AA64ISAR1_API_SHIFT U(8)
177#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000178#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100179#define ID_AA64ISAR1_APA_SHIFT U(4)
180#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000181#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100182
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000183/* ID_AA64MMFR0_EL1 definitions */
184#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
185#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
186
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200187#define PARANGE_0000 U(32)
188#define PARANGE_0001 U(36)
189#define PARANGE_0010 U(40)
190#define PARANGE_0011 U(42)
191#define PARANGE_0100 U(44)
192#define PARANGE_0101 U(48)
193#define PARANGE_0110 U(52)
194
195#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
196#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
197#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
198#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
199
200#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
201#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
202#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
203#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
204
205#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
206#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
207#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
208#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
209
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000210/* ID_AA64MMFR2_EL1 definitions */
211#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000212
213#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
214#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
215
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000216#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
217#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
218
219/* ID_AA64PFR1_EL1 definitions */
220#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
221#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
222
223#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
224
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000225/* ID_PFR1_EL1 definitions */
226#define ID_PFR1_VIRTEXT_SHIFT U(12)
227#define ID_PFR1_VIRTEXT_MASK U(0xf)
228#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
229 & ID_PFR1_VIRTEXT_MASK)
230
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200231/* SCTLR definitions */
232#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
233 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
234 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
235
236#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
237 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000238#define SCTLR_AARCH32_EL1_RES1 \
239 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
240 (U(1) << 4) | (U(1) << 3))
241
242#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
243 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
244 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200245
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000246#define SCTLR_M_BIT (ULL(1) << 0)
247#define SCTLR_A_BIT (ULL(1) << 1)
248#define SCTLR_C_BIT (ULL(1) << 2)
249#define SCTLR_SA_BIT (ULL(1) << 3)
250#define SCTLR_SA0_BIT (ULL(1) << 4)
251#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
252#define SCTLR_ITD_BIT (ULL(1) << 7)
253#define SCTLR_SED_BIT (ULL(1) << 8)
254#define SCTLR_UMA_BIT (ULL(1) << 9)
255#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100256#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000257#define SCTLR_DZE_BIT (ULL(1) << 14)
258#define SCTLR_UCT_BIT (ULL(1) << 15)
259#define SCTLR_NTWI_BIT (ULL(1) << 16)
260#define SCTLR_NTWE_BIT (ULL(1) << 18)
261#define SCTLR_WXN_BIT (ULL(1) << 19)
262#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100263#define SCTLR_IESB_BIT (ULL(1) << 21)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000264#define SCTLR_E0E_BIT (ULL(1) << 24)
265#define SCTLR_EE_BIT (ULL(1) << 25)
266#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100267#define SCTLR_EnDA_BIT (ULL(1) << 27)
268#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000269#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000270#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200271#define SCTLR_RESET_VAL SCTLR_EL3_RES1
272
273/* CPACR_El1 definitions */
274#define CPACR_EL1_FPEN(x) ((x) << 20)
275#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
276#define CPACR_EL1_FP_TRAP_ALL U(0x2)
277#define CPACR_EL1_FP_TRAP_NONE U(0x3)
278
279/* SCR definitions */
280#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
281#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000282#define SCR_API_BIT (U(1) << 17)
283#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200284#define SCR_TWE_BIT (U(1) << 13)
285#define SCR_TWI_BIT (U(1) << 12)
286#define SCR_ST_BIT (U(1) << 11)
287#define SCR_RW_BIT (U(1) << 10)
288#define SCR_SIF_BIT (U(1) << 9)
289#define SCR_HCE_BIT (U(1) << 8)
290#define SCR_SMD_BIT (U(1) << 7)
291#define SCR_EA_BIT (U(1) << 3)
292#define SCR_FIQ_BIT (U(1) << 2)
293#define SCR_IRQ_BIT (U(1) << 1)
294#define SCR_NS_BIT (U(1) << 0)
295#define SCR_VALID_BIT_MASK U(0x2f8f)
296#define SCR_RESET_VAL SCR_RES1_BITS
297
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000298/* MDCR_EL3 definitions */
299#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100300#define MDCR_SPD32_LEGACY ULL(0x0)
301#define MDCR_SPD32_DISABLE ULL(0x2)
302#define MDCR_SPD32_ENABLE ULL(0x3)
303#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000304#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100305#define MDCR_NSPB_EL1 ULL(0x3)
306#define MDCR_TDOSA_BIT (ULL(1) << 10)
307#define MDCR_TDA_BIT (ULL(1) << 9)
308#define MDCR_TPM_BIT (ULL(1) << 6)
309#define MDCR_SCCD_BIT (ULL(1) << 23)
310#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000311
312/* MDCR_EL2 definitions */
313#define MDCR_EL2_TPMS (U(1) << 14)
314#define MDCR_EL2_E2PB(x) ((x) << 12)
315#define MDCR_EL2_E2PB_EL1 U(0x3)
316#define MDCR_EL2_TDRA_BIT (U(1) << 11)
317#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
318#define MDCR_EL2_TDA_BIT (U(1) << 9)
319#define MDCR_EL2_TDE_BIT (U(1) << 8)
320#define MDCR_EL2_HPME_BIT (U(1) << 7)
321#define MDCR_EL2_TPM_BIT (U(1) << 6)
322#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
323#define MDCR_EL2_RESET_VAL U(0x0)
324
325/* HSTR_EL2 definitions */
326#define HSTR_EL2_RESET_VAL U(0x0)
327#define HSTR_EL2_T_MASK U(0xff)
328
329/* CNTHP_CTL_EL2 definitions */
330#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
331#define CNTHP_CTL_RESET_VAL U(0x0)
332
333/* VTTBR_EL2 definitions */
334#define VTTBR_RESET_VAL ULL(0x0)
335#define VTTBR_VMID_MASK ULL(0xff)
336#define VTTBR_VMID_SHIFT U(48)
337#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
338#define VTTBR_BADDR_SHIFT U(0)
339
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200340/* HCR definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000341#define HCR_API_BIT (ULL(1) << 41)
342#define HCR_APK_BIT (ULL(1) << 40)
343#define HCR_TGE_BIT (ULL(1) << 27)
344#define HCR_RW_SHIFT U(31)
345#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
346#define HCR_AMO_BIT (ULL(1) << 5)
347#define HCR_IMO_BIT (ULL(1) << 4)
348#define HCR_FMO_BIT (ULL(1) << 3)
349
350/* ISR definitions */
351#define ISR_A_SHIFT U(8)
352#define ISR_I_SHIFT U(7)
353#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200354
355/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000356#define CNTHCTL_RESET_VAL U(0x0)
357#define EVNTEN_BIT (U(1) << 2)
358#define EL1PCEN_BIT (U(1) << 1)
359#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200360
361/* CNTKCTL_EL1 definitions */
362#define EL0PTEN_BIT (U(1) << 9)
363#define EL0VTEN_BIT (U(1) << 8)
364#define EL0PCTEN_BIT (U(1) << 0)
365#define EL0VCTEN_BIT (U(1) << 1)
366#define EVNTEN_BIT (U(1) << 2)
367#define EVNTDIR_BIT (U(1) << 3)
368#define EVNTI_SHIFT U(4)
369#define EVNTI_MASK U(0xf)
370
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000371/* CPTR_EL3 definitions */
372#define TCPAC_BIT (U(1) << 31)
373#define TAM_BIT (U(1) << 30)
374#define TTA_BIT (U(1) << 20)
375#define TFP_BIT (U(1) << 10)
376#define CPTR_EZ_BIT (U(1) << 8)
377#define CPTR_EL3_RESET_VAL U(0x0)
378
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200379/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000380#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
381#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
382#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
383#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
384#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
385#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000386#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200387
388/* CPSR/SPSR definitions */
389#define DAIF_FIQ_BIT (U(1) << 0)
390#define DAIF_IRQ_BIT (U(1) << 1)
391#define DAIF_ABT_BIT (U(1) << 2)
392#define DAIF_DBG_BIT (U(1) << 3)
393#define SPSR_DAIF_SHIFT U(6)
394#define SPSR_DAIF_MASK U(0xf)
395
396#define SPSR_AIF_SHIFT U(6)
397#define SPSR_AIF_MASK U(0x7)
398
399#define SPSR_E_SHIFT U(9)
400#define SPSR_E_MASK U(0x1)
401#define SPSR_E_LITTLE U(0x0)
402#define SPSR_E_BIG U(0x1)
403
404#define SPSR_T_SHIFT U(5)
405#define SPSR_T_MASK U(0x1)
406#define SPSR_T_ARM U(0x0)
407#define SPSR_T_THUMB U(0x1)
408
409#define SPSR_M_SHIFT U(4)
410#define SPSR_M_MASK U(0x1)
411#define SPSR_M_AARCH64 U(0x0)
412#define SPSR_M_AARCH32 U(0x1)
413
414#define DISABLE_ALL_EXCEPTIONS \
415 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
416
417#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
418
419/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000420 * RMR_EL3 definitions
421 */
422#define RMR_EL3_RR_BIT (U(1) << 1)
423#define RMR_EL3_AA64_BIT (U(1) << 0)
424
425/*
426 * HI-VECTOR address for AArch32 state
427 */
428#define HI_VECTOR_BASE U(0xFFFF0000)
429
430/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200431 * TCR defintions
432 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000433#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200434#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200435#define TCR_EL1_IPS_SHIFT U(32)
436#define TCR_EL2_PS_SHIFT U(16)
437#define TCR_EL3_PS_SHIFT U(16)
438
439#define TCR_TxSZ_MIN ULL(16)
440#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000441#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200442
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100443#define TCR_T0SZ_SHIFT U(0)
444#define TCR_T1SZ_SHIFT U(16)
445
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200446/* (internal) physical address size bits in EL3/EL1 */
447#define TCR_PS_BITS_4GB ULL(0x0)
448#define TCR_PS_BITS_64GB ULL(0x1)
449#define TCR_PS_BITS_1TB ULL(0x2)
450#define TCR_PS_BITS_4TB ULL(0x3)
451#define TCR_PS_BITS_16TB ULL(0x4)
452#define TCR_PS_BITS_256TB ULL(0x5)
453
454#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
455#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
456#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
457#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
458#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
459#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
460
461#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
462#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
463#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
464#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
465
466#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
467#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
468#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
469#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
470
471#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
472#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
473#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
474
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100475#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
476#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
477#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
478#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
479
480#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
481#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
482#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
483#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
484
485#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
486#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
487#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
488
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200489#define TCR_TG0_SHIFT U(14)
490#define TCR_TG0_MASK ULL(3)
491#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
492#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
493#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
494
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100495#define TCR_TG1_SHIFT U(30)
496#define TCR_TG1_MASK ULL(3)
497#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
498#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
499#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
500
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200501#define TCR_EPD0_BIT (ULL(1) << 7)
502#define TCR_EPD1_BIT (ULL(1) << 23)
503
504#define MODE_SP_SHIFT U(0x0)
505#define MODE_SP_MASK U(0x1)
506#define MODE_SP_EL0 U(0x0)
507#define MODE_SP_ELX U(0x1)
508
509#define MODE_RW_SHIFT U(0x4)
510#define MODE_RW_MASK U(0x1)
511#define MODE_RW_64 U(0x0)
512#define MODE_RW_32 U(0x1)
513
514#define MODE_EL_SHIFT U(0x2)
515#define MODE_EL_MASK U(0x3)
516#define MODE_EL3 U(0x3)
517#define MODE_EL2 U(0x2)
518#define MODE_EL1 U(0x1)
519#define MODE_EL0 U(0x0)
520
521#define MODE32_SHIFT U(0)
522#define MODE32_MASK U(0xf)
523#define MODE32_usr U(0x0)
524#define MODE32_fiq U(0x1)
525#define MODE32_irq U(0x2)
526#define MODE32_svc U(0x3)
527#define MODE32_mon U(0x6)
528#define MODE32_abt U(0x7)
529#define MODE32_hyp U(0xa)
530#define MODE32_und U(0xb)
531#define MODE32_sys U(0xf)
532
533#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
534#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
535#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
536#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
537
538#define SPSR_64(el, sp, daif) \
539 ((MODE_RW_64 << MODE_RW_SHIFT) | \
540 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
541 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
542 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
543
544#define SPSR_MODE32(mode, isa, endian, aif) \
545 ((MODE_RW_32 << MODE_RW_SHIFT) | \
546 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
547 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
548 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
549 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
550
551/*
552 * TTBR Definitions
553 */
554#define TTBR_CNP_BIT ULL(0x1)
555
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000556/*
557 * CTR_EL0 definitions
558 */
559#define CTR_CWG_SHIFT U(24)
560#define CTR_CWG_MASK U(0xf)
561#define CTR_ERG_SHIFT U(20)
562#define CTR_ERG_MASK U(0xf)
563#define CTR_DMINLINE_SHIFT U(16)
564#define CTR_DMINLINE_MASK U(0xf)
565#define CTR_L1IP_SHIFT U(14)
566#define CTR_L1IP_MASK U(0x3)
567#define CTR_IMINLINE_SHIFT U(0)
568#define CTR_IMINLINE_MASK U(0xf)
569
570#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
571
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200572/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000573#define CNTP_CTL_ENABLE_SHIFT U(0)
574#define CNTP_CTL_IMASK_SHIFT U(1)
575#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200576
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000577#define CNTP_CTL_ENABLE_MASK U(1)
578#define CNTP_CTL_IMASK_MASK U(1)
579#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200580
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200581/* Exception Syndrome register bits and bobs */
582#define ESR_EC_SHIFT U(26)
583#define ESR_EC_MASK U(0x3f)
584#define ESR_EC_LENGTH U(6)
585#define EC_UNKNOWN U(0x0)
586#define EC_WFE_WFI U(0x1)
587#define EC_AARCH32_CP15_MRC_MCR U(0x3)
588#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
589#define EC_AARCH32_CP14_MRC_MCR U(0x5)
590#define EC_AARCH32_CP14_LDC_STC U(0x6)
591#define EC_FP_SIMD U(0x7)
592#define EC_AARCH32_CP10_MRC U(0x8)
593#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
594#define EC_ILLEGAL U(0xe)
595#define EC_AARCH32_SVC U(0x11)
596#define EC_AARCH32_HVC U(0x12)
597#define EC_AARCH32_SMC U(0x13)
598#define EC_AARCH64_SVC U(0x15)
599#define EC_AARCH64_HVC U(0x16)
600#define EC_AARCH64_SMC U(0x17)
601#define EC_AARCH64_SYS U(0x18)
602#define EC_IABORT_LOWER_EL U(0x20)
603#define EC_IABORT_CUR_EL U(0x21)
604#define EC_PC_ALIGN U(0x22)
605#define EC_DABORT_LOWER_EL U(0x24)
606#define EC_DABORT_CUR_EL U(0x25)
607#define EC_SP_ALIGN U(0x26)
608#define EC_AARCH32_FP U(0x28)
609#define EC_AARCH64_FP U(0x2c)
610#define EC_SERROR U(0x2f)
611
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000612/*
613 * External Abort bit in Instruction and Data Aborts synchronous exception
614 * syndromes.
615 */
616#define ESR_ISS_EABORT_EA_BIT U(9)
617
618#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
619
620/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
621#define RMR_RESET_REQUEST_SHIFT U(0x1)
622#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200623
624/*******************************************************************************
625 * Definitions of register offsets, fields and macros for CPU system
626 * instructions.
627 ******************************************************************************/
628
629#define TLBI_ADDR_SHIFT U(12)
630#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
631#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
632
633/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000634 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
635 * system level implementation of the Generic Timer.
636 ******************************************************************************/
637#define CNTCTLBASE_CNTFRQ U(0x0)
638#define CNTNSAR U(0x4)
639#define CNTNSAR_NS_SHIFT(x) (x)
640
641#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
642#define CNTACR_RPCT_SHIFT U(0x0)
643#define CNTACR_RVCT_SHIFT U(0x1)
644#define CNTACR_RFRQ_SHIFT U(0x2)
645#define CNTACR_RVOFF_SHIFT U(0x3)
646#define CNTACR_RWVT_SHIFT U(0x4)
647#define CNTACR_RWPT_SHIFT U(0x5)
648
649/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200650 * Definitions of register offsets and fields in the CNTBaseN Frame of the
651 * system level implementation of the Generic Timer.
652 ******************************************************************************/
653/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000654#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200655/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000656#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200657/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000658#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200659/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000660#define CNTP_CTL U(0x2c)
661
662/* PMCR_EL0 definitions */
663#define PMCR_EL0_RESET_VAL U(0x0)
664#define PMCR_EL0_N_SHIFT U(11)
665#define PMCR_EL0_N_MASK U(0x1f)
666#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
667#define PMCR_EL0_LC_BIT (U(1) << 6)
668#define PMCR_EL0_DP_BIT (U(1) << 5)
669#define PMCR_EL0_X_BIT (U(1) << 4)
670#define PMCR_EL0_D_BIT (U(1) << 3)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100671#define PMCR_EL0_E_BIT (U(1) << 0)
672
673/* PMCNTENSET_EL0 definitions */
674#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
675#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
676
677/* PMEVTYPER<n>_EL0 definitions */
678#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
679#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
680#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
681#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
682#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
683#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
684#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
685
686/* PMCCFILTR_EL0 definitions */
687#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
688#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
689#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
690#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
691#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
692#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
693
694/* PMU event counter ID definitions */
695#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000696
697/*******************************************************************************
698 * Definitions for system register interface to SVE
699 ******************************************************************************/
700#define ZCR_EL3 S3_6_C1_C2_0
701#define ZCR_EL2 S3_4_C1_C2_0
702
703/* ZCR_EL3 definitions */
704#define ZCR_EL3_LEN_MASK U(0xf)
705
706/* ZCR_EL2 definitions */
707#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200708
709/*******************************************************************************
710 * Definitions of MAIR encodings for device and normal memory
711 ******************************************************************************/
712/*
713 * MAIR encodings for device memory attributes.
714 */
715#define MAIR_DEV_nGnRnE ULL(0x0)
716#define MAIR_DEV_nGnRE ULL(0x4)
717#define MAIR_DEV_nGRE ULL(0x8)
718#define MAIR_DEV_GRE ULL(0xc)
719
720/*
721 * MAIR encodings for normal memory attributes.
722 *
723 * Cache Policy
724 * WT: Write Through
725 * WB: Write Back
726 * NC: Non-Cacheable
727 *
728 * Transient Hint
729 * NTR: Non-Transient
730 * TR: Transient
731 *
732 * Allocation Policy
733 * RA: Read Allocate
734 * WA: Write Allocate
735 * RWA: Read and Write Allocate
736 * NA: No Allocation
737 */
738#define MAIR_NORM_WT_TR_WA ULL(0x1)
739#define MAIR_NORM_WT_TR_RA ULL(0x2)
740#define MAIR_NORM_WT_TR_RWA ULL(0x3)
741#define MAIR_NORM_NC ULL(0x4)
742#define MAIR_NORM_WB_TR_WA ULL(0x5)
743#define MAIR_NORM_WB_TR_RA ULL(0x6)
744#define MAIR_NORM_WB_TR_RWA ULL(0x7)
745#define MAIR_NORM_WT_NTR_NA ULL(0x8)
746#define MAIR_NORM_WT_NTR_WA ULL(0x9)
747#define MAIR_NORM_WT_NTR_RA ULL(0xa)
748#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
749#define MAIR_NORM_WB_NTR_NA ULL(0xc)
750#define MAIR_NORM_WB_NTR_WA ULL(0xd)
751#define MAIR_NORM_WB_NTR_RA ULL(0xe)
752#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
753
754#define MAIR_NORM_OUTER_SHIFT U(4)
755
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000756#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
757 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200758
759/* PAR_EL1 fields */
760#define PAR_F_SHIFT U(0)
761#define PAR_F_MASK ULL(0x1)
762#define PAR_ADDR_SHIFT U(12)
763#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
764
765/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000766 * Definitions for system register interface to SPE
767 ******************************************************************************/
768#define PMBLIMITR_EL1 S3_0_C9_C10_0
769
770/*******************************************************************************
771 * Definitions for system register interface to MPAM
772 ******************************************************************************/
773#define MPAMIDR_EL1 S3_0_C10_C4_4
774#define MPAM2_EL2 S3_4_C10_C5_0
775#define MPAMHCR_EL2 S3_4_C10_C4_0
776#define MPAM3_EL3 S3_6_C10_C5_0
777
778/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200779 * Definitions for system register interface to AMU for ARMv8.4 onwards
780 ******************************************************************************/
781#define AMCR_EL0 S3_3_C13_C2_0
782#define AMCFGR_EL0 S3_3_C13_C2_1
783#define AMCGCR_EL0 S3_3_C13_C2_2
784#define AMUSERENR_EL0 S3_3_C13_C2_3
785#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
786#define AMCNTENSET0_EL0 S3_3_C13_C2_5
787#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
788#define AMCNTENSET1_EL0 S3_3_C13_C3_1
789
790/* Activity Monitor Group 0 Event Counter Registers */
791#define AMEVCNTR00_EL0 S3_3_C13_C4_0
792#define AMEVCNTR01_EL0 S3_3_C13_C4_1
793#define AMEVCNTR02_EL0 S3_3_C13_C4_2
794#define AMEVCNTR03_EL0 S3_3_C13_C4_3
795
796/* Activity Monitor Group 0 Event Type Registers */
797#define AMEVTYPER00_EL0 S3_3_C13_C6_0
798#define AMEVTYPER01_EL0 S3_3_C13_C6_1
799#define AMEVTYPER02_EL0 S3_3_C13_C6_2
800#define AMEVTYPER03_EL0 S3_3_C13_C6_3
801
802/* Activity Monitor Group 1 Event Counter Registers */
803#define AMEVCNTR10_EL0 S3_3_C13_C12_0
804#define AMEVCNTR11_EL0 S3_3_C13_C12_1
805#define AMEVCNTR12_EL0 S3_3_C13_C12_2
806#define AMEVCNTR13_EL0 S3_3_C13_C12_3
807#define AMEVCNTR14_EL0 S3_3_C13_C12_4
808#define AMEVCNTR15_EL0 S3_3_C13_C12_5
809#define AMEVCNTR16_EL0 S3_3_C13_C12_6
810#define AMEVCNTR17_EL0 S3_3_C13_C12_7
811#define AMEVCNTR18_EL0 S3_3_C13_C13_0
812#define AMEVCNTR19_EL0 S3_3_C13_C13_1
813#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
814#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
815#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
816#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
817#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
818#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
819
820/* Activity Monitor Group 1 Event Type Registers */
821#define AMEVTYPER10_EL0 S3_3_C13_C14_0
822#define AMEVTYPER11_EL0 S3_3_C13_C14_1
823#define AMEVTYPER12_EL0 S3_3_C13_C14_2
824#define AMEVTYPER13_EL0 S3_3_C13_C14_3
825#define AMEVTYPER14_EL0 S3_3_C13_C14_4
826#define AMEVTYPER15_EL0 S3_3_C13_C14_5
827#define AMEVTYPER16_EL0 S3_3_C13_C14_6
828#define AMEVTYPER17_EL0 S3_3_C13_C14_7
829#define AMEVTYPER18_EL0 S3_3_C13_C15_0
830#define AMEVTYPER19_EL0 S3_3_C13_C15_1
831#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
832#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
833#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
834#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
835#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
836#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
837
838/* AMCGCR_EL0 definitions */
839#define AMCGCR_EL0_CG1NC_SHIFT U(8)
840#define AMCGCR_EL0_CG1NC_LENGTH U(8)
841#define AMCGCR_EL0_CG1NC_MASK U(0xff)
842
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000843/* MPAM register definitions */
844#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100845#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
846
847#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
848#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000849
850#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
851
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200852/*******************************************************************************
853 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000854 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200855#define DISR_EL1 S3_0_C12_C1_1
856#define DISR_A_BIT U(31)
857
858#define ERRIDR_EL1 S3_0_C5_C3_0
859#define ERRIDR_MASK U(0xffff)
860
861#define ERRSELR_EL1 S3_0_C5_C3_1
862
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000863/* System register access to Standard Error Record registers */
864#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200865#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000866#define ERXSTATUS_EL1 S3_0_C5_C4_2
867#define ERXADDR_EL1 S3_0_C5_C4_3
868#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200869#define ERXPFGCTL_EL1 S3_0_C5_C4_5
870#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000871#define ERXMISC0_EL1 S3_0_C5_C5_0
872#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200873
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000874#define ERXCTLR_ED_BIT (U(1) << 0)
875#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200876
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000877#define ERXPFGCTL_UC_BIT (U(1) << 1)
878#define ERXPFGCTL_UEU_BIT (U(1) << 2)
879#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200880
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100881/*******************************************************************************
882 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000883 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000884#define APIAKeyLo_EL1 S3_0_C2_C1_0
885#define APIAKeyHi_EL1 S3_0_C2_C1_1
886#define APIBKeyLo_EL1 S3_0_C2_C1_2
887#define APIBKeyHi_EL1 S3_0_C2_C1_3
888#define APDAKeyLo_EL1 S3_0_C2_C2_0
889#define APDAKeyHi_EL1 S3_0_C2_C2_1
890#define APDBKeyLo_EL1 S3_0_C2_C2_2
891#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100892#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000893#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100894
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000895/*******************************************************************************
896 * Armv8.4 Data Independent Timing Registers
897 ******************************************************************************/
898#define DIT S3_3_C4_C2_5
899#define DIT_BIT BIT(24)
900
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100901/*******************************************************************************
902 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
903 ******************************************************************************/
904#define SSBS S3_3_C4_C2_6
905
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000906#endif /* ARCH_H */