blob: 511854d4d52a58428b23eeebda9303e402ee617c [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
132#define ID_AA64PFR0_ELX_MASK ULL(0xf)
133#define ID_AA64PFR0_SVE_SHIFT U(32)
134#define ID_AA64PFR0_SVE_MASK ULL(0xf)
135#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000136#define ID_AA64PFR0_MPAM_SHIFT U(40)
137#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000138#define ID_AA64PFR0_DIT_SHIFT U(48)
139#define ID_AA64PFR0_DIT_MASK ULL(0xf)
140#define ID_AA64PFR0_DIT_LENGTH U(4)
141#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200142#define ID_AA64PFR0_CSV2_SHIFT U(56)
143#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
144#define ID_AA64PFR0_CSV2_LENGTH U(4)
145
146/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
147#define ID_AA64DFR0_PMS_SHIFT U(32)
148#define ID_AA64DFR0_PMS_LENGTH U(4)
149#define ID_AA64DFR0_PMS_MASK ULL(0xf)
150
151#define EL_IMPL_NONE ULL(0)
152#define EL_IMPL_A64ONLY ULL(1)
153#define EL_IMPL_A64_A32 ULL(2)
154
155#define ID_AA64PFR0_GIC_SHIFT U(24)
156#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000157#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200158
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100159/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000160#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100161#define ID_AA64ISAR1_GPI_SHIFT U(28)
162#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000163#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100164#define ID_AA64ISAR1_GPA_SHIFT U(24)
165#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000166#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100167#define ID_AA64ISAR1_API_SHIFT U(8)
168#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000169#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100170#define ID_AA64ISAR1_APA_SHIFT U(4)
171#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000172#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100173
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000174/* ID_AA64MMFR0_EL1 definitions */
175#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
176#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
177
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200178#define PARANGE_0000 U(32)
179#define PARANGE_0001 U(36)
180#define PARANGE_0010 U(40)
181#define PARANGE_0011 U(42)
182#define PARANGE_0100 U(44)
183#define PARANGE_0101 U(48)
184#define PARANGE_0110 U(52)
185
186#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
187#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
188#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
189#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
190
191#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
192#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
193#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
194#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
195
196#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
197#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
198#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
199#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
200
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000201/* ID_AA64MMFR2_EL1 definitions */
202#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000203
204#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
205#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
206
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000207#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
208#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
209
210/* ID_AA64PFR1_EL1 definitions */
211#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
212#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
213
214#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
215
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000216/* ID_PFR1_EL1 definitions */
217#define ID_PFR1_VIRTEXT_SHIFT U(12)
218#define ID_PFR1_VIRTEXT_MASK U(0xf)
219#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
220 & ID_PFR1_VIRTEXT_MASK)
221
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200222/* SCTLR definitions */
223#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
224 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
225 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
226
227#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
228 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000229#define SCTLR_AARCH32_EL1_RES1 \
230 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
231 (U(1) << 4) | (U(1) << 3))
232
233#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
234 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
235 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200236
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000237#define SCTLR_M_BIT (ULL(1) << 0)
238#define SCTLR_A_BIT (ULL(1) << 1)
239#define SCTLR_C_BIT (ULL(1) << 2)
240#define SCTLR_SA_BIT (ULL(1) << 3)
241#define SCTLR_SA0_BIT (ULL(1) << 4)
242#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
243#define SCTLR_ITD_BIT (ULL(1) << 7)
244#define SCTLR_SED_BIT (ULL(1) << 8)
245#define SCTLR_UMA_BIT (ULL(1) << 9)
246#define SCTLR_I_BIT (ULL(1) << 12)
247#define SCTLR_V_BIT (ULL(1) << 13)
248#define SCTLR_DZE_BIT (ULL(1) << 14)
249#define SCTLR_UCT_BIT (ULL(1) << 15)
250#define SCTLR_NTWI_BIT (ULL(1) << 16)
251#define SCTLR_NTWE_BIT (ULL(1) << 18)
252#define SCTLR_WXN_BIT (ULL(1) << 19)
253#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100254#define SCTLR_IESB_BIT (ULL(1) << 21)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000255#define SCTLR_E0E_BIT (ULL(1) << 24)
256#define SCTLR_EE_BIT (ULL(1) << 25)
257#define SCTLR_UCI_BIT (ULL(1) << 26)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000258#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000259#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200260#define SCTLR_RESET_VAL SCTLR_EL3_RES1
261
262/* CPACR_El1 definitions */
263#define CPACR_EL1_FPEN(x) ((x) << 20)
264#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
265#define CPACR_EL1_FP_TRAP_ALL U(0x2)
266#define CPACR_EL1_FP_TRAP_NONE U(0x3)
267
268/* SCR definitions */
269#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
270#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000271#define SCR_API_BIT (U(1) << 17)
272#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200273#define SCR_TWE_BIT (U(1) << 13)
274#define SCR_TWI_BIT (U(1) << 12)
275#define SCR_ST_BIT (U(1) << 11)
276#define SCR_RW_BIT (U(1) << 10)
277#define SCR_SIF_BIT (U(1) << 9)
278#define SCR_HCE_BIT (U(1) << 8)
279#define SCR_SMD_BIT (U(1) << 7)
280#define SCR_EA_BIT (U(1) << 3)
281#define SCR_FIQ_BIT (U(1) << 2)
282#define SCR_IRQ_BIT (U(1) << 1)
283#define SCR_NS_BIT (U(1) << 0)
284#define SCR_VALID_BIT_MASK U(0x2f8f)
285#define SCR_RESET_VAL SCR_RES1_BITS
286
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000287/* MDCR_EL3 definitions */
288#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100289#define MDCR_SPD32_LEGACY ULL(0x0)
290#define MDCR_SPD32_DISABLE ULL(0x2)
291#define MDCR_SPD32_ENABLE ULL(0x3)
292#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000293#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100294#define MDCR_NSPB_EL1 ULL(0x3)
295#define MDCR_TDOSA_BIT (ULL(1) << 10)
296#define MDCR_TDA_BIT (ULL(1) << 9)
297#define MDCR_TPM_BIT (ULL(1) << 6)
298#define MDCR_SCCD_BIT (ULL(1) << 23)
299#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000300
301/* MDCR_EL2 definitions */
302#define MDCR_EL2_TPMS (U(1) << 14)
303#define MDCR_EL2_E2PB(x) ((x) << 12)
304#define MDCR_EL2_E2PB_EL1 U(0x3)
305#define MDCR_EL2_TDRA_BIT (U(1) << 11)
306#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
307#define MDCR_EL2_TDA_BIT (U(1) << 9)
308#define MDCR_EL2_TDE_BIT (U(1) << 8)
309#define MDCR_EL2_HPME_BIT (U(1) << 7)
310#define MDCR_EL2_TPM_BIT (U(1) << 6)
311#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
312#define MDCR_EL2_RESET_VAL U(0x0)
313
314/* HSTR_EL2 definitions */
315#define HSTR_EL2_RESET_VAL U(0x0)
316#define HSTR_EL2_T_MASK U(0xff)
317
318/* CNTHP_CTL_EL2 definitions */
319#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
320#define CNTHP_CTL_RESET_VAL U(0x0)
321
322/* VTTBR_EL2 definitions */
323#define VTTBR_RESET_VAL ULL(0x0)
324#define VTTBR_VMID_MASK ULL(0xff)
325#define VTTBR_VMID_SHIFT U(48)
326#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
327#define VTTBR_BADDR_SHIFT U(0)
328
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200329/* HCR definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000330#define HCR_API_BIT (ULL(1) << 41)
331#define HCR_APK_BIT (ULL(1) << 40)
332#define HCR_TGE_BIT (ULL(1) << 27)
333#define HCR_RW_SHIFT U(31)
334#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
335#define HCR_AMO_BIT (ULL(1) << 5)
336#define HCR_IMO_BIT (ULL(1) << 4)
337#define HCR_FMO_BIT (ULL(1) << 3)
338
339/* ISR definitions */
340#define ISR_A_SHIFT U(8)
341#define ISR_I_SHIFT U(7)
342#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200343
344/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000345#define CNTHCTL_RESET_VAL U(0x0)
346#define EVNTEN_BIT (U(1) << 2)
347#define EL1PCEN_BIT (U(1) << 1)
348#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200349
350/* CNTKCTL_EL1 definitions */
351#define EL0PTEN_BIT (U(1) << 9)
352#define EL0VTEN_BIT (U(1) << 8)
353#define EL0PCTEN_BIT (U(1) << 0)
354#define EL0VCTEN_BIT (U(1) << 1)
355#define EVNTEN_BIT (U(1) << 2)
356#define EVNTDIR_BIT (U(1) << 3)
357#define EVNTI_SHIFT U(4)
358#define EVNTI_MASK U(0xf)
359
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000360/* CPTR_EL3 definitions */
361#define TCPAC_BIT (U(1) << 31)
362#define TAM_BIT (U(1) << 30)
363#define TTA_BIT (U(1) << 20)
364#define TFP_BIT (U(1) << 10)
365#define CPTR_EZ_BIT (U(1) << 8)
366#define CPTR_EL3_RESET_VAL U(0x0)
367
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200368/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000369#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
370#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
371#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
372#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
373#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
374#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000375#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200376
377/* CPSR/SPSR definitions */
378#define DAIF_FIQ_BIT (U(1) << 0)
379#define DAIF_IRQ_BIT (U(1) << 1)
380#define DAIF_ABT_BIT (U(1) << 2)
381#define DAIF_DBG_BIT (U(1) << 3)
382#define SPSR_DAIF_SHIFT U(6)
383#define SPSR_DAIF_MASK U(0xf)
384
385#define SPSR_AIF_SHIFT U(6)
386#define SPSR_AIF_MASK U(0x7)
387
388#define SPSR_E_SHIFT U(9)
389#define SPSR_E_MASK U(0x1)
390#define SPSR_E_LITTLE U(0x0)
391#define SPSR_E_BIG U(0x1)
392
393#define SPSR_T_SHIFT U(5)
394#define SPSR_T_MASK U(0x1)
395#define SPSR_T_ARM U(0x0)
396#define SPSR_T_THUMB U(0x1)
397
398#define SPSR_M_SHIFT U(4)
399#define SPSR_M_MASK U(0x1)
400#define SPSR_M_AARCH64 U(0x0)
401#define SPSR_M_AARCH32 U(0x1)
402
403#define DISABLE_ALL_EXCEPTIONS \
404 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
405
406#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
407
408/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000409 * RMR_EL3 definitions
410 */
411#define RMR_EL3_RR_BIT (U(1) << 1)
412#define RMR_EL3_AA64_BIT (U(1) << 0)
413
414/*
415 * HI-VECTOR address for AArch32 state
416 */
417#define HI_VECTOR_BASE U(0xFFFF0000)
418
419/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200420 * TCR defintions
421 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000422#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200423#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200424#define TCR_EL1_IPS_SHIFT U(32)
425#define TCR_EL2_PS_SHIFT U(16)
426#define TCR_EL3_PS_SHIFT U(16)
427
428#define TCR_TxSZ_MIN ULL(16)
429#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000430#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200431
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100432#define TCR_T0SZ_SHIFT U(0)
433#define TCR_T1SZ_SHIFT U(16)
434
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200435/* (internal) physical address size bits in EL3/EL1 */
436#define TCR_PS_BITS_4GB ULL(0x0)
437#define TCR_PS_BITS_64GB ULL(0x1)
438#define TCR_PS_BITS_1TB ULL(0x2)
439#define TCR_PS_BITS_4TB ULL(0x3)
440#define TCR_PS_BITS_16TB ULL(0x4)
441#define TCR_PS_BITS_256TB ULL(0x5)
442
443#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
444#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
445#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
446#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
447#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
448#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
449
450#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
451#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
452#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
453#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
454
455#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
456#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
457#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
458#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
459
460#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
461#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
462#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
463
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100464#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
465#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
466#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
467#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
468
469#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
470#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
471#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
472#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
473
474#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
475#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
476#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
477
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200478#define TCR_TG0_SHIFT U(14)
479#define TCR_TG0_MASK ULL(3)
480#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
481#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
482#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
483
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100484#define TCR_TG1_SHIFT U(30)
485#define TCR_TG1_MASK ULL(3)
486#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
487#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
488#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
489
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200490#define TCR_EPD0_BIT (ULL(1) << 7)
491#define TCR_EPD1_BIT (ULL(1) << 23)
492
493#define MODE_SP_SHIFT U(0x0)
494#define MODE_SP_MASK U(0x1)
495#define MODE_SP_EL0 U(0x0)
496#define MODE_SP_ELX U(0x1)
497
498#define MODE_RW_SHIFT U(0x4)
499#define MODE_RW_MASK U(0x1)
500#define MODE_RW_64 U(0x0)
501#define MODE_RW_32 U(0x1)
502
503#define MODE_EL_SHIFT U(0x2)
504#define MODE_EL_MASK U(0x3)
505#define MODE_EL3 U(0x3)
506#define MODE_EL2 U(0x2)
507#define MODE_EL1 U(0x1)
508#define MODE_EL0 U(0x0)
509
510#define MODE32_SHIFT U(0)
511#define MODE32_MASK U(0xf)
512#define MODE32_usr U(0x0)
513#define MODE32_fiq U(0x1)
514#define MODE32_irq U(0x2)
515#define MODE32_svc U(0x3)
516#define MODE32_mon U(0x6)
517#define MODE32_abt U(0x7)
518#define MODE32_hyp U(0xa)
519#define MODE32_und U(0xb)
520#define MODE32_sys U(0xf)
521
522#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
523#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
524#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
525#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
526
527#define SPSR_64(el, sp, daif) \
528 ((MODE_RW_64 << MODE_RW_SHIFT) | \
529 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
530 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
531 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
532
533#define SPSR_MODE32(mode, isa, endian, aif) \
534 ((MODE_RW_32 << MODE_RW_SHIFT) | \
535 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
536 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
537 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
538 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
539
540/*
541 * TTBR Definitions
542 */
543#define TTBR_CNP_BIT ULL(0x1)
544
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000545/*
546 * CTR_EL0 definitions
547 */
548#define CTR_CWG_SHIFT U(24)
549#define CTR_CWG_MASK U(0xf)
550#define CTR_ERG_SHIFT U(20)
551#define CTR_ERG_MASK U(0xf)
552#define CTR_DMINLINE_SHIFT U(16)
553#define CTR_DMINLINE_MASK U(0xf)
554#define CTR_L1IP_SHIFT U(14)
555#define CTR_L1IP_MASK U(0x3)
556#define CTR_IMINLINE_SHIFT U(0)
557#define CTR_IMINLINE_MASK U(0xf)
558
559#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
560
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200561/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000562#define CNTP_CTL_ENABLE_SHIFT U(0)
563#define CNTP_CTL_IMASK_SHIFT U(1)
564#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200565
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000566#define CNTP_CTL_ENABLE_MASK U(1)
567#define CNTP_CTL_IMASK_MASK U(1)
568#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200569
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200570/* Exception Syndrome register bits and bobs */
571#define ESR_EC_SHIFT U(26)
572#define ESR_EC_MASK U(0x3f)
573#define ESR_EC_LENGTH U(6)
574#define EC_UNKNOWN U(0x0)
575#define EC_WFE_WFI U(0x1)
576#define EC_AARCH32_CP15_MRC_MCR U(0x3)
577#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
578#define EC_AARCH32_CP14_MRC_MCR U(0x5)
579#define EC_AARCH32_CP14_LDC_STC U(0x6)
580#define EC_FP_SIMD U(0x7)
581#define EC_AARCH32_CP10_MRC U(0x8)
582#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
583#define EC_ILLEGAL U(0xe)
584#define EC_AARCH32_SVC U(0x11)
585#define EC_AARCH32_HVC U(0x12)
586#define EC_AARCH32_SMC U(0x13)
587#define EC_AARCH64_SVC U(0x15)
588#define EC_AARCH64_HVC U(0x16)
589#define EC_AARCH64_SMC U(0x17)
590#define EC_AARCH64_SYS U(0x18)
591#define EC_IABORT_LOWER_EL U(0x20)
592#define EC_IABORT_CUR_EL U(0x21)
593#define EC_PC_ALIGN U(0x22)
594#define EC_DABORT_LOWER_EL U(0x24)
595#define EC_DABORT_CUR_EL U(0x25)
596#define EC_SP_ALIGN U(0x26)
597#define EC_AARCH32_FP U(0x28)
598#define EC_AARCH64_FP U(0x2c)
599#define EC_SERROR U(0x2f)
600
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000601/*
602 * External Abort bit in Instruction and Data Aborts synchronous exception
603 * syndromes.
604 */
605#define ESR_ISS_EABORT_EA_BIT U(9)
606
607#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
608
609/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
610#define RMR_RESET_REQUEST_SHIFT U(0x1)
611#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200612
613/*******************************************************************************
614 * Definitions of register offsets, fields and macros for CPU system
615 * instructions.
616 ******************************************************************************/
617
618#define TLBI_ADDR_SHIFT U(12)
619#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
620#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
621
622/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000623 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
624 * system level implementation of the Generic Timer.
625 ******************************************************************************/
626#define CNTCTLBASE_CNTFRQ U(0x0)
627#define CNTNSAR U(0x4)
628#define CNTNSAR_NS_SHIFT(x) (x)
629
630#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
631#define CNTACR_RPCT_SHIFT U(0x0)
632#define CNTACR_RVCT_SHIFT U(0x1)
633#define CNTACR_RFRQ_SHIFT U(0x2)
634#define CNTACR_RVOFF_SHIFT U(0x3)
635#define CNTACR_RWVT_SHIFT U(0x4)
636#define CNTACR_RWPT_SHIFT U(0x5)
637
638/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200639 * Definitions of register offsets and fields in the CNTBaseN Frame of the
640 * system level implementation of the Generic Timer.
641 ******************************************************************************/
642/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000643#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200644/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000645#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200646/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000647#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200648/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000649#define CNTP_CTL U(0x2c)
650
651/* PMCR_EL0 definitions */
652#define PMCR_EL0_RESET_VAL U(0x0)
653#define PMCR_EL0_N_SHIFT U(11)
654#define PMCR_EL0_N_MASK U(0x1f)
655#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
656#define PMCR_EL0_LC_BIT (U(1) << 6)
657#define PMCR_EL0_DP_BIT (U(1) << 5)
658#define PMCR_EL0_X_BIT (U(1) << 4)
659#define PMCR_EL0_D_BIT (U(1) << 3)
660
661/*******************************************************************************
662 * Definitions for system register interface to SVE
663 ******************************************************************************/
664#define ZCR_EL3 S3_6_C1_C2_0
665#define ZCR_EL2 S3_4_C1_C2_0
666
667/* ZCR_EL3 definitions */
668#define ZCR_EL3_LEN_MASK U(0xf)
669
670/* ZCR_EL2 definitions */
671#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200672
673/*******************************************************************************
674 * Definitions of MAIR encodings for device and normal memory
675 ******************************************************************************/
676/*
677 * MAIR encodings for device memory attributes.
678 */
679#define MAIR_DEV_nGnRnE ULL(0x0)
680#define MAIR_DEV_nGnRE ULL(0x4)
681#define MAIR_DEV_nGRE ULL(0x8)
682#define MAIR_DEV_GRE ULL(0xc)
683
684/*
685 * MAIR encodings for normal memory attributes.
686 *
687 * Cache Policy
688 * WT: Write Through
689 * WB: Write Back
690 * NC: Non-Cacheable
691 *
692 * Transient Hint
693 * NTR: Non-Transient
694 * TR: Transient
695 *
696 * Allocation Policy
697 * RA: Read Allocate
698 * WA: Write Allocate
699 * RWA: Read and Write Allocate
700 * NA: No Allocation
701 */
702#define MAIR_NORM_WT_TR_WA ULL(0x1)
703#define MAIR_NORM_WT_TR_RA ULL(0x2)
704#define MAIR_NORM_WT_TR_RWA ULL(0x3)
705#define MAIR_NORM_NC ULL(0x4)
706#define MAIR_NORM_WB_TR_WA ULL(0x5)
707#define MAIR_NORM_WB_TR_RA ULL(0x6)
708#define MAIR_NORM_WB_TR_RWA ULL(0x7)
709#define MAIR_NORM_WT_NTR_NA ULL(0x8)
710#define MAIR_NORM_WT_NTR_WA ULL(0x9)
711#define MAIR_NORM_WT_NTR_RA ULL(0xa)
712#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
713#define MAIR_NORM_WB_NTR_NA ULL(0xc)
714#define MAIR_NORM_WB_NTR_WA ULL(0xd)
715#define MAIR_NORM_WB_NTR_RA ULL(0xe)
716#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
717
718#define MAIR_NORM_OUTER_SHIFT U(4)
719
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000720#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
721 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200722
723/* PAR_EL1 fields */
724#define PAR_F_SHIFT U(0)
725#define PAR_F_MASK ULL(0x1)
726#define PAR_ADDR_SHIFT U(12)
727#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
728
729/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000730 * Definitions for system register interface to SPE
731 ******************************************************************************/
732#define PMBLIMITR_EL1 S3_0_C9_C10_0
733
734/*******************************************************************************
735 * Definitions for system register interface to MPAM
736 ******************************************************************************/
737#define MPAMIDR_EL1 S3_0_C10_C4_4
738#define MPAM2_EL2 S3_4_C10_C5_0
739#define MPAMHCR_EL2 S3_4_C10_C4_0
740#define MPAM3_EL3 S3_6_C10_C5_0
741
742/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200743 * Definitions for system register interface to AMU for ARMv8.4 onwards
744 ******************************************************************************/
745#define AMCR_EL0 S3_3_C13_C2_0
746#define AMCFGR_EL0 S3_3_C13_C2_1
747#define AMCGCR_EL0 S3_3_C13_C2_2
748#define AMUSERENR_EL0 S3_3_C13_C2_3
749#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
750#define AMCNTENSET0_EL0 S3_3_C13_C2_5
751#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
752#define AMCNTENSET1_EL0 S3_3_C13_C3_1
753
754/* Activity Monitor Group 0 Event Counter Registers */
755#define AMEVCNTR00_EL0 S3_3_C13_C4_0
756#define AMEVCNTR01_EL0 S3_3_C13_C4_1
757#define AMEVCNTR02_EL0 S3_3_C13_C4_2
758#define AMEVCNTR03_EL0 S3_3_C13_C4_3
759
760/* Activity Monitor Group 0 Event Type Registers */
761#define AMEVTYPER00_EL0 S3_3_C13_C6_0
762#define AMEVTYPER01_EL0 S3_3_C13_C6_1
763#define AMEVTYPER02_EL0 S3_3_C13_C6_2
764#define AMEVTYPER03_EL0 S3_3_C13_C6_3
765
766/* Activity Monitor Group 1 Event Counter Registers */
767#define AMEVCNTR10_EL0 S3_3_C13_C12_0
768#define AMEVCNTR11_EL0 S3_3_C13_C12_1
769#define AMEVCNTR12_EL0 S3_3_C13_C12_2
770#define AMEVCNTR13_EL0 S3_3_C13_C12_3
771#define AMEVCNTR14_EL0 S3_3_C13_C12_4
772#define AMEVCNTR15_EL0 S3_3_C13_C12_5
773#define AMEVCNTR16_EL0 S3_3_C13_C12_6
774#define AMEVCNTR17_EL0 S3_3_C13_C12_7
775#define AMEVCNTR18_EL0 S3_3_C13_C13_0
776#define AMEVCNTR19_EL0 S3_3_C13_C13_1
777#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
778#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
779#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
780#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
781#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
782#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
783
784/* Activity Monitor Group 1 Event Type Registers */
785#define AMEVTYPER10_EL0 S3_3_C13_C14_0
786#define AMEVTYPER11_EL0 S3_3_C13_C14_1
787#define AMEVTYPER12_EL0 S3_3_C13_C14_2
788#define AMEVTYPER13_EL0 S3_3_C13_C14_3
789#define AMEVTYPER14_EL0 S3_3_C13_C14_4
790#define AMEVTYPER15_EL0 S3_3_C13_C14_5
791#define AMEVTYPER16_EL0 S3_3_C13_C14_6
792#define AMEVTYPER17_EL0 S3_3_C13_C14_7
793#define AMEVTYPER18_EL0 S3_3_C13_C15_0
794#define AMEVTYPER19_EL0 S3_3_C13_C15_1
795#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
796#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
797#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
798#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
799#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
800#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
801
802/* AMCGCR_EL0 definitions */
803#define AMCGCR_EL0_CG1NC_SHIFT U(8)
804#define AMCGCR_EL0_CG1NC_LENGTH U(8)
805#define AMCGCR_EL0_CG1NC_MASK U(0xff)
806
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000807/* MPAM register definitions */
808#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100809#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
810
811#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
812#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000813
814#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
815
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200816/*******************************************************************************
817 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000818 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200819#define DISR_EL1 S3_0_C12_C1_1
820#define DISR_A_BIT U(31)
821
822#define ERRIDR_EL1 S3_0_C5_C3_0
823#define ERRIDR_MASK U(0xffff)
824
825#define ERRSELR_EL1 S3_0_C5_C3_1
826
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000827/* System register access to Standard Error Record registers */
828#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200829#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000830#define ERXSTATUS_EL1 S3_0_C5_C4_2
831#define ERXADDR_EL1 S3_0_C5_C4_3
832#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200833#define ERXPFGCTL_EL1 S3_0_C5_C4_5
834#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000835#define ERXMISC0_EL1 S3_0_C5_C5_0
836#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200837
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000838#define ERXCTLR_ED_BIT (U(1) << 0)
839#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200840
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000841#define ERXPFGCTL_UC_BIT (U(1) << 1)
842#define ERXPFGCTL_UEU_BIT (U(1) << 2)
843#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200844
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100845/*******************************************************************************
846 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000847 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000848#define APIAKeyLo_EL1 S3_0_C2_C1_0
849#define APIAKeyHi_EL1 S3_0_C2_C1_1
850#define APIBKeyLo_EL1 S3_0_C2_C1_2
851#define APIBKeyHi_EL1 S3_0_C2_C1_3
852#define APDAKeyLo_EL1 S3_0_C2_C2_0
853#define APDAKeyHi_EL1 S3_0_C2_C2_1
854#define APDBKeyLo_EL1 S3_0_C2_C2_2
855#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100856#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000857#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100858
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000859/*******************************************************************************
860 * Armv8.4 Data Independent Timing Registers
861 ******************************************************************************/
862#define DIT S3_3_C4_C2_5
863#define DIT_BIT BIT(24)
864
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100865/*******************************************************************************
866 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
867 ******************************************************************************/
868#define SSBS S3_3_C4_C2_6
869
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000870#endif /* ARCH_H */