blob: 1d5cc11dc14b60d1be7214ac76799f6b504712e1 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
132#define ID_AA64PFR0_ELX_MASK ULL(0xf)
133#define ID_AA64PFR0_SVE_SHIFT U(32)
134#define ID_AA64PFR0_SVE_MASK ULL(0xf)
135#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000136#define ID_AA64PFR0_MPAM_SHIFT U(40)
137#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000138#define ID_AA64PFR0_DIT_SHIFT U(48)
139#define ID_AA64PFR0_DIT_MASK ULL(0xf)
140#define ID_AA64PFR0_DIT_LENGTH U(4)
141#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200142#define ID_AA64PFR0_CSV2_SHIFT U(56)
143#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
144#define ID_AA64PFR0_CSV2_LENGTH U(4)
145
146/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
147#define ID_AA64DFR0_PMS_SHIFT U(32)
148#define ID_AA64DFR0_PMS_LENGTH U(4)
149#define ID_AA64DFR0_PMS_MASK ULL(0xf)
150
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100151/* ID_AA64DFR0_EL1.DEBUG definitions */
152#define ID_AA64DFR0_DEBUG_SHIFT U(0)
153#define ID_AA64DFR0_DEBUG_LENGTH U(4)
154#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
155#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
156#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
157#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
158#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
159
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200160#define EL_IMPL_NONE ULL(0)
161#define EL_IMPL_A64ONLY ULL(1)
162#define EL_IMPL_A64_A32 ULL(2)
163
164#define ID_AA64PFR0_GIC_SHIFT U(24)
165#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000166#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200167
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100168/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000169#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100170#define ID_AA64ISAR1_GPI_SHIFT U(28)
171#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000172#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100173#define ID_AA64ISAR1_GPA_SHIFT U(24)
174#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000175#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100176#define ID_AA64ISAR1_API_SHIFT U(8)
177#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000178#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100179#define ID_AA64ISAR1_APA_SHIFT U(4)
180#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000181#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100182
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000183/* ID_AA64MMFR0_EL1 definitions */
184#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
185#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
186
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200187#define PARANGE_0000 U(32)
188#define PARANGE_0001 U(36)
189#define PARANGE_0010 U(40)
190#define PARANGE_0011 U(42)
191#define PARANGE_0100 U(44)
192#define PARANGE_0101 U(48)
193#define PARANGE_0110 U(52)
194
195#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
196#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
197#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
198#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
199
200#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
201#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
202#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
203#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
204
205#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
206#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
207#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
208#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
209
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000210/* ID_AA64MMFR2_EL1 definitions */
211#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000212
213#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
214#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
215
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000216#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
217#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
218
219/* ID_AA64PFR1_EL1 definitions */
220#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
221#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
222
223#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
224
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200225#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
226#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
227
228#define MTE_UNIMPLEMENTED ULL(0)
229#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
230#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
231
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000232/* ID_PFR1_EL1 definitions */
233#define ID_PFR1_VIRTEXT_SHIFT U(12)
234#define ID_PFR1_VIRTEXT_MASK U(0xf)
235#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
236 & ID_PFR1_VIRTEXT_MASK)
237
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200238/* SCTLR definitions */
239#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
240 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
241 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
242
243#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
244 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000245#define SCTLR_AARCH32_EL1_RES1 \
246 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
247 (U(1) << 4) | (U(1) << 3))
248
249#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
250 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
251 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200252
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000253#define SCTLR_M_BIT (ULL(1) << 0)
254#define SCTLR_A_BIT (ULL(1) << 1)
255#define SCTLR_C_BIT (ULL(1) << 2)
256#define SCTLR_SA_BIT (ULL(1) << 3)
257#define SCTLR_SA0_BIT (ULL(1) << 4)
258#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
259#define SCTLR_ITD_BIT (ULL(1) << 7)
260#define SCTLR_SED_BIT (ULL(1) << 8)
261#define SCTLR_UMA_BIT (ULL(1) << 9)
262#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100263#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000264#define SCTLR_DZE_BIT (ULL(1) << 14)
265#define SCTLR_UCT_BIT (ULL(1) << 15)
266#define SCTLR_NTWI_BIT (ULL(1) << 16)
267#define SCTLR_NTWE_BIT (ULL(1) << 18)
268#define SCTLR_WXN_BIT (ULL(1) << 19)
269#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100270#define SCTLR_IESB_BIT (ULL(1) << 21)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000271#define SCTLR_E0E_BIT (ULL(1) << 24)
272#define SCTLR_EE_BIT (ULL(1) << 25)
273#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100274#define SCTLR_EnDA_BIT (ULL(1) << 27)
275#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000276#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000277#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200278#define SCTLR_RESET_VAL SCTLR_EL3_RES1
279
280/* CPACR_El1 definitions */
281#define CPACR_EL1_FPEN(x) ((x) << 20)
282#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
283#define CPACR_EL1_FP_TRAP_ALL U(0x2)
284#define CPACR_EL1_FP_TRAP_NONE U(0x3)
285
286/* SCR definitions */
287#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200288#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200289#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000290#define SCR_API_BIT (U(1) << 17)
291#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200292#define SCR_TWE_BIT (U(1) << 13)
293#define SCR_TWI_BIT (U(1) << 12)
294#define SCR_ST_BIT (U(1) << 11)
295#define SCR_RW_BIT (U(1) << 10)
296#define SCR_SIF_BIT (U(1) << 9)
297#define SCR_HCE_BIT (U(1) << 8)
298#define SCR_SMD_BIT (U(1) << 7)
299#define SCR_EA_BIT (U(1) << 3)
300#define SCR_FIQ_BIT (U(1) << 2)
301#define SCR_IRQ_BIT (U(1) << 1)
302#define SCR_NS_BIT (U(1) << 0)
303#define SCR_VALID_BIT_MASK U(0x2f8f)
304#define SCR_RESET_VAL SCR_RES1_BITS
305
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000306/* MDCR_EL3 definitions */
307#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100308#define MDCR_SPD32_LEGACY ULL(0x0)
309#define MDCR_SPD32_DISABLE ULL(0x2)
310#define MDCR_SPD32_ENABLE ULL(0x3)
311#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000312#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100313#define MDCR_NSPB_EL1 ULL(0x3)
314#define MDCR_TDOSA_BIT (ULL(1) << 10)
315#define MDCR_TDA_BIT (ULL(1) << 9)
316#define MDCR_TPM_BIT (ULL(1) << 6)
317#define MDCR_SCCD_BIT (ULL(1) << 23)
318#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000319
320/* MDCR_EL2 definitions */
321#define MDCR_EL2_TPMS (U(1) << 14)
322#define MDCR_EL2_E2PB(x) ((x) << 12)
323#define MDCR_EL2_E2PB_EL1 U(0x3)
324#define MDCR_EL2_TDRA_BIT (U(1) << 11)
325#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
326#define MDCR_EL2_TDA_BIT (U(1) << 9)
327#define MDCR_EL2_TDE_BIT (U(1) << 8)
328#define MDCR_EL2_HPME_BIT (U(1) << 7)
329#define MDCR_EL2_TPM_BIT (U(1) << 6)
330#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
331#define MDCR_EL2_RESET_VAL U(0x0)
332
333/* HSTR_EL2 definitions */
334#define HSTR_EL2_RESET_VAL U(0x0)
335#define HSTR_EL2_T_MASK U(0xff)
336
337/* CNTHP_CTL_EL2 definitions */
338#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
339#define CNTHP_CTL_RESET_VAL U(0x0)
340
341/* VTTBR_EL2 definitions */
342#define VTTBR_RESET_VAL ULL(0x0)
343#define VTTBR_VMID_MASK ULL(0xff)
344#define VTTBR_VMID_SHIFT U(48)
345#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
346#define VTTBR_BADDR_SHIFT U(0)
347
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200348/* HCR definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000349#define HCR_API_BIT (ULL(1) << 41)
350#define HCR_APK_BIT (ULL(1) << 40)
351#define HCR_TGE_BIT (ULL(1) << 27)
352#define HCR_RW_SHIFT U(31)
353#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
354#define HCR_AMO_BIT (ULL(1) << 5)
355#define HCR_IMO_BIT (ULL(1) << 4)
356#define HCR_FMO_BIT (ULL(1) << 3)
357
358/* ISR definitions */
359#define ISR_A_SHIFT U(8)
360#define ISR_I_SHIFT U(7)
361#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200362
363/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000364#define CNTHCTL_RESET_VAL U(0x0)
365#define EVNTEN_BIT (U(1) << 2)
366#define EL1PCEN_BIT (U(1) << 1)
367#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200368
369/* CNTKCTL_EL1 definitions */
370#define EL0PTEN_BIT (U(1) << 9)
371#define EL0VTEN_BIT (U(1) << 8)
372#define EL0PCTEN_BIT (U(1) << 0)
373#define EL0VCTEN_BIT (U(1) << 1)
374#define EVNTEN_BIT (U(1) << 2)
375#define EVNTDIR_BIT (U(1) << 3)
376#define EVNTI_SHIFT U(4)
377#define EVNTI_MASK U(0xf)
378
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000379/* CPTR_EL3 definitions */
380#define TCPAC_BIT (U(1) << 31)
381#define TAM_BIT (U(1) << 30)
382#define TTA_BIT (U(1) << 20)
383#define TFP_BIT (U(1) << 10)
384#define CPTR_EZ_BIT (U(1) << 8)
385#define CPTR_EL3_RESET_VAL U(0x0)
386
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200387/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000388#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
389#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
390#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
391#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
392#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
393#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000394#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200395
396/* CPSR/SPSR definitions */
397#define DAIF_FIQ_BIT (U(1) << 0)
398#define DAIF_IRQ_BIT (U(1) << 1)
399#define DAIF_ABT_BIT (U(1) << 2)
400#define DAIF_DBG_BIT (U(1) << 3)
401#define SPSR_DAIF_SHIFT U(6)
402#define SPSR_DAIF_MASK U(0xf)
403
404#define SPSR_AIF_SHIFT U(6)
405#define SPSR_AIF_MASK U(0x7)
406
407#define SPSR_E_SHIFT U(9)
408#define SPSR_E_MASK U(0x1)
409#define SPSR_E_LITTLE U(0x0)
410#define SPSR_E_BIG U(0x1)
411
412#define SPSR_T_SHIFT U(5)
413#define SPSR_T_MASK U(0x1)
414#define SPSR_T_ARM U(0x0)
415#define SPSR_T_THUMB U(0x1)
416
417#define SPSR_M_SHIFT U(4)
418#define SPSR_M_MASK U(0x1)
419#define SPSR_M_AARCH64 U(0x0)
420#define SPSR_M_AARCH32 U(0x1)
421
422#define DISABLE_ALL_EXCEPTIONS \
423 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
424
425#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
426
427/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000428 * RMR_EL3 definitions
429 */
430#define RMR_EL3_RR_BIT (U(1) << 1)
431#define RMR_EL3_AA64_BIT (U(1) << 0)
432
433/*
434 * HI-VECTOR address for AArch32 state
435 */
436#define HI_VECTOR_BASE U(0xFFFF0000)
437
438/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200439 * TCR defintions
440 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000441#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200442#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200443#define TCR_EL1_IPS_SHIFT U(32)
444#define TCR_EL2_PS_SHIFT U(16)
445#define TCR_EL3_PS_SHIFT U(16)
446
447#define TCR_TxSZ_MIN ULL(16)
448#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000449#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200450
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100451#define TCR_T0SZ_SHIFT U(0)
452#define TCR_T1SZ_SHIFT U(16)
453
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200454/* (internal) physical address size bits in EL3/EL1 */
455#define TCR_PS_BITS_4GB ULL(0x0)
456#define TCR_PS_BITS_64GB ULL(0x1)
457#define TCR_PS_BITS_1TB ULL(0x2)
458#define TCR_PS_BITS_4TB ULL(0x3)
459#define TCR_PS_BITS_16TB ULL(0x4)
460#define TCR_PS_BITS_256TB ULL(0x5)
461
462#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
463#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
464#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
465#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
466#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
467#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
468
469#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
470#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
471#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
472#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
473
474#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
475#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
476#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
477#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
478
479#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
480#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
481#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
482
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100483#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
484#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
485#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
486#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
487
488#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
489#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
490#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
491#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
492
493#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
494#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
495#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
496
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200497#define TCR_TG0_SHIFT U(14)
498#define TCR_TG0_MASK ULL(3)
499#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
500#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
501#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
502
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100503#define TCR_TG1_SHIFT U(30)
504#define TCR_TG1_MASK ULL(3)
505#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
506#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
507#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
508
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200509#define TCR_EPD0_BIT (ULL(1) << 7)
510#define TCR_EPD1_BIT (ULL(1) << 23)
511
512#define MODE_SP_SHIFT U(0x0)
513#define MODE_SP_MASK U(0x1)
514#define MODE_SP_EL0 U(0x0)
515#define MODE_SP_ELX U(0x1)
516
517#define MODE_RW_SHIFT U(0x4)
518#define MODE_RW_MASK U(0x1)
519#define MODE_RW_64 U(0x0)
520#define MODE_RW_32 U(0x1)
521
522#define MODE_EL_SHIFT U(0x2)
523#define MODE_EL_MASK U(0x3)
524#define MODE_EL3 U(0x3)
525#define MODE_EL2 U(0x2)
526#define MODE_EL1 U(0x1)
527#define MODE_EL0 U(0x0)
528
529#define MODE32_SHIFT U(0)
530#define MODE32_MASK U(0xf)
531#define MODE32_usr U(0x0)
532#define MODE32_fiq U(0x1)
533#define MODE32_irq U(0x2)
534#define MODE32_svc U(0x3)
535#define MODE32_mon U(0x6)
536#define MODE32_abt U(0x7)
537#define MODE32_hyp U(0xa)
538#define MODE32_und U(0xb)
539#define MODE32_sys U(0xf)
540
541#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
542#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
543#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
544#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
545
546#define SPSR_64(el, sp, daif) \
547 ((MODE_RW_64 << MODE_RW_SHIFT) | \
548 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
549 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
550 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
551
552#define SPSR_MODE32(mode, isa, endian, aif) \
553 ((MODE_RW_32 << MODE_RW_SHIFT) | \
554 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
555 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
556 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
557 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
558
559/*
560 * TTBR Definitions
561 */
562#define TTBR_CNP_BIT ULL(0x1)
563
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000564/*
565 * CTR_EL0 definitions
566 */
567#define CTR_CWG_SHIFT U(24)
568#define CTR_CWG_MASK U(0xf)
569#define CTR_ERG_SHIFT U(20)
570#define CTR_ERG_MASK U(0xf)
571#define CTR_DMINLINE_SHIFT U(16)
572#define CTR_DMINLINE_MASK U(0xf)
573#define CTR_L1IP_SHIFT U(14)
574#define CTR_L1IP_MASK U(0x3)
575#define CTR_IMINLINE_SHIFT U(0)
576#define CTR_IMINLINE_MASK U(0xf)
577
578#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
579
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200580/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000581#define CNTP_CTL_ENABLE_SHIFT U(0)
582#define CNTP_CTL_IMASK_SHIFT U(1)
583#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200584
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000585#define CNTP_CTL_ENABLE_MASK U(1)
586#define CNTP_CTL_IMASK_MASK U(1)
587#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200588
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200589/* Exception Syndrome register bits and bobs */
590#define ESR_EC_SHIFT U(26)
591#define ESR_EC_MASK U(0x3f)
592#define ESR_EC_LENGTH U(6)
593#define EC_UNKNOWN U(0x0)
594#define EC_WFE_WFI U(0x1)
595#define EC_AARCH32_CP15_MRC_MCR U(0x3)
596#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
597#define EC_AARCH32_CP14_MRC_MCR U(0x5)
598#define EC_AARCH32_CP14_LDC_STC U(0x6)
599#define EC_FP_SIMD U(0x7)
600#define EC_AARCH32_CP10_MRC U(0x8)
601#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
602#define EC_ILLEGAL U(0xe)
603#define EC_AARCH32_SVC U(0x11)
604#define EC_AARCH32_HVC U(0x12)
605#define EC_AARCH32_SMC U(0x13)
606#define EC_AARCH64_SVC U(0x15)
607#define EC_AARCH64_HVC U(0x16)
608#define EC_AARCH64_SMC U(0x17)
609#define EC_AARCH64_SYS U(0x18)
610#define EC_IABORT_LOWER_EL U(0x20)
611#define EC_IABORT_CUR_EL U(0x21)
612#define EC_PC_ALIGN U(0x22)
613#define EC_DABORT_LOWER_EL U(0x24)
614#define EC_DABORT_CUR_EL U(0x25)
615#define EC_SP_ALIGN U(0x26)
616#define EC_AARCH32_FP U(0x28)
617#define EC_AARCH64_FP U(0x2c)
618#define EC_SERROR U(0x2f)
619
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000620/*
621 * External Abort bit in Instruction and Data Aborts synchronous exception
622 * syndromes.
623 */
624#define ESR_ISS_EABORT_EA_BIT U(9)
625
626#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
627
628/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
629#define RMR_RESET_REQUEST_SHIFT U(0x1)
630#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200631
632/*******************************************************************************
633 * Definitions of register offsets, fields and macros for CPU system
634 * instructions.
635 ******************************************************************************/
636
637#define TLBI_ADDR_SHIFT U(12)
638#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
639#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
640
641/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000642 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
643 * system level implementation of the Generic Timer.
644 ******************************************************************************/
645#define CNTCTLBASE_CNTFRQ U(0x0)
646#define CNTNSAR U(0x4)
647#define CNTNSAR_NS_SHIFT(x) (x)
648
649#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
650#define CNTACR_RPCT_SHIFT U(0x0)
651#define CNTACR_RVCT_SHIFT U(0x1)
652#define CNTACR_RFRQ_SHIFT U(0x2)
653#define CNTACR_RVOFF_SHIFT U(0x3)
654#define CNTACR_RWVT_SHIFT U(0x4)
655#define CNTACR_RWPT_SHIFT U(0x5)
656
657/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200658 * Definitions of register offsets and fields in the CNTBaseN Frame of the
659 * system level implementation of the Generic Timer.
660 ******************************************************************************/
661/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000662#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200663/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000664#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200665/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000666#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200667/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000668#define CNTP_CTL U(0x2c)
669
670/* PMCR_EL0 definitions */
671#define PMCR_EL0_RESET_VAL U(0x0)
672#define PMCR_EL0_N_SHIFT U(11)
673#define PMCR_EL0_N_MASK U(0x1f)
674#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
675#define PMCR_EL0_LC_BIT (U(1) << 6)
676#define PMCR_EL0_DP_BIT (U(1) << 5)
677#define PMCR_EL0_X_BIT (U(1) << 4)
678#define PMCR_EL0_D_BIT (U(1) << 3)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100679#define PMCR_EL0_E_BIT (U(1) << 0)
680
681/* PMCNTENSET_EL0 definitions */
682#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
683#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
684
685/* PMEVTYPER<n>_EL0 definitions */
686#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
687#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
688#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
689#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
690#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
691#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
692#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
693
694/* PMCCFILTR_EL0 definitions */
695#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
696#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
697#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
698#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
699#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
700#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
701
702/* PMU event counter ID definitions */
703#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000704
705/*******************************************************************************
706 * Definitions for system register interface to SVE
707 ******************************************************************************/
708#define ZCR_EL3 S3_6_C1_C2_0
709#define ZCR_EL2 S3_4_C1_C2_0
710
711/* ZCR_EL3 definitions */
712#define ZCR_EL3_LEN_MASK U(0xf)
713
714/* ZCR_EL2 definitions */
715#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200716
717/*******************************************************************************
718 * Definitions of MAIR encodings for device and normal memory
719 ******************************************************************************/
720/*
721 * MAIR encodings for device memory attributes.
722 */
723#define MAIR_DEV_nGnRnE ULL(0x0)
724#define MAIR_DEV_nGnRE ULL(0x4)
725#define MAIR_DEV_nGRE ULL(0x8)
726#define MAIR_DEV_GRE ULL(0xc)
727
728/*
729 * MAIR encodings for normal memory attributes.
730 *
731 * Cache Policy
732 * WT: Write Through
733 * WB: Write Back
734 * NC: Non-Cacheable
735 *
736 * Transient Hint
737 * NTR: Non-Transient
738 * TR: Transient
739 *
740 * Allocation Policy
741 * RA: Read Allocate
742 * WA: Write Allocate
743 * RWA: Read and Write Allocate
744 * NA: No Allocation
745 */
746#define MAIR_NORM_WT_TR_WA ULL(0x1)
747#define MAIR_NORM_WT_TR_RA ULL(0x2)
748#define MAIR_NORM_WT_TR_RWA ULL(0x3)
749#define MAIR_NORM_NC ULL(0x4)
750#define MAIR_NORM_WB_TR_WA ULL(0x5)
751#define MAIR_NORM_WB_TR_RA ULL(0x6)
752#define MAIR_NORM_WB_TR_RWA ULL(0x7)
753#define MAIR_NORM_WT_NTR_NA ULL(0x8)
754#define MAIR_NORM_WT_NTR_WA ULL(0x9)
755#define MAIR_NORM_WT_NTR_RA ULL(0xa)
756#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
757#define MAIR_NORM_WB_NTR_NA ULL(0xc)
758#define MAIR_NORM_WB_NTR_WA ULL(0xd)
759#define MAIR_NORM_WB_NTR_RA ULL(0xe)
760#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
761
762#define MAIR_NORM_OUTER_SHIFT U(4)
763
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000764#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
765 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200766
767/* PAR_EL1 fields */
768#define PAR_F_SHIFT U(0)
769#define PAR_F_MASK ULL(0x1)
770#define PAR_ADDR_SHIFT U(12)
771#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
772
773/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000774 * Definitions for system register interface to SPE
775 ******************************************************************************/
776#define PMBLIMITR_EL1 S3_0_C9_C10_0
777
778/*******************************************************************************
779 * Definitions for system register interface to MPAM
780 ******************************************************************************/
781#define MPAMIDR_EL1 S3_0_C10_C4_4
782#define MPAM2_EL2 S3_4_C10_C5_0
783#define MPAMHCR_EL2 S3_4_C10_C4_0
784#define MPAM3_EL3 S3_6_C10_C5_0
785
786/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200787 * Definitions for system register interface to AMU for ARMv8.4 onwards
788 ******************************************************************************/
789#define AMCR_EL0 S3_3_C13_C2_0
790#define AMCFGR_EL0 S3_3_C13_C2_1
791#define AMCGCR_EL0 S3_3_C13_C2_2
792#define AMUSERENR_EL0 S3_3_C13_C2_3
793#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
794#define AMCNTENSET0_EL0 S3_3_C13_C2_5
795#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
796#define AMCNTENSET1_EL0 S3_3_C13_C3_1
797
798/* Activity Monitor Group 0 Event Counter Registers */
799#define AMEVCNTR00_EL0 S3_3_C13_C4_0
800#define AMEVCNTR01_EL0 S3_3_C13_C4_1
801#define AMEVCNTR02_EL0 S3_3_C13_C4_2
802#define AMEVCNTR03_EL0 S3_3_C13_C4_3
803
804/* Activity Monitor Group 0 Event Type Registers */
805#define AMEVTYPER00_EL0 S3_3_C13_C6_0
806#define AMEVTYPER01_EL0 S3_3_C13_C6_1
807#define AMEVTYPER02_EL0 S3_3_C13_C6_2
808#define AMEVTYPER03_EL0 S3_3_C13_C6_3
809
810/* Activity Monitor Group 1 Event Counter Registers */
811#define AMEVCNTR10_EL0 S3_3_C13_C12_0
812#define AMEVCNTR11_EL0 S3_3_C13_C12_1
813#define AMEVCNTR12_EL0 S3_3_C13_C12_2
814#define AMEVCNTR13_EL0 S3_3_C13_C12_3
815#define AMEVCNTR14_EL0 S3_3_C13_C12_4
816#define AMEVCNTR15_EL0 S3_3_C13_C12_5
817#define AMEVCNTR16_EL0 S3_3_C13_C12_6
818#define AMEVCNTR17_EL0 S3_3_C13_C12_7
819#define AMEVCNTR18_EL0 S3_3_C13_C13_0
820#define AMEVCNTR19_EL0 S3_3_C13_C13_1
821#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
822#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
823#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
824#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
825#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
826#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
827
828/* Activity Monitor Group 1 Event Type Registers */
829#define AMEVTYPER10_EL0 S3_3_C13_C14_0
830#define AMEVTYPER11_EL0 S3_3_C13_C14_1
831#define AMEVTYPER12_EL0 S3_3_C13_C14_2
832#define AMEVTYPER13_EL0 S3_3_C13_C14_3
833#define AMEVTYPER14_EL0 S3_3_C13_C14_4
834#define AMEVTYPER15_EL0 S3_3_C13_C14_5
835#define AMEVTYPER16_EL0 S3_3_C13_C14_6
836#define AMEVTYPER17_EL0 S3_3_C13_C14_7
837#define AMEVTYPER18_EL0 S3_3_C13_C15_0
838#define AMEVTYPER19_EL0 S3_3_C13_C15_1
839#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
840#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
841#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
842#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
843#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
844#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
845
846/* AMCGCR_EL0 definitions */
847#define AMCGCR_EL0_CG1NC_SHIFT U(8)
848#define AMCGCR_EL0_CG1NC_LENGTH U(8)
849#define AMCGCR_EL0_CG1NC_MASK U(0xff)
850
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000851/* MPAM register definitions */
852#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100853#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
854
855#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
856#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000857
858#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
859
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200860/*******************************************************************************
861 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000862 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200863#define DISR_EL1 S3_0_C12_C1_1
864#define DISR_A_BIT U(31)
865
866#define ERRIDR_EL1 S3_0_C5_C3_0
867#define ERRIDR_MASK U(0xffff)
868
869#define ERRSELR_EL1 S3_0_C5_C3_1
870
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000871/* System register access to Standard Error Record registers */
872#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200873#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000874#define ERXSTATUS_EL1 S3_0_C5_C4_2
875#define ERXADDR_EL1 S3_0_C5_C4_3
876#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200877#define ERXPFGCTL_EL1 S3_0_C5_C4_5
878#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000879#define ERXMISC0_EL1 S3_0_C5_C5_0
880#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200881
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000882#define ERXCTLR_ED_BIT (U(1) << 0)
883#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200884
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000885#define ERXPFGCTL_UC_BIT (U(1) << 1)
886#define ERXPFGCTL_UEU_BIT (U(1) << 2)
887#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200888
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100889/*******************************************************************************
890 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000891 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000892#define APIAKeyLo_EL1 S3_0_C2_C1_0
893#define APIAKeyHi_EL1 S3_0_C2_C1_1
894#define APIBKeyLo_EL1 S3_0_C2_C1_2
895#define APIBKeyHi_EL1 S3_0_C2_C1_3
896#define APDAKeyLo_EL1 S3_0_C2_C2_0
897#define APDAKeyHi_EL1 S3_0_C2_C2_1
898#define APDBKeyLo_EL1 S3_0_C2_C2_2
899#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100900#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000901#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100902
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000903/*******************************************************************************
904 * Armv8.4 Data Independent Timing Registers
905 ******************************************************************************/
906#define DIT S3_3_C4_C2_5
907#define DIT_BIT BIT(24)
908
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100909/*******************************************************************************
910 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
911 ******************************************************************************/
912#define SSBS S3_3_C4_C2_6
913
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200914/*******************************************************************************
915 * Armv8.5 - Memory Tagging Extension Registers
916 ******************************************************************************/
917#define TFSRE0_EL1 S3_0_C5_C6_1
918#define TFSR_EL1 S3_0_C5_C6_0
919#define RGSR_EL1 S3_0_C1_C0_5
920#define GCR_EL1 S3_0_C1_C0_6
921
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000922#endif /* ARCH_H */