blob: 2d2a892a85aaf6190881cbf6932596dca215d666 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05002 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
132#define ID_AA64PFR0_ELX_MASK ULL(0xf)
133#define ID_AA64PFR0_SVE_SHIFT U(32)
134#define ID_AA64PFR0_SVE_MASK ULL(0xf)
135#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000136#define ID_AA64PFR0_MPAM_SHIFT U(40)
137#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000138#define ID_AA64PFR0_DIT_SHIFT U(48)
139#define ID_AA64PFR0_DIT_MASK ULL(0xf)
140#define ID_AA64PFR0_DIT_LENGTH U(4)
141#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200142#define ID_AA64PFR0_CSV2_SHIFT U(56)
143#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
144#define ID_AA64PFR0_CSV2_LENGTH U(4)
145
146/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
147#define ID_AA64DFR0_PMS_SHIFT U(32)
148#define ID_AA64DFR0_PMS_LENGTH U(4)
149#define ID_AA64DFR0_PMS_MASK ULL(0xf)
150
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100151/* ID_AA64DFR0_EL1.DEBUG definitions */
152#define ID_AA64DFR0_DEBUG_SHIFT U(0)
153#define ID_AA64DFR0_DEBUG_LENGTH U(4)
154#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100155#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
156 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100157#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
158#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
159#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
160#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
161
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200162#define EL_IMPL_NONE ULL(0)
163#define EL_IMPL_A64ONLY ULL(1)
164#define EL_IMPL_A64_A32 ULL(2)
165
166#define ID_AA64PFR0_GIC_SHIFT U(24)
167#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000168#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200169
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100170/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000171#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100172#define ID_AA64ISAR1_GPI_SHIFT U(28)
173#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000174#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100175#define ID_AA64ISAR1_GPA_SHIFT U(24)
176#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000177#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100178#define ID_AA64ISAR1_API_SHIFT U(8)
179#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000180#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100181#define ID_AA64ISAR1_APA_SHIFT U(4)
182#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000183#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100184
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000185/* ID_AA64MMFR0_EL1 definitions */
186#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
187#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
188
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200189#define PARANGE_0000 U(32)
190#define PARANGE_0001 U(36)
191#define PARANGE_0010 U(40)
192#define PARANGE_0011 U(42)
193#define PARANGE_0100 U(44)
194#define PARANGE_0101 U(48)
195#define PARANGE_0110 U(52)
196
Jimmy Brisson945095a2020-04-16 10:54:59 -0500197#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
198#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
199#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
200#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
201#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
202
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500203#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
204#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
205#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
206#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
207
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200208#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
209#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
210#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
211#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
212
213#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
214#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
215#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
216#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
217
218#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
219#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
220#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
221#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
222
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000223/* ID_AA64MMFR2_EL1 definitions */
224#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000225
226#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
227#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
228
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000229#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
230#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
231
232/* ID_AA64PFR1_EL1 definitions */
233#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
234#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
235
236#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
237
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100238#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
239#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
240
241#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
242
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200243#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
244#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
245
246#define MTE_UNIMPLEMENTED ULL(0)
247#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
248#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
249
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000250/* ID_PFR1_EL1 definitions */
251#define ID_PFR1_VIRTEXT_SHIFT U(12)
252#define ID_PFR1_VIRTEXT_MASK U(0xf)
253#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
254 & ID_PFR1_VIRTEXT_MASK)
255
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200256/* SCTLR definitions */
257#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
258 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
259 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
260
261#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
262 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000263#define SCTLR_AARCH32_EL1_RES1 \
264 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
265 (U(1) << 4) | (U(1) << 3))
266
267#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
268 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
269 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200270
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000271#define SCTLR_M_BIT (ULL(1) << 0)
272#define SCTLR_A_BIT (ULL(1) << 1)
273#define SCTLR_C_BIT (ULL(1) << 2)
274#define SCTLR_SA_BIT (ULL(1) << 3)
275#define SCTLR_SA0_BIT (ULL(1) << 4)
276#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
277#define SCTLR_ITD_BIT (ULL(1) << 7)
278#define SCTLR_SED_BIT (ULL(1) << 8)
279#define SCTLR_UMA_BIT (ULL(1) << 9)
280#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100281#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000282#define SCTLR_DZE_BIT (ULL(1) << 14)
283#define SCTLR_UCT_BIT (ULL(1) << 15)
284#define SCTLR_NTWI_BIT (ULL(1) << 16)
285#define SCTLR_NTWE_BIT (ULL(1) << 18)
286#define SCTLR_WXN_BIT (ULL(1) << 19)
287#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100288#define SCTLR_IESB_BIT (ULL(1) << 21)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000289#define SCTLR_E0E_BIT (ULL(1) << 24)
290#define SCTLR_EE_BIT (ULL(1) << 25)
291#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100292#define SCTLR_EnDA_BIT (ULL(1) << 27)
293#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000294#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000295#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200296#define SCTLR_RESET_VAL SCTLR_EL3_RES1
297
298/* CPACR_El1 definitions */
299#define CPACR_EL1_FPEN(x) ((x) << 20)
300#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
301#define CPACR_EL1_FP_TRAP_ALL U(0x2)
302#define CPACR_EL1_FP_TRAP_NONE U(0x3)
303
304/* SCR definitions */
305#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200306#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200307#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000308#define SCR_API_BIT (U(1) << 17)
309#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200310#define SCR_TWE_BIT (U(1) << 13)
311#define SCR_TWI_BIT (U(1) << 12)
312#define SCR_ST_BIT (U(1) << 11)
313#define SCR_RW_BIT (U(1) << 10)
314#define SCR_SIF_BIT (U(1) << 9)
315#define SCR_HCE_BIT (U(1) << 8)
316#define SCR_SMD_BIT (U(1) << 7)
317#define SCR_EA_BIT (U(1) << 3)
318#define SCR_FIQ_BIT (U(1) << 2)
319#define SCR_IRQ_BIT (U(1) << 1)
320#define SCR_NS_BIT (U(1) << 0)
321#define SCR_VALID_BIT_MASK U(0x2f8f)
322#define SCR_RESET_VAL SCR_RES1_BITS
323
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000324/* MDCR_EL3 definitions */
325#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100326#define MDCR_SPD32_LEGACY ULL(0x0)
327#define MDCR_SPD32_DISABLE ULL(0x2)
328#define MDCR_SPD32_ENABLE ULL(0x3)
329#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000330#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100331#define MDCR_NSPB_EL1 ULL(0x3)
332#define MDCR_TDOSA_BIT (ULL(1) << 10)
333#define MDCR_TDA_BIT (ULL(1) << 9)
334#define MDCR_TPM_BIT (ULL(1) << 6)
335#define MDCR_SCCD_BIT (ULL(1) << 23)
336#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000337
338/* MDCR_EL2 definitions */
339#define MDCR_EL2_TPMS (U(1) << 14)
340#define MDCR_EL2_E2PB(x) ((x) << 12)
341#define MDCR_EL2_E2PB_EL1 U(0x3)
342#define MDCR_EL2_TDRA_BIT (U(1) << 11)
343#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
344#define MDCR_EL2_TDA_BIT (U(1) << 9)
345#define MDCR_EL2_TDE_BIT (U(1) << 8)
346#define MDCR_EL2_HPME_BIT (U(1) << 7)
347#define MDCR_EL2_TPM_BIT (U(1) << 6)
348#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
349#define MDCR_EL2_RESET_VAL U(0x0)
350
351/* HSTR_EL2 definitions */
352#define HSTR_EL2_RESET_VAL U(0x0)
353#define HSTR_EL2_T_MASK U(0xff)
354
355/* CNTHP_CTL_EL2 definitions */
356#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
357#define CNTHP_CTL_RESET_VAL U(0x0)
358
359/* VTTBR_EL2 definitions */
360#define VTTBR_RESET_VAL ULL(0x0)
361#define VTTBR_VMID_MASK ULL(0xff)
362#define VTTBR_VMID_SHIFT U(48)
363#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
364#define VTTBR_BADDR_SHIFT U(0)
365
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200366/* HCR definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000367#define HCR_API_BIT (ULL(1) << 41)
368#define HCR_APK_BIT (ULL(1) << 40)
369#define HCR_TGE_BIT (ULL(1) << 27)
370#define HCR_RW_SHIFT U(31)
371#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
372#define HCR_AMO_BIT (ULL(1) << 5)
373#define HCR_IMO_BIT (ULL(1) << 4)
374#define HCR_FMO_BIT (ULL(1) << 3)
375
376/* ISR definitions */
377#define ISR_A_SHIFT U(8)
378#define ISR_I_SHIFT U(7)
379#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200380
381/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000382#define CNTHCTL_RESET_VAL U(0x0)
383#define EVNTEN_BIT (U(1) << 2)
384#define EL1PCEN_BIT (U(1) << 1)
385#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200386
387/* CNTKCTL_EL1 definitions */
388#define EL0PTEN_BIT (U(1) << 9)
389#define EL0VTEN_BIT (U(1) << 8)
390#define EL0PCTEN_BIT (U(1) << 0)
391#define EL0VCTEN_BIT (U(1) << 1)
392#define EVNTEN_BIT (U(1) << 2)
393#define EVNTDIR_BIT (U(1) << 3)
394#define EVNTI_SHIFT U(4)
395#define EVNTI_MASK U(0xf)
396
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000397/* CPTR_EL3 definitions */
398#define TCPAC_BIT (U(1) << 31)
399#define TAM_BIT (U(1) << 30)
400#define TTA_BIT (U(1) << 20)
401#define TFP_BIT (U(1) << 10)
402#define CPTR_EZ_BIT (U(1) << 8)
403#define CPTR_EL3_RESET_VAL U(0x0)
404
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200405/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000406#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
407#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
408#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
409#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
410#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
411#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000412#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200413
414/* CPSR/SPSR definitions */
415#define DAIF_FIQ_BIT (U(1) << 0)
416#define DAIF_IRQ_BIT (U(1) << 1)
417#define DAIF_ABT_BIT (U(1) << 2)
418#define DAIF_DBG_BIT (U(1) << 3)
419#define SPSR_DAIF_SHIFT U(6)
420#define SPSR_DAIF_MASK U(0xf)
421
422#define SPSR_AIF_SHIFT U(6)
423#define SPSR_AIF_MASK U(0x7)
424
425#define SPSR_E_SHIFT U(9)
426#define SPSR_E_MASK U(0x1)
427#define SPSR_E_LITTLE U(0x0)
428#define SPSR_E_BIG U(0x1)
429
430#define SPSR_T_SHIFT U(5)
431#define SPSR_T_MASK U(0x1)
432#define SPSR_T_ARM U(0x0)
433#define SPSR_T_THUMB U(0x1)
434
435#define SPSR_M_SHIFT U(4)
436#define SPSR_M_MASK U(0x1)
437#define SPSR_M_AARCH64 U(0x0)
438#define SPSR_M_AARCH32 U(0x1)
439
440#define DISABLE_ALL_EXCEPTIONS \
441 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
442
443#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
444
445/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000446 * RMR_EL3 definitions
447 */
448#define RMR_EL3_RR_BIT (U(1) << 1)
449#define RMR_EL3_AA64_BIT (U(1) << 0)
450
451/*
452 * HI-VECTOR address for AArch32 state
453 */
454#define HI_VECTOR_BASE U(0xFFFF0000)
455
456/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200457 * TCR defintions
458 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000459#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200460#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200461#define TCR_EL1_IPS_SHIFT U(32)
462#define TCR_EL2_PS_SHIFT U(16)
463#define TCR_EL3_PS_SHIFT U(16)
464
465#define TCR_TxSZ_MIN ULL(16)
466#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000467#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200468
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100469#define TCR_T0SZ_SHIFT U(0)
470#define TCR_T1SZ_SHIFT U(16)
471
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200472/* (internal) physical address size bits in EL3/EL1 */
473#define TCR_PS_BITS_4GB ULL(0x0)
474#define TCR_PS_BITS_64GB ULL(0x1)
475#define TCR_PS_BITS_1TB ULL(0x2)
476#define TCR_PS_BITS_4TB ULL(0x3)
477#define TCR_PS_BITS_16TB ULL(0x4)
478#define TCR_PS_BITS_256TB ULL(0x5)
479
480#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
481#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
482#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
483#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
484#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
485#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
486
487#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
488#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
489#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
490#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
491
492#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
493#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
494#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
495#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
496
497#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
498#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
499#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
500
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100501#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
502#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
503#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
504#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
505
506#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
507#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
508#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
509#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
510
511#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
512#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
513#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
514
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200515#define TCR_TG0_SHIFT U(14)
516#define TCR_TG0_MASK ULL(3)
517#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
518#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
519#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
520
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100521#define TCR_TG1_SHIFT U(30)
522#define TCR_TG1_MASK ULL(3)
523#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
524#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
525#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
526
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200527#define TCR_EPD0_BIT (ULL(1) << 7)
528#define TCR_EPD1_BIT (ULL(1) << 23)
529
530#define MODE_SP_SHIFT U(0x0)
531#define MODE_SP_MASK U(0x1)
532#define MODE_SP_EL0 U(0x0)
533#define MODE_SP_ELX U(0x1)
534
535#define MODE_RW_SHIFT U(0x4)
536#define MODE_RW_MASK U(0x1)
537#define MODE_RW_64 U(0x0)
538#define MODE_RW_32 U(0x1)
539
540#define MODE_EL_SHIFT U(0x2)
541#define MODE_EL_MASK U(0x3)
542#define MODE_EL3 U(0x3)
543#define MODE_EL2 U(0x2)
544#define MODE_EL1 U(0x1)
545#define MODE_EL0 U(0x0)
546
547#define MODE32_SHIFT U(0)
548#define MODE32_MASK U(0xf)
549#define MODE32_usr U(0x0)
550#define MODE32_fiq U(0x1)
551#define MODE32_irq U(0x2)
552#define MODE32_svc U(0x3)
553#define MODE32_mon U(0x6)
554#define MODE32_abt U(0x7)
555#define MODE32_hyp U(0xa)
556#define MODE32_und U(0xb)
557#define MODE32_sys U(0xf)
558
559#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
560#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
561#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
562#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
563
564#define SPSR_64(el, sp, daif) \
565 ((MODE_RW_64 << MODE_RW_SHIFT) | \
566 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
567 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
568 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
569
570#define SPSR_MODE32(mode, isa, endian, aif) \
571 ((MODE_RW_32 << MODE_RW_SHIFT) | \
572 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
573 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
574 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
575 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
576
577/*
578 * TTBR Definitions
579 */
580#define TTBR_CNP_BIT ULL(0x1)
581
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000582/*
583 * CTR_EL0 definitions
584 */
585#define CTR_CWG_SHIFT U(24)
586#define CTR_CWG_MASK U(0xf)
587#define CTR_ERG_SHIFT U(20)
588#define CTR_ERG_MASK U(0xf)
589#define CTR_DMINLINE_SHIFT U(16)
590#define CTR_DMINLINE_MASK U(0xf)
591#define CTR_L1IP_SHIFT U(14)
592#define CTR_L1IP_MASK U(0x3)
593#define CTR_IMINLINE_SHIFT U(0)
594#define CTR_IMINLINE_MASK U(0xf)
595
596#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
597
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200598/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000599#define CNTP_CTL_ENABLE_SHIFT U(0)
600#define CNTP_CTL_IMASK_SHIFT U(1)
601#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200602
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000603#define CNTP_CTL_ENABLE_MASK U(1)
604#define CNTP_CTL_IMASK_MASK U(1)
605#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200606
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200607/* Exception Syndrome register bits and bobs */
608#define ESR_EC_SHIFT U(26)
609#define ESR_EC_MASK U(0x3f)
610#define ESR_EC_LENGTH U(6)
611#define EC_UNKNOWN U(0x0)
612#define EC_WFE_WFI U(0x1)
613#define EC_AARCH32_CP15_MRC_MCR U(0x3)
614#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
615#define EC_AARCH32_CP14_MRC_MCR U(0x5)
616#define EC_AARCH32_CP14_LDC_STC U(0x6)
617#define EC_FP_SIMD U(0x7)
618#define EC_AARCH32_CP10_MRC U(0x8)
619#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
620#define EC_ILLEGAL U(0xe)
621#define EC_AARCH32_SVC U(0x11)
622#define EC_AARCH32_HVC U(0x12)
623#define EC_AARCH32_SMC U(0x13)
624#define EC_AARCH64_SVC U(0x15)
625#define EC_AARCH64_HVC U(0x16)
626#define EC_AARCH64_SMC U(0x17)
627#define EC_AARCH64_SYS U(0x18)
628#define EC_IABORT_LOWER_EL U(0x20)
629#define EC_IABORT_CUR_EL U(0x21)
630#define EC_PC_ALIGN U(0x22)
631#define EC_DABORT_LOWER_EL U(0x24)
632#define EC_DABORT_CUR_EL U(0x25)
633#define EC_SP_ALIGN U(0x26)
634#define EC_AARCH32_FP U(0x28)
635#define EC_AARCH64_FP U(0x2c)
636#define EC_SERROR U(0x2f)
637
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000638/*
639 * External Abort bit in Instruction and Data Aborts synchronous exception
640 * syndromes.
641 */
642#define ESR_ISS_EABORT_EA_BIT U(9)
643
644#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
645
646/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
647#define RMR_RESET_REQUEST_SHIFT U(0x1)
648#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200649
650/*******************************************************************************
651 * Definitions of register offsets, fields and macros for CPU system
652 * instructions.
653 ******************************************************************************/
654
655#define TLBI_ADDR_SHIFT U(12)
656#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
657#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
658
659/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000660 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
661 * system level implementation of the Generic Timer.
662 ******************************************************************************/
663#define CNTCTLBASE_CNTFRQ U(0x0)
664#define CNTNSAR U(0x4)
665#define CNTNSAR_NS_SHIFT(x) (x)
666
667#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
668#define CNTACR_RPCT_SHIFT U(0x0)
669#define CNTACR_RVCT_SHIFT U(0x1)
670#define CNTACR_RFRQ_SHIFT U(0x2)
671#define CNTACR_RVOFF_SHIFT U(0x3)
672#define CNTACR_RWVT_SHIFT U(0x4)
673#define CNTACR_RWPT_SHIFT U(0x5)
674
675/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200676 * Definitions of register offsets and fields in the CNTBaseN Frame of the
677 * system level implementation of the Generic Timer.
678 ******************************************************************************/
679/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000680#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200681/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000682#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200683/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000684#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200685/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000686#define CNTP_CTL U(0x2c)
687
688/* PMCR_EL0 definitions */
689#define PMCR_EL0_RESET_VAL U(0x0)
690#define PMCR_EL0_N_SHIFT U(11)
691#define PMCR_EL0_N_MASK U(0x1f)
692#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
693#define PMCR_EL0_LC_BIT (U(1) << 6)
694#define PMCR_EL0_DP_BIT (U(1) << 5)
695#define PMCR_EL0_X_BIT (U(1) << 4)
696#define PMCR_EL0_D_BIT (U(1) << 3)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100697#define PMCR_EL0_E_BIT (U(1) << 0)
698
699/* PMCNTENSET_EL0 definitions */
700#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
701#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
702
703/* PMEVTYPER<n>_EL0 definitions */
704#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
705#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
706#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
707#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
708#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
709#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
710#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
711
712/* PMCCFILTR_EL0 definitions */
713#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
714#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
715#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
716#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
717#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
718#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
719
720/* PMU event counter ID definitions */
721#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000722
723/*******************************************************************************
724 * Definitions for system register interface to SVE
725 ******************************************************************************/
726#define ZCR_EL3 S3_6_C1_C2_0
727#define ZCR_EL2 S3_4_C1_C2_0
728
729/* ZCR_EL3 definitions */
730#define ZCR_EL3_LEN_MASK U(0xf)
731
732/* ZCR_EL2 definitions */
733#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200734
735/*******************************************************************************
736 * Definitions of MAIR encodings for device and normal memory
737 ******************************************************************************/
738/*
739 * MAIR encodings for device memory attributes.
740 */
741#define MAIR_DEV_nGnRnE ULL(0x0)
742#define MAIR_DEV_nGnRE ULL(0x4)
743#define MAIR_DEV_nGRE ULL(0x8)
744#define MAIR_DEV_GRE ULL(0xc)
745
746/*
747 * MAIR encodings for normal memory attributes.
748 *
749 * Cache Policy
750 * WT: Write Through
751 * WB: Write Back
752 * NC: Non-Cacheable
753 *
754 * Transient Hint
755 * NTR: Non-Transient
756 * TR: Transient
757 *
758 * Allocation Policy
759 * RA: Read Allocate
760 * WA: Write Allocate
761 * RWA: Read and Write Allocate
762 * NA: No Allocation
763 */
764#define MAIR_NORM_WT_TR_WA ULL(0x1)
765#define MAIR_NORM_WT_TR_RA ULL(0x2)
766#define MAIR_NORM_WT_TR_RWA ULL(0x3)
767#define MAIR_NORM_NC ULL(0x4)
768#define MAIR_NORM_WB_TR_WA ULL(0x5)
769#define MAIR_NORM_WB_TR_RA ULL(0x6)
770#define MAIR_NORM_WB_TR_RWA ULL(0x7)
771#define MAIR_NORM_WT_NTR_NA ULL(0x8)
772#define MAIR_NORM_WT_NTR_WA ULL(0x9)
773#define MAIR_NORM_WT_NTR_RA ULL(0xa)
774#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
775#define MAIR_NORM_WB_NTR_NA ULL(0xc)
776#define MAIR_NORM_WB_NTR_WA ULL(0xd)
777#define MAIR_NORM_WB_NTR_RA ULL(0xe)
778#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
779
780#define MAIR_NORM_OUTER_SHIFT U(4)
781
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000782#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
783 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200784
785/* PAR_EL1 fields */
786#define PAR_F_SHIFT U(0)
787#define PAR_F_MASK ULL(0x1)
788#define PAR_ADDR_SHIFT U(12)
789#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
790
791/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000792 * Definitions for system register interface to SPE
793 ******************************************************************************/
794#define PMBLIMITR_EL1 S3_0_C9_C10_0
795
796/*******************************************************************************
797 * Definitions for system register interface to MPAM
798 ******************************************************************************/
799#define MPAMIDR_EL1 S3_0_C10_C4_4
800#define MPAM2_EL2 S3_4_C10_C5_0
801#define MPAMHCR_EL2 S3_4_C10_C4_0
802#define MPAM3_EL3 S3_6_C10_C5_0
803
804/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200805 * Definitions for system register interface to AMU for ARMv8.4 onwards
806 ******************************************************************************/
807#define AMCR_EL0 S3_3_C13_C2_0
808#define AMCFGR_EL0 S3_3_C13_C2_1
809#define AMCGCR_EL0 S3_3_C13_C2_2
810#define AMUSERENR_EL0 S3_3_C13_C2_3
811#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
812#define AMCNTENSET0_EL0 S3_3_C13_C2_5
813#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
814#define AMCNTENSET1_EL0 S3_3_C13_C3_1
815
816/* Activity Monitor Group 0 Event Counter Registers */
817#define AMEVCNTR00_EL0 S3_3_C13_C4_0
818#define AMEVCNTR01_EL0 S3_3_C13_C4_1
819#define AMEVCNTR02_EL0 S3_3_C13_C4_2
820#define AMEVCNTR03_EL0 S3_3_C13_C4_3
821
822/* Activity Monitor Group 0 Event Type Registers */
823#define AMEVTYPER00_EL0 S3_3_C13_C6_0
824#define AMEVTYPER01_EL0 S3_3_C13_C6_1
825#define AMEVTYPER02_EL0 S3_3_C13_C6_2
826#define AMEVTYPER03_EL0 S3_3_C13_C6_3
827
828/* Activity Monitor Group 1 Event Counter Registers */
829#define AMEVCNTR10_EL0 S3_3_C13_C12_0
830#define AMEVCNTR11_EL0 S3_3_C13_C12_1
831#define AMEVCNTR12_EL0 S3_3_C13_C12_2
832#define AMEVCNTR13_EL0 S3_3_C13_C12_3
833#define AMEVCNTR14_EL0 S3_3_C13_C12_4
834#define AMEVCNTR15_EL0 S3_3_C13_C12_5
835#define AMEVCNTR16_EL0 S3_3_C13_C12_6
836#define AMEVCNTR17_EL0 S3_3_C13_C12_7
837#define AMEVCNTR18_EL0 S3_3_C13_C13_0
838#define AMEVCNTR19_EL0 S3_3_C13_C13_1
839#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
840#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
841#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
842#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
843#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
844#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
845
846/* Activity Monitor Group 1 Event Type Registers */
847#define AMEVTYPER10_EL0 S3_3_C13_C14_0
848#define AMEVTYPER11_EL0 S3_3_C13_C14_1
849#define AMEVTYPER12_EL0 S3_3_C13_C14_2
850#define AMEVTYPER13_EL0 S3_3_C13_C14_3
851#define AMEVTYPER14_EL0 S3_3_C13_C14_4
852#define AMEVTYPER15_EL0 S3_3_C13_C14_5
853#define AMEVTYPER16_EL0 S3_3_C13_C14_6
854#define AMEVTYPER17_EL0 S3_3_C13_C14_7
855#define AMEVTYPER18_EL0 S3_3_C13_C15_0
856#define AMEVTYPER19_EL0 S3_3_C13_C15_1
857#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
858#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
859#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
860#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
861#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
862#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
863
864/* AMCGCR_EL0 definitions */
865#define AMCGCR_EL0_CG1NC_SHIFT U(8)
866#define AMCGCR_EL0_CG1NC_LENGTH U(8)
867#define AMCGCR_EL0_CG1NC_MASK U(0xff)
868
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000869/* MPAM register definitions */
870#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100871#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
872
873#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
874#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000875
876#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
877
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200878/*******************************************************************************
879 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000880 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200881#define DISR_EL1 S3_0_C12_C1_1
882#define DISR_A_BIT U(31)
883
884#define ERRIDR_EL1 S3_0_C5_C3_0
885#define ERRIDR_MASK U(0xffff)
886
887#define ERRSELR_EL1 S3_0_C5_C3_1
888
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000889/* System register access to Standard Error Record registers */
890#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200891#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000892#define ERXSTATUS_EL1 S3_0_C5_C4_2
893#define ERXADDR_EL1 S3_0_C5_C4_3
894#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200895#define ERXPFGCTL_EL1 S3_0_C5_C4_5
896#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000897#define ERXMISC0_EL1 S3_0_C5_C5_0
898#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200899
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000900#define ERXCTLR_ED_BIT (U(1) << 0)
901#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200902
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000903#define ERXPFGCTL_UC_BIT (U(1) << 1)
904#define ERXPFGCTL_UEU_BIT (U(1) << 2)
905#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200906
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100907/*******************************************************************************
908 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000909 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000910#define APIAKeyLo_EL1 S3_0_C2_C1_0
911#define APIAKeyHi_EL1 S3_0_C2_C1_1
912#define APIBKeyLo_EL1 S3_0_C2_C1_2
913#define APIBKeyHi_EL1 S3_0_C2_C1_3
914#define APDAKeyLo_EL1 S3_0_C2_C2_0
915#define APDAKeyHi_EL1 S3_0_C2_C2_1
916#define APDBKeyLo_EL1 S3_0_C2_C2_2
917#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100918#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000919#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100920
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000921/*******************************************************************************
922 * Armv8.4 Data Independent Timing Registers
923 ******************************************************************************/
924#define DIT S3_3_C4_C2_5
925#define DIT_BIT BIT(24)
926
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100927/*******************************************************************************
928 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
929 ******************************************************************************/
930#define SSBS S3_3_C4_C2_6
931
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200932/*******************************************************************************
933 * Armv8.5 - Memory Tagging Extension Registers
934 ******************************************************************************/
935#define TFSRE0_EL1 S3_0_C5_C6_1
936#define TFSR_EL1 S3_0_C5_C6_0
937#define RGSR_EL1 S3_0_C1_C0_5
938#define GCR_EL1 S3_0_C1_C0_6
939
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500940/*******************************************************************************
941 * Armv8.6 - Fine Grained Virtualization Traps Registers
942 ******************************************************************************/
943#define HFGRTR_EL2 S3_4_C1_C1_4
944#define HFGWTR_EL2 S3_4_C1_C1_5
945#define HFGITR_EL2 S3_4_C1_C1_6
946#define HDFGRTR_EL2 S3_4_C3_C1_4
947#define HDFGWTR_EL2 S3_4_C3_C1_5
948
Jimmy Brisson945095a2020-04-16 10:54:59 -0500949/*******************************************************************************
950 * Armv8.6 - Enhanced Counter Virtualization Registers
951 ******************************************************************************/
952#define CNTPOFF_EL2 S3_4_C14_C0_6
953
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500954
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000955#endif /* ARCH_H */