blob: bcfc333ebbf05ac0f553801aaac8eb32cde1e331 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
johpow01b7d752a2020-10-08 17:29:11 -05002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
johpow01b7d752a2020-10-08 17:29:11 -0500132#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
133#define ID_AA64PFR0_AMU_V1 U(0x1)
134#define ID_AA64PFR0_AMU_V1P1 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200135#define ID_AA64PFR0_ELX_MASK ULL(0xf)
136#define ID_AA64PFR0_SVE_SHIFT U(32)
137#define ID_AA64PFR0_SVE_MASK ULL(0xf)
138#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000139#define ID_AA64PFR0_MPAM_SHIFT U(40)
140#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000141#define ID_AA64PFR0_DIT_SHIFT U(48)
142#define ID_AA64PFR0_DIT_MASK ULL(0xf)
143#define ID_AA64PFR0_DIT_LENGTH U(4)
144#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200145#define ID_AA64PFR0_CSV2_SHIFT U(56)
146#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
147#define ID_AA64PFR0_CSV2_LENGTH U(4)
148
149/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
150#define ID_AA64DFR0_PMS_SHIFT U(32)
151#define ID_AA64DFR0_PMS_LENGTH U(4)
152#define ID_AA64DFR0_PMS_MASK ULL(0xf)
153
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100154/* ID_AA64DFR0_EL1.DEBUG definitions */
155#define ID_AA64DFR0_DEBUG_SHIFT U(0)
156#define ID_AA64DFR0_DEBUG_LENGTH U(4)
157#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100158#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
159 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100160#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
161#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
162#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
163#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
164
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100165/* ID_AA64DFR0_EL1.TraceBuffer definitions */
166#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
167#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
168#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
169
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100170/* ID_DFR0_EL1.Tracefilt definitions */
171#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
172#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
173#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
174
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100175/* ID_AA64DFR0_EL1.TraceVer definitions */
176#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
177#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
178#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
179
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200180#define EL_IMPL_NONE ULL(0)
181#define EL_IMPL_A64ONLY ULL(1)
182#define EL_IMPL_A64_A32 ULL(2)
183
184#define ID_AA64PFR0_GIC_SHIFT U(24)
185#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000186#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200187
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100188/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000189#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100190#define ID_AA64ISAR1_GPI_SHIFT U(28)
191#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000192#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100193#define ID_AA64ISAR1_GPA_SHIFT U(24)
194#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000195#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100196#define ID_AA64ISAR1_API_SHIFT U(8)
197#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000198#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100199#define ID_AA64ISAR1_APA_SHIFT U(4)
200#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000201#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100202
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000203/* ID_AA64MMFR0_EL1 definitions */
204#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
205#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
206
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200207#define PARANGE_0000 U(32)
208#define PARANGE_0001 U(36)
209#define PARANGE_0010 U(40)
210#define PARANGE_0011 U(42)
211#define PARANGE_0100 U(44)
212#define PARANGE_0101 U(48)
213#define PARANGE_0110 U(52)
214
Jimmy Brisson945095a2020-04-16 10:54:59 -0500215#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
216#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
217#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
218#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
219#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
220
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500221#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
222#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
223#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
224#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
225
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200226#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
227#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
228#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
229#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
230
231#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
232#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
233#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
234#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
235
236#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
237#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
238#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
239#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
240
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000241/* ID_AA64MMFR2_EL1 definitions */
242#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000243
244#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
245#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
246
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000247#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
248#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
249
250/* ID_AA64PFR1_EL1 definitions */
251#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
252#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
253
254#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
255
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100256#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
257#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
258
259#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
260
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200261#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
262#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
263
264#define MTE_UNIMPLEMENTED ULL(0)
265#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
266#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
267
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000268/* ID_PFR1_EL1 definitions */
269#define ID_PFR1_VIRTEXT_SHIFT U(12)
270#define ID_PFR1_VIRTEXT_MASK U(0xf)
271#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
272 & ID_PFR1_VIRTEXT_MASK)
273
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200274/* SCTLR definitions */
275#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
276 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
277 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
278
279#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
280 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000281#define SCTLR_AARCH32_EL1_RES1 \
282 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
283 (U(1) << 4) | (U(1) << 3))
284
285#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
286 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
287 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200288
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000289#define SCTLR_M_BIT (ULL(1) << 0)
290#define SCTLR_A_BIT (ULL(1) << 1)
291#define SCTLR_C_BIT (ULL(1) << 2)
292#define SCTLR_SA_BIT (ULL(1) << 3)
293#define SCTLR_SA0_BIT (ULL(1) << 4)
294#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
295#define SCTLR_ITD_BIT (ULL(1) << 7)
296#define SCTLR_SED_BIT (ULL(1) << 8)
297#define SCTLR_UMA_BIT (ULL(1) << 9)
298#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100299#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000300#define SCTLR_DZE_BIT (ULL(1) << 14)
301#define SCTLR_UCT_BIT (ULL(1) << 15)
302#define SCTLR_NTWI_BIT (ULL(1) << 16)
303#define SCTLR_NTWE_BIT (ULL(1) << 18)
304#define SCTLR_WXN_BIT (ULL(1) << 19)
305#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100306#define SCTLR_IESB_BIT (ULL(1) << 21)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000307#define SCTLR_E0E_BIT (ULL(1) << 24)
308#define SCTLR_EE_BIT (ULL(1) << 25)
309#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100310#define SCTLR_EnDA_BIT (ULL(1) << 27)
311#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000312#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000313#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200314#define SCTLR_RESET_VAL SCTLR_EL3_RES1
315
316/* CPACR_El1 definitions */
317#define CPACR_EL1_FPEN(x) ((x) << 20)
318#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
319#define CPACR_EL1_FP_TRAP_ALL U(0x2)
320#define CPACR_EL1_FP_TRAP_NONE U(0x3)
321
322/* SCR definitions */
323#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500324#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200325#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200326#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000327#define SCR_API_BIT (U(1) << 17)
328#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200329#define SCR_TWE_BIT (U(1) << 13)
330#define SCR_TWI_BIT (U(1) << 12)
331#define SCR_ST_BIT (U(1) << 11)
332#define SCR_RW_BIT (U(1) << 10)
333#define SCR_SIF_BIT (U(1) << 9)
334#define SCR_HCE_BIT (U(1) << 8)
335#define SCR_SMD_BIT (U(1) << 7)
336#define SCR_EA_BIT (U(1) << 3)
337#define SCR_FIQ_BIT (U(1) << 2)
338#define SCR_IRQ_BIT (U(1) << 1)
339#define SCR_NS_BIT (U(1) << 0)
340#define SCR_VALID_BIT_MASK U(0x2f8f)
341#define SCR_RESET_VAL SCR_RES1_BITS
342
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000343/* MDCR_EL3 definitions */
344#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100345#define MDCR_SPD32_LEGACY ULL(0x0)
346#define MDCR_SPD32_DISABLE ULL(0x2)
347#define MDCR_SPD32_ENABLE ULL(0x3)
348#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000349#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100350#define MDCR_NSPB_EL1 ULL(0x3)
351#define MDCR_TDOSA_BIT (ULL(1) << 10)
352#define MDCR_TDA_BIT (ULL(1) << 9)
353#define MDCR_TPM_BIT (ULL(1) << 6)
354#define MDCR_SCCD_BIT (ULL(1) << 23)
355#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000356
357/* MDCR_EL2 definitions */
358#define MDCR_EL2_TPMS (U(1) << 14)
359#define MDCR_EL2_E2PB(x) ((x) << 12)
360#define MDCR_EL2_E2PB_EL1 U(0x3)
361#define MDCR_EL2_TDRA_BIT (U(1) << 11)
362#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
363#define MDCR_EL2_TDA_BIT (U(1) << 9)
364#define MDCR_EL2_TDE_BIT (U(1) << 8)
365#define MDCR_EL2_HPME_BIT (U(1) << 7)
366#define MDCR_EL2_TPM_BIT (U(1) << 6)
367#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
368#define MDCR_EL2_RESET_VAL U(0x0)
369
370/* HSTR_EL2 definitions */
371#define HSTR_EL2_RESET_VAL U(0x0)
372#define HSTR_EL2_T_MASK U(0xff)
373
374/* CNTHP_CTL_EL2 definitions */
375#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
376#define CNTHP_CTL_RESET_VAL U(0x0)
377
378/* VTTBR_EL2 definitions */
379#define VTTBR_RESET_VAL ULL(0x0)
380#define VTTBR_VMID_MASK ULL(0xff)
381#define VTTBR_VMID_SHIFT U(48)
382#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
383#define VTTBR_BADDR_SHIFT U(0)
384
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200385/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500386#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000387#define HCR_API_BIT (ULL(1) << 41)
388#define HCR_APK_BIT (ULL(1) << 40)
389#define HCR_TGE_BIT (ULL(1) << 27)
390#define HCR_RW_SHIFT U(31)
391#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
392#define HCR_AMO_BIT (ULL(1) << 5)
393#define HCR_IMO_BIT (ULL(1) << 4)
394#define HCR_FMO_BIT (ULL(1) << 3)
395
396/* ISR definitions */
397#define ISR_A_SHIFT U(8)
398#define ISR_I_SHIFT U(7)
399#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200400
401/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000402#define CNTHCTL_RESET_VAL U(0x0)
403#define EVNTEN_BIT (U(1) << 2)
404#define EL1PCEN_BIT (U(1) << 1)
405#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200406
407/* CNTKCTL_EL1 definitions */
408#define EL0PTEN_BIT (U(1) << 9)
409#define EL0VTEN_BIT (U(1) << 8)
410#define EL0PCTEN_BIT (U(1) << 0)
411#define EL0VCTEN_BIT (U(1) << 1)
412#define EVNTEN_BIT (U(1) << 2)
413#define EVNTDIR_BIT (U(1) << 3)
414#define EVNTI_SHIFT U(4)
415#define EVNTI_MASK U(0xf)
416
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000417/* CPTR_EL3 definitions */
418#define TCPAC_BIT (U(1) << 31)
419#define TAM_BIT (U(1) << 30)
420#define TTA_BIT (U(1) << 20)
421#define TFP_BIT (U(1) << 10)
422#define CPTR_EZ_BIT (U(1) << 8)
423#define CPTR_EL3_RESET_VAL U(0x0)
424
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200425/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000426#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
427#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
428#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
429#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
430#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
431#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000432#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200433
434/* CPSR/SPSR definitions */
435#define DAIF_FIQ_BIT (U(1) << 0)
436#define DAIF_IRQ_BIT (U(1) << 1)
437#define DAIF_ABT_BIT (U(1) << 2)
438#define DAIF_DBG_BIT (U(1) << 3)
439#define SPSR_DAIF_SHIFT U(6)
440#define SPSR_DAIF_MASK U(0xf)
441
442#define SPSR_AIF_SHIFT U(6)
443#define SPSR_AIF_MASK U(0x7)
444
445#define SPSR_E_SHIFT U(9)
446#define SPSR_E_MASK U(0x1)
447#define SPSR_E_LITTLE U(0x0)
448#define SPSR_E_BIG U(0x1)
449
450#define SPSR_T_SHIFT U(5)
451#define SPSR_T_MASK U(0x1)
452#define SPSR_T_ARM U(0x0)
453#define SPSR_T_THUMB U(0x1)
454
455#define SPSR_M_SHIFT U(4)
456#define SPSR_M_MASK U(0x1)
457#define SPSR_M_AARCH64 U(0x0)
458#define SPSR_M_AARCH32 U(0x1)
459
460#define DISABLE_ALL_EXCEPTIONS \
461 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
462
463#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
464
465/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000466 * RMR_EL3 definitions
467 */
468#define RMR_EL3_RR_BIT (U(1) << 1)
469#define RMR_EL3_AA64_BIT (U(1) << 0)
470
471/*
472 * HI-VECTOR address for AArch32 state
473 */
474#define HI_VECTOR_BASE U(0xFFFF0000)
475
476/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200477 * TCR defintions
478 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000479#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200480#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200481#define TCR_EL1_IPS_SHIFT U(32)
482#define TCR_EL2_PS_SHIFT U(16)
483#define TCR_EL3_PS_SHIFT U(16)
484
485#define TCR_TxSZ_MIN ULL(16)
486#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000487#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200488
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100489#define TCR_T0SZ_SHIFT U(0)
490#define TCR_T1SZ_SHIFT U(16)
491
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200492/* (internal) physical address size bits in EL3/EL1 */
493#define TCR_PS_BITS_4GB ULL(0x0)
494#define TCR_PS_BITS_64GB ULL(0x1)
495#define TCR_PS_BITS_1TB ULL(0x2)
496#define TCR_PS_BITS_4TB ULL(0x3)
497#define TCR_PS_BITS_16TB ULL(0x4)
498#define TCR_PS_BITS_256TB ULL(0x5)
499
500#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
501#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
502#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
503#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
504#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
505#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
506
507#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
508#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
509#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
510#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
511
512#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
513#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
514#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
515#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
516
517#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
518#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
519#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
520
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100521#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
522#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
523#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
524#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
525
526#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
527#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
528#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
529#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
530
531#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
532#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
533#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
534
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200535#define TCR_TG0_SHIFT U(14)
536#define TCR_TG0_MASK ULL(3)
537#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
538#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
539#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
540
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100541#define TCR_TG1_SHIFT U(30)
542#define TCR_TG1_MASK ULL(3)
543#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
544#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
545#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
546
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200547#define TCR_EPD0_BIT (ULL(1) << 7)
548#define TCR_EPD1_BIT (ULL(1) << 23)
549
550#define MODE_SP_SHIFT U(0x0)
551#define MODE_SP_MASK U(0x1)
552#define MODE_SP_EL0 U(0x0)
553#define MODE_SP_ELX U(0x1)
554
555#define MODE_RW_SHIFT U(0x4)
556#define MODE_RW_MASK U(0x1)
557#define MODE_RW_64 U(0x0)
558#define MODE_RW_32 U(0x1)
559
560#define MODE_EL_SHIFT U(0x2)
561#define MODE_EL_MASK U(0x3)
562#define MODE_EL3 U(0x3)
563#define MODE_EL2 U(0x2)
564#define MODE_EL1 U(0x1)
565#define MODE_EL0 U(0x0)
566
567#define MODE32_SHIFT U(0)
568#define MODE32_MASK U(0xf)
569#define MODE32_usr U(0x0)
570#define MODE32_fiq U(0x1)
571#define MODE32_irq U(0x2)
572#define MODE32_svc U(0x3)
573#define MODE32_mon U(0x6)
574#define MODE32_abt U(0x7)
575#define MODE32_hyp U(0xa)
576#define MODE32_und U(0xb)
577#define MODE32_sys U(0xf)
578
579#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
580#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
581#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
582#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
583
584#define SPSR_64(el, sp, daif) \
585 ((MODE_RW_64 << MODE_RW_SHIFT) | \
586 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
587 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
588 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
589
590#define SPSR_MODE32(mode, isa, endian, aif) \
591 ((MODE_RW_32 << MODE_RW_SHIFT) | \
592 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
593 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
594 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
595 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
596
597/*
598 * TTBR Definitions
599 */
600#define TTBR_CNP_BIT ULL(0x1)
601
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000602/*
603 * CTR_EL0 definitions
604 */
605#define CTR_CWG_SHIFT U(24)
606#define CTR_CWG_MASK U(0xf)
607#define CTR_ERG_SHIFT U(20)
608#define CTR_ERG_MASK U(0xf)
609#define CTR_DMINLINE_SHIFT U(16)
610#define CTR_DMINLINE_MASK U(0xf)
611#define CTR_L1IP_SHIFT U(14)
612#define CTR_L1IP_MASK U(0x3)
613#define CTR_IMINLINE_SHIFT U(0)
614#define CTR_IMINLINE_MASK U(0xf)
615
616#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
617
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200618/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000619#define CNTP_CTL_ENABLE_SHIFT U(0)
620#define CNTP_CTL_IMASK_SHIFT U(1)
621#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200622
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000623#define CNTP_CTL_ENABLE_MASK U(1)
624#define CNTP_CTL_IMASK_MASK U(1)
625#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200626
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200627/* Exception Syndrome register bits and bobs */
628#define ESR_EC_SHIFT U(26)
629#define ESR_EC_MASK U(0x3f)
630#define ESR_EC_LENGTH U(6)
631#define EC_UNKNOWN U(0x0)
632#define EC_WFE_WFI U(0x1)
633#define EC_AARCH32_CP15_MRC_MCR U(0x3)
634#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
635#define EC_AARCH32_CP14_MRC_MCR U(0x5)
636#define EC_AARCH32_CP14_LDC_STC U(0x6)
637#define EC_FP_SIMD U(0x7)
638#define EC_AARCH32_CP10_MRC U(0x8)
639#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
640#define EC_ILLEGAL U(0xe)
641#define EC_AARCH32_SVC U(0x11)
642#define EC_AARCH32_HVC U(0x12)
643#define EC_AARCH32_SMC U(0x13)
644#define EC_AARCH64_SVC U(0x15)
645#define EC_AARCH64_HVC U(0x16)
646#define EC_AARCH64_SMC U(0x17)
647#define EC_AARCH64_SYS U(0x18)
648#define EC_IABORT_LOWER_EL U(0x20)
649#define EC_IABORT_CUR_EL U(0x21)
650#define EC_PC_ALIGN U(0x22)
651#define EC_DABORT_LOWER_EL U(0x24)
652#define EC_DABORT_CUR_EL U(0x25)
653#define EC_SP_ALIGN U(0x26)
654#define EC_AARCH32_FP U(0x28)
655#define EC_AARCH64_FP U(0x2c)
656#define EC_SERROR U(0x2f)
657
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000658/*
659 * External Abort bit in Instruction and Data Aborts synchronous exception
660 * syndromes.
661 */
662#define ESR_ISS_EABORT_EA_BIT U(9)
663
664#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
665
666/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
667#define RMR_RESET_REQUEST_SHIFT U(0x1)
668#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200669
670/*******************************************************************************
671 * Definitions of register offsets, fields and macros for CPU system
672 * instructions.
673 ******************************************************************************/
674
675#define TLBI_ADDR_SHIFT U(12)
676#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
677#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
678
679/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000680 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
681 * system level implementation of the Generic Timer.
682 ******************************************************************************/
683#define CNTCTLBASE_CNTFRQ U(0x0)
684#define CNTNSAR U(0x4)
685#define CNTNSAR_NS_SHIFT(x) (x)
686
687#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
688#define CNTACR_RPCT_SHIFT U(0x0)
689#define CNTACR_RVCT_SHIFT U(0x1)
690#define CNTACR_RFRQ_SHIFT U(0x2)
691#define CNTACR_RVOFF_SHIFT U(0x3)
692#define CNTACR_RWVT_SHIFT U(0x4)
693#define CNTACR_RWPT_SHIFT U(0x5)
694
695/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200696 * Definitions of register offsets and fields in the CNTBaseN Frame of the
697 * system level implementation of the Generic Timer.
698 ******************************************************************************/
699/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000700#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200701/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000702#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200703/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000704#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200705/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000706#define CNTP_CTL U(0x2c)
707
708/* PMCR_EL0 definitions */
709#define PMCR_EL0_RESET_VAL U(0x0)
710#define PMCR_EL0_N_SHIFT U(11)
711#define PMCR_EL0_N_MASK U(0x1f)
712#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
713#define PMCR_EL0_LC_BIT (U(1) << 6)
714#define PMCR_EL0_DP_BIT (U(1) << 5)
715#define PMCR_EL0_X_BIT (U(1) << 4)
716#define PMCR_EL0_D_BIT (U(1) << 3)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100717#define PMCR_EL0_E_BIT (U(1) << 0)
718
719/* PMCNTENSET_EL0 definitions */
720#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
721#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
722
723/* PMEVTYPER<n>_EL0 definitions */
724#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
725#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
726#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
727#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
728#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
729#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
730#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
731
732/* PMCCFILTR_EL0 definitions */
733#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
734#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
735#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
736#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
737#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
738#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
739
740/* PMU event counter ID definitions */
741#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000742
743/*******************************************************************************
744 * Definitions for system register interface to SVE
745 ******************************************************************************/
746#define ZCR_EL3 S3_6_C1_C2_0
747#define ZCR_EL2 S3_4_C1_C2_0
748
749/* ZCR_EL3 definitions */
750#define ZCR_EL3_LEN_MASK U(0xf)
751
752/* ZCR_EL2 definitions */
753#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200754
755/*******************************************************************************
756 * Definitions of MAIR encodings for device and normal memory
757 ******************************************************************************/
758/*
759 * MAIR encodings for device memory attributes.
760 */
761#define MAIR_DEV_nGnRnE ULL(0x0)
762#define MAIR_DEV_nGnRE ULL(0x4)
763#define MAIR_DEV_nGRE ULL(0x8)
764#define MAIR_DEV_GRE ULL(0xc)
765
766/*
767 * MAIR encodings for normal memory attributes.
768 *
769 * Cache Policy
770 * WT: Write Through
771 * WB: Write Back
772 * NC: Non-Cacheable
773 *
774 * Transient Hint
775 * NTR: Non-Transient
776 * TR: Transient
777 *
778 * Allocation Policy
779 * RA: Read Allocate
780 * WA: Write Allocate
781 * RWA: Read and Write Allocate
782 * NA: No Allocation
783 */
784#define MAIR_NORM_WT_TR_WA ULL(0x1)
785#define MAIR_NORM_WT_TR_RA ULL(0x2)
786#define MAIR_NORM_WT_TR_RWA ULL(0x3)
787#define MAIR_NORM_NC ULL(0x4)
788#define MAIR_NORM_WB_TR_WA ULL(0x5)
789#define MAIR_NORM_WB_TR_RA ULL(0x6)
790#define MAIR_NORM_WB_TR_RWA ULL(0x7)
791#define MAIR_NORM_WT_NTR_NA ULL(0x8)
792#define MAIR_NORM_WT_NTR_WA ULL(0x9)
793#define MAIR_NORM_WT_NTR_RA ULL(0xa)
794#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
795#define MAIR_NORM_WB_NTR_NA ULL(0xc)
796#define MAIR_NORM_WB_NTR_WA ULL(0xd)
797#define MAIR_NORM_WB_NTR_RA ULL(0xe)
798#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
799
800#define MAIR_NORM_OUTER_SHIFT U(4)
801
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000802#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
803 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200804
805/* PAR_EL1 fields */
806#define PAR_F_SHIFT U(0)
807#define PAR_F_MASK ULL(0x1)
808#define PAR_ADDR_SHIFT U(12)
809#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
810
811/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000812 * Definitions for system register interface to SPE
813 ******************************************************************************/
814#define PMBLIMITR_EL1 S3_0_C9_C10_0
815
816/*******************************************************************************
817 * Definitions for system register interface to MPAM
818 ******************************************************************************/
819#define MPAMIDR_EL1 S3_0_C10_C4_4
820#define MPAM2_EL2 S3_4_C10_C5_0
821#define MPAMHCR_EL2 S3_4_C10_C4_0
822#define MPAM3_EL3 S3_6_C10_C5_0
823
824/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200825 * Definitions for system register interface to AMU for ARMv8.4 onwards
826 ******************************************************************************/
827#define AMCR_EL0 S3_3_C13_C2_0
828#define AMCFGR_EL0 S3_3_C13_C2_1
829#define AMCGCR_EL0 S3_3_C13_C2_2
830#define AMUSERENR_EL0 S3_3_C13_C2_3
831#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
832#define AMCNTENSET0_EL0 S3_3_C13_C2_5
833#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
834#define AMCNTENSET1_EL0 S3_3_C13_C3_1
835
836/* Activity Monitor Group 0 Event Counter Registers */
837#define AMEVCNTR00_EL0 S3_3_C13_C4_0
838#define AMEVCNTR01_EL0 S3_3_C13_C4_1
839#define AMEVCNTR02_EL0 S3_3_C13_C4_2
840#define AMEVCNTR03_EL0 S3_3_C13_C4_3
841
842/* Activity Monitor Group 0 Event Type Registers */
843#define AMEVTYPER00_EL0 S3_3_C13_C6_0
844#define AMEVTYPER01_EL0 S3_3_C13_C6_1
845#define AMEVTYPER02_EL0 S3_3_C13_C6_2
846#define AMEVTYPER03_EL0 S3_3_C13_C6_3
847
848/* Activity Monitor Group 1 Event Counter Registers */
849#define AMEVCNTR10_EL0 S3_3_C13_C12_0
850#define AMEVCNTR11_EL0 S3_3_C13_C12_1
851#define AMEVCNTR12_EL0 S3_3_C13_C12_2
852#define AMEVCNTR13_EL0 S3_3_C13_C12_3
853#define AMEVCNTR14_EL0 S3_3_C13_C12_4
854#define AMEVCNTR15_EL0 S3_3_C13_C12_5
855#define AMEVCNTR16_EL0 S3_3_C13_C12_6
856#define AMEVCNTR17_EL0 S3_3_C13_C12_7
857#define AMEVCNTR18_EL0 S3_3_C13_C13_0
858#define AMEVCNTR19_EL0 S3_3_C13_C13_1
859#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
860#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
861#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
862#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
863#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
864#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
865
866/* Activity Monitor Group 1 Event Type Registers */
867#define AMEVTYPER10_EL0 S3_3_C13_C14_0
868#define AMEVTYPER11_EL0 S3_3_C13_C14_1
869#define AMEVTYPER12_EL0 S3_3_C13_C14_2
870#define AMEVTYPER13_EL0 S3_3_C13_C14_3
871#define AMEVTYPER14_EL0 S3_3_C13_C14_4
872#define AMEVTYPER15_EL0 S3_3_C13_C14_5
873#define AMEVTYPER16_EL0 S3_3_C13_C14_6
874#define AMEVTYPER17_EL0 S3_3_C13_C14_7
875#define AMEVTYPER18_EL0 S3_3_C13_C15_0
876#define AMEVTYPER19_EL0 S3_3_C13_C15_1
877#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
878#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
879#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
880#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
881#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
882#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
883
johpow01b7d752a2020-10-08 17:29:11 -0500884/* AMCFGR_EL0 definitions */
885#define AMCFGR_EL0_NCG_SHIFT U(28)
886#define AMCFGR_EL0_NCG_MASK U(0xf)
887
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200888/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500889#define AMCGCR_EL0_CG1NC_SHIFT U(8)
890#define AMCGCR_EL0_CG1NC_LENGTH U(8)
891#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200892
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000893/* MPAM register definitions */
894#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100895#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
896
897#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
898#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000899
900#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
901
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200902/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -0500903 * Definitions for system register interface to AMU for ARMv8.6 enhancements
904 ******************************************************************************/
905
906/* Definition for register defining which virtual offsets are implemented. */
907#define AMCG1IDR_EL0 S3_3_C13_C2_6
908#define AMCG1IDR_CTR_MASK ULL(0xffff)
909#define AMCG1IDR_CTR_SHIFT U(0)
910#define AMCG1IDR_VOFF_MASK ULL(0xffff)
911#define AMCG1IDR_VOFF_SHIFT U(16)
912
913/* New bit added to AMCR_EL0 */
914#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
915
916/* Definitions for virtual offset registers for architected event counters. */
917/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
918#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
919#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
920#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
921
922/* Definitions for virtual offset registers for auxiliary event counters. */
923#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
924#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
925#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
926#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
927#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
928#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
929#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
930#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
931#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
932#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
933#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
934#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
935#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
936#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
937#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
938#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
939
940/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200941 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000942 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200943#define DISR_EL1 S3_0_C12_C1_1
944#define DISR_A_BIT U(31)
945
946#define ERRIDR_EL1 S3_0_C5_C3_0
947#define ERRIDR_MASK U(0xffff)
948
949#define ERRSELR_EL1 S3_0_C5_C3_1
950
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000951/* System register access to Standard Error Record registers */
952#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200953#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000954#define ERXSTATUS_EL1 S3_0_C5_C4_2
955#define ERXADDR_EL1 S3_0_C5_C4_3
956#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200957#define ERXPFGCTL_EL1 S3_0_C5_C4_5
958#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000959#define ERXMISC0_EL1 S3_0_C5_C5_0
960#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200961
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000962#define ERXCTLR_ED_BIT (U(1) << 0)
963#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200964
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000965#define ERXPFGCTL_UC_BIT (U(1) << 1)
966#define ERXPFGCTL_UEU_BIT (U(1) << 2)
967#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200968
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100969/*******************************************************************************
970 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000971 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000972#define APIAKeyLo_EL1 S3_0_C2_C1_0
973#define APIAKeyHi_EL1 S3_0_C2_C1_1
974#define APIBKeyLo_EL1 S3_0_C2_C1_2
975#define APIBKeyHi_EL1 S3_0_C2_C1_3
976#define APDAKeyLo_EL1 S3_0_C2_C2_0
977#define APDAKeyHi_EL1 S3_0_C2_C2_1
978#define APDBKeyLo_EL1 S3_0_C2_C2_2
979#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100980#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000981#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100982
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000983/*******************************************************************************
984 * Armv8.4 Data Independent Timing Registers
985 ******************************************************************************/
986#define DIT S3_3_C4_C2_5
987#define DIT_BIT BIT(24)
988
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100989/*******************************************************************************
990 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
991 ******************************************************************************/
992#define SSBS S3_3_C4_C2_6
993
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200994/*******************************************************************************
995 * Armv8.5 - Memory Tagging Extension Registers
996 ******************************************************************************/
997#define TFSRE0_EL1 S3_0_C5_C6_1
998#define TFSR_EL1 S3_0_C5_C6_0
999#define RGSR_EL1 S3_0_C1_C0_5
1000#define GCR_EL1 S3_0_C1_C0_6
1001
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001002/*******************************************************************************
1003 * Armv8.6 - Fine Grained Virtualization Traps Registers
1004 ******************************************************************************/
1005#define HFGRTR_EL2 S3_4_C1_C1_4
1006#define HFGWTR_EL2 S3_4_C1_C1_5
1007#define HFGITR_EL2 S3_4_C1_C1_6
1008#define HDFGRTR_EL2 S3_4_C3_C1_4
1009#define HDFGWTR_EL2 S3_4_C3_C1_5
1010
Jimmy Brisson945095a2020-04-16 10:54:59 -05001011/*******************************************************************************
1012 * Armv8.6 - Enhanced Counter Virtualization Registers
1013 ******************************************************************************/
1014#define CNTPOFF_EL2 S3_4_C14_C0_6
1015
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001016/*******************************************************************************
1017 * Armv9.0 - Trace Buffer Extension System Registers
1018 ******************************************************************************/
1019#define TRBLIMITR_EL1 S3_0_C9_C11_0
1020#define TRBPTR_EL1 S3_0_C9_C11_1
1021#define TRBBASER_EL1 S3_0_C9_C11_2
1022#define TRBSR_EL1 S3_0_C9_C11_3
1023#define TRBMAR_EL1 S3_0_C9_C11_4
1024#define TRBTRG_EL1 S3_0_C9_C11_6
1025#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001026
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001027/*******************************************************************************
1028 * Armv8.4 - Trace Filter System Registers
1029 ******************************************************************************/
1030#define TRFCR_EL1 S3_0_C1_C2_1
1031#define TRFCR_EL2 S3_4_C1_C2_1
1032
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001033/*******************************************************************************
1034 * Trace System Registers
1035 ******************************************************************************/
1036#define TRCAUXCTLR S2_1_C0_C6_0
1037#define TRCRSR S2_1_C0_C10_0
1038#define TRCCCCTLR S2_1_C0_C14_0
1039#define TRCBBCTLR S2_1_C0_C15_0
1040#define TRCEXTINSELR0 S2_1_C0_C8_4
1041#define TRCEXTINSELR1 S2_1_C0_C9_4
1042#define TRCEXTINSELR2 S2_1_C0_C10_4
1043#define TRCEXTINSELR3 S2_1_C0_C11_4
1044#define TRCCLAIMSET S2_1_c7_c8_6
1045#define TRCCLAIMCLR S2_1_c7_c9_6
1046#define TRCDEVARCH S2_1_c7_c15_6
1047
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001048#endif /* ARCH_H */