blob: da76039aa5b611181902d0460c0ae2f3e6b4efc2 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
johpow01b7d752a2020-10-08 17:29:11 -05002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
johpow01b7d752a2020-10-08 17:29:11 -0500132#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
133#define ID_AA64PFR0_AMU_V1 U(0x1)
134#define ID_AA64PFR0_AMU_V1P1 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200135#define ID_AA64PFR0_ELX_MASK ULL(0xf)
136#define ID_AA64PFR0_SVE_SHIFT U(32)
137#define ID_AA64PFR0_SVE_MASK ULL(0xf)
138#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000139#define ID_AA64PFR0_MPAM_SHIFT U(40)
140#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000141#define ID_AA64PFR0_DIT_SHIFT U(48)
142#define ID_AA64PFR0_DIT_MASK ULL(0xf)
143#define ID_AA64PFR0_DIT_LENGTH U(4)
144#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200145#define ID_AA64PFR0_CSV2_SHIFT U(56)
146#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
147#define ID_AA64PFR0_CSV2_LENGTH U(4)
148
149/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
150#define ID_AA64DFR0_PMS_SHIFT U(32)
151#define ID_AA64DFR0_PMS_LENGTH U(4)
152#define ID_AA64DFR0_PMS_MASK ULL(0xf)
153
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100154/* ID_AA64DFR0_EL1.DEBUG definitions */
155#define ID_AA64DFR0_DEBUG_SHIFT U(0)
156#define ID_AA64DFR0_DEBUG_LENGTH U(4)
157#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100158#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
159 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100160#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
161#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
162#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
163#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
164
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100165/* ID_AA64DFR0_EL1.TraceBuffer definitions */
166#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
167#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
168#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
169
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200170#define EL_IMPL_NONE ULL(0)
171#define EL_IMPL_A64ONLY ULL(1)
172#define EL_IMPL_A64_A32 ULL(2)
173
174#define ID_AA64PFR0_GIC_SHIFT U(24)
175#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000176#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200177
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100178/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000179#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100180#define ID_AA64ISAR1_GPI_SHIFT U(28)
181#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000182#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100183#define ID_AA64ISAR1_GPA_SHIFT U(24)
184#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000185#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100186#define ID_AA64ISAR1_API_SHIFT U(8)
187#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000188#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100189#define ID_AA64ISAR1_APA_SHIFT U(4)
190#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000191#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100192
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000193/* ID_AA64MMFR0_EL1 definitions */
194#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
195#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
196
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200197#define PARANGE_0000 U(32)
198#define PARANGE_0001 U(36)
199#define PARANGE_0010 U(40)
200#define PARANGE_0011 U(42)
201#define PARANGE_0100 U(44)
202#define PARANGE_0101 U(48)
203#define PARANGE_0110 U(52)
204
Jimmy Brisson945095a2020-04-16 10:54:59 -0500205#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
206#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
207#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
208#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
209#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
210
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500211#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
212#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
213#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
214#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
215
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200216#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
217#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
218#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
219#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
220
221#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
222#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
223#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
224#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
225
226#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
227#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
228#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
229#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
230
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000231/* ID_AA64MMFR2_EL1 definitions */
232#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000233
234#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
235#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
236
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000237#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
238#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
239
240/* ID_AA64PFR1_EL1 definitions */
241#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
242#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
243
244#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
245
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100246#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
247#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
248
249#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
250
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200251#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
252#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
253
254#define MTE_UNIMPLEMENTED ULL(0)
255#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
256#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
257
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000258/* ID_PFR1_EL1 definitions */
259#define ID_PFR1_VIRTEXT_SHIFT U(12)
260#define ID_PFR1_VIRTEXT_MASK U(0xf)
261#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
262 & ID_PFR1_VIRTEXT_MASK)
263
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200264/* SCTLR definitions */
265#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
266 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
267 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
268
269#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
270 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000271#define SCTLR_AARCH32_EL1_RES1 \
272 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
273 (U(1) << 4) | (U(1) << 3))
274
275#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
276 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
277 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200278
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000279#define SCTLR_M_BIT (ULL(1) << 0)
280#define SCTLR_A_BIT (ULL(1) << 1)
281#define SCTLR_C_BIT (ULL(1) << 2)
282#define SCTLR_SA_BIT (ULL(1) << 3)
283#define SCTLR_SA0_BIT (ULL(1) << 4)
284#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
285#define SCTLR_ITD_BIT (ULL(1) << 7)
286#define SCTLR_SED_BIT (ULL(1) << 8)
287#define SCTLR_UMA_BIT (ULL(1) << 9)
288#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100289#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000290#define SCTLR_DZE_BIT (ULL(1) << 14)
291#define SCTLR_UCT_BIT (ULL(1) << 15)
292#define SCTLR_NTWI_BIT (ULL(1) << 16)
293#define SCTLR_NTWE_BIT (ULL(1) << 18)
294#define SCTLR_WXN_BIT (ULL(1) << 19)
295#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100296#define SCTLR_IESB_BIT (ULL(1) << 21)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000297#define SCTLR_E0E_BIT (ULL(1) << 24)
298#define SCTLR_EE_BIT (ULL(1) << 25)
299#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100300#define SCTLR_EnDA_BIT (ULL(1) << 27)
301#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000302#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000303#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200304#define SCTLR_RESET_VAL SCTLR_EL3_RES1
305
306/* CPACR_El1 definitions */
307#define CPACR_EL1_FPEN(x) ((x) << 20)
308#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
309#define CPACR_EL1_FP_TRAP_ALL U(0x2)
310#define CPACR_EL1_FP_TRAP_NONE U(0x3)
311
312/* SCR definitions */
313#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500314#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200315#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200316#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000317#define SCR_API_BIT (U(1) << 17)
318#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200319#define SCR_TWE_BIT (U(1) << 13)
320#define SCR_TWI_BIT (U(1) << 12)
321#define SCR_ST_BIT (U(1) << 11)
322#define SCR_RW_BIT (U(1) << 10)
323#define SCR_SIF_BIT (U(1) << 9)
324#define SCR_HCE_BIT (U(1) << 8)
325#define SCR_SMD_BIT (U(1) << 7)
326#define SCR_EA_BIT (U(1) << 3)
327#define SCR_FIQ_BIT (U(1) << 2)
328#define SCR_IRQ_BIT (U(1) << 1)
329#define SCR_NS_BIT (U(1) << 0)
330#define SCR_VALID_BIT_MASK U(0x2f8f)
331#define SCR_RESET_VAL SCR_RES1_BITS
332
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000333/* MDCR_EL3 definitions */
334#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100335#define MDCR_SPD32_LEGACY ULL(0x0)
336#define MDCR_SPD32_DISABLE ULL(0x2)
337#define MDCR_SPD32_ENABLE ULL(0x3)
338#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000339#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100340#define MDCR_NSPB_EL1 ULL(0x3)
341#define MDCR_TDOSA_BIT (ULL(1) << 10)
342#define MDCR_TDA_BIT (ULL(1) << 9)
343#define MDCR_TPM_BIT (ULL(1) << 6)
344#define MDCR_SCCD_BIT (ULL(1) << 23)
345#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000346
347/* MDCR_EL2 definitions */
348#define MDCR_EL2_TPMS (U(1) << 14)
349#define MDCR_EL2_E2PB(x) ((x) << 12)
350#define MDCR_EL2_E2PB_EL1 U(0x3)
351#define MDCR_EL2_TDRA_BIT (U(1) << 11)
352#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
353#define MDCR_EL2_TDA_BIT (U(1) << 9)
354#define MDCR_EL2_TDE_BIT (U(1) << 8)
355#define MDCR_EL2_HPME_BIT (U(1) << 7)
356#define MDCR_EL2_TPM_BIT (U(1) << 6)
357#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
358#define MDCR_EL2_RESET_VAL U(0x0)
359
360/* HSTR_EL2 definitions */
361#define HSTR_EL2_RESET_VAL U(0x0)
362#define HSTR_EL2_T_MASK U(0xff)
363
364/* CNTHP_CTL_EL2 definitions */
365#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
366#define CNTHP_CTL_RESET_VAL U(0x0)
367
368/* VTTBR_EL2 definitions */
369#define VTTBR_RESET_VAL ULL(0x0)
370#define VTTBR_VMID_MASK ULL(0xff)
371#define VTTBR_VMID_SHIFT U(48)
372#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
373#define VTTBR_BADDR_SHIFT U(0)
374
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200375/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500376#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000377#define HCR_API_BIT (ULL(1) << 41)
378#define HCR_APK_BIT (ULL(1) << 40)
379#define HCR_TGE_BIT (ULL(1) << 27)
380#define HCR_RW_SHIFT U(31)
381#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
382#define HCR_AMO_BIT (ULL(1) << 5)
383#define HCR_IMO_BIT (ULL(1) << 4)
384#define HCR_FMO_BIT (ULL(1) << 3)
385
386/* ISR definitions */
387#define ISR_A_SHIFT U(8)
388#define ISR_I_SHIFT U(7)
389#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200390
391/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000392#define CNTHCTL_RESET_VAL U(0x0)
393#define EVNTEN_BIT (U(1) << 2)
394#define EL1PCEN_BIT (U(1) << 1)
395#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200396
397/* CNTKCTL_EL1 definitions */
398#define EL0PTEN_BIT (U(1) << 9)
399#define EL0VTEN_BIT (U(1) << 8)
400#define EL0PCTEN_BIT (U(1) << 0)
401#define EL0VCTEN_BIT (U(1) << 1)
402#define EVNTEN_BIT (U(1) << 2)
403#define EVNTDIR_BIT (U(1) << 3)
404#define EVNTI_SHIFT U(4)
405#define EVNTI_MASK U(0xf)
406
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000407/* CPTR_EL3 definitions */
408#define TCPAC_BIT (U(1) << 31)
409#define TAM_BIT (U(1) << 30)
410#define TTA_BIT (U(1) << 20)
411#define TFP_BIT (U(1) << 10)
412#define CPTR_EZ_BIT (U(1) << 8)
413#define CPTR_EL3_RESET_VAL U(0x0)
414
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200415/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000416#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
417#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
418#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
419#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
420#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
421#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000422#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200423
424/* CPSR/SPSR definitions */
425#define DAIF_FIQ_BIT (U(1) << 0)
426#define DAIF_IRQ_BIT (U(1) << 1)
427#define DAIF_ABT_BIT (U(1) << 2)
428#define DAIF_DBG_BIT (U(1) << 3)
429#define SPSR_DAIF_SHIFT U(6)
430#define SPSR_DAIF_MASK U(0xf)
431
432#define SPSR_AIF_SHIFT U(6)
433#define SPSR_AIF_MASK U(0x7)
434
435#define SPSR_E_SHIFT U(9)
436#define SPSR_E_MASK U(0x1)
437#define SPSR_E_LITTLE U(0x0)
438#define SPSR_E_BIG U(0x1)
439
440#define SPSR_T_SHIFT U(5)
441#define SPSR_T_MASK U(0x1)
442#define SPSR_T_ARM U(0x0)
443#define SPSR_T_THUMB U(0x1)
444
445#define SPSR_M_SHIFT U(4)
446#define SPSR_M_MASK U(0x1)
447#define SPSR_M_AARCH64 U(0x0)
448#define SPSR_M_AARCH32 U(0x1)
449
450#define DISABLE_ALL_EXCEPTIONS \
451 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
452
453#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
454
455/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000456 * RMR_EL3 definitions
457 */
458#define RMR_EL3_RR_BIT (U(1) << 1)
459#define RMR_EL3_AA64_BIT (U(1) << 0)
460
461/*
462 * HI-VECTOR address for AArch32 state
463 */
464#define HI_VECTOR_BASE U(0xFFFF0000)
465
466/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200467 * TCR defintions
468 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000469#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200470#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200471#define TCR_EL1_IPS_SHIFT U(32)
472#define TCR_EL2_PS_SHIFT U(16)
473#define TCR_EL3_PS_SHIFT U(16)
474
475#define TCR_TxSZ_MIN ULL(16)
476#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000477#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200478
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100479#define TCR_T0SZ_SHIFT U(0)
480#define TCR_T1SZ_SHIFT U(16)
481
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200482/* (internal) physical address size bits in EL3/EL1 */
483#define TCR_PS_BITS_4GB ULL(0x0)
484#define TCR_PS_BITS_64GB ULL(0x1)
485#define TCR_PS_BITS_1TB ULL(0x2)
486#define TCR_PS_BITS_4TB ULL(0x3)
487#define TCR_PS_BITS_16TB ULL(0x4)
488#define TCR_PS_BITS_256TB ULL(0x5)
489
490#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
491#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
492#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
493#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
494#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
495#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
496
497#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
498#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
499#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
500#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
501
502#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
503#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
504#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
505#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
506
507#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
508#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
509#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
510
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100511#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
512#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
513#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
514#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
515
516#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
517#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
518#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
519#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
520
521#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
522#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
523#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
524
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200525#define TCR_TG0_SHIFT U(14)
526#define TCR_TG0_MASK ULL(3)
527#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
528#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
529#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
530
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100531#define TCR_TG1_SHIFT U(30)
532#define TCR_TG1_MASK ULL(3)
533#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
534#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
535#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
536
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200537#define TCR_EPD0_BIT (ULL(1) << 7)
538#define TCR_EPD1_BIT (ULL(1) << 23)
539
540#define MODE_SP_SHIFT U(0x0)
541#define MODE_SP_MASK U(0x1)
542#define MODE_SP_EL0 U(0x0)
543#define MODE_SP_ELX U(0x1)
544
545#define MODE_RW_SHIFT U(0x4)
546#define MODE_RW_MASK U(0x1)
547#define MODE_RW_64 U(0x0)
548#define MODE_RW_32 U(0x1)
549
550#define MODE_EL_SHIFT U(0x2)
551#define MODE_EL_MASK U(0x3)
552#define MODE_EL3 U(0x3)
553#define MODE_EL2 U(0x2)
554#define MODE_EL1 U(0x1)
555#define MODE_EL0 U(0x0)
556
557#define MODE32_SHIFT U(0)
558#define MODE32_MASK U(0xf)
559#define MODE32_usr U(0x0)
560#define MODE32_fiq U(0x1)
561#define MODE32_irq U(0x2)
562#define MODE32_svc U(0x3)
563#define MODE32_mon U(0x6)
564#define MODE32_abt U(0x7)
565#define MODE32_hyp U(0xa)
566#define MODE32_und U(0xb)
567#define MODE32_sys U(0xf)
568
569#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
570#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
571#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
572#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
573
574#define SPSR_64(el, sp, daif) \
575 ((MODE_RW_64 << MODE_RW_SHIFT) | \
576 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
577 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
578 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
579
580#define SPSR_MODE32(mode, isa, endian, aif) \
581 ((MODE_RW_32 << MODE_RW_SHIFT) | \
582 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
583 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
584 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
585 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
586
587/*
588 * TTBR Definitions
589 */
590#define TTBR_CNP_BIT ULL(0x1)
591
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000592/*
593 * CTR_EL0 definitions
594 */
595#define CTR_CWG_SHIFT U(24)
596#define CTR_CWG_MASK U(0xf)
597#define CTR_ERG_SHIFT U(20)
598#define CTR_ERG_MASK U(0xf)
599#define CTR_DMINLINE_SHIFT U(16)
600#define CTR_DMINLINE_MASK U(0xf)
601#define CTR_L1IP_SHIFT U(14)
602#define CTR_L1IP_MASK U(0x3)
603#define CTR_IMINLINE_SHIFT U(0)
604#define CTR_IMINLINE_MASK U(0xf)
605
606#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
607
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200608/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000609#define CNTP_CTL_ENABLE_SHIFT U(0)
610#define CNTP_CTL_IMASK_SHIFT U(1)
611#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200612
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000613#define CNTP_CTL_ENABLE_MASK U(1)
614#define CNTP_CTL_IMASK_MASK U(1)
615#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200616
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200617/* Exception Syndrome register bits and bobs */
618#define ESR_EC_SHIFT U(26)
619#define ESR_EC_MASK U(0x3f)
620#define ESR_EC_LENGTH U(6)
621#define EC_UNKNOWN U(0x0)
622#define EC_WFE_WFI U(0x1)
623#define EC_AARCH32_CP15_MRC_MCR U(0x3)
624#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
625#define EC_AARCH32_CP14_MRC_MCR U(0x5)
626#define EC_AARCH32_CP14_LDC_STC U(0x6)
627#define EC_FP_SIMD U(0x7)
628#define EC_AARCH32_CP10_MRC U(0x8)
629#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
630#define EC_ILLEGAL U(0xe)
631#define EC_AARCH32_SVC U(0x11)
632#define EC_AARCH32_HVC U(0x12)
633#define EC_AARCH32_SMC U(0x13)
634#define EC_AARCH64_SVC U(0x15)
635#define EC_AARCH64_HVC U(0x16)
636#define EC_AARCH64_SMC U(0x17)
637#define EC_AARCH64_SYS U(0x18)
638#define EC_IABORT_LOWER_EL U(0x20)
639#define EC_IABORT_CUR_EL U(0x21)
640#define EC_PC_ALIGN U(0x22)
641#define EC_DABORT_LOWER_EL U(0x24)
642#define EC_DABORT_CUR_EL U(0x25)
643#define EC_SP_ALIGN U(0x26)
644#define EC_AARCH32_FP U(0x28)
645#define EC_AARCH64_FP U(0x2c)
646#define EC_SERROR U(0x2f)
647
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000648/*
649 * External Abort bit in Instruction and Data Aborts synchronous exception
650 * syndromes.
651 */
652#define ESR_ISS_EABORT_EA_BIT U(9)
653
654#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
655
656/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
657#define RMR_RESET_REQUEST_SHIFT U(0x1)
658#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200659
660/*******************************************************************************
661 * Definitions of register offsets, fields and macros for CPU system
662 * instructions.
663 ******************************************************************************/
664
665#define TLBI_ADDR_SHIFT U(12)
666#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
667#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
668
669/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000670 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
671 * system level implementation of the Generic Timer.
672 ******************************************************************************/
673#define CNTCTLBASE_CNTFRQ U(0x0)
674#define CNTNSAR U(0x4)
675#define CNTNSAR_NS_SHIFT(x) (x)
676
677#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
678#define CNTACR_RPCT_SHIFT U(0x0)
679#define CNTACR_RVCT_SHIFT U(0x1)
680#define CNTACR_RFRQ_SHIFT U(0x2)
681#define CNTACR_RVOFF_SHIFT U(0x3)
682#define CNTACR_RWVT_SHIFT U(0x4)
683#define CNTACR_RWPT_SHIFT U(0x5)
684
685/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200686 * Definitions of register offsets and fields in the CNTBaseN Frame of the
687 * system level implementation of the Generic Timer.
688 ******************************************************************************/
689/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000690#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200691/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000692#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200693/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000694#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200695/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000696#define CNTP_CTL U(0x2c)
697
698/* PMCR_EL0 definitions */
699#define PMCR_EL0_RESET_VAL U(0x0)
700#define PMCR_EL0_N_SHIFT U(11)
701#define PMCR_EL0_N_MASK U(0x1f)
702#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
703#define PMCR_EL0_LC_BIT (U(1) << 6)
704#define PMCR_EL0_DP_BIT (U(1) << 5)
705#define PMCR_EL0_X_BIT (U(1) << 4)
706#define PMCR_EL0_D_BIT (U(1) << 3)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100707#define PMCR_EL0_E_BIT (U(1) << 0)
708
709/* PMCNTENSET_EL0 definitions */
710#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
711#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
712
713/* PMEVTYPER<n>_EL0 definitions */
714#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
715#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
716#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
717#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
718#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
719#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
720#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
721
722/* PMCCFILTR_EL0 definitions */
723#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
724#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
725#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
726#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
727#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
728#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
729
730/* PMU event counter ID definitions */
731#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000732
733/*******************************************************************************
734 * Definitions for system register interface to SVE
735 ******************************************************************************/
736#define ZCR_EL3 S3_6_C1_C2_0
737#define ZCR_EL2 S3_4_C1_C2_0
738
739/* ZCR_EL3 definitions */
740#define ZCR_EL3_LEN_MASK U(0xf)
741
742/* ZCR_EL2 definitions */
743#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200744
745/*******************************************************************************
746 * Definitions of MAIR encodings for device and normal memory
747 ******************************************************************************/
748/*
749 * MAIR encodings for device memory attributes.
750 */
751#define MAIR_DEV_nGnRnE ULL(0x0)
752#define MAIR_DEV_nGnRE ULL(0x4)
753#define MAIR_DEV_nGRE ULL(0x8)
754#define MAIR_DEV_GRE ULL(0xc)
755
756/*
757 * MAIR encodings for normal memory attributes.
758 *
759 * Cache Policy
760 * WT: Write Through
761 * WB: Write Back
762 * NC: Non-Cacheable
763 *
764 * Transient Hint
765 * NTR: Non-Transient
766 * TR: Transient
767 *
768 * Allocation Policy
769 * RA: Read Allocate
770 * WA: Write Allocate
771 * RWA: Read and Write Allocate
772 * NA: No Allocation
773 */
774#define MAIR_NORM_WT_TR_WA ULL(0x1)
775#define MAIR_NORM_WT_TR_RA ULL(0x2)
776#define MAIR_NORM_WT_TR_RWA ULL(0x3)
777#define MAIR_NORM_NC ULL(0x4)
778#define MAIR_NORM_WB_TR_WA ULL(0x5)
779#define MAIR_NORM_WB_TR_RA ULL(0x6)
780#define MAIR_NORM_WB_TR_RWA ULL(0x7)
781#define MAIR_NORM_WT_NTR_NA ULL(0x8)
782#define MAIR_NORM_WT_NTR_WA ULL(0x9)
783#define MAIR_NORM_WT_NTR_RA ULL(0xa)
784#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
785#define MAIR_NORM_WB_NTR_NA ULL(0xc)
786#define MAIR_NORM_WB_NTR_WA ULL(0xd)
787#define MAIR_NORM_WB_NTR_RA ULL(0xe)
788#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
789
790#define MAIR_NORM_OUTER_SHIFT U(4)
791
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000792#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
793 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200794
795/* PAR_EL1 fields */
796#define PAR_F_SHIFT U(0)
797#define PAR_F_MASK ULL(0x1)
798#define PAR_ADDR_SHIFT U(12)
799#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
800
801/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000802 * Definitions for system register interface to SPE
803 ******************************************************************************/
804#define PMBLIMITR_EL1 S3_0_C9_C10_0
805
806/*******************************************************************************
807 * Definitions for system register interface to MPAM
808 ******************************************************************************/
809#define MPAMIDR_EL1 S3_0_C10_C4_4
810#define MPAM2_EL2 S3_4_C10_C5_0
811#define MPAMHCR_EL2 S3_4_C10_C4_0
812#define MPAM3_EL3 S3_6_C10_C5_0
813
814/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200815 * Definitions for system register interface to AMU for ARMv8.4 onwards
816 ******************************************************************************/
817#define AMCR_EL0 S3_3_C13_C2_0
818#define AMCFGR_EL0 S3_3_C13_C2_1
819#define AMCGCR_EL0 S3_3_C13_C2_2
820#define AMUSERENR_EL0 S3_3_C13_C2_3
821#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
822#define AMCNTENSET0_EL0 S3_3_C13_C2_5
823#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
824#define AMCNTENSET1_EL0 S3_3_C13_C3_1
825
826/* Activity Monitor Group 0 Event Counter Registers */
827#define AMEVCNTR00_EL0 S3_3_C13_C4_0
828#define AMEVCNTR01_EL0 S3_3_C13_C4_1
829#define AMEVCNTR02_EL0 S3_3_C13_C4_2
830#define AMEVCNTR03_EL0 S3_3_C13_C4_3
831
832/* Activity Monitor Group 0 Event Type Registers */
833#define AMEVTYPER00_EL0 S3_3_C13_C6_0
834#define AMEVTYPER01_EL0 S3_3_C13_C6_1
835#define AMEVTYPER02_EL0 S3_3_C13_C6_2
836#define AMEVTYPER03_EL0 S3_3_C13_C6_3
837
838/* Activity Monitor Group 1 Event Counter Registers */
839#define AMEVCNTR10_EL0 S3_3_C13_C12_0
840#define AMEVCNTR11_EL0 S3_3_C13_C12_1
841#define AMEVCNTR12_EL0 S3_3_C13_C12_2
842#define AMEVCNTR13_EL0 S3_3_C13_C12_3
843#define AMEVCNTR14_EL0 S3_3_C13_C12_4
844#define AMEVCNTR15_EL0 S3_3_C13_C12_5
845#define AMEVCNTR16_EL0 S3_3_C13_C12_6
846#define AMEVCNTR17_EL0 S3_3_C13_C12_7
847#define AMEVCNTR18_EL0 S3_3_C13_C13_0
848#define AMEVCNTR19_EL0 S3_3_C13_C13_1
849#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
850#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
851#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
852#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
853#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
854#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
855
856/* Activity Monitor Group 1 Event Type Registers */
857#define AMEVTYPER10_EL0 S3_3_C13_C14_0
858#define AMEVTYPER11_EL0 S3_3_C13_C14_1
859#define AMEVTYPER12_EL0 S3_3_C13_C14_2
860#define AMEVTYPER13_EL0 S3_3_C13_C14_3
861#define AMEVTYPER14_EL0 S3_3_C13_C14_4
862#define AMEVTYPER15_EL0 S3_3_C13_C14_5
863#define AMEVTYPER16_EL0 S3_3_C13_C14_6
864#define AMEVTYPER17_EL0 S3_3_C13_C14_7
865#define AMEVTYPER18_EL0 S3_3_C13_C15_0
866#define AMEVTYPER19_EL0 S3_3_C13_C15_1
867#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
868#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
869#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
870#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
871#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
872#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
873
johpow01b7d752a2020-10-08 17:29:11 -0500874/* AMCFGR_EL0 definitions */
875#define AMCFGR_EL0_NCG_SHIFT U(28)
876#define AMCFGR_EL0_NCG_MASK U(0xf)
877
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200878/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500879#define AMCGCR_EL0_CG1NC_SHIFT U(8)
880#define AMCGCR_EL0_CG1NC_LENGTH U(8)
881#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200882
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000883/* MPAM register definitions */
884#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100885#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
886
887#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
888#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000889
890#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
891
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200892/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -0500893 * Definitions for system register interface to AMU for ARMv8.6 enhancements
894 ******************************************************************************/
895
896/* Definition for register defining which virtual offsets are implemented. */
897#define AMCG1IDR_EL0 S3_3_C13_C2_6
898#define AMCG1IDR_CTR_MASK ULL(0xffff)
899#define AMCG1IDR_CTR_SHIFT U(0)
900#define AMCG1IDR_VOFF_MASK ULL(0xffff)
901#define AMCG1IDR_VOFF_SHIFT U(16)
902
903/* New bit added to AMCR_EL0 */
904#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
905
906/* Definitions for virtual offset registers for architected event counters. */
907/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
908#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
909#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
910#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
911
912/* Definitions for virtual offset registers for auxiliary event counters. */
913#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
914#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
915#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
916#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
917#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
918#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
919#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
920#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
921#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
922#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
923#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
924#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
925#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
926#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
927#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
928#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
929
930/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200931 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000932 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200933#define DISR_EL1 S3_0_C12_C1_1
934#define DISR_A_BIT U(31)
935
936#define ERRIDR_EL1 S3_0_C5_C3_0
937#define ERRIDR_MASK U(0xffff)
938
939#define ERRSELR_EL1 S3_0_C5_C3_1
940
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000941/* System register access to Standard Error Record registers */
942#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200943#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000944#define ERXSTATUS_EL1 S3_0_C5_C4_2
945#define ERXADDR_EL1 S3_0_C5_C4_3
946#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200947#define ERXPFGCTL_EL1 S3_0_C5_C4_5
948#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000949#define ERXMISC0_EL1 S3_0_C5_C5_0
950#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200951
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000952#define ERXCTLR_ED_BIT (U(1) << 0)
953#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200954
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000955#define ERXPFGCTL_UC_BIT (U(1) << 1)
956#define ERXPFGCTL_UEU_BIT (U(1) << 2)
957#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200958
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100959/*******************************************************************************
960 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000961 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000962#define APIAKeyLo_EL1 S3_0_C2_C1_0
963#define APIAKeyHi_EL1 S3_0_C2_C1_1
964#define APIBKeyLo_EL1 S3_0_C2_C1_2
965#define APIBKeyHi_EL1 S3_0_C2_C1_3
966#define APDAKeyLo_EL1 S3_0_C2_C2_0
967#define APDAKeyHi_EL1 S3_0_C2_C2_1
968#define APDBKeyLo_EL1 S3_0_C2_C2_2
969#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100970#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000971#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100972
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000973/*******************************************************************************
974 * Armv8.4 Data Independent Timing Registers
975 ******************************************************************************/
976#define DIT S3_3_C4_C2_5
977#define DIT_BIT BIT(24)
978
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100979/*******************************************************************************
980 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
981 ******************************************************************************/
982#define SSBS S3_3_C4_C2_6
983
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200984/*******************************************************************************
985 * Armv8.5 - Memory Tagging Extension Registers
986 ******************************************************************************/
987#define TFSRE0_EL1 S3_0_C5_C6_1
988#define TFSR_EL1 S3_0_C5_C6_0
989#define RGSR_EL1 S3_0_C1_C0_5
990#define GCR_EL1 S3_0_C1_C0_6
991
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500992/*******************************************************************************
993 * Armv8.6 - Fine Grained Virtualization Traps Registers
994 ******************************************************************************/
995#define HFGRTR_EL2 S3_4_C1_C1_4
996#define HFGWTR_EL2 S3_4_C1_C1_5
997#define HFGITR_EL2 S3_4_C1_C1_6
998#define HDFGRTR_EL2 S3_4_C3_C1_4
999#define HDFGWTR_EL2 S3_4_C3_C1_5
1000
Jimmy Brisson945095a2020-04-16 10:54:59 -05001001/*******************************************************************************
1002 * Armv8.6 - Enhanced Counter Virtualization Registers
1003 ******************************************************************************/
1004#define CNTPOFF_EL2 S3_4_C14_C0_6
1005
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001006/*******************************************************************************
1007 * Armv9.0 - Trace Buffer Extension System Registers
1008 ******************************************************************************/
1009#define TRBLIMITR_EL1 S3_0_C9_C11_0
1010#define TRBPTR_EL1 S3_0_C9_C11_1
1011#define TRBBASER_EL1 S3_0_C9_C11_2
1012#define TRBSR_EL1 S3_0_C9_C11_3
1013#define TRBMAR_EL1 S3_0_C9_C11_4
1014#define TRBTRG_EL1 S3_0_C9_C11_6
1015#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001016
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001017#endif /* ARCH_H */