blob: f7d2420b6f0a4e6f6a36dd4dbbf735cab5283559 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
johpow01b7d752a2020-10-08 17:29:11 -05002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
johpow01b7d752a2020-10-08 17:29:11 -0500132#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
133#define ID_AA64PFR0_AMU_V1 U(0x1)
134#define ID_AA64PFR0_AMU_V1P1 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200135#define ID_AA64PFR0_ELX_MASK ULL(0xf)
136#define ID_AA64PFR0_SVE_SHIFT U(32)
137#define ID_AA64PFR0_SVE_MASK ULL(0xf)
138#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000139#define ID_AA64PFR0_MPAM_SHIFT U(40)
140#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000141#define ID_AA64PFR0_DIT_SHIFT U(48)
142#define ID_AA64PFR0_DIT_MASK ULL(0xf)
143#define ID_AA64PFR0_DIT_LENGTH U(4)
144#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200145#define ID_AA64PFR0_CSV2_SHIFT U(56)
146#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
147#define ID_AA64PFR0_CSV2_LENGTH U(4)
148
149/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
150#define ID_AA64DFR0_PMS_SHIFT U(32)
151#define ID_AA64DFR0_PMS_LENGTH U(4)
152#define ID_AA64DFR0_PMS_MASK ULL(0xf)
153
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100154/* ID_AA64DFR0_EL1.DEBUG definitions */
155#define ID_AA64DFR0_DEBUG_SHIFT U(0)
156#define ID_AA64DFR0_DEBUG_LENGTH U(4)
157#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100158#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
159 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100160#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
161#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
162#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
163#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
164
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200165#define EL_IMPL_NONE ULL(0)
166#define EL_IMPL_A64ONLY ULL(1)
167#define EL_IMPL_A64_A32 ULL(2)
168
169#define ID_AA64PFR0_GIC_SHIFT U(24)
170#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000171#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200172
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100173/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000174#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100175#define ID_AA64ISAR1_GPI_SHIFT U(28)
176#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000177#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100178#define ID_AA64ISAR1_GPA_SHIFT U(24)
179#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000180#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100181#define ID_AA64ISAR1_API_SHIFT U(8)
182#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000183#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100184#define ID_AA64ISAR1_APA_SHIFT U(4)
185#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000186#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100187
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000188/* ID_AA64MMFR0_EL1 definitions */
189#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
190#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
191
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200192#define PARANGE_0000 U(32)
193#define PARANGE_0001 U(36)
194#define PARANGE_0010 U(40)
195#define PARANGE_0011 U(42)
196#define PARANGE_0100 U(44)
197#define PARANGE_0101 U(48)
198#define PARANGE_0110 U(52)
199
Jimmy Brisson945095a2020-04-16 10:54:59 -0500200#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
201#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
202#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
203#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
204#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
205
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500206#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
207#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
208#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
209#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
210
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200211#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
212#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
213#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
214#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
215
216#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
217#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
218#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
219#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
220
221#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
222#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
223#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
224#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
225
Daniel Boulby39e4df22021-02-02 19:27:41 +0000226/* ID_AA64MMFR1_EL1 definitions */
227#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
228#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
229#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
230#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
231#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
232#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
233
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000234/* ID_AA64MMFR2_EL1 definitions */
235#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000236
237#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
238#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
239
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000240#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
241#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
242
243/* ID_AA64PFR1_EL1 definitions */
244#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
245#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
246
247#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
248
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100249#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
250#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
251
252#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
253
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200254#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
255#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
256
257#define MTE_UNIMPLEMENTED ULL(0)
258#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
259#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
260
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000261/* ID_PFR1_EL1 definitions */
262#define ID_PFR1_VIRTEXT_SHIFT U(12)
263#define ID_PFR1_VIRTEXT_MASK U(0xf)
264#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
265 & ID_PFR1_VIRTEXT_MASK)
266
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200267/* SCTLR definitions */
268#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
269 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
270 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
271
272#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
273 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000274#define SCTLR_AARCH32_EL1_RES1 \
275 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
276 (U(1) << 4) | (U(1) << 3))
277
278#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
279 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
280 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200281
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000282#define SCTLR_M_BIT (ULL(1) << 0)
283#define SCTLR_A_BIT (ULL(1) << 1)
284#define SCTLR_C_BIT (ULL(1) << 2)
285#define SCTLR_SA_BIT (ULL(1) << 3)
286#define SCTLR_SA0_BIT (ULL(1) << 4)
287#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
288#define SCTLR_ITD_BIT (ULL(1) << 7)
289#define SCTLR_SED_BIT (ULL(1) << 8)
290#define SCTLR_UMA_BIT (ULL(1) << 9)
291#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100292#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000293#define SCTLR_DZE_BIT (ULL(1) << 14)
294#define SCTLR_UCT_BIT (ULL(1) << 15)
295#define SCTLR_NTWI_BIT (ULL(1) << 16)
296#define SCTLR_NTWE_BIT (ULL(1) << 18)
297#define SCTLR_WXN_BIT (ULL(1) << 19)
298#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100299#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000300#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000301#define SCTLR_E0E_BIT (ULL(1) << 24)
302#define SCTLR_EE_BIT (ULL(1) << 25)
303#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100304#define SCTLR_EnDA_BIT (ULL(1) << 27)
305#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000306#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000307#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200308#define SCTLR_RESET_VAL SCTLR_EL3_RES1
309
310/* CPACR_El1 definitions */
311#define CPACR_EL1_FPEN(x) ((x) << 20)
312#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
313#define CPACR_EL1_FP_TRAP_ALL U(0x2)
314#define CPACR_EL1_FP_TRAP_NONE U(0x3)
315
316/* SCR definitions */
317#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500318#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200319#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200320#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000321#define SCR_API_BIT (U(1) << 17)
322#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200323#define SCR_TWE_BIT (U(1) << 13)
324#define SCR_TWI_BIT (U(1) << 12)
325#define SCR_ST_BIT (U(1) << 11)
326#define SCR_RW_BIT (U(1) << 10)
327#define SCR_SIF_BIT (U(1) << 9)
328#define SCR_HCE_BIT (U(1) << 8)
329#define SCR_SMD_BIT (U(1) << 7)
330#define SCR_EA_BIT (U(1) << 3)
331#define SCR_FIQ_BIT (U(1) << 2)
332#define SCR_IRQ_BIT (U(1) << 1)
333#define SCR_NS_BIT (U(1) << 0)
334#define SCR_VALID_BIT_MASK U(0x2f8f)
335#define SCR_RESET_VAL SCR_RES1_BITS
336
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000337/* MDCR_EL3 definitions */
338#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100339#define MDCR_SPD32_LEGACY ULL(0x0)
340#define MDCR_SPD32_DISABLE ULL(0x2)
341#define MDCR_SPD32_ENABLE ULL(0x3)
342#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000343#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100344#define MDCR_NSPB_EL1 ULL(0x3)
345#define MDCR_TDOSA_BIT (ULL(1) << 10)
346#define MDCR_TDA_BIT (ULL(1) << 9)
347#define MDCR_TPM_BIT (ULL(1) << 6)
348#define MDCR_SCCD_BIT (ULL(1) << 23)
349#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000350
351/* MDCR_EL2 definitions */
352#define MDCR_EL2_TPMS (U(1) << 14)
353#define MDCR_EL2_E2PB(x) ((x) << 12)
354#define MDCR_EL2_E2PB_EL1 U(0x3)
355#define MDCR_EL2_TDRA_BIT (U(1) << 11)
356#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
357#define MDCR_EL2_TDA_BIT (U(1) << 9)
358#define MDCR_EL2_TDE_BIT (U(1) << 8)
359#define MDCR_EL2_HPME_BIT (U(1) << 7)
360#define MDCR_EL2_TPM_BIT (U(1) << 6)
361#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
362#define MDCR_EL2_RESET_VAL U(0x0)
363
364/* HSTR_EL2 definitions */
365#define HSTR_EL2_RESET_VAL U(0x0)
366#define HSTR_EL2_T_MASK U(0xff)
367
368/* CNTHP_CTL_EL2 definitions */
369#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
370#define CNTHP_CTL_RESET_VAL U(0x0)
371
372/* VTTBR_EL2 definitions */
373#define VTTBR_RESET_VAL ULL(0x0)
374#define VTTBR_VMID_MASK ULL(0xff)
375#define VTTBR_VMID_SHIFT U(48)
376#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
377#define VTTBR_BADDR_SHIFT U(0)
378
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200379/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500380#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000381#define HCR_API_BIT (ULL(1) << 41)
382#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000383#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000384#define HCR_TGE_BIT (ULL(1) << 27)
385#define HCR_RW_SHIFT U(31)
386#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
387#define HCR_AMO_BIT (ULL(1) << 5)
388#define HCR_IMO_BIT (ULL(1) << 4)
389#define HCR_FMO_BIT (ULL(1) << 3)
390
391/* ISR definitions */
392#define ISR_A_SHIFT U(8)
393#define ISR_I_SHIFT U(7)
394#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200395
396/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000397#define CNTHCTL_RESET_VAL U(0x0)
398#define EVNTEN_BIT (U(1) << 2)
399#define EL1PCEN_BIT (U(1) << 1)
400#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200401
402/* CNTKCTL_EL1 definitions */
403#define EL0PTEN_BIT (U(1) << 9)
404#define EL0VTEN_BIT (U(1) << 8)
405#define EL0PCTEN_BIT (U(1) << 0)
406#define EL0VCTEN_BIT (U(1) << 1)
407#define EVNTEN_BIT (U(1) << 2)
408#define EVNTDIR_BIT (U(1) << 3)
409#define EVNTI_SHIFT U(4)
410#define EVNTI_MASK U(0xf)
411
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000412/* CPTR_EL3 definitions */
413#define TCPAC_BIT (U(1) << 31)
414#define TAM_BIT (U(1) << 30)
415#define TTA_BIT (U(1) << 20)
416#define TFP_BIT (U(1) << 10)
417#define CPTR_EZ_BIT (U(1) << 8)
418#define CPTR_EL3_RESET_VAL U(0x0)
419
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200420/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000421#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
422#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
423#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
424#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
425#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
426#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000427#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200428
429/* CPSR/SPSR definitions */
430#define DAIF_FIQ_BIT (U(1) << 0)
431#define DAIF_IRQ_BIT (U(1) << 1)
432#define DAIF_ABT_BIT (U(1) << 2)
433#define DAIF_DBG_BIT (U(1) << 3)
434#define SPSR_DAIF_SHIFT U(6)
435#define SPSR_DAIF_MASK U(0xf)
436
437#define SPSR_AIF_SHIFT U(6)
438#define SPSR_AIF_MASK U(0x7)
439
440#define SPSR_E_SHIFT U(9)
441#define SPSR_E_MASK U(0x1)
442#define SPSR_E_LITTLE U(0x0)
443#define SPSR_E_BIG U(0x1)
444
445#define SPSR_T_SHIFT U(5)
446#define SPSR_T_MASK U(0x1)
447#define SPSR_T_ARM U(0x0)
448#define SPSR_T_THUMB U(0x1)
449
450#define SPSR_M_SHIFT U(4)
451#define SPSR_M_MASK U(0x1)
452#define SPSR_M_AARCH64 U(0x0)
453#define SPSR_M_AARCH32 U(0x1)
454
455#define DISABLE_ALL_EXCEPTIONS \
456 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
457
458#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
459
460/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000461 * RMR_EL3 definitions
462 */
463#define RMR_EL3_RR_BIT (U(1) << 1)
464#define RMR_EL3_AA64_BIT (U(1) << 0)
465
466/*
467 * HI-VECTOR address for AArch32 state
468 */
469#define HI_VECTOR_BASE U(0xFFFF0000)
470
471/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200472 * TCR defintions
473 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000474#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200475#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200476#define TCR_EL1_IPS_SHIFT U(32)
477#define TCR_EL2_PS_SHIFT U(16)
478#define TCR_EL3_PS_SHIFT U(16)
479
480#define TCR_TxSZ_MIN ULL(16)
481#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000482#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200483
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100484#define TCR_T0SZ_SHIFT U(0)
485#define TCR_T1SZ_SHIFT U(16)
486
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200487/* (internal) physical address size bits in EL3/EL1 */
488#define TCR_PS_BITS_4GB ULL(0x0)
489#define TCR_PS_BITS_64GB ULL(0x1)
490#define TCR_PS_BITS_1TB ULL(0x2)
491#define TCR_PS_BITS_4TB ULL(0x3)
492#define TCR_PS_BITS_16TB ULL(0x4)
493#define TCR_PS_BITS_256TB ULL(0x5)
494
495#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
496#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
497#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
498#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
499#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
500#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
501
502#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
503#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
504#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
505#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
506
507#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
508#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
509#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
510#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
511
512#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
513#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
514#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
515
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100516#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
517#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
518#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
519#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
520
521#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
522#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
523#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
524#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
525
526#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
527#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
528#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
529
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200530#define TCR_TG0_SHIFT U(14)
531#define TCR_TG0_MASK ULL(3)
532#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
533#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
534#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
535
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100536#define TCR_TG1_SHIFT U(30)
537#define TCR_TG1_MASK ULL(3)
538#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
539#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
540#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
541
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200542#define TCR_EPD0_BIT (ULL(1) << 7)
543#define TCR_EPD1_BIT (ULL(1) << 23)
544
545#define MODE_SP_SHIFT U(0x0)
546#define MODE_SP_MASK U(0x1)
547#define MODE_SP_EL0 U(0x0)
548#define MODE_SP_ELX U(0x1)
549
550#define MODE_RW_SHIFT U(0x4)
551#define MODE_RW_MASK U(0x1)
552#define MODE_RW_64 U(0x0)
553#define MODE_RW_32 U(0x1)
554
555#define MODE_EL_SHIFT U(0x2)
556#define MODE_EL_MASK U(0x3)
557#define MODE_EL3 U(0x3)
558#define MODE_EL2 U(0x2)
559#define MODE_EL1 U(0x1)
560#define MODE_EL0 U(0x0)
561
562#define MODE32_SHIFT U(0)
563#define MODE32_MASK U(0xf)
564#define MODE32_usr U(0x0)
565#define MODE32_fiq U(0x1)
566#define MODE32_irq U(0x2)
567#define MODE32_svc U(0x3)
568#define MODE32_mon U(0x6)
569#define MODE32_abt U(0x7)
570#define MODE32_hyp U(0xa)
571#define MODE32_und U(0xb)
572#define MODE32_sys U(0xf)
573
574#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
575#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
576#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
577#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
578
579#define SPSR_64(el, sp, daif) \
580 ((MODE_RW_64 << MODE_RW_SHIFT) | \
581 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
582 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
583 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
584
585#define SPSR_MODE32(mode, isa, endian, aif) \
586 ((MODE_RW_32 << MODE_RW_SHIFT) | \
587 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
588 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
589 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
590 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
591
592/*
593 * TTBR Definitions
594 */
595#define TTBR_CNP_BIT ULL(0x1)
596
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000597/*
598 * CTR_EL0 definitions
599 */
600#define CTR_CWG_SHIFT U(24)
601#define CTR_CWG_MASK U(0xf)
602#define CTR_ERG_SHIFT U(20)
603#define CTR_ERG_MASK U(0xf)
604#define CTR_DMINLINE_SHIFT U(16)
605#define CTR_DMINLINE_MASK U(0xf)
606#define CTR_L1IP_SHIFT U(14)
607#define CTR_L1IP_MASK U(0x3)
608#define CTR_IMINLINE_SHIFT U(0)
609#define CTR_IMINLINE_MASK U(0xf)
610
611#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
612
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200613/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000614#define CNTP_CTL_ENABLE_SHIFT U(0)
615#define CNTP_CTL_IMASK_SHIFT U(1)
616#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200617
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000618#define CNTP_CTL_ENABLE_MASK U(1)
619#define CNTP_CTL_IMASK_MASK U(1)
620#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200621
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200622/* Exception Syndrome register bits and bobs */
623#define ESR_EC_SHIFT U(26)
624#define ESR_EC_MASK U(0x3f)
625#define ESR_EC_LENGTH U(6)
626#define EC_UNKNOWN U(0x0)
627#define EC_WFE_WFI U(0x1)
628#define EC_AARCH32_CP15_MRC_MCR U(0x3)
629#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
630#define EC_AARCH32_CP14_MRC_MCR U(0x5)
631#define EC_AARCH32_CP14_LDC_STC U(0x6)
632#define EC_FP_SIMD U(0x7)
633#define EC_AARCH32_CP10_MRC U(0x8)
634#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
635#define EC_ILLEGAL U(0xe)
636#define EC_AARCH32_SVC U(0x11)
637#define EC_AARCH32_HVC U(0x12)
638#define EC_AARCH32_SMC U(0x13)
639#define EC_AARCH64_SVC U(0x15)
640#define EC_AARCH64_HVC U(0x16)
641#define EC_AARCH64_SMC U(0x17)
642#define EC_AARCH64_SYS U(0x18)
643#define EC_IABORT_LOWER_EL U(0x20)
644#define EC_IABORT_CUR_EL U(0x21)
645#define EC_PC_ALIGN U(0x22)
646#define EC_DABORT_LOWER_EL U(0x24)
647#define EC_DABORT_CUR_EL U(0x25)
648#define EC_SP_ALIGN U(0x26)
649#define EC_AARCH32_FP U(0x28)
650#define EC_AARCH64_FP U(0x2c)
651#define EC_SERROR U(0x2f)
652
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000653/*
654 * External Abort bit in Instruction and Data Aborts synchronous exception
655 * syndromes.
656 */
657#define ESR_ISS_EABORT_EA_BIT U(9)
658
659#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
660
661/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
662#define RMR_RESET_REQUEST_SHIFT U(0x1)
663#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200664
665/*******************************************************************************
666 * Definitions of register offsets, fields and macros for CPU system
667 * instructions.
668 ******************************************************************************/
669
670#define TLBI_ADDR_SHIFT U(12)
671#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
672#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
673
674/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000675 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
676 * system level implementation of the Generic Timer.
677 ******************************************************************************/
678#define CNTCTLBASE_CNTFRQ U(0x0)
679#define CNTNSAR U(0x4)
680#define CNTNSAR_NS_SHIFT(x) (x)
681
682#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
683#define CNTACR_RPCT_SHIFT U(0x0)
684#define CNTACR_RVCT_SHIFT U(0x1)
685#define CNTACR_RFRQ_SHIFT U(0x2)
686#define CNTACR_RVOFF_SHIFT U(0x3)
687#define CNTACR_RWVT_SHIFT U(0x4)
688#define CNTACR_RWPT_SHIFT U(0x5)
689
690/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200691 * Definitions of register offsets and fields in the CNTBaseN Frame of the
692 * system level implementation of the Generic Timer.
693 ******************************************************************************/
694/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000695#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200696/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000697#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200698/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000699#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200700/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000701#define CNTP_CTL U(0x2c)
702
703/* PMCR_EL0 definitions */
704#define PMCR_EL0_RESET_VAL U(0x0)
705#define PMCR_EL0_N_SHIFT U(11)
706#define PMCR_EL0_N_MASK U(0x1f)
707#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
708#define PMCR_EL0_LC_BIT (U(1) << 6)
709#define PMCR_EL0_DP_BIT (U(1) << 5)
710#define PMCR_EL0_X_BIT (U(1) << 4)
711#define PMCR_EL0_D_BIT (U(1) << 3)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100712#define PMCR_EL0_E_BIT (U(1) << 0)
713
714/* PMCNTENSET_EL0 definitions */
715#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
716#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
717
718/* PMEVTYPER<n>_EL0 definitions */
719#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
720#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
721#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
722#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
723#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
724#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
725#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
726
727/* PMCCFILTR_EL0 definitions */
728#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
729#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
730#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
731#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
732#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
733#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
734
735/* PMU event counter ID definitions */
736#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000737
738/*******************************************************************************
739 * Definitions for system register interface to SVE
740 ******************************************************************************/
741#define ZCR_EL3 S3_6_C1_C2_0
742#define ZCR_EL2 S3_4_C1_C2_0
743
744/* ZCR_EL3 definitions */
745#define ZCR_EL3_LEN_MASK U(0xf)
746
747/* ZCR_EL2 definitions */
748#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200749
750/*******************************************************************************
751 * Definitions of MAIR encodings for device and normal memory
752 ******************************************************************************/
753/*
754 * MAIR encodings for device memory attributes.
755 */
756#define MAIR_DEV_nGnRnE ULL(0x0)
757#define MAIR_DEV_nGnRE ULL(0x4)
758#define MAIR_DEV_nGRE ULL(0x8)
759#define MAIR_DEV_GRE ULL(0xc)
760
761/*
762 * MAIR encodings for normal memory attributes.
763 *
764 * Cache Policy
765 * WT: Write Through
766 * WB: Write Back
767 * NC: Non-Cacheable
768 *
769 * Transient Hint
770 * NTR: Non-Transient
771 * TR: Transient
772 *
773 * Allocation Policy
774 * RA: Read Allocate
775 * WA: Write Allocate
776 * RWA: Read and Write Allocate
777 * NA: No Allocation
778 */
779#define MAIR_NORM_WT_TR_WA ULL(0x1)
780#define MAIR_NORM_WT_TR_RA ULL(0x2)
781#define MAIR_NORM_WT_TR_RWA ULL(0x3)
782#define MAIR_NORM_NC ULL(0x4)
783#define MAIR_NORM_WB_TR_WA ULL(0x5)
784#define MAIR_NORM_WB_TR_RA ULL(0x6)
785#define MAIR_NORM_WB_TR_RWA ULL(0x7)
786#define MAIR_NORM_WT_NTR_NA ULL(0x8)
787#define MAIR_NORM_WT_NTR_WA ULL(0x9)
788#define MAIR_NORM_WT_NTR_RA ULL(0xa)
789#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
790#define MAIR_NORM_WB_NTR_NA ULL(0xc)
791#define MAIR_NORM_WB_NTR_WA ULL(0xd)
792#define MAIR_NORM_WB_NTR_RA ULL(0xe)
793#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
794
795#define MAIR_NORM_OUTER_SHIFT U(4)
796
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000797#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
798 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200799
800/* PAR_EL1 fields */
801#define PAR_F_SHIFT U(0)
802#define PAR_F_MASK ULL(0x1)
803#define PAR_ADDR_SHIFT U(12)
804#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
805
806/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000807 * Definitions for system register interface to SPE
808 ******************************************************************************/
809#define PMBLIMITR_EL1 S3_0_C9_C10_0
810
811/*******************************************************************************
812 * Definitions for system register interface to MPAM
813 ******************************************************************************/
814#define MPAMIDR_EL1 S3_0_C10_C4_4
815#define MPAM2_EL2 S3_4_C10_C5_0
816#define MPAMHCR_EL2 S3_4_C10_C4_0
817#define MPAM3_EL3 S3_6_C10_C5_0
818
819/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200820 * Definitions for system register interface to AMU for ARMv8.4 onwards
821 ******************************************************************************/
822#define AMCR_EL0 S3_3_C13_C2_0
823#define AMCFGR_EL0 S3_3_C13_C2_1
824#define AMCGCR_EL0 S3_3_C13_C2_2
825#define AMUSERENR_EL0 S3_3_C13_C2_3
826#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
827#define AMCNTENSET0_EL0 S3_3_C13_C2_5
828#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
829#define AMCNTENSET1_EL0 S3_3_C13_C3_1
830
831/* Activity Monitor Group 0 Event Counter Registers */
832#define AMEVCNTR00_EL0 S3_3_C13_C4_0
833#define AMEVCNTR01_EL0 S3_3_C13_C4_1
834#define AMEVCNTR02_EL0 S3_3_C13_C4_2
835#define AMEVCNTR03_EL0 S3_3_C13_C4_3
836
837/* Activity Monitor Group 0 Event Type Registers */
838#define AMEVTYPER00_EL0 S3_3_C13_C6_0
839#define AMEVTYPER01_EL0 S3_3_C13_C6_1
840#define AMEVTYPER02_EL0 S3_3_C13_C6_2
841#define AMEVTYPER03_EL0 S3_3_C13_C6_3
842
843/* Activity Monitor Group 1 Event Counter Registers */
844#define AMEVCNTR10_EL0 S3_3_C13_C12_0
845#define AMEVCNTR11_EL0 S3_3_C13_C12_1
846#define AMEVCNTR12_EL0 S3_3_C13_C12_2
847#define AMEVCNTR13_EL0 S3_3_C13_C12_3
848#define AMEVCNTR14_EL0 S3_3_C13_C12_4
849#define AMEVCNTR15_EL0 S3_3_C13_C12_5
850#define AMEVCNTR16_EL0 S3_3_C13_C12_6
851#define AMEVCNTR17_EL0 S3_3_C13_C12_7
852#define AMEVCNTR18_EL0 S3_3_C13_C13_0
853#define AMEVCNTR19_EL0 S3_3_C13_C13_1
854#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
855#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
856#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
857#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
858#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
859#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
860
861/* Activity Monitor Group 1 Event Type Registers */
862#define AMEVTYPER10_EL0 S3_3_C13_C14_0
863#define AMEVTYPER11_EL0 S3_3_C13_C14_1
864#define AMEVTYPER12_EL0 S3_3_C13_C14_2
865#define AMEVTYPER13_EL0 S3_3_C13_C14_3
866#define AMEVTYPER14_EL0 S3_3_C13_C14_4
867#define AMEVTYPER15_EL0 S3_3_C13_C14_5
868#define AMEVTYPER16_EL0 S3_3_C13_C14_6
869#define AMEVTYPER17_EL0 S3_3_C13_C14_7
870#define AMEVTYPER18_EL0 S3_3_C13_C15_0
871#define AMEVTYPER19_EL0 S3_3_C13_C15_1
872#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
873#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
874#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
875#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
876#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
877#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
878
johpow01b7d752a2020-10-08 17:29:11 -0500879/* AMCFGR_EL0 definitions */
880#define AMCFGR_EL0_NCG_SHIFT U(28)
881#define AMCFGR_EL0_NCG_MASK U(0xf)
882
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200883/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500884#define AMCGCR_EL0_CG1NC_SHIFT U(8)
885#define AMCGCR_EL0_CG1NC_LENGTH U(8)
886#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200887
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000888/* MPAM register definitions */
889#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100890#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
891
892#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
893#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000894
895#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
896
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200897/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -0500898 * Definitions for system register interface to AMU for ARMv8.6 enhancements
899 ******************************************************************************/
900
901/* Definition for register defining which virtual offsets are implemented. */
902#define AMCG1IDR_EL0 S3_3_C13_C2_6
903#define AMCG1IDR_CTR_MASK ULL(0xffff)
904#define AMCG1IDR_CTR_SHIFT U(0)
905#define AMCG1IDR_VOFF_MASK ULL(0xffff)
906#define AMCG1IDR_VOFF_SHIFT U(16)
907
908/* New bit added to AMCR_EL0 */
909#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
910
911/* Definitions for virtual offset registers for architected event counters. */
912/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
913#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
914#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
915#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
916
917/* Definitions for virtual offset registers for auxiliary event counters. */
918#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
919#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
920#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
921#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
922#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
923#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
924#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
925#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
926#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
927#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
928#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
929#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
930#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
931#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
932#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
933#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
934
935/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200936 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000937 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200938#define DISR_EL1 S3_0_C12_C1_1
939#define DISR_A_BIT U(31)
940
941#define ERRIDR_EL1 S3_0_C5_C3_0
942#define ERRIDR_MASK U(0xffff)
943
944#define ERRSELR_EL1 S3_0_C5_C3_1
945
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000946/* System register access to Standard Error Record registers */
947#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200948#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000949#define ERXSTATUS_EL1 S3_0_C5_C4_2
950#define ERXADDR_EL1 S3_0_C5_C4_3
951#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200952#define ERXPFGCTL_EL1 S3_0_C5_C4_5
953#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000954#define ERXMISC0_EL1 S3_0_C5_C5_0
955#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200956
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000957#define ERXCTLR_ED_BIT (U(1) << 0)
958#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200959
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000960#define ERXPFGCTL_UC_BIT (U(1) << 1)
961#define ERXPFGCTL_UEU_BIT (U(1) << 2)
962#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200963
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100964/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +0000965 * Armv8.1 Registers - Privileged Access Never Registers
966 ******************************************************************************/
967#define PAN S3_0_C4_C2_3
968#define PAN_BIT BIT(22)
969
970/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100971 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000972 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000973#define APIAKeyLo_EL1 S3_0_C2_C1_0
974#define APIAKeyHi_EL1 S3_0_C2_C1_1
975#define APIBKeyLo_EL1 S3_0_C2_C1_2
976#define APIBKeyHi_EL1 S3_0_C2_C1_3
977#define APDAKeyLo_EL1 S3_0_C2_C2_0
978#define APDAKeyHi_EL1 S3_0_C2_C2_1
979#define APDBKeyLo_EL1 S3_0_C2_C2_2
980#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100981#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000982#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100983
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000984/*******************************************************************************
985 * Armv8.4 Data Independent Timing Registers
986 ******************************************************************************/
987#define DIT S3_3_C4_C2_5
988#define DIT_BIT BIT(24)
989
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100990/*******************************************************************************
991 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
992 ******************************************************************************/
993#define SSBS S3_3_C4_C2_6
994
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200995/*******************************************************************************
996 * Armv8.5 - Memory Tagging Extension Registers
997 ******************************************************************************/
998#define TFSRE0_EL1 S3_0_C5_C6_1
999#define TFSR_EL1 S3_0_C5_C6_0
1000#define RGSR_EL1 S3_0_C1_C0_5
1001#define GCR_EL1 S3_0_C1_C0_6
1002
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001003/*******************************************************************************
1004 * Armv8.6 - Fine Grained Virtualization Traps Registers
1005 ******************************************************************************/
1006#define HFGRTR_EL2 S3_4_C1_C1_4
1007#define HFGWTR_EL2 S3_4_C1_C1_5
1008#define HFGITR_EL2 S3_4_C1_C1_6
1009#define HDFGRTR_EL2 S3_4_C3_C1_4
1010#define HDFGWTR_EL2 S3_4_C3_C1_5
1011
Jimmy Brisson945095a2020-04-16 10:54:59 -05001012/*******************************************************************************
1013 * Armv8.6 - Enhanced Counter Virtualization Registers
1014 ******************************************************************************/
1015#define CNTPOFF_EL2 S3_4_C14_C0_6
1016
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001017
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001018#endif /* ARCH_H */