blob: 371a54626528d5d670acab3558e1a7d7472af66e [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
johpow01b7d752a2020-10-08 17:29:11 -05002 * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
johpow01b7d752a2020-10-08 17:29:11 -0500132#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
133#define ID_AA64PFR0_AMU_V1 U(0x1)
134#define ID_AA64PFR0_AMU_V1P1 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200135#define ID_AA64PFR0_ELX_MASK ULL(0xf)
136#define ID_AA64PFR0_SVE_SHIFT U(32)
137#define ID_AA64PFR0_SVE_MASK ULL(0xf)
138#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000139#define ID_AA64PFR0_MPAM_SHIFT U(40)
140#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000141#define ID_AA64PFR0_DIT_SHIFT U(48)
142#define ID_AA64PFR0_DIT_MASK ULL(0xf)
143#define ID_AA64PFR0_DIT_LENGTH U(4)
144#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200145#define ID_AA64PFR0_CSV2_SHIFT U(56)
146#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
147#define ID_AA64PFR0_CSV2_LENGTH U(4)
Mark Dykes16b71692021-09-15 14:13:55 -0500148#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
149#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
150#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
151#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
152#define ID_AA64PFR0_FEAT_RME_V1 U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200153
154/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
155#define ID_AA64DFR0_PMS_SHIFT U(32)
156#define ID_AA64DFR0_PMS_LENGTH U(4)
157#define ID_AA64DFR0_PMS_MASK ULL(0xf)
158
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100159/* ID_AA64DFR0_EL1.DEBUG definitions */
160#define ID_AA64DFR0_DEBUG_SHIFT U(0)
161#define ID_AA64DFR0_DEBUG_LENGTH U(4)
162#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100163#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
164 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100165#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
166#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
167#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
168#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
169
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100170/* ID_AA64DFR0_EL1.TraceBuffer definitions */
171#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
172#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
173#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
174
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100175/* ID_DFR0_EL1.Tracefilt definitions */
176#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
177#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
178#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
179
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100180/* ID_AA64DFR0_EL1.TraceVer definitions */
181#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
182#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
183#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
184
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200185#define EL_IMPL_NONE ULL(0)
186#define EL_IMPL_A64ONLY ULL(1)
187#define EL_IMPL_A64_A32 ULL(2)
188
189#define ID_AA64PFR0_GIC_SHIFT U(24)
190#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000191#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200192
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100193/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000194#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100195#define ID_AA64ISAR1_GPI_SHIFT U(28)
196#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000197#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100198#define ID_AA64ISAR1_GPA_SHIFT U(24)
199#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000200#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100201#define ID_AA64ISAR1_API_SHIFT U(8)
202#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000203#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100204#define ID_AA64ISAR1_APA_SHIFT U(4)
205#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000206#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100207
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000208/* ID_AA64MMFR0_EL1 definitions */
209#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
210#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
211
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200212#define PARANGE_0000 U(32)
213#define PARANGE_0001 U(36)
214#define PARANGE_0010 U(40)
215#define PARANGE_0011 U(42)
216#define PARANGE_0100 U(44)
217#define PARANGE_0101 U(48)
218#define PARANGE_0110 U(52)
219
Jimmy Brisson945095a2020-04-16 10:54:59 -0500220#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
221#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
222#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
223#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
224#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
225
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500226#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
227#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
228#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
229#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
230
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200231#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
232#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
233#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
234#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
235
236#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
237#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
238#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
239#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
240
241#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
242#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
243#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
244#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
245
Daniel Boulby39e4df22021-02-02 19:27:41 +0000246/* ID_AA64MMFR1_EL1 definitions */
247#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
248#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
249#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
250#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
251#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
252#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
johpow01d0bbe6e2021-11-11 16:13:32 -0600253#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
254#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
255#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
256#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000257
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000258/* ID_AA64MMFR2_EL1 definitions */
259#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000260
261#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
262#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
263
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000264#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
265#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
266
267/* ID_AA64PFR1_EL1 definitions */
268#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
269#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
270
271#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
272
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100273#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
274#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
275
276#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
277
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200278#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
279#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
280
281#define MTE_UNIMPLEMENTED ULL(0)
282#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
283#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
284
johpow0150ccb552020-11-10 19:22:13 -0600285#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
286#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
287
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000288/* ID_PFR1_EL1 definitions */
289#define ID_PFR1_VIRTEXT_SHIFT U(12)
290#define ID_PFR1_VIRTEXT_MASK U(0xf)
291#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
292 & ID_PFR1_VIRTEXT_MASK)
293
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200294/* SCTLR definitions */
295#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
296 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
297 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
298
299#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
300 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000301#define SCTLR_AARCH32_EL1_RES1 \
302 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
303 (U(1) << 4) | (U(1) << 3))
304
305#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
306 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
307 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200308
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000309#define SCTLR_M_BIT (ULL(1) << 0)
310#define SCTLR_A_BIT (ULL(1) << 1)
311#define SCTLR_C_BIT (ULL(1) << 2)
312#define SCTLR_SA_BIT (ULL(1) << 3)
313#define SCTLR_SA0_BIT (ULL(1) << 4)
314#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
315#define SCTLR_ITD_BIT (ULL(1) << 7)
316#define SCTLR_SED_BIT (ULL(1) << 8)
317#define SCTLR_UMA_BIT (ULL(1) << 9)
318#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100319#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000320#define SCTLR_DZE_BIT (ULL(1) << 14)
321#define SCTLR_UCT_BIT (ULL(1) << 15)
322#define SCTLR_NTWI_BIT (ULL(1) << 16)
323#define SCTLR_NTWE_BIT (ULL(1) << 18)
324#define SCTLR_WXN_BIT (ULL(1) << 19)
325#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100326#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000327#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000328#define SCTLR_E0E_BIT (ULL(1) << 24)
329#define SCTLR_EE_BIT (ULL(1) << 25)
330#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100331#define SCTLR_EnDA_BIT (ULL(1) << 27)
332#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000333#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000334#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200335#define SCTLR_RESET_VAL SCTLR_EL3_RES1
336
337/* CPACR_El1 definitions */
338#define CPACR_EL1_FPEN(x) ((x) << 20)
339#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
340#define CPACR_EL1_FP_TRAP_ALL U(0x2)
341#define CPACR_EL1_FP_TRAP_NONE U(0x3)
342
343/* SCR definitions */
344#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500345#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200346#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200347#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000348#define SCR_API_BIT (U(1) << 17)
349#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200350#define SCR_TWE_BIT (U(1) << 13)
351#define SCR_TWI_BIT (U(1) << 12)
352#define SCR_ST_BIT (U(1) << 11)
353#define SCR_RW_BIT (U(1) << 10)
354#define SCR_SIF_BIT (U(1) << 9)
355#define SCR_HCE_BIT (U(1) << 8)
356#define SCR_SMD_BIT (U(1) << 7)
357#define SCR_EA_BIT (U(1) << 3)
358#define SCR_FIQ_BIT (U(1) << 2)
359#define SCR_IRQ_BIT (U(1) << 1)
360#define SCR_NS_BIT (U(1) << 0)
361#define SCR_VALID_BIT_MASK U(0x2f8f)
362#define SCR_RESET_VAL SCR_RES1_BITS
363
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000364/* MDCR_EL3 definitions */
365#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100366#define MDCR_SPD32_LEGACY ULL(0x0)
367#define MDCR_SPD32_DISABLE ULL(0x2)
368#define MDCR_SPD32_ENABLE ULL(0x3)
369#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000370#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100371#define MDCR_NSPB_EL1 ULL(0x3)
372#define MDCR_TDOSA_BIT (ULL(1) << 10)
373#define MDCR_TDA_BIT (ULL(1) << 9)
374#define MDCR_TPM_BIT (ULL(1) << 6)
375#define MDCR_SCCD_BIT (ULL(1) << 23)
376#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000377
378/* MDCR_EL2 definitions */
379#define MDCR_EL2_TPMS (U(1) << 14)
380#define MDCR_EL2_E2PB(x) ((x) << 12)
381#define MDCR_EL2_E2PB_EL1 U(0x3)
382#define MDCR_EL2_TDRA_BIT (U(1) << 11)
383#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
384#define MDCR_EL2_TDA_BIT (U(1) << 9)
385#define MDCR_EL2_TDE_BIT (U(1) << 8)
386#define MDCR_EL2_HPME_BIT (U(1) << 7)
387#define MDCR_EL2_TPM_BIT (U(1) << 6)
388#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
389#define MDCR_EL2_RESET_VAL U(0x0)
390
391/* HSTR_EL2 definitions */
392#define HSTR_EL2_RESET_VAL U(0x0)
393#define HSTR_EL2_T_MASK U(0xff)
394
395/* CNTHP_CTL_EL2 definitions */
396#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
397#define CNTHP_CTL_RESET_VAL U(0x0)
398
399/* VTTBR_EL2 definitions */
400#define VTTBR_RESET_VAL ULL(0x0)
401#define VTTBR_VMID_MASK ULL(0xff)
402#define VTTBR_VMID_SHIFT U(48)
403#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
404#define VTTBR_BADDR_SHIFT U(0)
405
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200406/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500407#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000408#define HCR_API_BIT (ULL(1) << 41)
409#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000410#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000411#define HCR_TGE_BIT (ULL(1) << 27)
412#define HCR_RW_SHIFT U(31)
413#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
414#define HCR_AMO_BIT (ULL(1) << 5)
415#define HCR_IMO_BIT (ULL(1) << 4)
416#define HCR_FMO_BIT (ULL(1) << 3)
417
418/* ISR definitions */
419#define ISR_A_SHIFT U(8)
420#define ISR_I_SHIFT U(7)
421#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200422
423/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000424#define CNTHCTL_RESET_VAL U(0x0)
425#define EVNTEN_BIT (U(1) << 2)
426#define EL1PCEN_BIT (U(1) << 1)
427#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200428
429/* CNTKCTL_EL1 definitions */
430#define EL0PTEN_BIT (U(1) << 9)
431#define EL0VTEN_BIT (U(1) << 8)
432#define EL0PCTEN_BIT (U(1) << 0)
433#define EL0VCTEN_BIT (U(1) << 1)
434#define EVNTEN_BIT (U(1) << 2)
435#define EVNTDIR_BIT (U(1) << 3)
436#define EVNTI_SHIFT U(4)
437#define EVNTI_MASK U(0xf)
438
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000439/* CPTR_EL3 definitions */
440#define TCPAC_BIT (U(1) << 31)
441#define TAM_BIT (U(1) << 30)
442#define TTA_BIT (U(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600443#define ESM_BIT (U(1) << 12)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000444#define TFP_BIT (U(1) << 10)
445#define CPTR_EZ_BIT (U(1) << 8)
446#define CPTR_EL3_RESET_VAL U(0x0)
447
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200448/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000449#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
450#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
451#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
johpow0150ccb552020-11-10 19:22:13 -0600452#define CPTR_EL2_SMEN_MASK ULL(0x3)
453#define CPTR_EL2_SMEN_SHIFT U(24)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000454#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600455#define CPTR_EL2_TSM_BIT (ULL(1) << 12)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000456#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
457#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000458#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200459
460/* CPSR/SPSR definitions */
461#define DAIF_FIQ_BIT (U(1) << 0)
462#define DAIF_IRQ_BIT (U(1) << 1)
463#define DAIF_ABT_BIT (U(1) << 2)
464#define DAIF_DBG_BIT (U(1) << 3)
465#define SPSR_DAIF_SHIFT U(6)
466#define SPSR_DAIF_MASK U(0xf)
467
468#define SPSR_AIF_SHIFT U(6)
469#define SPSR_AIF_MASK U(0x7)
470
471#define SPSR_E_SHIFT U(9)
472#define SPSR_E_MASK U(0x1)
473#define SPSR_E_LITTLE U(0x0)
474#define SPSR_E_BIG U(0x1)
475
476#define SPSR_T_SHIFT U(5)
477#define SPSR_T_MASK U(0x1)
478#define SPSR_T_ARM U(0x0)
479#define SPSR_T_THUMB U(0x1)
480
481#define SPSR_M_SHIFT U(4)
482#define SPSR_M_MASK U(0x1)
483#define SPSR_M_AARCH64 U(0x0)
484#define SPSR_M_AARCH32 U(0x1)
485
486#define DISABLE_ALL_EXCEPTIONS \
487 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
488
489#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
490
491/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000492 * RMR_EL3 definitions
493 */
494#define RMR_EL3_RR_BIT (U(1) << 1)
495#define RMR_EL3_AA64_BIT (U(1) << 0)
496
497/*
498 * HI-VECTOR address for AArch32 state
499 */
500#define HI_VECTOR_BASE U(0xFFFF0000)
501
502/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200503 * TCR defintions
504 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000505#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200506#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200507#define TCR_EL1_IPS_SHIFT U(32)
508#define TCR_EL2_PS_SHIFT U(16)
509#define TCR_EL3_PS_SHIFT U(16)
510
511#define TCR_TxSZ_MIN ULL(16)
512#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000513#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200514
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100515#define TCR_T0SZ_SHIFT U(0)
516#define TCR_T1SZ_SHIFT U(16)
517
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200518/* (internal) physical address size bits in EL3/EL1 */
519#define TCR_PS_BITS_4GB ULL(0x0)
520#define TCR_PS_BITS_64GB ULL(0x1)
521#define TCR_PS_BITS_1TB ULL(0x2)
522#define TCR_PS_BITS_4TB ULL(0x3)
523#define TCR_PS_BITS_16TB ULL(0x4)
524#define TCR_PS_BITS_256TB ULL(0x5)
525
526#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
527#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
528#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
529#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
530#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
531#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
532
533#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
534#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
535#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
536#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
537
538#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
539#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
540#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
541#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
542
543#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
544#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
545#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
546
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100547#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
548#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
549#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
550#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
551
552#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
553#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
554#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
555#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
556
557#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
558#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
559#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
560
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200561#define TCR_TG0_SHIFT U(14)
562#define TCR_TG0_MASK ULL(3)
563#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
564#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
565#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
566
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100567#define TCR_TG1_SHIFT U(30)
568#define TCR_TG1_MASK ULL(3)
569#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
570#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
571#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
572
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200573#define TCR_EPD0_BIT (ULL(1) << 7)
574#define TCR_EPD1_BIT (ULL(1) << 23)
575
576#define MODE_SP_SHIFT U(0x0)
577#define MODE_SP_MASK U(0x1)
578#define MODE_SP_EL0 U(0x0)
579#define MODE_SP_ELX U(0x1)
580
581#define MODE_RW_SHIFT U(0x4)
582#define MODE_RW_MASK U(0x1)
583#define MODE_RW_64 U(0x0)
584#define MODE_RW_32 U(0x1)
585
586#define MODE_EL_SHIFT U(0x2)
587#define MODE_EL_MASK U(0x3)
588#define MODE_EL3 U(0x3)
589#define MODE_EL2 U(0x2)
590#define MODE_EL1 U(0x1)
591#define MODE_EL0 U(0x0)
592
593#define MODE32_SHIFT U(0)
594#define MODE32_MASK U(0xf)
595#define MODE32_usr U(0x0)
596#define MODE32_fiq U(0x1)
597#define MODE32_irq U(0x2)
598#define MODE32_svc U(0x3)
599#define MODE32_mon U(0x6)
600#define MODE32_abt U(0x7)
601#define MODE32_hyp U(0xa)
602#define MODE32_und U(0xb)
603#define MODE32_sys U(0xf)
604
605#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
606#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
607#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
608#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
609
610#define SPSR_64(el, sp, daif) \
611 ((MODE_RW_64 << MODE_RW_SHIFT) | \
612 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
613 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
614 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
615
616#define SPSR_MODE32(mode, isa, endian, aif) \
617 ((MODE_RW_32 << MODE_RW_SHIFT) | \
618 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
619 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
620 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
621 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
622
623/*
624 * TTBR Definitions
625 */
626#define TTBR_CNP_BIT ULL(0x1)
627
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000628/*
629 * CTR_EL0 definitions
630 */
631#define CTR_CWG_SHIFT U(24)
632#define CTR_CWG_MASK U(0xf)
633#define CTR_ERG_SHIFT U(20)
634#define CTR_ERG_MASK U(0xf)
635#define CTR_DMINLINE_SHIFT U(16)
636#define CTR_DMINLINE_MASK U(0xf)
637#define CTR_L1IP_SHIFT U(14)
638#define CTR_L1IP_MASK U(0x3)
639#define CTR_IMINLINE_SHIFT U(0)
640#define CTR_IMINLINE_MASK U(0xf)
641
642#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
643
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200644/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000645#define CNTP_CTL_ENABLE_SHIFT U(0)
646#define CNTP_CTL_IMASK_SHIFT U(1)
647#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200648
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000649#define CNTP_CTL_ENABLE_MASK U(1)
650#define CNTP_CTL_IMASK_MASK U(1)
651#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200652
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200653/* Exception Syndrome register bits and bobs */
654#define ESR_EC_SHIFT U(26)
655#define ESR_EC_MASK U(0x3f)
656#define ESR_EC_LENGTH U(6)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100657#define ESR_ISS_SHIFT U(0x0)
658#define ESR_ISS_MASK U(0x1ffffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200659#define EC_UNKNOWN U(0x0)
660#define EC_WFE_WFI U(0x1)
661#define EC_AARCH32_CP15_MRC_MCR U(0x3)
662#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
663#define EC_AARCH32_CP14_MRC_MCR U(0x5)
664#define EC_AARCH32_CP14_LDC_STC U(0x6)
665#define EC_FP_SIMD U(0x7)
666#define EC_AARCH32_CP10_MRC U(0x8)
667#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
668#define EC_ILLEGAL U(0xe)
669#define EC_AARCH32_SVC U(0x11)
670#define EC_AARCH32_HVC U(0x12)
671#define EC_AARCH32_SMC U(0x13)
672#define EC_AARCH64_SVC U(0x15)
673#define EC_AARCH64_HVC U(0x16)
674#define EC_AARCH64_SMC U(0x17)
675#define EC_AARCH64_SYS U(0x18)
676#define EC_IABORT_LOWER_EL U(0x20)
677#define EC_IABORT_CUR_EL U(0x21)
678#define EC_PC_ALIGN U(0x22)
679#define EC_DABORT_LOWER_EL U(0x24)
680#define EC_DABORT_CUR_EL U(0x25)
681#define EC_SP_ALIGN U(0x26)
682#define EC_AARCH32_FP U(0x28)
683#define EC_AARCH64_FP U(0x2c)
684#define EC_SERROR U(0x2f)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100685/* Data Fault Status code, not all error codes listed */
686#define ISS_DFSC_MASK U(0x3f)
687#define DFSC_EXT_DABORT U(0x10)
688#define DFSC_GPF_DABORT U(0x28)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200689
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000690/*
691 * External Abort bit in Instruction and Data Aborts synchronous exception
692 * syndromes.
693 */
694#define ESR_ISS_EABORT_EA_BIT U(9)
695
696#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100697#define ISS_BITS(x) (((x) >> ESR_ISS_SHIFT) & ESR_ISS_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000698
699/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
700#define RMR_RESET_REQUEST_SHIFT U(0x1)
701#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200702
703/*******************************************************************************
704 * Definitions of register offsets, fields and macros for CPU system
705 * instructions.
706 ******************************************************************************/
707
708#define TLBI_ADDR_SHIFT U(12)
709#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
710#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
711
712/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000713 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
714 * system level implementation of the Generic Timer.
715 ******************************************************************************/
716#define CNTCTLBASE_CNTFRQ U(0x0)
717#define CNTNSAR U(0x4)
718#define CNTNSAR_NS_SHIFT(x) (x)
719
720#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
721#define CNTACR_RPCT_SHIFT U(0x0)
722#define CNTACR_RVCT_SHIFT U(0x1)
723#define CNTACR_RFRQ_SHIFT U(0x2)
724#define CNTACR_RVOFF_SHIFT U(0x3)
725#define CNTACR_RWVT_SHIFT U(0x4)
726#define CNTACR_RWPT_SHIFT U(0x5)
727
728/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200729 * Definitions of register offsets and fields in the CNTBaseN Frame of the
730 * system level implementation of the Generic Timer.
731 ******************************************************************************/
732/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000733#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200734/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000735#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200736/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000737#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200738/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000739#define CNTP_CTL U(0x2c)
740
741/* PMCR_EL0 definitions */
742#define PMCR_EL0_RESET_VAL U(0x0)
743#define PMCR_EL0_N_SHIFT U(11)
744#define PMCR_EL0_N_MASK U(0x1f)
745#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
746#define PMCR_EL0_LC_BIT (U(1) << 6)
747#define PMCR_EL0_DP_BIT (U(1) << 5)
748#define PMCR_EL0_X_BIT (U(1) << 4)
749#define PMCR_EL0_D_BIT (U(1) << 3)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100750#define PMCR_EL0_E_BIT (U(1) << 0)
751
752/* PMCNTENSET_EL0 definitions */
753#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
754#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
755
756/* PMEVTYPER<n>_EL0 definitions */
757#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
758#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
759#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
760#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
761#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
762#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
763#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
764
765/* PMCCFILTR_EL0 definitions */
766#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
767#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
768#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
769#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
770#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
771#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
772
773/* PMU event counter ID definitions */
774#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000775
776/*******************************************************************************
777 * Definitions for system register interface to SVE
778 ******************************************************************************/
779#define ZCR_EL3 S3_6_C1_C2_0
780#define ZCR_EL2 S3_4_C1_C2_0
781
782/* ZCR_EL3 definitions */
783#define ZCR_EL3_LEN_MASK U(0xf)
784
785/* ZCR_EL2 definitions */
786#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200787
788/*******************************************************************************
johpow0150ccb552020-11-10 19:22:13 -0600789 * Definitions for system register interface to SME
790 ******************************************************************************/
791#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
792#define SVCR S3_3_C4_C2_2
793#define TPIDR2_EL0 S3_3_C13_C0_5
794#define SMCR_EL2 S3_4_C1_C2_6
795
796/* ID_AA64SMFR0_EL1 definitions */
797#define ID_AA64SMFR0_EL1_FA64_BIT (UL(1) << 63)
798
799/* SVCR definitions */
800#define SVCR_ZA_BIT (U(1) << 1)
801#define SVCR_SM_BIT (U(1) << 0)
802
803/* SMPRI_EL1 definitions */
804#define SMPRI_EL1_PRIORITY_SHIFT U(0)
805#define SMPRI_EL1_PRIORITY_MASK U(0xf)
806
807/* SMPRIMAP_EL2 definitions */
808/* Register is composed of 16 priority map fields of 4 bits numbered 0-15. */
809#define SMPRIMAP_EL2_MAP_SHIFT(pri) U((pri) * 4)
810#define SMPRIMAP_EL2_MAP_MASK U(0xf)
811
812/* SMCR_ELx definitions */
813#define SMCR_ELX_LEN_SHIFT U(0)
814#define SMCR_ELX_LEN_MASK U(0x1ff)
815#define SMCR_ELX_FA64_BIT (U(1) << 31)
816
817/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200818 * Definitions of MAIR encodings for device and normal memory
819 ******************************************************************************/
820/*
821 * MAIR encodings for device memory attributes.
822 */
823#define MAIR_DEV_nGnRnE ULL(0x0)
824#define MAIR_DEV_nGnRE ULL(0x4)
825#define MAIR_DEV_nGRE ULL(0x8)
826#define MAIR_DEV_GRE ULL(0xc)
827
828/*
829 * MAIR encodings for normal memory attributes.
830 *
831 * Cache Policy
832 * WT: Write Through
833 * WB: Write Back
834 * NC: Non-Cacheable
835 *
836 * Transient Hint
837 * NTR: Non-Transient
838 * TR: Transient
839 *
840 * Allocation Policy
841 * RA: Read Allocate
842 * WA: Write Allocate
843 * RWA: Read and Write Allocate
844 * NA: No Allocation
845 */
846#define MAIR_NORM_WT_TR_WA ULL(0x1)
847#define MAIR_NORM_WT_TR_RA ULL(0x2)
848#define MAIR_NORM_WT_TR_RWA ULL(0x3)
849#define MAIR_NORM_NC ULL(0x4)
850#define MAIR_NORM_WB_TR_WA ULL(0x5)
851#define MAIR_NORM_WB_TR_RA ULL(0x6)
852#define MAIR_NORM_WB_TR_RWA ULL(0x7)
853#define MAIR_NORM_WT_NTR_NA ULL(0x8)
854#define MAIR_NORM_WT_NTR_WA ULL(0x9)
855#define MAIR_NORM_WT_NTR_RA ULL(0xa)
856#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
857#define MAIR_NORM_WB_NTR_NA ULL(0xc)
858#define MAIR_NORM_WB_NTR_WA ULL(0xd)
859#define MAIR_NORM_WB_NTR_RA ULL(0xe)
860#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
861
862#define MAIR_NORM_OUTER_SHIFT U(4)
863
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000864#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
865 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200866
867/* PAR_EL1 fields */
868#define PAR_F_SHIFT U(0)
869#define PAR_F_MASK ULL(0x1)
870#define PAR_ADDR_SHIFT U(12)
871#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
872
873/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000874 * Definitions for system register interface to SPE
875 ******************************************************************************/
876#define PMBLIMITR_EL1 S3_0_C9_C10_0
877
878/*******************************************************************************
879 * Definitions for system register interface to MPAM
880 ******************************************************************************/
881#define MPAMIDR_EL1 S3_0_C10_C4_4
882#define MPAM2_EL2 S3_4_C10_C5_0
883#define MPAMHCR_EL2 S3_4_C10_C4_0
884#define MPAM3_EL3 S3_6_C10_C5_0
885
886/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200887 * Definitions for system register interface to AMU for ARMv8.4 onwards
888 ******************************************************************************/
889#define AMCR_EL0 S3_3_C13_C2_0
890#define AMCFGR_EL0 S3_3_C13_C2_1
891#define AMCGCR_EL0 S3_3_C13_C2_2
892#define AMUSERENR_EL0 S3_3_C13_C2_3
893#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
894#define AMCNTENSET0_EL0 S3_3_C13_C2_5
895#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
896#define AMCNTENSET1_EL0 S3_3_C13_C3_1
897
898/* Activity Monitor Group 0 Event Counter Registers */
899#define AMEVCNTR00_EL0 S3_3_C13_C4_0
900#define AMEVCNTR01_EL0 S3_3_C13_C4_1
901#define AMEVCNTR02_EL0 S3_3_C13_C4_2
902#define AMEVCNTR03_EL0 S3_3_C13_C4_3
903
904/* Activity Monitor Group 0 Event Type Registers */
905#define AMEVTYPER00_EL0 S3_3_C13_C6_0
906#define AMEVTYPER01_EL0 S3_3_C13_C6_1
907#define AMEVTYPER02_EL0 S3_3_C13_C6_2
908#define AMEVTYPER03_EL0 S3_3_C13_C6_3
909
910/* Activity Monitor Group 1 Event Counter Registers */
911#define AMEVCNTR10_EL0 S3_3_C13_C12_0
912#define AMEVCNTR11_EL0 S3_3_C13_C12_1
913#define AMEVCNTR12_EL0 S3_3_C13_C12_2
914#define AMEVCNTR13_EL0 S3_3_C13_C12_3
915#define AMEVCNTR14_EL0 S3_3_C13_C12_4
916#define AMEVCNTR15_EL0 S3_3_C13_C12_5
917#define AMEVCNTR16_EL0 S3_3_C13_C12_6
918#define AMEVCNTR17_EL0 S3_3_C13_C12_7
919#define AMEVCNTR18_EL0 S3_3_C13_C13_0
920#define AMEVCNTR19_EL0 S3_3_C13_C13_1
921#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
922#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
923#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
924#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
925#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
926#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
927
928/* Activity Monitor Group 1 Event Type Registers */
929#define AMEVTYPER10_EL0 S3_3_C13_C14_0
930#define AMEVTYPER11_EL0 S3_3_C13_C14_1
931#define AMEVTYPER12_EL0 S3_3_C13_C14_2
932#define AMEVTYPER13_EL0 S3_3_C13_C14_3
933#define AMEVTYPER14_EL0 S3_3_C13_C14_4
934#define AMEVTYPER15_EL0 S3_3_C13_C14_5
935#define AMEVTYPER16_EL0 S3_3_C13_C14_6
936#define AMEVTYPER17_EL0 S3_3_C13_C14_7
937#define AMEVTYPER18_EL0 S3_3_C13_C15_0
938#define AMEVTYPER19_EL0 S3_3_C13_C15_1
939#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
940#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
941#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
942#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
943#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
944#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
945
johpow01b7d752a2020-10-08 17:29:11 -0500946/* AMCFGR_EL0 definitions */
947#define AMCFGR_EL0_NCG_SHIFT U(28)
948#define AMCFGR_EL0_NCG_MASK U(0xf)
949
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200950/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500951#define AMCGCR_EL0_CG1NC_SHIFT U(8)
952#define AMCGCR_EL0_CG1NC_LENGTH U(8)
953#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200954
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000955/* MPAM register definitions */
956#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100957#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
958
959#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
960#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000961
962#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
963
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200964/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -0500965 * Definitions for system register interface to AMU for ARMv8.6 enhancements
966 ******************************************************************************/
967
968/* Definition for register defining which virtual offsets are implemented. */
969#define AMCG1IDR_EL0 S3_3_C13_C2_6
970#define AMCG1IDR_CTR_MASK ULL(0xffff)
971#define AMCG1IDR_CTR_SHIFT U(0)
972#define AMCG1IDR_VOFF_MASK ULL(0xffff)
973#define AMCG1IDR_VOFF_SHIFT U(16)
974
975/* New bit added to AMCR_EL0 */
976#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
977
978/* Definitions for virtual offset registers for architected event counters. */
979/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
980#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
981#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
982#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
983
984/* Definitions for virtual offset registers for auxiliary event counters. */
985#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
986#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
987#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
988#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
989#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
990#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
991#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
992#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
993#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
994#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
995#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
996#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
997#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
998#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
999#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1000#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1001
1002/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001003 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001004 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001005#define DISR_EL1 S3_0_C12_C1_1
1006#define DISR_A_BIT U(31)
1007
1008#define ERRIDR_EL1 S3_0_C5_C3_0
1009#define ERRIDR_MASK U(0xffff)
1010
1011#define ERRSELR_EL1 S3_0_C5_C3_1
1012
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001013/* System register access to Standard Error Record registers */
1014#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001015#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001016#define ERXSTATUS_EL1 S3_0_C5_C4_2
1017#define ERXADDR_EL1 S3_0_C5_C4_3
1018#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001019#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1020#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001021#define ERXMISC0_EL1 S3_0_C5_C5_0
1022#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001023
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001024#define ERXCTLR_ED_BIT (U(1) << 0)
1025#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001026
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001027#define ERXPFGCTL_UC_BIT (U(1) << 1)
1028#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1029#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001030
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001031/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +00001032 * Armv8.1 Registers - Privileged Access Never Registers
1033 ******************************************************************************/
1034#define PAN S3_0_C4_C2_3
1035#define PAN_BIT BIT(22)
1036
1037/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001038 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001039 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001040#define APIAKeyLo_EL1 S3_0_C2_C1_0
1041#define APIAKeyHi_EL1 S3_0_C2_C1_1
1042#define APIBKeyLo_EL1 S3_0_C2_C1_2
1043#define APIBKeyHi_EL1 S3_0_C2_C1_3
1044#define APDAKeyLo_EL1 S3_0_C2_C2_0
1045#define APDAKeyHi_EL1 S3_0_C2_C2_1
1046#define APDBKeyLo_EL1 S3_0_C2_C2_2
1047#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001048#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001049#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001050
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001051/*******************************************************************************
1052 * Armv8.4 Data Independent Timing Registers
1053 ******************************************************************************/
1054#define DIT S3_3_C4_C2_5
1055#define DIT_BIT BIT(24)
1056
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001057/*******************************************************************************
1058 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1059 ******************************************************************************/
1060#define SSBS S3_3_C4_C2_6
1061
Sandrine Bailleux277fb762019-10-08 12:10:45 +02001062/*******************************************************************************
1063 * Armv8.5 - Memory Tagging Extension Registers
1064 ******************************************************************************/
1065#define TFSRE0_EL1 S3_0_C5_C6_1
1066#define TFSR_EL1 S3_0_C5_C6_0
1067#define RGSR_EL1 S3_0_C1_C0_5
1068#define GCR_EL1 S3_0_C1_C0_6
1069
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001070/*******************************************************************************
1071 * Armv8.6 - Fine Grained Virtualization Traps Registers
1072 ******************************************************************************/
1073#define HFGRTR_EL2 S3_4_C1_C1_4
1074#define HFGWTR_EL2 S3_4_C1_C1_5
1075#define HFGITR_EL2 S3_4_C1_C1_6
1076#define HDFGRTR_EL2 S3_4_C3_C1_4
1077#define HDFGWTR_EL2 S3_4_C3_C1_5
1078
Jimmy Brisson945095a2020-04-16 10:54:59 -05001079/*******************************************************************************
1080 * Armv8.6 - Enhanced Counter Virtualization Registers
1081 ******************************************************************************/
1082#define CNTPOFF_EL2 S3_4_C14_C0_6
1083
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001084/*******************************************************************************
1085 * Armv9.0 - Trace Buffer Extension System Registers
1086 ******************************************************************************/
1087#define TRBLIMITR_EL1 S3_0_C9_C11_0
1088#define TRBPTR_EL1 S3_0_C9_C11_1
1089#define TRBBASER_EL1 S3_0_C9_C11_2
1090#define TRBSR_EL1 S3_0_C9_C11_3
1091#define TRBMAR_EL1 S3_0_C9_C11_4
1092#define TRBTRG_EL1 S3_0_C9_C11_6
1093#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001094
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001095/*******************************************************************************
1096 * Armv8.4 - Trace Filter System Registers
1097 ******************************************************************************/
1098#define TRFCR_EL1 S3_0_C1_C2_1
1099#define TRFCR_EL2 S3_4_C1_C2_1
1100
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001101/*******************************************************************************
1102 * Trace System Registers
1103 ******************************************************************************/
1104#define TRCAUXCTLR S2_1_C0_C6_0
1105#define TRCRSR S2_1_C0_C10_0
1106#define TRCCCCTLR S2_1_C0_C14_0
1107#define TRCBBCTLR S2_1_C0_C15_0
1108#define TRCEXTINSELR0 S2_1_C0_C8_4
1109#define TRCEXTINSELR1 S2_1_C0_C9_4
1110#define TRCEXTINSELR2 S2_1_C0_C10_4
1111#define TRCEXTINSELR3 S2_1_C0_C11_4
1112#define TRCCLAIMSET S2_1_c7_c8_6
1113#define TRCCLAIMCLR S2_1_c7_c9_6
1114#define TRCDEVARCH S2_1_c7_c15_6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001115
johpow01d0bbe6e2021-11-11 16:13:32 -06001116/*******************************************************************************
1117 * FEAT_HCX - Extended Hypervisor Configuration Register
1118 ******************************************************************************/
1119#define HCRX_EL2 S3_4_C1_C2_2
1120#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1121#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1122#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1123#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1124#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
1125
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001126#endif /* ARCH_H */