blob: dd0f8996db74c104f09483e51c4ecdfdcc78b4bc [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Manish V Badarkhe589a1122021-12-31 15:20:08 +00002 * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
johpow01b7d752a2020-10-08 17:29:11 -0500132#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
133#define ID_AA64PFR0_AMU_V1 U(0x1)
134#define ID_AA64PFR0_AMU_V1P1 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200135#define ID_AA64PFR0_ELX_MASK ULL(0xf)
136#define ID_AA64PFR0_SVE_SHIFT U(32)
137#define ID_AA64PFR0_SVE_MASK ULL(0xf)
138#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000139#define ID_AA64PFR0_MPAM_SHIFT U(40)
140#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000141#define ID_AA64PFR0_DIT_SHIFT U(48)
142#define ID_AA64PFR0_DIT_MASK ULL(0xf)
143#define ID_AA64PFR0_DIT_LENGTH U(4)
144#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200145#define ID_AA64PFR0_CSV2_SHIFT U(56)
146#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
147#define ID_AA64PFR0_CSV2_LENGTH U(4)
Mark Dykes16b71692021-09-15 14:13:55 -0500148#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
149#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
150#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
151#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
152#define ID_AA64PFR0_FEAT_RME_V1 U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200153
154/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
155#define ID_AA64DFR0_PMS_SHIFT U(32)
156#define ID_AA64DFR0_PMS_LENGTH U(4)
157#define ID_AA64DFR0_PMS_MASK ULL(0xf)
158
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100159/* ID_AA64DFR0_EL1.DEBUG definitions */
160#define ID_AA64DFR0_DEBUG_SHIFT U(0)
161#define ID_AA64DFR0_DEBUG_LENGTH U(4)
162#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100163#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
164 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100165#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
166#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
167#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
168#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
169
johpow018c3da8b2022-01-31 18:14:41 -0600170/* ID_AA64DFR0_EL1.BRBE definitions */
171#define ID_AA64DFR0_BRBE_SHIFT U(52)
172#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
173#define ID_AA64DFR0_BRBE_SUPPORTED ULL(1)
174
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100175/* ID_AA64DFR0_EL1.TraceBuffer definitions */
176#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
177#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
178#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
179
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100180/* ID_DFR0_EL1.Tracefilt definitions */
181#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
182#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
183#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
184
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100185/* ID_AA64DFR0_EL1.TraceVer definitions */
186#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
187#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
188#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
189
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200190#define EL_IMPL_NONE ULL(0)
191#define EL_IMPL_A64ONLY ULL(1)
192#define EL_IMPL_A64_A32 ULL(2)
193
194#define ID_AA64PFR0_GIC_SHIFT U(24)
195#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000196#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200197
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100198/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000199#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100200#define ID_AA64ISAR1_GPI_SHIFT U(28)
201#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000202#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100203#define ID_AA64ISAR1_GPA_SHIFT U(24)
204#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000205#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100206#define ID_AA64ISAR1_API_SHIFT U(8)
207#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000208#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100209#define ID_AA64ISAR1_APA_SHIFT U(4)
210#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000211#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100212
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000213/* ID_AA64MMFR0_EL1 definitions */
214#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
215#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
216
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200217#define PARANGE_0000 U(32)
218#define PARANGE_0001 U(36)
219#define PARANGE_0010 U(40)
220#define PARANGE_0011 U(42)
221#define PARANGE_0100 U(44)
222#define PARANGE_0101 U(48)
223#define PARANGE_0110 U(52)
224
Jimmy Brisson945095a2020-04-16 10:54:59 -0500225#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
226#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
227#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
228#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
229#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
230
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500231#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
232#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
233#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
234#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
235
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200236#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
237#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
238#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
239#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
240
241#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
242#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
243#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
244#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
245
246#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
247#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
248#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
249#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
250
Daniel Boulby39e4df22021-02-02 19:27:41 +0000251/* ID_AA64MMFR1_EL1 definitions */
252#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
253#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
254#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
255#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
256#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
257#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
johpow01d0bbe6e2021-11-11 16:13:32 -0600258#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
259#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
260#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
261#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000262#define ID_AA64MMFR1_EL1_AFP_SHIFT U(44)
263#define ID_AA64MMFR1_EL1_AFP_MASK ULL(0xf)
264#define ID_AA64MMFR1_EL1_AFP_SUPPORTED ULL(0x1)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000265
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000266/* ID_AA64MMFR2_EL1 definitions */
267#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000268
269#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
270#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
271
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000272#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
273#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
274
275/* ID_AA64PFR1_EL1 definitions */
276#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
277#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
278
279#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
280
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100281#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
282#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
283
284#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
285
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200286#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
287#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
288
289#define MTE_UNIMPLEMENTED ULL(0)
290#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
291#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
292
johpow0150ccb552020-11-10 19:22:13 -0600293#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
294#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
295
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000296/* ID_PFR1_EL1 definitions */
297#define ID_PFR1_VIRTEXT_SHIFT U(12)
298#define ID_PFR1_VIRTEXT_MASK U(0xf)
299#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
300 & ID_PFR1_VIRTEXT_MASK)
301
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200302/* SCTLR definitions */
303#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
304 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
305 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
306
307#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
308 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000309#define SCTLR_AARCH32_EL1_RES1 \
310 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
311 (U(1) << 4) | (U(1) << 3))
312
313#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
314 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
315 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200316
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000317#define SCTLR_M_BIT (ULL(1) << 0)
318#define SCTLR_A_BIT (ULL(1) << 1)
319#define SCTLR_C_BIT (ULL(1) << 2)
320#define SCTLR_SA_BIT (ULL(1) << 3)
321#define SCTLR_SA0_BIT (ULL(1) << 4)
322#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
323#define SCTLR_ITD_BIT (ULL(1) << 7)
324#define SCTLR_SED_BIT (ULL(1) << 8)
325#define SCTLR_UMA_BIT (ULL(1) << 9)
326#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100327#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000328#define SCTLR_DZE_BIT (ULL(1) << 14)
329#define SCTLR_UCT_BIT (ULL(1) << 15)
330#define SCTLR_NTWI_BIT (ULL(1) << 16)
331#define SCTLR_NTWE_BIT (ULL(1) << 18)
332#define SCTLR_WXN_BIT (ULL(1) << 19)
333#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100334#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000335#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000336#define SCTLR_E0E_BIT (ULL(1) << 24)
337#define SCTLR_EE_BIT (ULL(1) << 25)
338#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100339#define SCTLR_EnDA_BIT (ULL(1) << 27)
340#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000341#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000342#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200343#define SCTLR_RESET_VAL SCTLR_EL3_RES1
344
345/* CPACR_El1 definitions */
346#define CPACR_EL1_FPEN(x) ((x) << 20)
347#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
348#define CPACR_EL1_FP_TRAP_ALL U(0x2)
349#define CPACR_EL1_FP_TRAP_NONE U(0x3)
350
351/* SCR definitions */
352#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500353#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200354#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200355#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000356#define SCR_API_BIT (U(1) << 17)
357#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200358#define SCR_TWE_BIT (U(1) << 13)
359#define SCR_TWI_BIT (U(1) << 12)
360#define SCR_ST_BIT (U(1) << 11)
361#define SCR_RW_BIT (U(1) << 10)
362#define SCR_SIF_BIT (U(1) << 9)
363#define SCR_HCE_BIT (U(1) << 8)
364#define SCR_SMD_BIT (U(1) << 7)
365#define SCR_EA_BIT (U(1) << 3)
366#define SCR_FIQ_BIT (U(1) << 2)
367#define SCR_IRQ_BIT (U(1) << 1)
368#define SCR_NS_BIT (U(1) << 0)
369#define SCR_VALID_BIT_MASK U(0x2f8f)
370#define SCR_RESET_VAL SCR_RES1_BITS
371
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000372/* MDCR_EL3 definitions */
373#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100374#define MDCR_SPD32_LEGACY ULL(0x0)
375#define MDCR_SPD32_DISABLE ULL(0x2)
376#define MDCR_SPD32_ENABLE ULL(0x3)
377#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000378#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100379#define MDCR_NSPB_EL1 ULL(0x3)
380#define MDCR_TDOSA_BIT (ULL(1) << 10)
381#define MDCR_TDA_BIT (ULL(1) << 9)
382#define MDCR_TPM_BIT (ULL(1) << 6)
383#define MDCR_SCCD_BIT (ULL(1) << 23)
384#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000385
386/* MDCR_EL2 definitions */
387#define MDCR_EL2_TPMS (U(1) << 14)
388#define MDCR_EL2_E2PB(x) ((x) << 12)
389#define MDCR_EL2_E2PB_EL1 U(0x3)
390#define MDCR_EL2_TDRA_BIT (U(1) << 11)
391#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
392#define MDCR_EL2_TDA_BIT (U(1) << 9)
393#define MDCR_EL2_TDE_BIT (U(1) << 8)
394#define MDCR_EL2_HPME_BIT (U(1) << 7)
395#define MDCR_EL2_TPM_BIT (U(1) << 6)
396#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
397#define MDCR_EL2_RESET_VAL U(0x0)
398
399/* HSTR_EL2 definitions */
400#define HSTR_EL2_RESET_VAL U(0x0)
401#define HSTR_EL2_T_MASK U(0xff)
402
403/* CNTHP_CTL_EL2 definitions */
404#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
405#define CNTHP_CTL_RESET_VAL U(0x0)
406
407/* VTTBR_EL2 definitions */
408#define VTTBR_RESET_VAL ULL(0x0)
409#define VTTBR_VMID_MASK ULL(0xff)
410#define VTTBR_VMID_SHIFT U(48)
411#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
412#define VTTBR_BADDR_SHIFT U(0)
413
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200414/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500415#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000416#define HCR_API_BIT (ULL(1) << 41)
417#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000418#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000419#define HCR_TGE_BIT (ULL(1) << 27)
420#define HCR_RW_SHIFT U(31)
421#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
422#define HCR_AMO_BIT (ULL(1) << 5)
423#define HCR_IMO_BIT (ULL(1) << 4)
424#define HCR_FMO_BIT (ULL(1) << 3)
425
426/* ISR definitions */
427#define ISR_A_SHIFT U(8)
428#define ISR_I_SHIFT U(7)
429#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200430
431/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000432#define CNTHCTL_RESET_VAL U(0x0)
433#define EVNTEN_BIT (U(1) << 2)
434#define EL1PCEN_BIT (U(1) << 1)
435#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200436
437/* CNTKCTL_EL1 definitions */
438#define EL0PTEN_BIT (U(1) << 9)
439#define EL0VTEN_BIT (U(1) << 8)
440#define EL0PCTEN_BIT (U(1) << 0)
441#define EL0VCTEN_BIT (U(1) << 1)
442#define EVNTEN_BIT (U(1) << 2)
443#define EVNTDIR_BIT (U(1) << 3)
444#define EVNTI_SHIFT U(4)
445#define EVNTI_MASK U(0xf)
446
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000447/* CPTR_EL3 definitions */
448#define TCPAC_BIT (U(1) << 31)
449#define TAM_BIT (U(1) << 30)
450#define TTA_BIT (U(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600451#define ESM_BIT (U(1) << 12)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000452#define TFP_BIT (U(1) << 10)
453#define CPTR_EZ_BIT (U(1) << 8)
454#define CPTR_EL3_RESET_VAL U(0x0)
455
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200456/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000457#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
458#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
459#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
johpow0150ccb552020-11-10 19:22:13 -0600460#define CPTR_EL2_SMEN_MASK ULL(0x3)
461#define CPTR_EL2_SMEN_SHIFT U(24)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000462#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600463#define CPTR_EL2_TSM_BIT (ULL(1) << 12)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000464#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
465#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000466#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200467
468/* CPSR/SPSR definitions */
469#define DAIF_FIQ_BIT (U(1) << 0)
470#define DAIF_IRQ_BIT (U(1) << 1)
471#define DAIF_ABT_BIT (U(1) << 2)
472#define DAIF_DBG_BIT (U(1) << 3)
473#define SPSR_DAIF_SHIFT U(6)
474#define SPSR_DAIF_MASK U(0xf)
475
476#define SPSR_AIF_SHIFT U(6)
477#define SPSR_AIF_MASK U(0x7)
478
479#define SPSR_E_SHIFT U(9)
480#define SPSR_E_MASK U(0x1)
481#define SPSR_E_LITTLE U(0x0)
482#define SPSR_E_BIG U(0x1)
483
484#define SPSR_T_SHIFT U(5)
485#define SPSR_T_MASK U(0x1)
486#define SPSR_T_ARM U(0x0)
487#define SPSR_T_THUMB U(0x1)
488
489#define SPSR_M_SHIFT U(4)
490#define SPSR_M_MASK U(0x1)
491#define SPSR_M_AARCH64 U(0x0)
492#define SPSR_M_AARCH32 U(0x1)
493
494#define DISABLE_ALL_EXCEPTIONS \
495 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
496
497#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
498
499/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000500 * RMR_EL3 definitions
501 */
502#define RMR_EL3_RR_BIT (U(1) << 1)
503#define RMR_EL3_AA64_BIT (U(1) << 0)
504
505/*
506 * HI-VECTOR address for AArch32 state
507 */
508#define HI_VECTOR_BASE U(0xFFFF0000)
509
510/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200511 * TCR defintions
512 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000513#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200514#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200515#define TCR_EL1_IPS_SHIFT U(32)
516#define TCR_EL2_PS_SHIFT U(16)
517#define TCR_EL3_PS_SHIFT U(16)
518
519#define TCR_TxSZ_MIN ULL(16)
520#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000521#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200522
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100523#define TCR_T0SZ_SHIFT U(0)
524#define TCR_T1SZ_SHIFT U(16)
525
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200526/* (internal) physical address size bits in EL3/EL1 */
527#define TCR_PS_BITS_4GB ULL(0x0)
528#define TCR_PS_BITS_64GB ULL(0x1)
529#define TCR_PS_BITS_1TB ULL(0x2)
530#define TCR_PS_BITS_4TB ULL(0x3)
531#define TCR_PS_BITS_16TB ULL(0x4)
532#define TCR_PS_BITS_256TB ULL(0x5)
533
534#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
535#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
536#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
537#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
538#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
539#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
540
541#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
542#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
543#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
544#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
545
546#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
547#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
548#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
549#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
550
551#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
552#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
553#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
554
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100555#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
556#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
557#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
558#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
559
560#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
561#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
562#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
563#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
564
565#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
566#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
567#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
568
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200569#define TCR_TG0_SHIFT U(14)
570#define TCR_TG0_MASK ULL(3)
571#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
572#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
573#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
574
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100575#define TCR_TG1_SHIFT U(30)
576#define TCR_TG1_MASK ULL(3)
577#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
578#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
579#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
580
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200581#define TCR_EPD0_BIT (ULL(1) << 7)
582#define TCR_EPD1_BIT (ULL(1) << 23)
583
584#define MODE_SP_SHIFT U(0x0)
585#define MODE_SP_MASK U(0x1)
586#define MODE_SP_EL0 U(0x0)
587#define MODE_SP_ELX U(0x1)
588
589#define MODE_RW_SHIFT U(0x4)
590#define MODE_RW_MASK U(0x1)
591#define MODE_RW_64 U(0x0)
592#define MODE_RW_32 U(0x1)
593
594#define MODE_EL_SHIFT U(0x2)
595#define MODE_EL_MASK U(0x3)
596#define MODE_EL3 U(0x3)
597#define MODE_EL2 U(0x2)
598#define MODE_EL1 U(0x1)
599#define MODE_EL0 U(0x0)
600
601#define MODE32_SHIFT U(0)
602#define MODE32_MASK U(0xf)
603#define MODE32_usr U(0x0)
604#define MODE32_fiq U(0x1)
605#define MODE32_irq U(0x2)
606#define MODE32_svc U(0x3)
607#define MODE32_mon U(0x6)
608#define MODE32_abt U(0x7)
609#define MODE32_hyp U(0xa)
610#define MODE32_und U(0xb)
611#define MODE32_sys U(0xf)
612
613#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
614#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
615#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
616#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
617
618#define SPSR_64(el, sp, daif) \
619 ((MODE_RW_64 << MODE_RW_SHIFT) | \
620 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
621 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
622 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
623
624#define SPSR_MODE32(mode, isa, endian, aif) \
625 ((MODE_RW_32 << MODE_RW_SHIFT) | \
626 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
627 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
628 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
629 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
630
631/*
632 * TTBR Definitions
633 */
634#define TTBR_CNP_BIT ULL(0x1)
635
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000636/*
637 * CTR_EL0 definitions
638 */
639#define CTR_CWG_SHIFT U(24)
640#define CTR_CWG_MASK U(0xf)
641#define CTR_ERG_SHIFT U(20)
642#define CTR_ERG_MASK U(0xf)
643#define CTR_DMINLINE_SHIFT U(16)
644#define CTR_DMINLINE_MASK U(0xf)
645#define CTR_L1IP_SHIFT U(14)
646#define CTR_L1IP_MASK U(0x3)
647#define CTR_IMINLINE_SHIFT U(0)
648#define CTR_IMINLINE_MASK U(0xf)
649
650#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
651
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000652/*
653 * FPCR definitions
654 */
655#define FPCR_FIZ_BIT (ULL(1) << 0)
656#define FPCR_AH_BIT (ULL(1) << 1)
657#define FPCR_NEP_BIT (ULL(1) << 2)
658
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200659/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000660#define CNTP_CTL_ENABLE_SHIFT U(0)
661#define CNTP_CTL_IMASK_SHIFT U(1)
662#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200663
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000664#define CNTP_CTL_ENABLE_MASK U(1)
665#define CNTP_CTL_IMASK_MASK U(1)
666#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200667
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200668/* Exception Syndrome register bits and bobs */
669#define ESR_EC_SHIFT U(26)
670#define ESR_EC_MASK U(0x3f)
671#define ESR_EC_LENGTH U(6)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100672#define ESR_ISS_SHIFT U(0x0)
673#define ESR_ISS_MASK U(0x1ffffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200674#define EC_UNKNOWN U(0x0)
675#define EC_WFE_WFI U(0x1)
676#define EC_AARCH32_CP15_MRC_MCR U(0x3)
677#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
678#define EC_AARCH32_CP14_MRC_MCR U(0x5)
679#define EC_AARCH32_CP14_LDC_STC U(0x6)
680#define EC_FP_SIMD U(0x7)
681#define EC_AARCH32_CP10_MRC U(0x8)
682#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
683#define EC_ILLEGAL U(0xe)
684#define EC_AARCH32_SVC U(0x11)
685#define EC_AARCH32_HVC U(0x12)
686#define EC_AARCH32_SMC U(0x13)
687#define EC_AARCH64_SVC U(0x15)
688#define EC_AARCH64_HVC U(0x16)
689#define EC_AARCH64_SMC U(0x17)
690#define EC_AARCH64_SYS U(0x18)
691#define EC_IABORT_LOWER_EL U(0x20)
692#define EC_IABORT_CUR_EL U(0x21)
693#define EC_PC_ALIGN U(0x22)
694#define EC_DABORT_LOWER_EL U(0x24)
695#define EC_DABORT_CUR_EL U(0x25)
696#define EC_SP_ALIGN U(0x26)
697#define EC_AARCH32_FP U(0x28)
698#define EC_AARCH64_FP U(0x2c)
699#define EC_SERROR U(0x2f)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100700/* Data Fault Status code, not all error codes listed */
701#define ISS_DFSC_MASK U(0x3f)
702#define DFSC_EXT_DABORT U(0x10)
703#define DFSC_GPF_DABORT U(0x28)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200704
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000705/*
706 * External Abort bit in Instruction and Data Aborts synchronous exception
707 * syndromes.
708 */
709#define ESR_ISS_EABORT_EA_BIT U(9)
710
711#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100712#define ISS_BITS(x) (((x) >> ESR_ISS_SHIFT) & ESR_ISS_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000713
714/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
715#define RMR_RESET_REQUEST_SHIFT U(0x1)
716#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200717
718/*******************************************************************************
719 * Definitions of register offsets, fields and macros for CPU system
720 * instructions.
721 ******************************************************************************/
722
723#define TLBI_ADDR_SHIFT U(12)
724#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
725#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
726
727/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000728 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
729 * system level implementation of the Generic Timer.
730 ******************************************************************************/
731#define CNTCTLBASE_CNTFRQ U(0x0)
732#define CNTNSAR U(0x4)
733#define CNTNSAR_NS_SHIFT(x) (x)
734
735#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
736#define CNTACR_RPCT_SHIFT U(0x0)
737#define CNTACR_RVCT_SHIFT U(0x1)
738#define CNTACR_RFRQ_SHIFT U(0x2)
739#define CNTACR_RVOFF_SHIFT U(0x3)
740#define CNTACR_RWVT_SHIFT U(0x4)
741#define CNTACR_RWPT_SHIFT U(0x5)
742
743/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200744 * Definitions of register offsets and fields in the CNTBaseN Frame of the
745 * system level implementation of the Generic Timer.
746 ******************************************************************************/
747/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000748#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200749/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000750#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200751/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000752#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200753/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000754#define CNTP_CTL U(0x2c)
755
756/* PMCR_EL0 definitions */
757#define PMCR_EL0_RESET_VAL U(0x0)
758#define PMCR_EL0_N_SHIFT U(11)
759#define PMCR_EL0_N_MASK U(0x1f)
760#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
761#define PMCR_EL0_LC_BIT (U(1) << 6)
762#define PMCR_EL0_DP_BIT (U(1) << 5)
763#define PMCR_EL0_X_BIT (U(1) << 4)
764#define PMCR_EL0_D_BIT (U(1) << 3)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100765#define PMCR_EL0_E_BIT (U(1) << 0)
766
767/* PMCNTENSET_EL0 definitions */
768#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
769#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
770
771/* PMEVTYPER<n>_EL0 definitions */
772#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
773#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
774#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
775#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
776#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
777#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
778#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
779
780/* PMCCFILTR_EL0 definitions */
781#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
782#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
783#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
784#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
785#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
786#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
787
788/* PMU event counter ID definitions */
789#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000790
791/*******************************************************************************
792 * Definitions for system register interface to SVE
793 ******************************************************************************/
794#define ZCR_EL3 S3_6_C1_C2_0
795#define ZCR_EL2 S3_4_C1_C2_0
796
797/* ZCR_EL3 definitions */
798#define ZCR_EL3_LEN_MASK U(0xf)
799
800/* ZCR_EL2 definitions */
801#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200802
803/*******************************************************************************
johpow0150ccb552020-11-10 19:22:13 -0600804 * Definitions for system register interface to SME
805 ******************************************************************************/
806#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
807#define SVCR S3_3_C4_C2_2
808#define TPIDR2_EL0 S3_3_C13_C0_5
809#define SMCR_EL2 S3_4_C1_C2_6
810
811/* ID_AA64SMFR0_EL1 definitions */
812#define ID_AA64SMFR0_EL1_FA64_BIT (UL(1) << 63)
813
814/* SVCR definitions */
815#define SVCR_ZA_BIT (U(1) << 1)
816#define SVCR_SM_BIT (U(1) << 0)
817
818/* SMPRI_EL1 definitions */
819#define SMPRI_EL1_PRIORITY_SHIFT U(0)
820#define SMPRI_EL1_PRIORITY_MASK U(0xf)
821
822/* SMPRIMAP_EL2 definitions */
823/* Register is composed of 16 priority map fields of 4 bits numbered 0-15. */
824#define SMPRIMAP_EL2_MAP_SHIFT(pri) U((pri) * 4)
825#define SMPRIMAP_EL2_MAP_MASK U(0xf)
826
827/* SMCR_ELx definitions */
828#define SMCR_ELX_LEN_SHIFT U(0)
829#define SMCR_ELX_LEN_MASK U(0x1ff)
830#define SMCR_ELX_FA64_BIT (U(1) << 31)
831
832/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200833 * Definitions of MAIR encodings for device and normal memory
834 ******************************************************************************/
835/*
836 * MAIR encodings for device memory attributes.
837 */
838#define MAIR_DEV_nGnRnE ULL(0x0)
839#define MAIR_DEV_nGnRE ULL(0x4)
840#define MAIR_DEV_nGRE ULL(0x8)
841#define MAIR_DEV_GRE ULL(0xc)
842
843/*
844 * MAIR encodings for normal memory attributes.
845 *
846 * Cache Policy
847 * WT: Write Through
848 * WB: Write Back
849 * NC: Non-Cacheable
850 *
851 * Transient Hint
852 * NTR: Non-Transient
853 * TR: Transient
854 *
855 * Allocation Policy
856 * RA: Read Allocate
857 * WA: Write Allocate
858 * RWA: Read and Write Allocate
859 * NA: No Allocation
860 */
861#define MAIR_NORM_WT_TR_WA ULL(0x1)
862#define MAIR_NORM_WT_TR_RA ULL(0x2)
863#define MAIR_NORM_WT_TR_RWA ULL(0x3)
864#define MAIR_NORM_NC ULL(0x4)
865#define MAIR_NORM_WB_TR_WA ULL(0x5)
866#define MAIR_NORM_WB_TR_RA ULL(0x6)
867#define MAIR_NORM_WB_TR_RWA ULL(0x7)
868#define MAIR_NORM_WT_NTR_NA ULL(0x8)
869#define MAIR_NORM_WT_NTR_WA ULL(0x9)
870#define MAIR_NORM_WT_NTR_RA ULL(0xa)
871#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
872#define MAIR_NORM_WB_NTR_NA ULL(0xc)
873#define MAIR_NORM_WB_NTR_WA ULL(0xd)
874#define MAIR_NORM_WB_NTR_RA ULL(0xe)
875#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
876
877#define MAIR_NORM_OUTER_SHIFT U(4)
878
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000879#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
880 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200881
882/* PAR_EL1 fields */
883#define PAR_F_SHIFT U(0)
884#define PAR_F_MASK ULL(0x1)
885#define PAR_ADDR_SHIFT U(12)
886#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
887
888/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000889 * Definitions for system register interface to SPE
890 ******************************************************************************/
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000891#define PMSCR_EL1 S3_0_C9_C9_0
892#define PMSNEVFR_EL1 S3_0_C9_C9_1
893#define PMSICR_EL1 S3_0_C9_C9_2
894#define PMSIRR_EL1 S3_0_C9_C9_3
895#define PMSFCR_EL1 S3_0_C9_C9_4
896#define PMSEVFR_EL1 S3_0_C9_C9_5
897#define PMSLATFR_EL1 S3_0_C9_C9_6
898#define PMSIDR_EL1 S3_0_C9_C9_7
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000899#define PMBLIMITR_EL1 S3_0_C9_C10_0
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000900#define PMBPTR_EL1 S3_0_C9_C10_1
901#define PMBSR_EL1 S3_0_C9_C10_3
902#define PMSCR_EL2 S3_4_C9_C9_0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000903
904/*******************************************************************************
905 * Definitions for system register interface to MPAM
906 ******************************************************************************/
907#define MPAMIDR_EL1 S3_0_C10_C4_4
908#define MPAM2_EL2 S3_4_C10_C5_0
909#define MPAMHCR_EL2 S3_4_C10_C4_0
910#define MPAM3_EL3 S3_6_C10_C5_0
911
912/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200913 * Definitions for system register interface to AMU for ARMv8.4 onwards
914 ******************************************************************************/
915#define AMCR_EL0 S3_3_C13_C2_0
916#define AMCFGR_EL0 S3_3_C13_C2_1
917#define AMCGCR_EL0 S3_3_C13_C2_2
918#define AMUSERENR_EL0 S3_3_C13_C2_3
919#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
920#define AMCNTENSET0_EL0 S3_3_C13_C2_5
921#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
922#define AMCNTENSET1_EL0 S3_3_C13_C3_1
923
924/* Activity Monitor Group 0 Event Counter Registers */
925#define AMEVCNTR00_EL0 S3_3_C13_C4_0
926#define AMEVCNTR01_EL0 S3_3_C13_C4_1
927#define AMEVCNTR02_EL0 S3_3_C13_C4_2
928#define AMEVCNTR03_EL0 S3_3_C13_C4_3
929
930/* Activity Monitor Group 0 Event Type Registers */
931#define AMEVTYPER00_EL0 S3_3_C13_C6_0
932#define AMEVTYPER01_EL0 S3_3_C13_C6_1
933#define AMEVTYPER02_EL0 S3_3_C13_C6_2
934#define AMEVTYPER03_EL0 S3_3_C13_C6_3
935
936/* Activity Monitor Group 1 Event Counter Registers */
937#define AMEVCNTR10_EL0 S3_3_C13_C12_0
938#define AMEVCNTR11_EL0 S3_3_C13_C12_1
939#define AMEVCNTR12_EL0 S3_3_C13_C12_2
940#define AMEVCNTR13_EL0 S3_3_C13_C12_3
941#define AMEVCNTR14_EL0 S3_3_C13_C12_4
942#define AMEVCNTR15_EL0 S3_3_C13_C12_5
943#define AMEVCNTR16_EL0 S3_3_C13_C12_6
944#define AMEVCNTR17_EL0 S3_3_C13_C12_7
945#define AMEVCNTR18_EL0 S3_3_C13_C13_0
946#define AMEVCNTR19_EL0 S3_3_C13_C13_1
947#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
948#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
949#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
950#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
951#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
952#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
953
954/* Activity Monitor Group 1 Event Type Registers */
955#define AMEVTYPER10_EL0 S3_3_C13_C14_0
956#define AMEVTYPER11_EL0 S3_3_C13_C14_1
957#define AMEVTYPER12_EL0 S3_3_C13_C14_2
958#define AMEVTYPER13_EL0 S3_3_C13_C14_3
959#define AMEVTYPER14_EL0 S3_3_C13_C14_4
960#define AMEVTYPER15_EL0 S3_3_C13_C14_5
961#define AMEVTYPER16_EL0 S3_3_C13_C14_6
962#define AMEVTYPER17_EL0 S3_3_C13_C14_7
963#define AMEVTYPER18_EL0 S3_3_C13_C15_0
964#define AMEVTYPER19_EL0 S3_3_C13_C15_1
965#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
966#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
967#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
968#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
969#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
970#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
971
johpow01b7d752a2020-10-08 17:29:11 -0500972/* AMCFGR_EL0 definitions */
973#define AMCFGR_EL0_NCG_SHIFT U(28)
974#define AMCFGR_EL0_NCG_MASK U(0xf)
975
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200976/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500977#define AMCGCR_EL0_CG1NC_SHIFT U(8)
978#define AMCGCR_EL0_CG1NC_LENGTH U(8)
979#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200980
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000981/* MPAM register definitions */
982#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100983#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
984
985#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
986#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000987
988#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
989
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200990/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -0500991 * Definitions for system register interface to AMU for ARMv8.6 enhancements
992 ******************************************************************************/
993
994/* Definition for register defining which virtual offsets are implemented. */
995#define AMCG1IDR_EL0 S3_3_C13_C2_6
996#define AMCG1IDR_CTR_MASK ULL(0xffff)
997#define AMCG1IDR_CTR_SHIFT U(0)
998#define AMCG1IDR_VOFF_MASK ULL(0xffff)
999#define AMCG1IDR_VOFF_SHIFT U(16)
1000
1001/* New bit added to AMCR_EL0 */
1002#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
1003
1004/* Definitions for virtual offset registers for architected event counters. */
1005/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
1006#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1007#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1008#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1009
1010/* Definitions for virtual offset registers for auxiliary event counters. */
1011#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1012#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1013#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1014#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1015#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1016#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1017#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1018#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1019#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1020#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1021#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1022#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1023#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1024#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1025#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1026#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1027
1028/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001029 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001030 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001031#define DISR_EL1 S3_0_C12_C1_1
1032#define DISR_A_BIT U(31)
1033
1034#define ERRIDR_EL1 S3_0_C5_C3_0
1035#define ERRIDR_MASK U(0xffff)
1036
1037#define ERRSELR_EL1 S3_0_C5_C3_1
1038
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001039/* System register access to Standard Error Record registers */
1040#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001041#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001042#define ERXSTATUS_EL1 S3_0_C5_C4_2
1043#define ERXADDR_EL1 S3_0_C5_C4_3
1044#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001045#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1046#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001047#define ERXMISC0_EL1 S3_0_C5_C5_0
1048#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001049
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001050#define ERXCTLR_ED_BIT (U(1) << 0)
1051#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001052
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001053#define ERXPFGCTL_UC_BIT (U(1) << 1)
1054#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1055#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001056
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001057/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +00001058 * Armv8.1 Registers - Privileged Access Never Registers
1059 ******************************************************************************/
1060#define PAN S3_0_C4_C2_3
1061#define PAN_BIT BIT(22)
1062
1063/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001064 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001065 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001066#define APIAKeyLo_EL1 S3_0_C2_C1_0
1067#define APIAKeyHi_EL1 S3_0_C2_C1_1
1068#define APIBKeyLo_EL1 S3_0_C2_C1_2
1069#define APIBKeyHi_EL1 S3_0_C2_C1_3
1070#define APDAKeyLo_EL1 S3_0_C2_C2_0
1071#define APDAKeyHi_EL1 S3_0_C2_C2_1
1072#define APDBKeyLo_EL1 S3_0_C2_C2_2
1073#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001074#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001075#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001076
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001077/*******************************************************************************
1078 * Armv8.4 Data Independent Timing Registers
1079 ******************************************************************************/
1080#define DIT S3_3_C4_C2_5
1081#define DIT_BIT BIT(24)
1082
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001083/*******************************************************************************
1084 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1085 ******************************************************************************/
1086#define SSBS S3_3_C4_C2_6
1087
Sandrine Bailleux277fb762019-10-08 12:10:45 +02001088/*******************************************************************************
1089 * Armv8.5 - Memory Tagging Extension Registers
1090 ******************************************************************************/
1091#define TFSRE0_EL1 S3_0_C5_C6_1
1092#define TFSR_EL1 S3_0_C5_C6_0
1093#define RGSR_EL1 S3_0_C1_C0_5
1094#define GCR_EL1 S3_0_C1_C0_6
1095
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001096/*******************************************************************************
1097 * Armv8.6 - Fine Grained Virtualization Traps Registers
1098 ******************************************************************************/
1099#define HFGRTR_EL2 S3_4_C1_C1_4
1100#define HFGWTR_EL2 S3_4_C1_C1_5
1101#define HFGITR_EL2 S3_4_C1_C1_6
1102#define HDFGRTR_EL2 S3_4_C3_C1_4
1103#define HDFGWTR_EL2 S3_4_C3_C1_5
1104
Jimmy Brisson945095a2020-04-16 10:54:59 -05001105/*******************************************************************************
1106 * Armv8.6 - Enhanced Counter Virtualization Registers
1107 ******************************************************************************/
1108#define CNTPOFF_EL2 S3_4_C14_C0_6
1109
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001110/*******************************************************************************
1111 * Armv9.0 - Trace Buffer Extension System Registers
1112 ******************************************************************************/
1113#define TRBLIMITR_EL1 S3_0_C9_C11_0
1114#define TRBPTR_EL1 S3_0_C9_C11_1
1115#define TRBBASER_EL1 S3_0_C9_C11_2
1116#define TRBSR_EL1 S3_0_C9_C11_3
1117#define TRBMAR_EL1 S3_0_C9_C11_4
1118#define TRBTRG_EL1 S3_0_C9_C11_6
1119#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001120
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001121/*******************************************************************************
johpow018c3da8b2022-01-31 18:14:41 -06001122 * FEAT_BRBE - Branch Record Buffer Extension System Registers
1123 ******************************************************************************/
1124
1125#define BRBCR_EL1 S2_1_C9_C0_0
1126#define BRBCR_EL2 S2_4_C9_C0_0
1127#define BRBFCR_EL1 S2_1_C9_C0_1
1128#define BRBTS_EL1 S2_1_C9_C0_2
1129#define BRBINFINJ_EL1 S2_1_C9_C1_0
1130#define BRBSRCINJ_EL1 S2_1_C9_C1_1
1131#define BRBTGTINJ_EL1 S2_1_C9_C1_2
1132#define BRBIDR0_EL1 S2_1_C9_C2_0
1133
1134/*******************************************************************************
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001135 * Armv8.4 - Trace Filter System Registers
1136 ******************************************************************************/
1137#define TRFCR_EL1 S3_0_C1_C2_1
1138#define TRFCR_EL2 S3_4_C1_C2_1
1139
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001140/*******************************************************************************
1141 * Trace System Registers
1142 ******************************************************************************/
1143#define TRCAUXCTLR S2_1_C0_C6_0
1144#define TRCRSR S2_1_C0_C10_0
1145#define TRCCCCTLR S2_1_C0_C14_0
1146#define TRCBBCTLR S2_1_C0_C15_0
1147#define TRCEXTINSELR0 S2_1_C0_C8_4
1148#define TRCEXTINSELR1 S2_1_C0_C9_4
1149#define TRCEXTINSELR2 S2_1_C0_C10_4
1150#define TRCEXTINSELR3 S2_1_C0_C11_4
1151#define TRCCLAIMSET S2_1_c7_c8_6
1152#define TRCCLAIMCLR S2_1_c7_c9_6
1153#define TRCDEVARCH S2_1_c7_c15_6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001154
johpow01d0bbe6e2021-11-11 16:13:32 -06001155/*******************************************************************************
1156 * FEAT_HCX - Extended Hypervisor Configuration Register
1157 ******************************************************************************/
1158#define HCRX_EL2 S3_4_C1_C2_2
1159#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1160#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1161#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1162#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1163#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
1164
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001165#endif /* ARCH_H */