blob: e48e51c851daee1e873e33b8172900db69c749a2 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Manish V Badarkhe589a1122021-12-31 15:20:08 +00002 * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
johpow01b7d752a2020-10-08 17:29:11 -0500132#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
133#define ID_AA64PFR0_AMU_V1 U(0x1)
134#define ID_AA64PFR0_AMU_V1P1 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200135#define ID_AA64PFR0_ELX_MASK ULL(0xf)
136#define ID_AA64PFR0_SVE_SHIFT U(32)
137#define ID_AA64PFR0_SVE_MASK ULL(0xf)
138#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000139#define ID_AA64PFR0_MPAM_SHIFT U(40)
140#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000141#define ID_AA64PFR0_DIT_SHIFT U(48)
142#define ID_AA64PFR0_DIT_MASK ULL(0xf)
143#define ID_AA64PFR0_DIT_LENGTH U(4)
144#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200145#define ID_AA64PFR0_CSV2_SHIFT U(56)
146#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
147#define ID_AA64PFR0_CSV2_LENGTH U(4)
Mark Dykes16b71692021-09-15 14:13:55 -0500148#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
149#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
150#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
151#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
152#define ID_AA64PFR0_FEAT_RME_V1 U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200153
154/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
Manish V Badarkhe41bce212022-11-17 12:34:40 +0000155#define ID_AA64DFR0_PMS_SHIFT U(32)
156#define ID_AA64DFR0_PMS_LENGTH U(4)
157#define ID_AA64DFR0_PMS_MASK ULL(0xf)
158#define ID_AA64DFR0_SPE_NOT_SUPPORTED U(0)
159#define ID_AA64DFR0_SPE U(1)
160#define ID_AA64DFR0_SPE_V1P1 U(2)
161#define ID_AA64DFR0_SPE_V1P2 U(3)
162#define ID_AA64DFR0_SPE_V1P3 U(4)
163#define ID_AA64DFR0_SPE_V1P4 U(5)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200164
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100165/* ID_AA64DFR0_EL1.DEBUG definitions */
166#define ID_AA64DFR0_DEBUG_SHIFT U(0)
167#define ID_AA64DFR0_DEBUG_LENGTH U(4)
168#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100169#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
170 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100171#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
172#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
173#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
174#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
175
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100176/* ID_AA64DFR0_EL1.HPMN0 definitions */
177#define ID_AA64DFR0_HPMN0_SHIFT U(60)
178#define ID_AA64DFR0_HPMN0_MASK ULL(0xf)
179#define ID_AA64DFR0_HPMN0_SUPPORTED ULL(1)
180
johpow018c3da8b2022-01-31 18:14:41 -0600181/* ID_AA64DFR0_EL1.BRBE definitions */
182#define ID_AA64DFR0_BRBE_SHIFT U(52)
183#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
184#define ID_AA64DFR0_BRBE_SUPPORTED ULL(1)
185
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100186/* ID_AA64DFR0_EL1.TraceBuffer definitions */
187#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
188#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
189#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
190
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100191/* ID_DFR0_EL1.Tracefilt definitions */
192#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
193#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
194#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
195
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100196/* ID_AA64DFR0_EL1.PMUVer definitions */
197#define ID_AA64DFR0_PMUVER_SHIFT U(8)
198#define ID_AA64DFR0_PMUVER_MASK ULL(0xf)
199#define ID_AA64DFR0_PMUVER_NOT_SUPPORTED ULL(0)
200
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100201/* ID_AA64DFR0_EL1.TraceVer definitions */
202#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
203#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
204#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
205
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200206#define EL_IMPL_NONE ULL(0)
207#define EL_IMPL_A64ONLY ULL(1)
208#define EL_IMPL_A64_A32 ULL(2)
209
210#define ID_AA64PFR0_GIC_SHIFT U(24)
211#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000212#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200213
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100214/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000215#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100216#define ID_AA64ISAR1_GPI_SHIFT U(28)
217#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000218#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100219#define ID_AA64ISAR1_GPA_SHIFT U(24)
220#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000221#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100222#define ID_AA64ISAR1_API_SHIFT U(8)
223#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000224#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100225#define ID_AA64ISAR1_APA_SHIFT U(4)
226#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000227#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100228
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000229/* ID_AA64ISAR2_EL1 definitions */
230#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
231#define ID_AA64ISAR2_WFXT_MASK ULL(0xf)
232#define ID_AA64ISAR2_WFXT_SHIFT U(0x0)
233#define ID_AA64ISAR2_WFXT_SUPPORTED ULL(0x2)
Juan Pablo Condeebd1b692022-06-30 17:47:35 -0400234#define ID_AA64ISAR2_GPA3_SHIFT U(8)
235#define ID_AA64ISAR2_GPA3_MASK ULL(0xf)
236#define ID_AA64ISAR2_APA3_SHIFT U(12)
237#define ID_AA64ISAR2_APA3_MASK ULL(0xf)
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000238
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000239/* ID_AA64MMFR0_EL1 definitions */
240#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
241#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
242
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200243#define PARANGE_0000 U(32)
244#define PARANGE_0001 U(36)
245#define PARANGE_0010 U(40)
246#define PARANGE_0011 U(42)
247#define PARANGE_0100 U(44)
248#define PARANGE_0101 U(48)
249#define PARANGE_0110 U(52)
250
Jimmy Brisson945095a2020-04-16 10:54:59 -0500251#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
252#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
253#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
254#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
255#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
256
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500257#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
258#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
259#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
260#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
261
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200262#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
263#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
264#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
265#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
266
267#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
268#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
269#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
270#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
271
272#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
273#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
274#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
275#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
276
Daniel Boulby39e4df22021-02-02 19:27:41 +0000277/* ID_AA64MMFR1_EL1 definitions */
278#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
279#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
280#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
281#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
282#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
283#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
johpow01d0bbe6e2021-11-11 16:13:32 -0600284#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
285#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
286#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
287#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000288#define ID_AA64MMFR1_EL1_AFP_SHIFT U(44)
289#define ID_AA64MMFR1_EL1_AFP_MASK ULL(0xf)
290#define ID_AA64MMFR1_EL1_AFP_SUPPORTED ULL(0x1)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000291
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000292/* ID_AA64MMFR2_EL1 definitions */
293#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000294
295#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
296#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
297
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000298#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
299#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
300
301/* ID_AA64PFR1_EL1 definitions */
302#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
303#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
304
305#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
306
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100307#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
308#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
309
310#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
311
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200312#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
313#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
314
Juan Pablo Conde9303f4d2022-07-25 16:38:01 -0400315#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
316#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK ULL(0xf)
317
318#define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED ULL(0x1)
319#define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED ULL(0x0)
320
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200321#define MTE_UNIMPLEMENTED ULL(0)
322#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
323#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
324
johpow0150ccb552020-11-10 19:22:13 -0600325#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
326#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
327
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000328/* ID_PFR1_EL1 definitions */
329#define ID_PFR1_VIRTEXT_SHIFT U(12)
330#define ID_PFR1_VIRTEXT_MASK U(0xf)
331#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
332 & ID_PFR1_VIRTEXT_MASK)
333
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200334/* SCTLR definitions */
335#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
336 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
337 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
338
339#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
340 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000341#define SCTLR_AARCH32_EL1_RES1 \
342 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
343 (U(1) << 4) | (U(1) << 3))
344
345#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
346 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
347 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200348
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000349#define SCTLR_M_BIT (ULL(1) << 0)
350#define SCTLR_A_BIT (ULL(1) << 1)
351#define SCTLR_C_BIT (ULL(1) << 2)
352#define SCTLR_SA_BIT (ULL(1) << 3)
353#define SCTLR_SA0_BIT (ULL(1) << 4)
354#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
355#define SCTLR_ITD_BIT (ULL(1) << 7)
356#define SCTLR_SED_BIT (ULL(1) << 8)
357#define SCTLR_UMA_BIT (ULL(1) << 9)
358#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100359#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000360#define SCTLR_DZE_BIT (ULL(1) << 14)
361#define SCTLR_UCT_BIT (ULL(1) << 15)
362#define SCTLR_NTWI_BIT (ULL(1) << 16)
363#define SCTLR_NTWE_BIT (ULL(1) << 18)
364#define SCTLR_WXN_BIT (ULL(1) << 19)
365#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100366#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000367#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000368#define SCTLR_E0E_BIT (ULL(1) << 24)
369#define SCTLR_EE_BIT (ULL(1) << 25)
370#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100371#define SCTLR_EnDA_BIT (ULL(1) << 27)
372#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000373#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000374#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200375#define SCTLR_RESET_VAL SCTLR_EL3_RES1
376
377/* CPACR_El1 definitions */
378#define CPACR_EL1_FPEN(x) ((x) << 20)
379#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
380#define CPACR_EL1_FP_TRAP_ALL U(0x2)
381#define CPACR_EL1_FP_TRAP_NONE U(0x3)
382
383/* SCR definitions */
384#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500385#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200386#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200387#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000388#define SCR_API_BIT (U(1) << 17)
389#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200390#define SCR_TWE_BIT (U(1) << 13)
391#define SCR_TWI_BIT (U(1) << 12)
392#define SCR_ST_BIT (U(1) << 11)
393#define SCR_RW_BIT (U(1) << 10)
394#define SCR_SIF_BIT (U(1) << 9)
395#define SCR_HCE_BIT (U(1) << 8)
396#define SCR_SMD_BIT (U(1) << 7)
397#define SCR_EA_BIT (U(1) << 3)
398#define SCR_FIQ_BIT (U(1) << 2)
399#define SCR_IRQ_BIT (U(1) << 1)
400#define SCR_NS_BIT (U(1) << 0)
401#define SCR_VALID_BIT_MASK U(0x2f8f)
402#define SCR_RESET_VAL SCR_RES1_BITS
403
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000404/* MDCR_EL3 definitions */
405#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100406#define MDCR_SPD32_LEGACY ULL(0x0)
407#define MDCR_SPD32_DISABLE ULL(0x2)
408#define MDCR_SPD32_ENABLE ULL(0x3)
409#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000410#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100411#define MDCR_NSPB_EL1 ULL(0x3)
412#define MDCR_TDOSA_BIT (ULL(1) << 10)
413#define MDCR_TDA_BIT (ULL(1) << 9)
414#define MDCR_TPM_BIT (ULL(1) << 6)
415#define MDCR_SCCD_BIT (ULL(1) << 23)
416#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000417
418/* MDCR_EL2 definitions */
419#define MDCR_EL2_TPMS (U(1) << 14)
420#define MDCR_EL2_E2PB(x) ((x) << 12)
421#define MDCR_EL2_E2PB_EL1 U(0x3)
422#define MDCR_EL2_TDRA_BIT (U(1) << 11)
423#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
424#define MDCR_EL2_TDA_BIT (U(1) << 9)
425#define MDCR_EL2_TDE_BIT (U(1) << 8)
426#define MDCR_EL2_HPME_BIT (U(1) << 7)
427#define MDCR_EL2_TPM_BIT (U(1) << 6)
428#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100429#define MDCR_EL2_HPMN_SHIFT U(0)
430#define MDCR_EL2_HPMN_MASK ULL(0x1f)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000431#define MDCR_EL2_RESET_VAL U(0x0)
432
433/* HSTR_EL2 definitions */
434#define HSTR_EL2_RESET_VAL U(0x0)
435#define HSTR_EL2_T_MASK U(0xff)
436
437/* CNTHP_CTL_EL2 definitions */
438#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
439#define CNTHP_CTL_RESET_VAL U(0x0)
440
441/* VTTBR_EL2 definitions */
442#define VTTBR_RESET_VAL ULL(0x0)
443#define VTTBR_VMID_MASK ULL(0xff)
444#define VTTBR_VMID_SHIFT U(48)
445#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
446#define VTTBR_BADDR_SHIFT U(0)
447
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200448/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500449#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000450#define HCR_API_BIT (ULL(1) << 41)
451#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000452#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000453#define HCR_TGE_BIT (ULL(1) << 27)
454#define HCR_RW_SHIFT U(31)
455#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
456#define HCR_AMO_BIT (ULL(1) << 5)
457#define HCR_IMO_BIT (ULL(1) << 4)
458#define HCR_FMO_BIT (ULL(1) << 3)
459
460/* ISR definitions */
461#define ISR_A_SHIFT U(8)
462#define ISR_I_SHIFT U(7)
463#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200464
465/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000466#define CNTHCTL_RESET_VAL U(0x0)
467#define EVNTEN_BIT (U(1) << 2)
468#define EL1PCEN_BIT (U(1) << 1)
469#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200470
471/* CNTKCTL_EL1 definitions */
472#define EL0PTEN_BIT (U(1) << 9)
473#define EL0VTEN_BIT (U(1) << 8)
474#define EL0PCTEN_BIT (U(1) << 0)
475#define EL0VCTEN_BIT (U(1) << 1)
476#define EVNTEN_BIT (U(1) << 2)
477#define EVNTDIR_BIT (U(1) << 3)
478#define EVNTI_SHIFT U(4)
479#define EVNTI_MASK U(0xf)
480
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000481/* CPTR_EL3 definitions */
482#define TCPAC_BIT (U(1) << 31)
483#define TAM_BIT (U(1) << 30)
484#define TTA_BIT (U(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600485#define ESM_BIT (U(1) << 12)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000486#define TFP_BIT (U(1) << 10)
487#define CPTR_EZ_BIT (U(1) << 8)
488#define CPTR_EL3_RESET_VAL U(0x0)
489
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200490/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000491#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
492#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
493#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
johpow0150ccb552020-11-10 19:22:13 -0600494#define CPTR_EL2_SMEN_MASK ULL(0x3)
495#define CPTR_EL2_SMEN_SHIFT U(24)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000496#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600497#define CPTR_EL2_TSM_BIT (ULL(1) << 12)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000498#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
499#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000500#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200501
502/* CPSR/SPSR definitions */
503#define DAIF_FIQ_BIT (U(1) << 0)
504#define DAIF_IRQ_BIT (U(1) << 1)
505#define DAIF_ABT_BIT (U(1) << 2)
506#define DAIF_DBG_BIT (U(1) << 3)
507#define SPSR_DAIF_SHIFT U(6)
508#define SPSR_DAIF_MASK U(0xf)
509
510#define SPSR_AIF_SHIFT U(6)
511#define SPSR_AIF_MASK U(0x7)
512
513#define SPSR_E_SHIFT U(9)
514#define SPSR_E_MASK U(0x1)
515#define SPSR_E_LITTLE U(0x0)
516#define SPSR_E_BIG U(0x1)
517
518#define SPSR_T_SHIFT U(5)
519#define SPSR_T_MASK U(0x1)
520#define SPSR_T_ARM U(0x0)
521#define SPSR_T_THUMB U(0x1)
522
523#define SPSR_M_SHIFT U(4)
524#define SPSR_M_MASK U(0x1)
525#define SPSR_M_AARCH64 U(0x0)
526#define SPSR_M_AARCH32 U(0x1)
527
528#define DISABLE_ALL_EXCEPTIONS \
529 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
530
531#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
532
533/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000534 * RMR_EL3 definitions
535 */
536#define RMR_EL3_RR_BIT (U(1) << 1)
537#define RMR_EL3_AA64_BIT (U(1) << 0)
538
539/*
540 * HI-VECTOR address for AArch32 state
541 */
542#define HI_VECTOR_BASE U(0xFFFF0000)
543
544/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200545 * TCR defintions
546 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000547#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200548#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200549#define TCR_EL1_IPS_SHIFT U(32)
550#define TCR_EL2_PS_SHIFT U(16)
551#define TCR_EL3_PS_SHIFT U(16)
552
553#define TCR_TxSZ_MIN ULL(16)
554#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000555#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200556
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100557#define TCR_T0SZ_SHIFT U(0)
558#define TCR_T1SZ_SHIFT U(16)
559
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200560/* (internal) physical address size bits in EL3/EL1 */
561#define TCR_PS_BITS_4GB ULL(0x0)
562#define TCR_PS_BITS_64GB ULL(0x1)
563#define TCR_PS_BITS_1TB ULL(0x2)
564#define TCR_PS_BITS_4TB ULL(0x3)
565#define TCR_PS_BITS_16TB ULL(0x4)
566#define TCR_PS_BITS_256TB ULL(0x5)
567
568#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
569#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
570#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
571#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
572#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
573#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
574
575#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
576#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
577#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
578#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
579
580#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
581#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
582#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
583#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
584
585#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
586#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
587#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
588
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100589#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
590#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
591#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
592#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
593
594#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
595#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
596#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
597#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
598
599#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
600#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
601#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
602
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200603#define TCR_TG0_SHIFT U(14)
604#define TCR_TG0_MASK ULL(3)
605#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
606#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
607#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
608
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100609#define TCR_TG1_SHIFT U(30)
610#define TCR_TG1_MASK ULL(3)
611#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
612#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
613#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
614
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200615#define TCR_EPD0_BIT (ULL(1) << 7)
616#define TCR_EPD1_BIT (ULL(1) << 23)
617
618#define MODE_SP_SHIFT U(0x0)
619#define MODE_SP_MASK U(0x1)
620#define MODE_SP_EL0 U(0x0)
621#define MODE_SP_ELX U(0x1)
622
623#define MODE_RW_SHIFT U(0x4)
624#define MODE_RW_MASK U(0x1)
625#define MODE_RW_64 U(0x0)
626#define MODE_RW_32 U(0x1)
627
628#define MODE_EL_SHIFT U(0x2)
629#define MODE_EL_MASK U(0x3)
630#define MODE_EL3 U(0x3)
631#define MODE_EL2 U(0x2)
632#define MODE_EL1 U(0x1)
633#define MODE_EL0 U(0x0)
634
635#define MODE32_SHIFT U(0)
636#define MODE32_MASK U(0xf)
637#define MODE32_usr U(0x0)
638#define MODE32_fiq U(0x1)
639#define MODE32_irq U(0x2)
640#define MODE32_svc U(0x3)
641#define MODE32_mon U(0x6)
642#define MODE32_abt U(0x7)
643#define MODE32_hyp U(0xa)
644#define MODE32_und U(0xb)
645#define MODE32_sys U(0xf)
646
647#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
648#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
649#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
650#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
651
652#define SPSR_64(el, sp, daif) \
653 ((MODE_RW_64 << MODE_RW_SHIFT) | \
654 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
655 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
656 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
657
658#define SPSR_MODE32(mode, isa, endian, aif) \
659 ((MODE_RW_32 << MODE_RW_SHIFT) | \
660 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
661 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
662 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
663 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
664
665/*
666 * TTBR Definitions
667 */
668#define TTBR_CNP_BIT ULL(0x1)
669
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000670/*
671 * CTR_EL0 definitions
672 */
673#define CTR_CWG_SHIFT U(24)
674#define CTR_CWG_MASK U(0xf)
675#define CTR_ERG_SHIFT U(20)
676#define CTR_ERG_MASK U(0xf)
677#define CTR_DMINLINE_SHIFT U(16)
678#define CTR_DMINLINE_MASK U(0xf)
679#define CTR_L1IP_SHIFT U(14)
680#define CTR_L1IP_MASK U(0x3)
681#define CTR_IMINLINE_SHIFT U(0)
682#define CTR_IMINLINE_MASK U(0xf)
683
684#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
685
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000686/*
687 * FPCR definitions
688 */
689#define FPCR_FIZ_BIT (ULL(1) << 0)
690#define FPCR_AH_BIT (ULL(1) << 1)
691#define FPCR_NEP_BIT (ULL(1) << 2)
692
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200693/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000694#define CNTP_CTL_ENABLE_SHIFT U(0)
695#define CNTP_CTL_IMASK_SHIFT U(1)
696#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200697
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000698#define CNTP_CTL_ENABLE_MASK U(1)
699#define CNTP_CTL_IMASK_MASK U(1)
700#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200701
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200702/* Exception Syndrome register bits and bobs */
703#define ESR_EC_SHIFT U(26)
704#define ESR_EC_MASK U(0x3f)
705#define ESR_EC_LENGTH U(6)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100706#define ESR_ISS_SHIFT U(0x0)
707#define ESR_ISS_MASK U(0x1ffffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200708#define EC_UNKNOWN U(0x0)
709#define EC_WFE_WFI U(0x1)
710#define EC_AARCH32_CP15_MRC_MCR U(0x3)
711#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
712#define EC_AARCH32_CP14_MRC_MCR U(0x5)
713#define EC_AARCH32_CP14_LDC_STC U(0x6)
714#define EC_FP_SIMD U(0x7)
715#define EC_AARCH32_CP10_MRC U(0x8)
716#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
717#define EC_ILLEGAL U(0xe)
718#define EC_AARCH32_SVC U(0x11)
719#define EC_AARCH32_HVC U(0x12)
720#define EC_AARCH32_SMC U(0x13)
721#define EC_AARCH64_SVC U(0x15)
722#define EC_AARCH64_HVC U(0x16)
723#define EC_AARCH64_SMC U(0x17)
724#define EC_AARCH64_SYS U(0x18)
725#define EC_IABORT_LOWER_EL U(0x20)
726#define EC_IABORT_CUR_EL U(0x21)
727#define EC_PC_ALIGN U(0x22)
728#define EC_DABORT_LOWER_EL U(0x24)
729#define EC_DABORT_CUR_EL U(0x25)
730#define EC_SP_ALIGN U(0x26)
731#define EC_AARCH32_FP U(0x28)
732#define EC_AARCH64_FP U(0x2c)
733#define EC_SERROR U(0x2f)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100734/* Data Fault Status code, not all error codes listed */
735#define ISS_DFSC_MASK U(0x3f)
736#define DFSC_EXT_DABORT U(0x10)
737#define DFSC_GPF_DABORT U(0x28)
nabkah01002e5692022-10-10 12:36:46 +0100738/* ISS encoding an exception from HVC or SVC instruction execution */
739#define ISS_HVC_SMC_IMM16_MASK U(0xffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200740
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000741/*
742 * External Abort bit in Instruction and Data Aborts synchronous exception
743 * syndromes.
744 */
745#define ESR_ISS_EABORT_EA_BIT U(9)
746
747#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100748#define ISS_BITS(x) (((x) >> ESR_ISS_SHIFT) & ESR_ISS_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000749
750/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
751#define RMR_RESET_REQUEST_SHIFT U(0x1)
752#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200753
754/*******************************************************************************
755 * Definitions of register offsets, fields and macros for CPU system
756 * instructions.
757 ******************************************************************************/
758
759#define TLBI_ADDR_SHIFT U(12)
760#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
761#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
762
763/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000764 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
765 * system level implementation of the Generic Timer.
766 ******************************************************************************/
767#define CNTCTLBASE_CNTFRQ U(0x0)
768#define CNTNSAR U(0x4)
769#define CNTNSAR_NS_SHIFT(x) (x)
770
771#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
772#define CNTACR_RPCT_SHIFT U(0x0)
773#define CNTACR_RVCT_SHIFT U(0x1)
774#define CNTACR_RFRQ_SHIFT U(0x2)
775#define CNTACR_RVOFF_SHIFT U(0x3)
776#define CNTACR_RWVT_SHIFT U(0x4)
777#define CNTACR_RWPT_SHIFT U(0x5)
778
779/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200780 * Definitions of register offsets and fields in the CNTBaseN Frame of the
781 * system level implementation of the Generic Timer.
782 ******************************************************************************/
783/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000784#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200785/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000786#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200787/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000788#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200789/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000790#define CNTP_CTL U(0x2c)
791
792/* PMCR_EL0 definitions */
793#define PMCR_EL0_RESET_VAL U(0x0)
794#define PMCR_EL0_N_SHIFT U(11)
795#define PMCR_EL0_N_MASK U(0x1f)
796#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
797#define PMCR_EL0_LC_BIT (U(1) << 6)
798#define PMCR_EL0_DP_BIT (U(1) << 5)
799#define PMCR_EL0_X_BIT (U(1) << 4)
800#define PMCR_EL0_D_BIT (U(1) << 3)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100801#define PMCR_EL0_C_BIT (U(1) << 2)
802#define PMCR_EL0_P_BIT (U(1) << 1)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100803#define PMCR_EL0_E_BIT (U(1) << 0)
804
805/* PMCNTENSET_EL0 definitions */
806#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
807#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
808
809/* PMEVTYPER<n>_EL0 definitions */
810#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
811#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
812#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
813#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
814#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
815#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
Boyan Karatotevba3f3f32022-10-10 16:33:10 +0100816#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x0000FFFF)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100817
818/* PMCCFILTR_EL0 definitions */
819#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
820#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
821#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
822#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
823#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
824#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
825
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100826/* PMSELR_EL0 definitions */
827#define PMSELR_EL0_SEL_SHIFT U(0)
828#define PMSELR_EL0_SEL_MASK U(0x1f)
829
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100830/* PMU event counter ID definitions */
831#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000832
833/*******************************************************************************
834 * Definitions for system register interface to SVE
835 ******************************************************************************/
836#define ZCR_EL3 S3_6_C1_C2_0
837#define ZCR_EL2 S3_4_C1_C2_0
838
839/* ZCR_EL3 definitions */
840#define ZCR_EL3_LEN_MASK U(0xf)
841
842/* ZCR_EL2 definitions */
843#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200844
845/*******************************************************************************
johpow0150ccb552020-11-10 19:22:13 -0600846 * Definitions for system register interface to SME
847 ******************************************************************************/
848#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
849#define SVCR S3_3_C4_C2_2
850#define TPIDR2_EL0 S3_3_C13_C0_5
851#define SMCR_EL2 S3_4_C1_C2_6
852
853/* ID_AA64SMFR0_EL1 definitions */
854#define ID_AA64SMFR0_EL1_FA64_BIT (UL(1) << 63)
855
856/* SVCR definitions */
857#define SVCR_ZA_BIT (U(1) << 1)
858#define SVCR_SM_BIT (U(1) << 0)
859
860/* SMPRI_EL1 definitions */
861#define SMPRI_EL1_PRIORITY_SHIFT U(0)
862#define SMPRI_EL1_PRIORITY_MASK U(0xf)
863
864/* SMPRIMAP_EL2 definitions */
865/* Register is composed of 16 priority map fields of 4 bits numbered 0-15. */
866#define SMPRIMAP_EL2_MAP_SHIFT(pri) U((pri) * 4)
867#define SMPRIMAP_EL2_MAP_MASK U(0xf)
868
869/* SMCR_ELx definitions */
870#define SMCR_ELX_LEN_SHIFT U(0)
871#define SMCR_ELX_LEN_MASK U(0x1ff)
872#define SMCR_ELX_FA64_BIT (U(1) << 31)
873
874/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200875 * Definitions of MAIR encodings for device and normal memory
876 ******************************************************************************/
877/*
878 * MAIR encodings for device memory attributes.
879 */
880#define MAIR_DEV_nGnRnE ULL(0x0)
881#define MAIR_DEV_nGnRE ULL(0x4)
882#define MAIR_DEV_nGRE ULL(0x8)
883#define MAIR_DEV_GRE ULL(0xc)
884
885/*
886 * MAIR encodings for normal memory attributes.
887 *
888 * Cache Policy
889 * WT: Write Through
890 * WB: Write Back
891 * NC: Non-Cacheable
892 *
893 * Transient Hint
894 * NTR: Non-Transient
895 * TR: Transient
896 *
897 * Allocation Policy
898 * RA: Read Allocate
899 * WA: Write Allocate
900 * RWA: Read and Write Allocate
901 * NA: No Allocation
902 */
903#define MAIR_NORM_WT_TR_WA ULL(0x1)
904#define MAIR_NORM_WT_TR_RA ULL(0x2)
905#define MAIR_NORM_WT_TR_RWA ULL(0x3)
906#define MAIR_NORM_NC ULL(0x4)
907#define MAIR_NORM_WB_TR_WA ULL(0x5)
908#define MAIR_NORM_WB_TR_RA ULL(0x6)
909#define MAIR_NORM_WB_TR_RWA ULL(0x7)
910#define MAIR_NORM_WT_NTR_NA ULL(0x8)
911#define MAIR_NORM_WT_NTR_WA ULL(0x9)
912#define MAIR_NORM_WT_NTR_RA ULL(0xa)
913#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
914#define MAIR_NORM_WB_NTR_NA ULL(0xc)
915#define MAIR_NORM_WB_NTR_WA ULL(0xd)
916#define MAIR_NORM_WB_NTR_RA ULL(0xe)
917#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
918
919#define MAIR_NORM_OUTER_SHIFT U(4)
920
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000921#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
922 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200923
924/* PAR_EL1 fields */
925#define PAR_F_SHIFT U(0)
926#define PAR_F_MASK ULL(0x1)
927#define PAR_ADDR_SHIFT U(12)
928#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
929
930/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000931 * Definitions for system register interface to SPE
932 ******************************************************************************/
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000933#define PMSCR_EL1 S3_0_C9_C9_0
934#define PMSNEVFR_EL1 S3_0_C9_C9_1
935#define PMSICR_EL1 S3_0_C9_C9_2
936#define PMSIRR_EL1 S3_0_C9_C9_3
937#define PMSFCR_EL1 S3_0_C9_C9_4
938#define PMSEVFR_EL1 S3_0_C9_C9_5
939#define PMSLATFR_EL1 S3_0_C9_C9_6
940#define PMSIDR_EL1 S3_0_C9_C9_7
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000941#define PMBLIMITR_EL1 S3_0_C9_C10_0
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000942#define PMBPTR_EL1 S3_0_C9_C10_1
943#define PMBSR_EL1 S3_0_C9_C10_3
944#define PMSCR_EL2 S3_4_C9_C9_0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000945
946/*******************************************************************************
947 * Definitions for system register interface to MPAM
948 ******************************************************************************/
949#define MPAMIDR_EL1 S3_0_C10_C4_4
950#define MPAM2_EL2 S3_4_C10_C5_0
951#define MPAMHCR_EL2 S3_4_C10_C4_0
952#define MPAM3_EL3 S3_6_C10_C5_0
953
954/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200955 * Definitions for system register interface to AMU for ARMv8.4 onwards
956 ******************************************************************************/
957#define AMCR_EL0 S3_3_C13_C2_0
958#define AMCFGR_EL0 S3_3_C13_C2_1
959#define AMCGCR_EL0 S3_3_C13_C2_2
960#define AMUSERENR_EL0 S3_3_C13_C2_3
961#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
962#define AMCNTENSET0_EL0 S3_3_C13_C2_5
963#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
964#define AMCNTENSET1_EL0 S3_3_C13_C3_1
965
966/* Activity Monitor Group 0 Event Counter Registers */
967#define AMEVCNTR00_EL0 S3_3_C13_C4_0
968#define AMEVCNTR01_EL0 S3_3_C13_C4_1
969#define AMEVCNTR02_EL0 S3_3_C13_C4_2
970#define AMEVCNTR03_EL0 S3_3_C13_C4_3
971
972/* Activity Monitor Group 0 Event Type Registers */
973#define AMEVTYPER00_EL0 S3_3_C13_C6_0
974#define AMEVTYPER01_EL0 S3_3_C13_C6_1
975#define AMEVTYPER02_EL0 S3_3_C13_C6_2
976#define AMEVTYPER03_EL0 S3_3_C13_C6_3
977
978/* Activity Monitor Group 1 Event Counter Registers */
979#define AMEVCNTR10_EL0 S3_3_C13_C12_0
980#define AMEVCNTR11_EL0 S3_3_C13_C12_1
981#define AMEVCNTR12_EL0 S3_3_C13_C12_2
982#define AMEVCNTR13_EL0 S3_3_C13_C12_3
983#define AMEVCNTR14_EL0 S3_3_C13_C12_4
984#define AMEVCNTR15_EL0 S3_3_C13_C12_5
985#define AMEVCNTR16_EL0 S3_3_C13_C12_6
986#define AMEVCNTR17_EL0 S3_3_C13_C12_7
987#define AMEVCNTR18_EL0 S3_3_C13_C13_0
988#define AMEVCNTR19_EL0 S3_3_C13_C13_1
989#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
990#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
991#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
992#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
993#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
994#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
995
996/* Activity Monitor Group 1 Event Type Registers */
997#define AMEVTYPER10_EL0 S3_3_C13_C14_0
998#define AMEVTYPER11_EL0 S3_3_C13_C14_1
999#define AMEVTYPER12_EL0 S3_3_C13_C14_2
1000#define AMEVTYPER13_EL0 S3_3_C13_C14_3
1001#define AMEVTYPER14_EL0 S3_3_C13_C14_4
1002#define AMEVTYPER15_EL0 S3_3_C13_C14_5
1003#define AMEVTYPER16_EL0 S3_3_C13_C14_6
1004#define AMEVTYPER17_EL0 S3_3_C13_C14_7
1005#define AMEVTYPER18_EL0 S3_3_C13_C15_0
1006#define AMEVTYPER19_EL0 S3_3_C13_C15_1
1007#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
1008#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
1009#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
1010#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
1011#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
1012#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
1013
johpow01b7d752a2020-10-08 17:29:11 -05001014/* AMCFGR_EL0 definitions */
1015#define AMCFGR_EL0_NCG_SHIFT U(28)
1016#define AMCFGR_EL0_NCG_MASK U(0xf)
1017
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001018/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -05001019#define AMCGCR_EL0_CG1NC_SHIFT U(8)
1020#define AMCGCR_EL0_CG1NC_LENGTH U(8)
1021#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001022
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001023/* MPAM register definitions */
1024#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001025#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
1026
1027#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1028#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001029
1030#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1031
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001032/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -05001033 * Definitions for system register interface to AMU for ARMv8.6 enhancements
1034 ******************************************************************************/
1035
1036/* Definition for register defining which virtual offsets are implemented. */
1037#define AMCG1IDR_EL0 S3_3_C13_C2_6
1038#define AMCG1IDR_CTR_MASK ULL(0xffff)
1039#define AMCG1IDR_CTR_SHIFT U(0)
1040#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1041#define AMCG1IDR_VOFF_SHIFT U(16)
1042
1043/* New bit added to AMCR_EL0 */
1044#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
1045
1046/* Definitions for virtual offset registers for architected event counters. */
1047/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
1048#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1049#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1050#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1051
1052/* Definitions for virtual offset registers for auxiliary event counters. */
1053#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1054#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1055#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1056#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1057#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1058#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1059#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1060#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1061#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1062#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1063#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1064#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1065#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1066#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1067#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1068#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1069
1070/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001071 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001072 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001073#define DISR_EL1 S3_0_C12_C1_1
1074#define DISR_A_BIT U(31)
1075
1076#define ERRIDR_EL1 S3_0_C5_C3_0
1077#define ERRIDR_MASK U(0xffff)
1078
1079#define ERRSELR_EL1 S3_0_C5_C3_1
1080
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001081/* System register access to Standard Error Record registers */
1082#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001083#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001084#define ERXSTATUS_EL1 S3_0_C5_C4_2
1085#define ERXADDR_EL1 S3_0_C5_C4_3
1086#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001087#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1088#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001089#define ERXMISC0_EL1 S3_0_C5_C5_0
1090#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001091
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001092#define ERXCTLR_ED_BIT (U(1) << 0)
1093#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001094
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001095#define ERXPFGCTL_UC_BIT (U(1) << 1)
1096#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1097#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001098
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001099/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +00001100 * Armv8.1 Registers - Privileged Access Never Registers
1101 ******************************************************************************/
1102#define PAN S3_0_C4_C2_3
1103#define PAN_BIT BIT(22)
1104
1105/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001106 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001107 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001108#define APIAKeyLo_EL1 S3_0_C2_C1_0
1109#define APIAKeyHi_EL1 S3_0_C2_C1_1
1110#define APIBKeyLo_EL1 S3_0_C2_C1_2
1111#define APIBKeyHi_EL1 S3_0_C2_C1_3
1112#define APDAKeyLo_EL1 S3_0_C2_C2_0
1113#define APDAKeyHi_EL1 S3_0_C2_C2_1
1114#define APDBKeyLo_EL1 S3_0_C2_C2_2
1115#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001116#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001117#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001118
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001119/*******************************************************************************
1120 * Armv8.4 Data Independent Timing Registers
1121 ******************************************************************************/
1122#define DIT S3_3_C4_C2_5
1123#define DIT_BIT BIT(24)
1124
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001125/*******************************************************************************
1126 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1127 ******************************************************************************/
1128#define SSBS S3_3_C4_C2_6
1129
Sandrine Bailleux277fb762019-10-08 12:10:45 +02001130/*******************************************************************************
1131 * Armv8.5 - Memory Tagging Extension Registers
1132 ******************************************************************************/
1133#define TFSRE0_EL1 S3_0_C5_C6_1
1134#define TFSR_EL1 S3_0_C5_C6_0
1135#define RGSR_EL1 S3_0_C1_C0_5
1136#define GCR_EL1 S3_0_C1_C0_6
1137
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001138/*******************************************************************************
1139 * Armv8.6 - Fine Grained Virtualization Traps Registers
1140 ******************************************************************************/
1141#define HFGRTR_EL2 S3_4_C1_C1_4
1142#define HFGWTR_EL2 S3_4_C1_C1_5
1143#define HFGITR_EL2 S3_4_C1_C1_6
1144#define HDFGRTR_EL2 S3_4_C3_C1_4
1145#define HDFGWTR_EL2 S3_4_C3_C1_5
1146
Jimmy Brisson945095a2020-04-16 10:54:59 -05001147/*******************************************************************************
1148 * Armv8.6 - Enhanced Counter Virtualization Registers
1149 ******************************************************************************/
1150#define CNTPOFF_EL2 S3_4_C14_C0_6
1151
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001152/*******************************************************************************
1153 * Armv9.0 - Trace Buffer Extension System Registers
1154 ******************************************************************************/
1155#define TRBLIMITR_EL1 S3_0_C9_C11_0
1156#define TRBPTR_EL1 S3_0_C9_C11_1
1157#define TRBBASER_EL1 S3_0_C9_C11_2
1158#define TRBSR_EL1 S3_0_C9_C11_3
1159#define TRBMAR_EL1 S3_0_C9_C11_4
1160#define TRBTRG_EL1 S3_0_C9_C11_6
1161#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001162
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001163/*******************************************************************************
johpow018c3da8b2022-01-31 18:14:41 -06001164 * FEAT_BRBE - Branch Record Buffer Extension System Registers
1165 ******************************************************************************/
1166
1167#define BRBCR_EL1 S2_1_C9_C0_0
1168#define BRBCR_EL2 S2_4_C9_C0_0
1169#define BRBFCR_EL1 S2_1_C9_C0_1
1170#define BRBTS_EL1 S2_1_C9_C0_2
1171#define BRBINFINJ_EL1 S2_1_C9_C1_0
1172#define BRBSRCINJ_EL1 S2_1_C9_C1_1
1173#define BRBTGTINJ_EL1 S2_1_C9_C1_2
1174#define BRBIDR0_EL1 S2_1_C9_C2_0
1175
1176/*******************************************************************************
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001177 * Armv8.4 - Trace Filter System Registers
1178 ******************************************************************************/
1179#define TRFCR_EL1 S3_0_C1_C2_1
1180#define TRFCR_EL2 S3_4_C1_C2_1
1181
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001182/*******************************************************************************
1183 * Trace System Registers
1184 ******************************************************************************/
1185#define TRCAUXCTLR S2_1_C0_C6_0
1186#define TRCRSR S2_1_C0_C10_0
1187#define TRCCCCTLR S2_1_C0_C14_0
1188#define TRCBBCTLR S2_1_C0_C15_0
1189#define TRCEXTINSELR0 S2_1_C0_C8_4
1190#define TRCEXTINSELR1 S2_1_C0_C9_4
1191#define TRCEXTINSELR2 S2_1_C0_C10_4
1192#define TRCEXTINSELR3 S2_1_C0_C11_4
1193#define TRCCLAIMSET S2_1_c7_c8_6
1194#define TRCCLAIMCLR S2_1_c7_c9_6
1195#define TRCDEVARCH S2_1_c7_c15_6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001196
johpow01d0bbe6e2021-11-11 16:13:32 -06001197/*******************************************************************************
1198 * FEAT_HCX - Extended Hypervisor Configuration Register
1199 ******************************************************************************/
1200#define HCRX_EL2 S3_4_C1_C2_2
1201#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1202#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1203#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1204#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1205#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
1206
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001207#endif /* ARCH_H */