blob: e436e6bc7d69e6bc3d634ed433cbf73d0c004d25 [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Manish V Badarkhe589a1122021-12-31 15:20:08 +00002 * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
johpow01b7d752a2020-10-08 17:29:11 -0500132#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
133#define ID_AA64PFR0_AMU_V1 U(0x1)
134#define ID_AA64PFR0_AMU_V1P1 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200135#define ID_AA64PFR0_ELX_MASK ULL(0xf)
136#define ID_AA64PFR0_SVE_SHIFT U(32)
137#define ID_AA64PFR0_SVE_MASK ULL(0xf)
138#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000139#define ID_AA64PFR0_MPAM_SHIFT U(40)
140#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000141#define ID_AA64PFR0_DIT_SHIFT U(48)
142#define ID_AA64PFR0_DIT_MASK ULL(0xf)
143#define ID_AA64PFR0_DIT_LENGTH U(4)
144#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200145#define ID_AA64PFR0_CSV2_SHIFT U(56)
146#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
147#define ID_AA64PFR0_CSV2_LENGTH U(4)
Mark Dykes16b71692021-09-15 14:13:55 -0500148#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
149#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
150#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
151#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
152#define ID_AA64PFR0_FEAT_RME_V1 U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200153
154/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
155#define ID_AA64DFR0_PMS_SHIFT U(32)
156#define ID_AA64DFR0_PMS_LENGTH U(4)
157#define ID_AA64DFR0_PMS_MASK ULL(0xf)
158
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100159/* ID_AA64DFR0_EL1.DEBUG definitions */
160#define ID_AA64DFR0_DEBUG_SHIFT U(0)
161#define ID_AA64DFR0_DEBUG_LENGTH U(4)
162#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100163#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
164 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100165#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
166#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
167#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
168#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
169
johpow018c3da8b2022-01-31 18:14:41 -0600170/* ID_AA64DFR0_EL1.BRBE definitions */
171#define ID_AA64DFR0_BRBE_SHIFT U(52)
172#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
173#define ID_AA64DFR0_BRBE_SUPPORTED ULL(1)
174
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100175/* ID_AA64DFR0_EL1.TraceBuffer definitions */
176#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
177#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
178#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
179
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100180/* ID_DFR0_EL1.Tracefilt definitions */
181#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
182#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
183#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
184
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100185/* ID_AA64DFR0_EL1.TraceVer definitions */
186#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
187#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
188#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
189
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200190#define EL_IMPL_NONE ULL(0)
191#define EL_IMPL_A64ONLY ULL(1)
192#define EL_IMPL_A64_A32 ULL(2)
193
194#define ID_AA64PFR0_GIC_SHIFT U(24)
195#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000196#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200197
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100198/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000199#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100200#define ID_AA64ISAR1_GPI_SHIFT U(28)
201#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000202#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100203#define ID_AA64ISAR1_GPA_SHIFT U(24)
204#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000205#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100206#define ID_AA64ISAR1_API_SHIFT U(8)
207#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000208#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100209#define ID_AA64ISAR1_APA_SHIFT U(4)
210#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000211#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100212
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000213/* ID_AA64ISAR2_EL1 definitions */
214#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
215#define ID_AA64ISAR2_WFXT_MASK ULL(0xf)
216#define ID_AA64ISAR2_WFXT_SHIFT U(0x0)
217#define ID_AA64ISAR2_WFXT_SUPPORTED ULL(0x2)
Juan Pablo Condeebd1b692022-06-30 17:47:35 -0400218#define ID_AA64ISAR2_GPA3_SHIFT U(8)
219#define ID_AA64ISAR2_GPA3_MASK ULL(0xf)
220#define ID_AA64ISAR2_APA3_SHIFT U(12)
221#define ID_AA64ISAR2_APA3_MASK ULL(0xf)
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000222
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000223/* ID_AA64MMFR0_EL1 definitions */
224#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
225#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
226
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200227#define PARANGE_0000 U(32)
228#define PARANGE_0001 U(36)
229#define PARANGE_0010 U(40)
230#define PARANGE_0011 U(42)
231#define PARANGE_0100 U(44)
232#define PARANGE_0101 U(48)
233#define PARANGE_0110 U(52)
234
Jimmy Brisson945095a2020-04-16 10:54:59 -0500235#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
236#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
237#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
238#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
239#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
240
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500241#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
242#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
243#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
244#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
245
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200246#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
247#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
248#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
249#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
250
251#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
252#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
253#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
254#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
255
256#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
257#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
258#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
259#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
260
Daniel Boulby39e4df22021-02-02 19:27:41 +0000261/* ID_AA64MMFR1_EL1 definitions */
262#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
263#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
264#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
265#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
266#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
267#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
johpow01d0bbe6e2021-11-11 16:13:32 -0600268#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
269#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
270#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
271#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000272#define ID_AA64MMFR1_EL1_AFP_SHIFT U(44)
273#define ID_AA64MMFR1_EL1_AFP_MASK ULL(0xf)
274#define ID_AA64MMFR1_EL1_AFP_SUPPORTED ULL(0x1)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000275
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000276/* ID_AA64MMFR2_EL1 definitions */
277#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000278
279#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
280#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
281
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000282#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
283#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
284
285/* ID_AA64PFR1_EL1 definitions */
286#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
287#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
288
289#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
290
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100291#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
292#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
293
294#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
295
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200296#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
297#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
298
Juan Pablo Conde9303f4d2022-07-25 16:38:01 -0400299#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
300#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK ULL(0xf)
301
302#define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED ULL(0x1)
303#define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED ULL(0x0)
304
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200305#define MTE_UNIMPLEMENTED ULL(0)
306#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
307#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
308
johpow0150ccb552020-11-10 19:22:13 -0600309#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
310#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
311
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000312/* ID_PFR1_EL1 definitions */
313#define ID_PFR1_VIRTEXT_SHIFT U(12)
314#define ID_PFR1_VIRTEXT_MASK U(0xf)
315#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
316 & ID_PFR1_VIRTEXT_MASK)
317
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200318/* SCTLR definitions */
319#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
320 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
321 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
322
323#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
324 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000325#define SCTLR_AARCH32_EL1_RES1 \
326 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
327 (U(1) << 4) | (U(1) << 3))
328
329#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
330 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
331 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200332
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000333#define SCTLR_M_BIT (ULL(1) << 0)
334#define SCTLR_A_BIT (ULL(1) << 1)
335#define SCTLR_C_BIT (ULL(1) << 2)
336#define SCTLR_SA_BIT (ULL(1) << 3)
337#define SCTLR_SA0_BIT (ULL(1) << 4)
338#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
339#define SCTLR_ITD_BIT (ULL(1) << 7)
340#define SCTLR_SED_BIT (ULL(1) << 8)
341#define SCTLR_UMA_BIT (ULL(1) << 9)
342#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100343#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000344#define SCTLR_DZE_BIT (ULL(1) << 14)
345#define SCTLR_UCT_BIT (ULL(1) << 15)
346#define SCTLR_NTWI_BIT (ULL(1) << 16)
347#define SCTLR_NTWE_BIT (ULL(1) << 18)
348#define SCTLR_WXN_BIT (ULL(1) << 19)
349#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100350#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000351#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000352#define SCTLR_E0E_BIT (ULL(1) << 24)
353#define SCTLR_EE_BIT (ULL(1) << 25)
354#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100355#define SCTLR_EnDA_BIT (ULL(1) << 27)
356#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000357#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000358#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200359#define SCTLR_RESET_VAL SCTLR_EL3_RES1
360
361/* CPACR_El1 definitions */
362#define CPACR_EL1_FPEN(x) ((x) << 20)
363#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
364#define CPACR_EL1_FP_TRAP_ALL U(0x2)
365#define CPACR_EL1_FP_TRAP_NONE U(0x3)
366
367/* SCR definitions */
368#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500369#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200370#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200371#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000372#define SCR_API_BIT (U(1) << 17)
373#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200374#define SCR_TWE_BIT (U(1) << 13)
375#define SCR_TWI_BIT (U(1) << 12)
376#define SCR_ST_BIT (U(1) << 11)
377#define SCR_RW_BIT (U(1) << 10)
378#define SCR_SIF_BIT (U(1) << 9)
379#define SCR_HCE_BIT (U(1) << 8)
380#define SCR_SMD_BIT (U(1) << 7)
381#define SCR_EA_BIT (U(1) << 3)
382#define SCR_FIQ_BIT (U(1) << 2)
383#define SCR_IRQ_BIT (U(1) << 1)
384#define SCR_NS_BIT (U(1) << 0)
385#define SCR_VALID_BIT_MASK U(0x2f8f)
386#define SCR_RESET_VAL SCR_RES1_BITS
387
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000388/* MDCR_EL3 definitions */
389#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100390#define MDCR_SPD32_LEGACY ULL(0x0)
391#define MDCR_SPD32_DISABLE ULL(0x2)
392#define MDCR_SPD32_ENABLE ULL(0x3)
393#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000394#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100395#define MDCR_NSPB_EL1 ULL(0x3)
396#define MDCR_TDOSA_BIT (ULL(1) << 10)
397#define MDCR_TDA_BIT (ULL(1) << 9)
398#define MDCR_TPM_BIT (ULL(1) << 6)
399#define MDCR_SCCD_BIT (ULL(1) << 23)
400#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000401
402/* MDCR_EL2 definitions */
403#define MDCR_EL2_TPMS (U(1) << 14)
404#define MDCR_EL2_E2PB(x) ((x) << 12)
405#define MDCR_EL2_E2PB_EL1 U(0x3)
406#define MDCR_EL2_TDRA_BIT (U(1) << 11)
407#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
408#define MDCR_EL2_TDA_BIT (U(1) << 9)
409#define MDCR_EL2_TDE_BIT (U(1) << 8)
410#define MDCR_EL2_HPME_BIT (U(1) << 7)
411#define MDCR_EL2_TPM_BIT (U(1) << 6)
412#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
413#define MDCR_EL2_RESET_VAL U(0x0)
414
415/* HSTR_EL2 definitions */
416#define HSTR_EL2_RESET_VAL U(0x0)
417#define HSTR_EL2_T_MASK U(0xff)
418
419/* CNTHP_CTL_EL2 definitions */
420#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
421#define CNTHP_CTL_RESET_VAL U(0x0)
422
423/* VTTBR_EL2 definitions */
424#define VTTBR_RESET_VAL ULL(0x0)
425#define VTTBR_VMID_MASK ULL(0xff)
426#define VTTBR_VMID_SHIFT U(48)
427#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
428#define VTTBR_BADDR_SHIFT U(0)
429
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200430/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500431#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000432#define HCR_API_BIT (ULL(1) << 41)
433#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000434#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000435#define HCR_TGE_BIT (ULL(1) << 27)
436#define HCR_RW_SHIFT U(31)
437#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
438#define HCR_AMO_BIT (ULL(1) << 5)
439#define HCR_IMO_BIT (ULL(1) << 4)
440#define HCR_FMO_BIT (ULL(1) << 3)
441
442/* ISR definitions */
443#define ISR_A_SHIFT U(8)
444#define ISR_I_SHIFT U(7)
445#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200446
447/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000448#define CNTHCTL_RESET_VAL U(0x0)
449#define EVNTEN_BIT (U(1) << 2)
450#define EL1PCEN_BIT (U(1) << 1)
451#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200452
453/* CNTKCTL_EL1 definitions */
454#define EL0PTEN_BIT (U(1) << 9)
455#define EL0VTEN_BIT (U(1) << 8)
456#define EL0PCTEN_BIT (U(1) << 0)
457#define EL0VCTEN_BIT (U(1) << 1)
458#define EVNTEN_BIT (U(1) << 2)
459#define EVNTDIR_BIT (U(1) << 3)
460#define EVNTI_SHIFT U(4)
461#define EVNTI_MASK U(0xf)
462
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000463/* CPTR_EL3 definitions */
464#define TCPAC_BIT (U(1) << 31)
465#define TAM_BIT (U(1) << 30)
466#define TTA_BIT (U(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600467#define ESM_BIT (U(1) << 12)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000468#define TFP_BIT (U(1) << 10)
469#define CPTR_EZ_BIT (U(1) << 8)
470#define CPTR_EL3_RESET_VAL U(0x0)
471
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200472/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000473#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
474#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
475#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
johpow0150ccb552020-11-10 19:22:13 -0600476#define CPTR_EL2_SMEN_MASK ULL(0x3)
477#define CPTR_EL2_SMEN_SHIFT U(24)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000478#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600479#define CPTR_EL2_TSM_BIT (ULL(1) << 12)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000480#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
481#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000482#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200483
484/* CPSR/SPSR definitions */
485#define DAIF_FIQ_BIT (U(1) << 0)
486#define DAIF_IRQ_BIT (U(1) << 1)
487#define DAIF_ABT_BIT (U(1) << 2)
488#define DAIF_DBG_BIT (U(1) << 3)
489#define SPSR_DAIF_SHIFT U(6)
490#define SPSR_DAIF_MASK U(0xf)
491
492#define SPSR_AIF_SHIFT U(6)
493#define SPSR_AIF_MASK U(0x7)
494
495#define SPSR_E_SHIFT U(9)
496#define SPSR_E_MASK U(0x1)
497#define SPSR_E_LITTLE U(0x0)
498#define SPSR_E_BIG U(0x1)
499
500#define SPSR_T_SHIFT U(5)
501#define SPSR_T_MASK U(0x1)
502#define SPSR_T_ARM U(0x0)
503#define SPSR_T_THUMB U(0x1)
504
505#define SPSR_M_SHIFT U(4)
506#define SPSR_M_MASK U(0x1)
507#define SPSR_M_AARCH64 U(0x0)
508#define SPSR_M_AARCH32 U(0x1)
509
510#define DISABLE_ALL_EXCEPTIONS \
511 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
512
513#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
514
515/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000516 * RMR_EL3 definitions
517 */
518#define RMR_EL3_RR_BIT (U(1) << 1)
519#define RMR_EL3_AA64_BIT (U(1) << 0)
520
521/*
522 * HI-VECTOR address for AArch32 state
523 */
524#define HI_VECTOR_BASE U(0xFFFF0000)
525
526/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200527 * TCR defintions
528 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000529#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200530#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200531#define TCR_EL1_IPS_SHIFT U(32)
532#define TCR_EL2_PS_SHIFT U(16)
533#define TCR_EL3_PS_SHIFT U(16)
534
535#define TCR_TxSZ_MIN ULL(16)
536#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000537#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200538
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100539#define TCR_T0SZ_SHIFT U(0)
540#define TCR_T1SZ_SHIFT U(16)
541
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200542/* (internal) physical address size bits in EL3/EL1 */
543#define TCR_PS_BITS_4GB ULL(0x0)
544#define TCR_PS_BITS_64GB ULL(0x1)
545#define TCR_PS_BITS_1TB ULL(0x2)
546#define TCR_PS_BITS_4TB ULL(0x3)
547#define TCR_PS_BITS_16TB ULL(0x4)
548#define TCR_PS_BITS_256TB ULL(0x5)
549
550#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
551#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
552#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
553#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
554#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
555#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
556
557#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
558#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
559#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
560#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
561
562#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
563#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
564#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
565#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
566
567#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
568#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
569#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
570
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100571#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
572#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
573#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
574#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
575
576#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
577#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
578#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
579#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
580
581#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
582#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
583#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
584
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200585#define TCR_TG0_SHIFT U(14)
586#define TCR_TG0_MASK ULL(3)
587#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
588#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
589#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
590
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100591#define TCR_TG1_SHIFT U(30)
592#define TCR_TG1_MASK ULL(3)
593#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
594#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
595#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
596
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200597#define TCR_EPD0_BIT (ULL(1) << 7)
598#define TCR_EPD1_BIT (ULL(1) << 23)
599
600#define MODE_SP_SHIFT U(0x0)
601#define MODE_SP_MASK U(0x1)
602#define MODE_SP_EL0 U(0x0)
603#define MODE_SP_ELX U(0x1)
604
605#define MODE_RW_SHIFT U(0x4)
606#define MODE_RW_MASK U(0x1)
607#define MODE_RW_64 U(0x0)
608#define MODE_RW_32 U(0x1)
609
610#define MODE_EL_SHIFT U(0x2)
611#define MODE_EL_MASK U(0x3)
612#define MODE_EL3 U(0x3)
613#define MODE_EL2 U(0x2)
614#define MODE_EL1 U(0x1)
615#define MODE_EL0 U(0x0)
616
617#define MODE32_SHIFT U(0)
618#define MODE32_MASK U(0xf)
619#define MODE32_usr U(0x0)
620#define MODE32_fiq U(0x1)
621#define MODE32_irq U(0x2)
622#define MODE32_svc U(0x3)
623#define MODE32_mon U(0x6)
624#define MODE32_abt U(0x7)
625#define MODE32_hyp U(0xa)
626#define MODE32_und U(0xb)
627#define MODE32_sys U(0xf)
628
629#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
630#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
631#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
632#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
633
634#define SPSR_64(el, sp, daif) \
635 ((MODE_RW_64 << MODE_RW_SHIFT) | \
636 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
637 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
638 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
639
640#define SPSR_MODE32(mode, isa, endian, aif) \
641 ((MODE_RW_32 << MODE_RW_SHIFT) | \
642 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
643 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
644 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
645 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
646
647/*
648 * TTBR Definitions
649 */
650#define TTBR_CNP_BIT ULL(0x1)
651
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000652/*
653 * CTR_EL0 definitions
654 */
655#define CTR_CWG_SHIFT U(24)
656#define CTR_CWG_MASK U(0xf)
657#define CTR_ERG_SHIFT U(20)
658#define CTR_ERG_MASK U(0xf)
659#define CTR_DMINLINE_SHIFT U(16)
660#define CTR_DMINLINE_MASK U(0xf)
661#define CTR_L1IP_SHIFT U(14)
662#define CTR_L1IP_MASK U(0x3)
663#define CTR_IMINLINE_SHIFT U(0)
664#define CTR_IMINLINE_MASK U(0xf)
665
666#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
667
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000668/*
669 * FPCR definitions
670 */
671#define FPCR_FIZ_BIT (ULL(1) << 0)
672#define FPCR_AH_BIT (ULL(1) << 1)
673#define FPCR_NEP_BIT (ULL(1) << 2)
674
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200675/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000676#define CNTP_CTL_ENABLE_SHIFT U(0)
677#define CNTP_CTL_IMASK_SHIFT U(1)
678#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200679
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000680#define CNTP_CTL_ENABLE_MASK U(1)
681#define CNTP_CTL_IMASK_MASK U(1)
682#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200683
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200684/* Exception Syndrome register bits and bobs */
685#define ESR_EC_SHIFT U(26)
686#define ESR_EC_MASK U(0x3f)
687#define ESR_EC_LENGTH U(6)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100688#define ESR_ISS_SHIFT U(0x0)
689#define ESR_ISS_MASK U(0x1ffffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200690#define EC_UNKNOWN U(0x0)
691#define EC_WFE_WFI U(0x1)
692#define EC_AARCH32_CP15_MRC_MCR U(0x3)
693#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
694#define EC_AARCH32_CP14_MRC_MCR U(0x5)
695#define EC_AARCH32_CP14_LDC_STC U(0x6)
696#define EC_FP_SIMD U(0x7)
697#define EC_AARCH32_CP10_MRC U(0x8)
698#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
699#define EC_ILLEGAL U(0xe)
700#define EC_AARCH32_SVC U(0x11)
701#define EC_AARCH32_HVC U(0x12)
702#define EC_AARCH32_SMC U(0x13)
703#define EC_AARCH64_SVC U(0x15)
704#define EC_AARCH64_HVC U(0x16)
705#define EC_AARCH64_SMC U(0x17)
706#define EC_AARCH64_SYS U(0x18)
707#define EC_IABORT_LOWER_EL U(0x20)
708#define EC_IABORT_CUR_EL U(0x21)
709#define EC_PC_ALIGN U(0x22)
710#define EC_DABORT_LOWER_EL U(0x24)
711#define EC_DABORT_CUR_EL U(0x25)
712#define EC_SP_ALIGN U(0x26)
713#define EC_AARCH32_FP U(0x28)
714#define EC_AARCH64_FP U(0x2c)
715#define EC_SERROR U(0x2f)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100716/* Data Fault Status code, not all error codes listed */
717#define ISS_DFSC_MASK U(0x3f)
718#define DFSC_EXT_DABORT U(0x10)
719#define DFSC_GPF_DABORT U(0x28)
nabkah01002e5692022-10-10 12:36:46 +0100720/* ISS encoding an exception from HVC or SVC instruction execution */
721#define ISS_HVC_SMC_IMM16_MASK U(0xffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200722
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000723/*
724 * External Abort bit in Instruction and Data Aborts synchronous exception
725 * syndromes.
726 */
727#define ESR_ISS_EABORT_EA_BIT U(9)
728
729#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100730#define ISS_BITS(x) (((x) >> ESR_ISS_SHIFT) & ESR_ISS_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000731
732/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
733#define RMR_RESET_REQUEST_SHIFT U(0x1)
734#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200735
736/*******************************************************************************
737 * Definitions of register offsets, fields and macros for CPU system
738 * instructions.
739 ******************************************************************************/
740
741#define TLBI_ADDR_SHIFT U(12)
742#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
743#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
744
745/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000746 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
747 * system level implementation of the Generic Timer.
748 ******************************************************************************/
749#define CNTCTLBASE_CNTFRQ U(0x0)
750#define CNTNSAR U(0x4)
751#define CNTNSAR_NS_SHIFT(x) (x)
752
753#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
754#define CNTACR_RPCT_SHIFT U(0x0)
755#define CNTACR_RVCT_SHIFT U(0x1)
756#define CNTACR_RFRQ_SHIFT U(0x2)
757#define CNTACR_RVOFF_SHIFT U(0x3)
758#define CNTACR_RWVT_SHIFT U(0x4)
759#define CNTACR_RWPT_SHIFT U(0x5)
760
761/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200762 * Definitions of register offsets and fields in the CNTBaseN Frame of the
763 * system level implementation of the Generic Timer.
764 ******************************************************************************/
765/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000766#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200767/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000768#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200769/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000770#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200771/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000772#define CNTP_CTL U(0x2c)
773
774/* PMCR_EL0 definitions */
775#define PMCR_EL0_RESET_VAL U(0x0)
776#define PMCR_EL0_N_SHIFT U(11)
777#define PMCR_EL0_N_MASK U(0x1f)
778#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
779#define PMCR_EL0_LC_BIT (U(1) << 6)
780#define PMCR_EL0_DP_BIT (U(1) << 5)
781#define PMCR_EL0_X_BIT (U(1) << 4)
782#define PMCR_EL0_D_BIT (U(1) << 3)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100783#define PMCR_EL0_E_BIT (U(1) << 0)
784
785/* PMCNTENSET_EL0 definitions */
786#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
787#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
788
789/* PMEVTYPER<n>_EL0 definitions */
790#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
791#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
792#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
793#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
794#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
795#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
796#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
797
798/* PMCCFILTR_EL0 definitions */
799#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
800#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
801#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
802#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
803#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
804#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
805
806/* PMU event counter ID definitions */
807#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000808
809/*******************************************************************************
810 * Definitions for system register interface to SVE
811 ******************************************************************************/
812#define ZCR_EL3 S3_6_C1_C2_0
813#define ZCR_EL2 S3_4_C1_C2_0
814
815/* ZCR_EL3 definitions */
816#define ZCR_EL3_LEN_MASK U(0xf)
817
818/* ZCR_EL2 definitions */
819#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200820
821/*******************************************************************************
johpow0150ccb552020-11-10 19:22:13 -0600822 * Definitions for system register interface to SME
823 ******************************************************************************/
824#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
825#define SVCR S3_3_C4_C2_2
826#define TPIDR2_EL0 S3_3_C13_C0_5
827#define SMCR_EL2 S3_4_C1_C2_6
828
829/* ID_AA64SMFR0_EL1 definitions */
830#define ID_AA64SMFR0_EL1_FA64_BIT (UL(1) << 63)
831
832/* SVCR definitions */
833#define SVCR_ZA_BIT (U(1) << 1)
834#define SVCR_SM_BIT (U(1) << 0)
835
836/* SMPRI_EL1 definitions */
837#define SMPRI_EL1_PRIORITY_SHIFT U(0)
838#define SMPRI_EL1_PRIORITY_MASK U(0xf)
839
840/* SMPRIMAP_EL2 definitions */
841/* Register is composed of 16 priority map fields of 4 bits numbered 0-15. */
842#define SMPRIMAP_EL2_MAP_SHIFT(pri) U((pri) * 4)
843#define SMPRIMAP_EL2_MAP_MASK U(0xf)
844
845/* SMCR_ELx definitions */
846#define SMCR_ELX_LEN_SHIFT U(0)
847#define SMCR_ELX_LEN_MASK U(0x1ff)
848#define SMCR_ELX_FA64_BIT (U(1) << 31)
849
850/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200851 * Definitions of MAIR encodings for device and normal memory
852 ******************************************************************************/
853/*
854 * MAIR encodings for device memory attributes.
855 */
856#define MAIR_DEV_nGnRnE ULL(0x0)
857#define MAIR_DEV_nGnRE ULL(0x4)
858#define MAIR_DEV_nGRE ULL(0x8)
859#define MAIR_DEV_GRE ULL(0xc)
860
861/*
862 * MAIR encodings for normal memory attributes.
863 *
864 * Cache Policy
865 * WT: Write Through
866 * WB: Write Back
867 * NC: Non-Cacheable
868 *
869 * Transient Hint
870 * NTR: Non-Transient
871 * TR: Transient
872 *
873 * Allocation Policy
874 * RA: Read Allocate
875 * WA: Write Allocate
876 * RWA: Read and Write Allocate
877 * NA: No Allocation
878 */
879#define MAIR_NORM_WT_TR_WA ULL(0x1)
880#define MAIR_NORM_WT_TR_RA ULL(0x2)
881#define MAIR_NORM_WT_TR_RWA ULL(0x3)
882#define MAIR_NORM_NC ULL(0x4)
883#define MAIR_NORM_WB_TR_WA ULL(0x5)
884#define MAIR_NORM_WB_TR_RA ULL(0x6)
885#define MAIR_NORM_WB_TR_RWA ULL(0x7)
886#define MAIR_NORM_WT_NTR_NA ULL(0x8)
887#define MAIR_NORM_WT_NTR_WA ULL(0x9)
888#define MAIR_NORM_WT_NTR_RA ULL(0xa)
889#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
890#define MAIR_NORM_WB_NTR_NA ULL(0xc)
891#define MAIR_NORM_WB_NTR_WA ULL(0xd)
892#define MAIR_NORM_WB_NTR_RA ULL(0xe)
893#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
894
895#define MAIR_NORM_OUTER_SHIFT U(4)
896
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000897#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
898 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200899
900/* PAR_EL1 fields */
901#define PAR_F_SHIFT U(0)
902#define PAR_F_MASK ULL(0x1)
903#define PAR_ADDR_SHIFT U(12)
904#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
905
906/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000907 * Definitions for system register interface to SPE
908 ******************************************************************************/
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000909#define PMSCR_EL1 S3_0_C9_C9_0
910#define PMSNEVFR_EL1 S3_0_C9_C9_1
911#define PMSICR_EL1 S3_0_C9_C9_2
912#define PMSIRR_EL1 S3_0_C9_C9_3
913#define PMSFCR_EL1 S3_0_C9_C9_4
914#define PMSEVFR_EL1 S3_0_C9_C9_5
915#define PMSLATFR_EL1 S3_0_C9_C9_6
916#define PMSIDR_EL1 S3_0_C9_C9_7
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000917#define PMBLIMITR_EL1 S3_0_C9_C10_0
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000918#define PMBPTR_EL1 S3_0_C9_C10_1
919#define PMBSR_EL1 S3_0_C9_C10_3
920#define PMSCR_EL2 S3_4_C9_C9_0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000921
922/*******************************************************************************
923 * Definitions for system register interface to MPAM
924 ******************************************************************************/
925#define MPAMIDR_EL1 S3_0_C10_C4_4
926#define MPAM2_EL2 S3_4_C10_C5_0
927#define MPAMHCR_EL2 S3_4_C10_C4_0
928#define MPAM3_EL3 S3_6_C10_C5_0
929
930/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200931 * Definitions for system register interface to AMU for ARMv8.4 onwards
932 ******************************************************************************/
933#define AMCR_EL0 S3_3_C13_C2_0
934#define AMCFGR_EL0 S3_3_C13_C2_1
935#define AMCGCR_EL0 S3_3_C13_C2_2
936#define AMUSERENR_EL0 S3_3_C13_C2_3
937#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
938#define AMCNTENSET0_EL0 S3_3_C13_C2_5
939#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
940#define AMCNTENSET1_EL0 S3_3_C13_C3_1
941
942/* Activity Monitor Group 0 Event Counter Registers */
943#define AMEVCNTR00_EL0 S3_3_C13_C4_0
944#define AMEVCNTR01_EL0 S3_3_C13_C4_1
945#define AMEVCNTR02_EL0 S3_3_C13_C4_2
946#define AMEVCNTR03_EL0 S3_3_C13_C4_3
947
948/* Activity Monitor Group 0 Event Type Registers */
949#define AMEVTYPER00_EL0 S3_3_C13_C6_0
950#define AMEVTYPER01_EL0 S3_3_C13_C6_1
951#define AMEVTYPER02_EL0 S3_3_C13_C6_2
952#define AMEVTYPER03_EL0 S3_3_C13_C6_3
953
954/* Activity Monitor Group 1 Event Counter Registers */
955#define AMEVCNTR10_EL0 S3_3_C13_C12_0
956#define AMEVCNTR11_EL0 S3_3_C13_C12_1
957#define AMEVCNTR12_EL0 S3_3_C13_C12_2
958#define AMEVCNTR13_EL0 S3_3_C13_C12_3
959#define AMEVCNTR14_EL0 S3_3_C13_C12_4
960#define AMEVCNTR15_EL0 S3_3_C13_C12_5
961#define AMEVCNTR16_EL0 S3_3_C13_C12_6
962#define AMEVCNTR17_EL0 S3_3_C13_C12_7
963#define AMEVCNTR18_EL0 S3_3_C13_C13_0
964#define AMEVCNTR19_EL0 S3_3_C13_C13_1
965#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
966#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
967#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
968#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
969#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
970#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
971
972/* Activity Monitor Group 1 Event Type Registers */
973#define AMEVTYPER10_EL0 S3_3_C13_C14_0
974#define AMEVTYPER11_EL0 S3_3_C13_C14_1
975#define AMEVTYPER12_EL0 S3_3_C13_C14_2
976#define AMEVTYPER13_EL0 S3_3_C13_C14_3
977#define AMEVTYPER14_EL0 S3_3_C13_C14_4
978#define AMEVTYPER15_EL0 S3_3_C13_C14_5
979#define AMEVTYPER16_EL0 S3_3_C13_C14_6
980#define AMEVTYPER17_EL0 S3_3_C13_C14_7
981#define AMEVTYPER18_EL0 S3_3_C13_C15_0
982#define AMEVTYPER19_EL0 S3_3_C13_C15_1
983#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
984#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
985#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
986#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
987#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
988#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
989
johpow01b7d752a2020-10-08 17:29:11 -0500990/* AMCFGR_EL0 definitions */
991#define AMCFGR_EL0_NCG_SHIFT U(28)
992#define AMCFGR_EL0_NCG_MASK U(0xf)
993
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200994/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500995#define AMCGCR_EL0_CG1NC_SHIFT U(8)
996#define AMCGCR_EL0_CG1NC_LENGTH U(8)
997#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200998
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000999/* MPAM register definitions */
1000#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001001#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
1002
1003#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1004#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001005
1006#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1007
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001008/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -05001009 * Definitions for system register interface to AMU for ARMv8.6 enhancements
1010 ******************************************************************************/
1011
1012/* Definition for register defining which virtual offsets are implemented. */
1013#define AMCG1IDR_EL0 S3_3_C13_C2_6
1014#define AMCG1IDR_CTR_MASK ULL(0xffff)
1015#define AMCG1IDR_CTR_SHIFT U(0)
1016#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1017#define AMCG1IDR_VOFF_SHIFT U(16)
1018
1019/* New bit added to AMCR_EL0 */
1020#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
1021
1022/* Definitions for virtual offset registers for architected event counters. */
1023/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
1024#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1025#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1026#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1027
1028/* Definitions for virtual offset registers for auxiliary event counters. */
1029#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1030#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1031#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1032#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1033#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1034#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1035#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1036#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1037#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1038#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1039#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1040#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1041#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1042#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1043#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1044#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1045
1046/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001047 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001048 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001049#define DISR_EL1 S3_0_C12_C1_1
1050#define DISR_A_BIT U(31)
1051
1052#define ERRIDR_EL1 S3_0_C5_C3_0
1053#define ERRIDR_MASK U(0xffff)
1054
1055#define ERRSELR_EL1 S3_0_C5_C3_1
1056
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001057/* System register access to Standard Error Record registers */
1058#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001059#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001060#define ERXSTATUS_EL1 S3_0_C5_C4_2
1061#define ERXADDR_EL1 S3_0_C5_C4_3
1062#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001063#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1064#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001065#define ERXMISC0_EL1 S3_0_C5_C5_0
1066#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001067
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001068#define ERXCTLR_ED_BIT (U(1) << 0)
1069#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001070
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001071#define ERXPFGCTL_UC_BIT (U(1) << 1)
1072#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1073#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001074
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001075/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +00001076 * Armv8.1 Registers - Privileged Access Never Registers
1077 ******************************************************************************/
1078#define PAN S3_0_C4_C2_3
1079#define PAN_BIT BIT(22)
1080
1081/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001082 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001083 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001084#define APIAKeyLo_EL1 S3_0_C2_C1_0
1085#define APIAKeyHi_EL1 S3_0_C2_C1_1
1086#define APIBKeyLo_EL1 S3_0_C2_C1_2
1087#define APIBKeyHi_EL1 S3_0_C2_C1_3
1088#define APDAKeyLo_EL1 S3_0_C2_C2_0
1089#define APDAKeyHi_EL1 S3_0_C2_C2_1
1090#define APDBKeyLo_EL1 S3_0_C2_C2_2
1091#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001092#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001093#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001094
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001095/*******************************************************************************
1096 * Armv8.4 Data Independent Timing Registers
1097 ******************************************************************************/
1098#define DIT S3_3_C4_C2_5
1099#define DIT_BIT BIT(24)
1100
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001101/*******************************************************************************
1102 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1103 ******************************************************************************/
1104#define SSBS S3_3_C4_C2_6
1105
Sandrine Bailleux277fb762019-10-08 12:10:45 +02001106/*******************************************************************************
1107 * Armv8.5 - Memory Tagging Extension Registers
1108 ******************************************************************************/
1109#define TFSRE0_EL1 S3_0_C5_C6_1
1110#define TFSR_EL1 S3_0_C5_C6_0
1111#define RGSR_EL1 S3_0_C1_C0_5
1112#define GCR_EL1 S3_0_C1_C0_6
1113
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001114/*******************************************************************************
1115 * Armv8.6 - Fine Grained Virtualization Traps Registers
1116 ******************************************************************************/
1117#define HFGRTR_EL2 S3_4_C1_C1_4
1118#define HFGWTR_EL2 S3_4_C1_C1_5
1119#define HFGITR_EL2 S3_4_C1_C1_6
1120#define HDFGRTR_EL2 S3_4_C3_C1_4
1121#define HDFGWTR_EL2 S3_4_C3_C1_5
1122
Jimmy Brisson945095a2020-04-16 10:54:59 -05001123/*******************************************************************************
1124 * Armv8.6 - Enhanced Counter Virtualization Registers
1125 ******************************************************************************/
1126#define CNTPOFF_EL2 S3_4_C14_C0_6
1127
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001128/*******************************************************************************
1129 * Armv9.0 - Trace Buffer Extension System Registers
1130 ******************************************************************************/
1131#define TRBLIMITR_EL1 S3_0_C9_C11_0
1132#define TRBPTR_EL1 S3_0_C9_C11_1
1133#define TRBBASER_EL1 S3_0_C9_C11_2
1134#define TRBSR_EL1 S3_0_C9_C11_3
1135#define TRBMAR_EL1 S3_0_C9_C11_4
1136#define TRBTRG_EL1 S3_0_C9_C11_6
1137#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001138
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001139/*******************************************************************************
johpow018c3da8b2022-01-31 18:14:41 -06001140 * FEAT_BRBE - Branch Record Buffer Extension System Registers
1141 ******************************************************************************/
1142
1143#define BRBCR_EL1 S2_1_C9_C0_0
1144#define BRBCR_EL2 S2_4_C9_C0_0
1145#define BRBFCR_EL1 S2_1_C9_C0_1
1146#define BRBTS_EL1 S2_1_C9_C0_2
1147#define BRBINFINJ_EL1 S2_1_C9_C1_0
1148#define BRBSRCINJ_EL1 S2_1_C9_C1_1
1149#define BRBTGTINJ_EL1 S2_1_C9_C1_2
1150#define BRBIDR0_EL1 S2_1_C9_C2_0
1151
1152/*******************************************************************************
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001153 * Armv8.4 - Trace Filter System Registers
1154 ******************************************************************************/
1155#define TRFCR_EL1 S3_0_C1_C2_1
1156#define TRFCR_EL2 S3_4_C1_C2_1
1157
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001158/*******************************************************************************
1159 * Trace System Registers
1160 ******************************************************************************/
1161#define TRCAUXCTLR S2_1_C0_C6_0
1162#define TRCRSR S2_1_C0_C10_0
1163#define TRCCCCTLR S2_1_C0_C14_0
1164#define TRCBBCTLR S2_1_C0_C15_0
1165#define TRCEXTINSELR0 S2_1_C0_C8_4
1166#define TRCEXTINSELR1 S2_1_C0_C9_4
1167#define TRCEXTINSELR2 S2_1_C0_C10_4
1168#define TRCEXTINSELR3 S2_1_C0_C11_4
1169#define TRCCLAIMSET S2_1_c7_c8_6
1170#define TRCCLAIMCLR S2_1_c7_c9_6
1171#define TRCDEVARCH S2_1_c7_c15_6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001172
johpow01d0bbe6e2021-11-11 16:13:32 -06001173/*******************************************************************************
1174 * FEAT_HCX - Extended Hypervisor Configuration Register
1175 ******************************************************************************/
1176#define HCRX_EL2 S3_4_C1_C2_2
1177#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1178#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1179#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1180#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1181#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
1182
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001183#endif /* ARCH_H */