blob: 1cbe3c300a75e3d1682bb34ee962f74386d2b16a [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
AlexeiFedorov2f30f102023-03-13 19:37:46 +00002 * Copyright (c) 2013-2023, Arm Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
AlexeiFedorov2f30f102023-03-13 19:37:46 +000088#define ICC_IGRPEN1_EL3 S3_6_C12_C12_7
89#define ICC_IGRPEN0_EL1 S3_0_C12_C12_6
90#define ICC_HPPIR0_EL1 S3_0_C12_C8_2
91#define ICC_HPPIR1_EL1 S3_0_C12_C12_2
92#define ICC_IAR0_EL1 S3_0_C12_C8_0
93#define ICC_IAR1_EL1 S3_0_C12_C12_0
94#define ICC_EOIR0_EL1 S3_0_C12_C8_1
95#define ICC_EOIR1_EL1 S3_0_C12_C12_1
96#define ICC_SGI0R_EL1 S3_0_C12_C11_7
97
98#define ICV_CTRL_EL1 S3_0_C12_C12_4
99#define ICV_IAR1_EL1 S3_0_C12_C12_0
100#define ICV_IGRPEN1_EL1 S3_0_C12_C12_7
101#define ICV_EOIR1_EL1 S3_0_C12_C12_1
102#define ICV_PMR_EL1 S3_0_C4_C6_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200103
104/*******************************************************************************
105 * Generic timer memory mapped registers & offsets
106 ******************************************************************************/
107#define CNTCR_OFF U(0x000)
108#define CNTFID_OFF U(0x020)
109
110#define CNTCR_EN (U(1) << 0)
111#define CNTCR_HDBG (U(1) << 1)
112#define CNTCR_FCREQ(x) ((x) << 8)
113
114/*******************************************************************************
115 * System register bit definitions
116 ******************************************************************************/
117/* CLIDR definitions */
118#define LOUIS_SHIFT U(21)
119#define LOC_SHIFT U(24)
120#define CLIDR_FIELD_WIDTH U(3)
121
122/* CSSELR definitions */
123#define LEVEL_SHIFT U(1)
124
125/* Data cache set/way op type defines */
126#define DCISW U(0x0)
127#define DCCISW U(0x1)
128#define DCCSW U(0x2)
129
130/* ID_AA64PFR0_EL1 definitions */
131#define ID_AA64PFR0_EL0_SHIFT U(0)
132#define ID_AA64PFR0_EL1_SHIFT U(4)
133#define ID_AA64PFR0_EL2_SHIFT U(8)
134#define ID_AA64PFR0_EL3_SHIFT U(12)
135#define ID_AA64PFR0_AMU_SHIFT U(44)
136#define ID_AA64PFR0_AMU_LENGTH U(4)
137#define ID_AA64PFR0_AMU_MASK ULL(0xf)
johpow01b7d752a2020-10-08 17:29:11 -0500138#define ID_AA64PFR0_AMU_NOT_SUPPORTED U(0x0)
139#define ID_AA64PFR0_AMU_V1 U(0x1)
140#define ID_AA64PFR0_AMU_V1P1 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200141#define ID_AA64PFR0_ELX_MASK ULL(0xf)
142#define ID_AA64PFR0_SVE_SHIFT U(32)
143#define ID_AA64PFR0_SVE_MASK ULL(0xf)
144#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000145#define ID_AA64PFR0_MPAM_SHIFT U(40)
146#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000147#define ID_AA64PFR0_DIT_SHIFT U(48)
148#define ID_AA64PFR0_DIT_MASK ULL(0xf)
149#define ID_AA64PFR0_DIT_LENGTH U(4)
150#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200151#define ID_AA64PFR0_CSV2_SHIFT U(56)
152#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
153#define ID_AA64PFR0_CSV2_LENGTH U(4)
Mark Dykes16b71692021-09-15 14:13:55 -0500154#define ID_AA64PFR0_FEAT_RME_SHIFT U(52)
155#define ID_AA64PFR0_FEAT_RME_MASK ULL(0xf)
156#define ID_AA64PFR0_FEAT_RME_LENGTH U(4)
157#define ID_AA64PFR0_FEAT_RME_NOT_SUPPORTED U(0)
158#define ID_AA64PFR0_FEAT_RME_V1 U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200159
160/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
Manish V Badarkhe41bce212022-11-17 12:34:40 +0000161#define ID_AA64DFR0_PMS_SHIFT U(32)
162#define ID_AA64DFR0_PMS_LENGTH U(4)
163#define ID_AA64DFR0_PMS_MASK ULL(0xf)
164#define ID_AA64DFR0_SPE_NOT_SUPPORTED U(0)
165#define ID_AA64DFR0_SPE U(1)
166#define ID_AA64DFR0_SPE_V1P1 U(2)
167#define ID_AA64DFR0_SPE_V1P2 U(3)
168#define ID_AA64DFR0_SPE_V1P3 U(4)
169#define ID_AA64DFR0_SPE_V1P4 U(5)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200170
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100171/* ID_AA64DFR0_EL1.DEBUG definitions */
172#define ID_AA64DFR0_DEBUG_SHIFT U(0)
173#define ID_AA64DFR0_DEBUG_LENGTH U(4)
174#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100175#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
176 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100177#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
178#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
179#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
180#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
181
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100182/* ID_AA64DFR0_EL1.HPMN0 definitions */
183#define ID_AA64DFR0_HPMN0_SHIFT U(60)
184#define ID_AA64DFR0_HPMN0_MASK ULL(0xf)
185#define ID_AA64DFR0_HPMN0_SUPPORTED ULL(1)
186
johpow018c3da8b2022-01-31 18:14:41 -0600187/* ID_AA64DFR0_EL1.BRBE definitions */
188#define ID_AA64DFR0_BRBE_SHIFT U(52)
189#define ID_AA64DFR0_BRBE_MASK ULL(0xf)
190#define ID_AA64DFR0_BRBE_SUPPORTED ULL(1)
191
Manish V Badarkhe87c03d12021-07-06 22:57:11 +0100192/* ID_AA64DFR0_EL1.TraceBuffer definitions */
193#define ID_AA64DFR0_TRACEBUFFER_SHIFT U(44)
194#define ID_AA64DFR0_TRACEBUFFER_MASK ULL(0xf)
195#define ID_AA64DFR0_TRACEBUFFER_SUPPORTED ULL(1)
196
Manish V Badarkhe2c518e52021-07-08 16:36:57 +0100197/* ID_DFR0_EL1.Tracefilt definitions */
198#define ID_AA64DFR0_TRACEFILT_SHIFT U(40)
199#define ID_AA64DFR0_TRACEFILT_MASK U(0xf)
200#define ID_AA64DFR0_TRACEFILT_SUPPORTED U(1)
201
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100202/* ID_AA64DFR0_EL1.PMUVer definitions */
203#define ID_AA64DFR0_PMUVER_SHIFT U(8)
204#define ID_AA64DFR0_PMUVER_MASK ULL(0xf)
205#define ID_AA64DFR0_PMUVER_NOT_SUPPORTED ULL(0)
206
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +0100207/* ID_AA64DFR0_EL1.TraceVer definitions */
208#define ID_AA64DFR0_TRACEVER_SHIFT U(4)
209#define ID_AA64DFR0_TRACEVER_MASK ULL(0xf)
210#define ID_AA64DFR0_TRACEVER_SUPPORTED ULL(1)
211
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200212#define EL_IMPL_NONE ULL(0)
213#define EL_IMPL_A64ONLY ULL(1)
214#define EL_IMPL_A64_A32 ULL(2)
215
216#define ID_AA64PFR0_GIC_SHIFT U(24)
217#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000218#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200219
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100220/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000221#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100222#define ID_AA64ISAR1_GPI_SHIFT U(28)
223#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000224#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100225#define ID_AA64ISAR1_GPA_SHIFT U(24)
226#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000227#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100228#define ID_AA64ISAR1_API_SHIFT U(8)
229#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000230#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100231#define ID_AA64ISAR1_APA_SHIFT U(4)
232#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000233#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100234
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000235/* ID_AA64ISAR2_EL1 definitions */
236#define ID_AA64ISAR2_EL1 S3_0_C0_C6_2
237#define ID_AA64ISAR2_WFXT_MASK ULL(0xf)
238#define ID_AA64ISAR2_WFXT_SHIFT U(0x0)
239#define ID_AA64ISAR2_WFXT_SUPPORTED ULL(0x2)
Juan Pablo Condeebd1b692022-06-30 17:47:35 -0400240#define ID_AA64ISAR2_GPA3_SHIFT U(8)
241#define ID_AA64ISAR2_GPA3_MASK ULL(0xf)
242#define ID_AA64ISAR2_APA3_SHIFT U(12)
243#define ID_AA64ISAR2_APA3_MASK ULL(0xf)
Manish V Badarkheb31bc752021-12-24 08:52:52 +0000244
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000245/* ID_AA64MMFR0_EL1 definitions */
246#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
247#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
248
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200249#define PARANGE_0000 U(32)
250#define PARANGE_0001 U(36)
251#define PARANGE_0010 U(40)
252#define PARANGE_0011 U(42)
253#define PARANGE_0100 U(44)
254#define PARANGE_0101 U(48)
255#define PARANGE_0110 U(52)
256
Jimmy Brisson945095a2020-04-16 10:54:59 -0500257#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
258#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
259#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
260#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
261#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
262
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500263#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
264#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
265#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
266#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
267
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200268#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
269#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
270#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
271#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
272
273#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
274#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
275#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
276#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
277
278#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
279#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
280#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
281#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
282
Daniel Boulby39e4df22021-02-02 19:27:41 +0000283/* ID_AA64MMFR1_EL1 definitions */
284#define ID_AA64MMFR1_EL1_PAN_SHIFT U(20)
285#define ID_AA64MMFR1_EL1_PAN_MASK ULL(0xf)
286#define ID_AA64MMFR1_EL1_PAN_NOT_SUPPORTED ULL(0x0)
287#define ID_AA64MMFR1_EL1_PAN_SUPPORTED ULL(0x1)
288#define ID_AA64MMFR1_EL1_PAN2_SUPPORTED ULL(0x2)
289#define ID_AA64MMFR1_EL1_PAN3_SUPPORTED ULL(0x3)
johpow01d0bbe6e2021-11-11 16:13:32 -0600290#define ID_AA64MMFR1_EL1_HCX_SHIFT U(40)
291#define ID_AA64MMFR1_EL1_HCX_MASK ULL(0xf)
292#define ID_AA64MMFR1_EL1_HCX_SUPPORTED ULL(0x1)
293#define ID_AA64MMFR1_EL1_HCX_NOT_SUPPORTED ULL(0x0)
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000294#define ID_AA64MMFR1_EL1_AFP_SHIFT U(44)
295#define ID_AA64MMFR1_EL1_AFP_MASK ULL(0xf)
296#define ID_AA64MMFR1_EL1_AFP_SUPPORTED ULL(0x1)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000297
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000298/* ID_AA64MMFR2_EL1 definitions */
299#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000300
301#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
302#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
303
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000304#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
305#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
306
307/* ID_AA64PFR1_EL1 definitions */
308#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
309#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
310
311#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
312
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100313#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
314#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
315
316#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
317
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200318#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
319#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
320
Juan Pablo Conde9303f4d2022-07-25 16:38:01 -0400321#define ID_AA64PFR1_EL1_RNDR_TRAP_SHIFT U(28)
322#define ID_AA64PFR1_EL1_RNDR_TRAP_MASK ULL(0xf)
323
324#define ID_AA64PFR1_EL1_RNG_TRAP_SUPPORTED ULL(0x1)
325#define ID_AA64PFR1_EL1_RNG_TRAP_NOT_SUPPORTED ULL(0x0)
326
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200327#define MTE_UNIMPLEMENTED ULL(0)
328#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
329#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
330
Jayanth Dodderi Chidanandb3ffd3c2023-02-13 12:15:11 +0000331#define ID_AA64PFR1_EL1_SME_SHIFT U(24)
332#define ID_AA64PFR1_EL1_SME_MASK ULL(0xf)
333#define ID_AA64PFR1_EL1_SME_NOT_SUPPORTED ULL(0x0)
334#define ID_AA64PFR1_EL1_SME_SUPPORTED ULL(0x1)
Jayanth Dodderi Chidanand95d5d272023-01-16 17:58:47 +0000335#define ID_AA64PFR1_EL1_SME2_SUPPORTED ULL(0x2)
johpow0150ccb552020-11-10 19:22:13 -0600336
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000337/* ID_PFR1_EL1 definitions */
338#define ID_PFR1_VIRTEXT_SHIFT U(12)
339#define ID_PFR1_VIRTEXT_MASK U(0xf)
340#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
341 & ID_PFR1_VIRTEXT_MASK)
342
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200343/* SCTLR definitions */
344#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
345 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
346 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
347
348#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
349 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000350#define SCTLR_AARCH32_EL1_RES1 \
351 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
352 (U(1) << 4) | (U(1) << 3))
353
354#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
355 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
356 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200357
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000358#define SCTLR_M_BIT (ULL(1) << 0)
359#define SCTLR_A_BIT (ULL(1) << 1)
360#define SCTLR_C_BIT (ULL(1) << 2)
361#define SCTLR_SA_BIT (ULL(1) << 3)
362#define SCTLR_SA0_BIT (ULL(1) << 4)
363#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
364#define SCTLR_ITD_BIT (ULL(1) << 7)
365#define SCTLR_SED_BIT (ULL(1) << 8)
366#define SCTLR_UMA_BIT (ULL(1) << 9)
367#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100368#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000369#define SCTLR_DZE_BIT (ULL(1) << 14)
370#define SCTLR_UCT_BIT (ULL(1) << 15)
371#define SCTLR_NTWI_BIT (ULL(1) << 16)
372#define SCTLR_NTWE_BIT (ULL(1) << 18)
373#define SCTLR_WXN_BIT (ULL(1) << 19)
374#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100375#define SCTLR_IESB_BIT (ULL(1) << 21)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000376#define SCTLR_SPAN_BIT (ULL(1) << 23)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000377#define SCTLR_E0E_BIT (ULL(1) << 24)
378#define SCTLR_EE_BIT (ULL(1) << 25)
379#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100380#define SCTLR_EnDA_BIT (ULL(1) << 27)
381#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000382#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000383#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200384#define SCTLR_RESET_VAL SCTLR_EL3_RES1
385
386/* CPACR_El1 definitions */
387#define CPACR_EL1_FPEN(x) ((x) << 20)
388#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
389#define CPACR_EL1_FP_TRAP_ALL U(0x2)
390#define CPACR_EL1_FP_TRAP_NONE U(0x3)
391
392/* SCR definitions */
393#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01b7d752a2020-10-08 17:29:11 -0500394#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200395#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200396#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000397#define SCR_API_BIT (U(1) << 17)
398#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200399#define SCR_TWE_BIT (U(1) << 13)
400#define SCR_TWI_BIT (U(1) << 12)
401#define SCR_ST_BIT (U(1) << 11)
402#define SCR_RW_BIT (U(1) << 10)
403#define SCR_SIF_BIT (U(1) << 9)
404#define SCR_HCE_BIT (U(1) << 8)
405#define SCR_SMD_BIT (U(1) << 7)
406#define SCR_EA_BIT (U(1) << 3)
407#define SCR_FIQ_BIT (U(1) << 2)
408#define SCR_IRQ_BIT (U(1) << 1)
409#define SCR_NS_BIT (U(1) << 0)
410#define SCR_VALID_BIT_MASK U(0x2f8f)
411#define SCR_RESET_VAL SCR_RES1_BITS
412
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000413/* MDCR_EL3 definitions */
414#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100415#define MDCR_SPD32_LEGACY ULL(0x0)
416#define MDCR_SPD32_DISABLE ULL(0x2)
417#define MDCR_SPD32_ENABLE ULL(0x3)
418#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000419#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100420#define MDCR_NSPB_EL1 ULL(0x3)
421#define MDCR_TDOSA_BIT (ULL(1) << 10)
422#define MDCR_TDA_BIT (ULL(1) << 9)
423#define MDCR_TPM_BIT (ULL(1) << 6)
424#define MDCR_SCCD_BIT (ULL(1) << 23)
425#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000426
427/* MDCR_EL2 definitions */
428#define MDCR_EL2_TPMS (U(1) << 14)
429#define MDCR_EL2_E2PB(x) ((x) << 12)
430#define MDCR_EL2_E2PB_EL1 U(0x3)
431#define MDCR_EL2_TDRA_BIT (U(1) << 11)
432#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
433#define MDCR_EL2_TDA_BIT (U(1) << 9)
434#define MDCR_EL2_TDE_BIT (U(1) << 8)
435#define MDCR_EL2_HPME_BIT (U(1) << 7)
436#define MDCR_EL2_TPM_BIT (U(1) << 6)
437#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100438#define MDCR_EL2_HPMN_SHIFT U(0)
439#define MDCR_EL2_HPMN_MASK ULL(0x1f)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000440#define MDCR_EL2_RESET_VAL U(0x0)
441
442/* HSTR_EL2 definitions */
443#define HSTR_EL2_RESET_VAL U(0x0)
444#define HSTR_EL2_T_MASK U(0xff)
445
446/* CNTHP_CTL_EL2 definitions */
447#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
448#define CNTHP_CTL_RESET_VAL U(0x0)
449
450/* VTTBR_EL2 definitions */
451#define VTTBR_RESET_VAL ULL(0x0)
452#define VTTBR_VMID_MASK ULL(0xff)
453#define VTTBR_VMID_SHIFT U(48)
454#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
455#define VTTBR_BADDR_SHIFT U(0)
456
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200457/* HCR definitions */
johpow01b7d752a2020-10-08 17:29:11 -0500458#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000459#define HCR_API_BIT (ULL(1) << 41)
460#define HCR_APK_BIT (ULL(1) << 40)
Daniel Boulby39e4df22021-02-02 19:27:41 +0000461#define HCR_E2H_BIT (ULL(1) << 34)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000462#define HCR_TGE_BIT (ULL(1) << 27)
463#define HCR_RW_SHIFT U(31)
464#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
465#define HCR_AMO_BIT (ULL(1) << 5)
466#define HCR_IMO_BIT (ULL(1) << 4)
467#define HCR_FMO_BIT (ULL(1) << 3)
468
469/* ISR definitions */
470#define ISR_A_SHIFT U(8)
471#define ISR_I_SHIFT U(7)
472#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200473
474/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000475#define CNTHCTL_RESET_VAL U(0x0)
476#define EVNTEN_BIT (U(1) << 2)
477#define EL1PCEN_BIT (U(1) << 1)
478#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200479
480/* CNTKCTL_EL1 definitions */
481#define EL0PTEN_BIT (U(1) << 9)
482#define EL0VTEN_BIT (U(1) << 8)
483#define EL0PCTEN_BIT (U(1) << 0)
484#define EL0VCTEN_BIT (U(1) << 1)
485#define EVNTEN_BIT (U(1) << 2)
486#define EVNTDIR_BIT (U(1) << 3)
487#define EVNTI_SHIFT U(4)
488#define EVNTI_MASK U(0xf)
489
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000490/* CPTR_EL3 definitions */
491#define TCPAC_BIT (U(1) << 31)
492#define TAM_BIT (U(1) << 30)
493#define TTA_BIT (U(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600494#define ESM_BIT (U(1) << 12)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000495#define TFP_BIT (U(1) << 10)
496#define CPTR_EZ_BIT (U(1) << 8)
497#define CPTR_EL3_RESET_VAL U(0x0)
498
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200499/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000500#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
501#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
502#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
johpow0150ccb552020-11-10 19:22:13 -0600503#define CPTR_EL2_SMEN_MASK ULL(0x3)
504#define CPTR_EL2_SMEN_SHIFT U(24)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000505#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
johpow0150ccb552020-11-10 19:22:13 -0600506#define CPTR_EL2_TSM_BIT (ULL(1) << 12)
Ambroise Vincentfae77722019-03-07 10:17:15 +0000507#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
508#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000509#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200510
511/* CPSR/SPSR definitions */
512#define DAIF_FIQ_BIT (U(1) << 0)
513#define DAIF_IRQ_BIT (U(1) << 1)
514#define DAIF_ABT_BIT (U(1) << 2)
515#define DAIF_DBG_BIT (U(1) << 3)
516#define SPSR_DAIF_SHIFT U(6)
517#define SPSR_DAIF_MASK U(0xf)
518
519#define SPSR_AIF_SHIFT U(6)
520#define SPSR_AIF_MASK U(0x7)
521
522#define SPSR_E_SHIFT U(9)
523#define SPSR_E_MASK U(0x1)
524#define SPSR_E_LITTLE U(0x0)
525#define SPSR_E_BIG U(0x1)
526
527#define SPSR_T_SHIFT U(5)
528#define SPSR_T_MASK U(0x1)
529#define SPSR_T_ARM U(0x0)
530#define SPSR_T_THUMB U(0x1)
531
532#define SPSR_M_SHIFT U(4)
533#define SPSR_M_MASK U(0x1)
534#define SPSR_M_AARCH64 U(0x0)
535#define SPSR_M_AARCH32 U(0x1)
536
537#define DISABLE_ALL_EXCEPTIONS \
538 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
539
540#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
541
542/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000543 * RMR_EL3 definitions
544 */
545#define RMR_EL3_RR_BIT (U(1) << 1)
546#define RMR_EL3_AA64_BIT (U(1) << 0)
547
548/*
549 * HI-VECTOR address for AArch32 state
550 */
551#define HI_VECTOR_BASE U(0xFFFF0000)
552
553/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200554 * TCR defintions
555 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000556#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200557#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200558#define TCR_EL1_IPS_SHIFT U(32)
559#define TCR_EL2_PS_SHIFT U(16)
560#define TCR_EL3_PS_SHIFT U(16)
561
562#define TCR_TxSZ_MIN ULL(16)
563#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000564#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200565
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100566#define TCR_T0SZ_SHIFT U(0)
567#define TCR_T1SZ_SHIFT U(16)
568
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200569/* (internal) physical address size bits in EL3/EL1 */
570#define TCR_PS_BITS_4GB ULL(0x0)
571#define TCR_PS_BITS_64GB ULL(0x1)
572#define TCR_PS_BITS_1TB ULL(0x2)
573#define TCR_PS_BITS_4TB ULL(0x3)
574#define TCR_PS_BITS_16TB ULL(0x4)
575#define TCR_PS_BITS_256TB ULL(0x5)
576
577#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
578#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
579#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
580#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
581#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
582#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
583
584#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
585#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
586#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
587#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
588
589#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
590#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
591#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
592#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
593
594#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
595#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
596#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
597
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100598#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
599#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
600#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
601#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
602
603#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
604#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
605#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
606#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
607
608#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
609#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
610#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
611
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200612#define TCR_TG0_SHIFT U(14)
613#define TCR_TG0_MASK ULL(3)
614#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
615#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
616#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
617
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100618#define TCR_TG1_SHIFT U(30)
619#define TCR_TG1_MASK ULL(3)
620#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
621#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
622#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
623
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200624#define TCR_EPD0_BIT (ULL(1) << 7)
625#define TCR_EPD1_BIT (ULL(1) << 23)
626
627#define MODE_SP_SHIFT U(0x0)
628#define MODE_SP_MASK U(0x1)
629#define MODE_SP_EL0 U(0x0)
630#define MODE_SP_ELX U(0x1)
631
632#define MODE_RW_SHIFT U(0x4)
633#define MODE_RW_MASK U(0x1)
634#define MODE_RW_64 U(0x0)
635#define MODE_RW_32 U(0x1)
636
637#define MODE_EL_SHIFT U(0x2)
638#define MODE_EL_MASK U(0x3)
639#define MODE_EL3 U(0x3)
640#define MODE_EL2 U(0x2)
641#define MODE_EL1 U(0x1)
642#define MODE_EL0 U(0x0)
643
644#define MODE32_SHIFT U(0)
645#define MODE32_MASK U(0xf)
646#define MODE32_usr U(0x0)
647#define MODE32_fiq U(0x1)
648#define MODE32_irq U(0x2)
649#define MODE32_svc U(0x3)
650#define MODE32_mon U(0x6)
651#define MODE32_abt U(0x7)
652#define MODE32_hyp U(0xa)
653#define MODE32_und U(0xb)
654#define MODE32_sys U(0xf)
655
656#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
657#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
658#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
659#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
660
661#define SPSR_64(el, sp, daif) \
662 ((MODE_RW_64 << MODE_RW_SHIFT) | \
663 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
664 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
665 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
666
667#define SPSR_MODE32(mode, isa, endian, aif) \
668 ((MODE_RW_32 << MODE_RW_SHIFT) | \
669 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
670 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
671 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
672 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
673
674/*
675 * TTBR Definitions
676 */
677#define TTBR_CNP_BIT ULL(0x1)
678
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000679/*
680 * CTR_EL0 definitions
681 */
682#define CTR_CWG_SHIFT U(24)
683#define CTR_CWG_MASK U(0xf)
684#define CTR_ERG_SHIFT U(20)
685#define CTR_ERG_MASK U(0xf)
686#define CTR_DMINLINE_SHIFT U(16)
687#define CTR_DMINLINE_MASK U(0xf)
688#define CTR_L1IP_SHIFT U(14)
689#define CTR_L1IP_MASK U(0x3)
690#define CTR_IMINLINE_SHIFT U(0)
691#define CTR_IMINLINE_MASK U(0xf)
692
693#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
694
Manish V Badarkhe82e1a252022-01-04 13:45:31 +0000695/*
696 * FPCR definitions
697 */
698#define FPCR_FIZ_BIT (ULL(1) << 0)
699#define FPCR_AH_BIT (ULL(1) << 1)
700#define FPCR_NEP_BIT (ULL(1) << 2)
701
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200702/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000703#define CNTP_CTL_ENABLE_SHIFT U(0)
704#define CNTP_CTL_IMASK_SHIFT U(1)
705#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200706
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000707#define CNTP_CTL_ENABLE_MASK U(1)
708#define CNTP_CTL_IMASK_MASK U(1)
709#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200710
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200711/* Exception Syndrome register bits and bobs */
712#define ESR_EC_SHIFT U(26)
713#define ESR_EC_MASK U(0x3f)
714#define ESR_EC_LENGTH U(6)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100715#define ESR_ISS_SHIFT U(0x0)
716#define ESR_ISS_MASK U(0x1ffffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200717#define EC_UNKNOWN U(0x0)
718#define EC_WFE_WFI U(0x1)
719#define EC_AARCH32_CP15_MRC_MCR U(0x3)
720#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
721#define EC_AARCH32_CP14_MRC_MCR U(0x5)
722#define EC_AARCH32_CP14_LDC_STC U(0x6)
723#define EC_FP_SIMD U(0x7)
724#define EC_AARCH32_CP10_MRC U(0x8)
725#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
726#define EC_ILLEGAL U(0xe)
727#define EC_AARCH32_SVC U(0x11)
728#define EC_AARCH32_HVC U(0x12)
729#define EC_AARCH32_SMC U(0x13)
730#define EC_AARCH64_SVC U(0x15)
731#define EC_AARCH64_HVC U(0x16)
732#define EC_AARCH64_SMC U(0x17)
733#define EC_AARCH64_SYS U(0x18)
734#define EC_IABORT_LOWER_EL U(0x20)
735#define EC_IABORT_CUR_EL U(0x21)
736#define EC_PC_ALIGN U(0x22)
737#define EC_DABORT_LOWER_EL U(0x24)
738#define EC_DABORT_CUR_EL U(0x25)
739#define EC_SP_ALIGN U(0x26)
740#define EC_AARCH32_FP U(0x28)
741#define EC_AARCH64_FP U(0x2c)
742#define EC_SERROR U(0x2f)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100743/* Data Fault Status code, not all error codes listed */
744#define ISS_DFSC_MASK U(0x3f)
745#define DFSC_EXT_DABORT U(0x10)
746#define DFSC_GPF_DABORT U(0x28)
nabkah01002e5692022-10-10 12:36:46 +0100747/* ISS encoding an exception from HVC or SVC instruction execution */
748#define ISS_HVC_SMC_IMM16_MASK U(0xffff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200749
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000750/*
751 * External Abort bit in Instruction and Data Aborts synchronous exception
752 * syndromes.
753 */
754#define ESR_ISS_EABORT_EA_BIT U(9)
755
756#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
Olivier Deprezc61ce3a2022-01-18 15:51:49 +0100757#define ISS_BITS(x) (((x) >> ESR_ISS_SHIFT) & ESR_ISS_MASK)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000758
759/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
760#define RMR_RESET_REQUEST_SHIFT U(0x1)
761#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200762
763/*******************************************************************************
764 * Definitions of register offsets, fields and macros for CPU system
765 * instructions.
766 ******************************************************************************/
767
768#define TLBI_ADDR_SHIFT U(12)
769#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
770#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
771
772/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000773 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
774 * system level implementation of the Generic Timer.
775 ******************************************************************************/
776#define CNTCTLBASE_CNTFRQ U(0x0)
777#define CNTNSAR U(0x4)
778#define CNTNSAR_NS_SHIFT(x) (x)
779
780#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
781#define CNTACR_RPCT_SHIFT U(0x0)
782#define CNTACR_RVCT_SHIFT U(0x1)
783#define CNTACR_RFRQ_SHIFT U(0x2)
784#define CNTACR_RVOFF_SHIFT U(0x3)
785#define CNTACR_RWVT_SHIFT U(0x4)
786#define CNTACR_RWPT_SHIFT U(0x5)
787
788/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200789 * Definitions of register offsets and fields in the CNTBaseN Frame of the
790 * system level implementation of the Generic Timer.
791 ******************************************************************************/
792/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000793#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200794/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000795#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200796/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000797#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200798/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000799#define CNTP_CTL U(0x2c)
800
801/* PMCR_EL0 definitions */
802#define PMCR_EL0_RESET_VAL U(0x0)
803#define PMCR_EL0_N_SHIFT U(11)
804#define PMCR_EL0_N_MASK U(0x1f)
805#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
806#define PMCR_EL0_LC_BIT (U(1) << 6)
807#define PMCR_EL0_DP_BIT (U(1) << 5)
808#define PMCR_EL0_X_BIT (U(1) << 4)
809#define PMCR_EL0_D_BIT (U(1) << 3)
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100810#define PMCR_EL0_C_BIT (U(1) << 2)
811#define PMCR_EL0_P_BIT (U(1) << 1)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100812#define PMCR_EL0_E_BIT (U(1) << 0)
813
814/* PMCNTENSET_EL0 definitions */
815#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
816#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
817
818/* PMEVTYPER<n>_EL0 definitions */
819#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000820#define PMEVTYPER_EL0_U_BIT (U(1) << 30)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100821#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000822#define PMEVTYPER_EL0_NSU_BIT (U(1) << 28)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100823#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
824#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
825#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
826#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000827#define PMEVTYPER_EL0_T_BIT (U(1) << 23)
828#define PMEVTYPER_EL0_RLK_BIT (U(1) << 22)
829#define PMEVTYPER_EL0_RLU_BIT (U(1) << 21)
830#define PMEVTYPER_EL0_RLH_BIT (U(1) << 20)
Boyan Karatotevba3f3f32022-10-10 16:33:10 +0100831#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x0000FFFF)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100832
833/* PMCCFILTR_EL0 definitions */
834#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000835#define PMCCFILTR_EL0_U_BIT (U(1) << 30)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100836#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
837#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
838#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100839#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
AlexeiFedorov2f30f102023-03-13 19:37:46 +0000840#define PMCCFILTR_EL0_T_BIT (U(1) << 23)
841#define PMCCFILTR_EL0_RLK_BIT (U(1) << 22)
842#define PMCCFILTR_EL0_RLU_BIT (U(1) << 21)
843#define PMCCFILTR_EL0_RLH_BIT (U(1) << 20)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100844
Boyan Karatotev35e3ca02022-10-10 16:39:45 +0100845/* PMSELR_EL0 definitions */
846#define PMSELR_EL0_SEL_SHIFT U(0)
847#define PMSELR_EL0_SEL_MASK U(0x1f)
848
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100849/* PMU event counter ID definitions */
850#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000851
852/*******************************************************************************
853 * Definitions for system register interface to SVE
854 ******************************************************************************/
855#define ZCR_EL3 S3_6_C1_C2_0
856#define ZCR_EL2 S3_4_C1_C2_0
857
858/* ZCR_EL3 definitions */
859#define ZCR_EL3_LEN_MASK U(0xf)
860
861/* ZCR_EL2 definitions */
862#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200863
864/*******************************************************************************
johpow0150ccb552020-11-10 19:22:13 -0600865 * Definitions for system register interface to SME
866 ******************************************************************************/
867#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
868#define SVCR S3_3_C4_C2_2
869#define TPIDR2_EL0 S3_3_C13_C0_5
870#define SMCR_EL2 S3_4_C1_C2_6
871
872/* ID_AA64SMFR0_EL1 definitions */
873#define ID_AA64SMFR0_EL1_FA64_BIT (UL(1) << 63)
874
875/* SVCR definitions */
876#define SVCR_ZA_BIT (U(1) << 1)
877#define SVCR_SM_BIT (U(1) << 0)
878
879/* SMPRI_EL1 definitions */
880#define SMPRI_EL1_PRIORITY_SHIFT U(0)
881#define SMPRI_EL1_PRIORITY_MASK U(0xf)
882
883/* SMPRIMAP_EL2 definitions */
884/* Register is composed of 16 priority map fields of 4 bits numbered 0-15. */
885#define SMPRIMAP_EL2_MAP_SHIFT(pri) U((pri) * 4)
886#define SMPRIMAP_EL2_MAP_MASK U(0xf)
887
888/* SMCR_ELx definitions */
889#define SMCR_ELX_LEN_SHIFT U(0)
890#define SMCR_ELX_LEN_MASK U(0x1ff)
Jayanth Dodderi Chidanand95d5d272023-01-16 17:58:47 +0000891#define SMCR_ELX_EZT0_BIT (U(1) << 30)
johpow0150ccb552020-11-10 19:22:13 -0600892#define SMCR_ELX_FA64_BIT (U(1) << 31)
893
894/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200895 * Definitions of MAIR encodings for device and normal memory
896 ******************************************************************************/
897/*
898 * MAIR encodings for device memory attributes.
899 */
900#define MAIR_DEV_nGnRnE ULL(0x0)
901#define MAIR_DEV_nGnRE ULL(0x4)
902#define MAIR_DEV_nGRE ULL(0x8)
903#define MAIR_DEV_GRE ULL(0xc)
904
905/*
906 * MAIR encodings for normal memory attributes.
907 *
908 * Cache Policy
909 * WT: Write Through
910 * WB: Write Back
911 * NC: Non-Cacheable
912 *
913 * Transient Hint
914 * NTR: Non-Transient
915 * TR: Transient
916 *
917 * Allocation Policy
918 * RA: Read Allocate
919 * WA: Write Allocate
920 * RWA: Read and Write Allocate
921 * NA: No Allocation
922 */
923#define MAIR_NORM_WT_TR_WA ULL(0x1)
924#define MAIR_NORM_WT_TR_RA ULL(0x2)
925#define MAIR_NORM_WT_TR_RWA ULL(0x3)
926#define MAIR_NORM_NC ULL(0x4)
927#define MAIR_NORM_WB_TR_WA ULL(0x5)
928#define MAIR_NORM_WB_TR_RA ULL(0x6)
929#define MAIR_NORM_WB_TR_RWA ULL(0x7)
930#define MAIR_NORM_WT_NTR_NA ULL(0x8)
931#define MAIR_NORM_WT_NTR_WA ULL(0x9)
932#define MAIR_NORM_WT_NTR_RA ULL(0xa)
933#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
934#define MAIR_NORM_WB_NTR_NA ULL(0xc)
935#define MAIR_NORM_WB_NTR_WA ULL(0xd)
936#define MAIR_NORM_WB_NTR_RA ULL(0xe)
937#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
938
939#define MAIR_NORM_OUTER_SHIFT U(4)
940
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000941#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
942 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200943
944/* PAR_EL1 fields */
945#define PAR_F_SHIFT U(0)
946#define PAR_F_MASK ULL(0x1)
947#define PAR_ADDR_SHIFT U(12)
948#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
949
950/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000951 * Definitions for system register interface to SPE
952 ******************************************************************************/
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000953#define PMSCR_EL1 S3_0_C9_C9_0
954#define PMSNEVFR_EL1 S3_0_C9_C9_1
955#define PMSICR_EL1 S3_0_C9_C9_2
956#define PMSIRR_EL1 S3_0_C9_C9_3
957#define PMSFCR_EL1 S3_0_C9_C9_4
958#define PMSEVFR_EL1 S3_0_C9_C9_5
959#define PMSLATFR_EL1 S3_0_C9_C9_6
960#define PMSIDR_EL1 S3_0_C9_C9_7
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000961#define PMBLIMITR_EL1 S3_0_C9_C10_0
Manish V Badarkhe589a1122021-12-31 15:20:08 +0000962#define PMBPTR_EL1 S3_0_C9_C10_1
963#define PMBSR_EL1 S3_0_C9_C10_3
964#define PMSCR_EL2 S3_4_C9_C9_0
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000965
966/*******************************************************************************
967 * Definitions for system register interface to MPAM
968 ******************************************************************************/
969#define MPAMIDR_EL1 S3_0_C10_C4_4
970#define MPAM2_EL2 S3_4_C10_C5_0
971#define MPAMHCR_EL2 S3_4_C10_C4_0
972#define MPAM3_EL3 S3_6_C10_C5_0
973
974/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200975 * Definitions for system register interface to AMU for ARMv8.4 onwards
976 ******************************************************************************/
977#define AMCR_EL0 S3_3_C13_C2_0
978#define AMCFGR_EL0 S3_3_C13_C2_1
979#define AMCGCR_EL0 S3_3_C13_C2_2
980#define AMUSERENR_EL0 S3_3_C13_C2_3
981#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
982#define AMCNTENSET0_EL0 S3_3_C13_C2_5
983#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
984#define AMCNTENSET1_EL0 S3_3_C13_C3_1
985
986/* Activity Monitor Group 0 Event Counter Registers */
987#define AMEVCNTR00_EL0 S3_3_C13_C4_0
988#define AMEVCNTR01_EL0 S3_3_C13_C4_1
989#define AMEVCNTR02_EL0 S3_3_C13_C4_2
990#define AMEVCNTR03_EL0 S3_3_C13_C4_3
991
992/* Activity Monitor Group 0 Event Type Registers */
993#define AMEVTYPER00_EL0 S3_3_C13_C6_0
994#define AMEVTYPER01_EL0 S3_3_C13_C6_1
995#define AMEVTYPER02_EL0 S3_3_C13_C6_2
996#define AMEVTYPER03_EL0 S3_3_C13_C6_3
997
998/* Activity Monitor Group 1 Event Counter Registers */
999#define AMEVCNTR10_EL0 S3_3_C13_C12_0
1000#define AMEVCNTR11_EL0 S3_3_C13_C12_1
1001#define AMEVCNTR12_EL0 S3_3_C13_C12_2
1002#define AMEVCNTR13_EL0 S3_3_C13_C12_3
1003#define AMEVCNTR14_EL0 S3_3_C13_C12_4
1004#define AMEVCNTR15_EL0 S3_3_C13_C12_5
1005#define AMEVCNTR16_EL0 S3_3_C13_C12_6
1006#define AMEVCNTR17_EL0 S3_3_C13_C12_7
1007#define AMEVCNTR18_EL0 S3_3_C13_C13_0
1008#define AMEVCNTR19_EL0 S3_3_C13_C13_1
1009#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
1010#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
1011#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
1012#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
1013#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
1014#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
1015
1016/* Activity Monitor Group 1 Event Type Registers */
1017#define AMEVTYPER10_EL0 S3_3_C13_C14_0
1018#define AMEVTYPER11_EL0 S3_3_C13_C14_1
1019#define AMEVTYPER12_EL0 S3_3_C13_C14_2
1020#define AMEVTYPER13_EL0 S3_3_C13_C14_3
1021#define AMEVTYPER14_EL0 S3_3_C13_C14_4
1022#define AMEVTYPER15_EL0 S3_3_C13_C14_5
1023#define AMEVTYPER16_EL0 S3_3_C13_C14_6
1024#define AMEVTYPER17_EL0 S3_3_C13_C14_7
1025#define AMEVTYPER18_EL0 S3_3_C13_C15_0
1026#define AMEVTYPER19_EL0 S3_3_C13_C15_1
1027#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
1028#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
1029#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
1030#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
1031#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
1032#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
1033
johpow01b7d752a2020-10-08 17:29:11 -05001034/* AMCFGR_EL0 definitions */
1035#define AMCFGR_EL0_NCG_SHIFT U(28)
1036#define AMCFGR_EL0_NCG_MASK U(0xf)
1037
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001038/* AMCGCR_EL0 definitions */
johpow01b7d752a2020-10-08 17:29:11 -05001039#define AMCGCR_EL0_CG1NC_SHIFT U(8)
1040#define AMCGCR_EL0_CG1NC_LENGTH U(8)
1041#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001042
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001043/* MPAM register definitions */
1044#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001045#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
1046
1047#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
1048#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001049
1050#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
1051
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001052/*******************************************************************************
johpow01b7d752a2020-10-08 17:29:11 -05001053 * Definitions for system register interface to AMU for ARMv8.6 enhancements
1054 ******************************************************************************/
1055
1056/* Definition for register defining which virtual offsets are implemented. */
1057#define AMCG1IDR_EL0 S3_3_C13_C2_6
1058#define AMCG1IDR_CTR_MASK ULL(0xffff)
1059#define AMCG1IDR_CTR_SHIFT U(0)
1060#define AMCG1IDR_VOFF_MASK ULL(0xffff)
1061#define AMCG1IDR_VOFF_SHIFT U(16)
1062
1063/* New bit added to AMCR_EL0 */
1064#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
1065
1066/* Definitions for virtual offset registers for architected event counters. */
1067/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
1068#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
1069#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
1070#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
1071
1072/* Definitions for virtual offset registers for auxiliary event counters. */
1073#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
1074#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
1075#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
1076#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
1077#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
1078#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
1079#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
1080#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
1081#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
1082#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
1083#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
1084#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
1085#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
1086#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
1087#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
1088#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
1089
1090/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001091 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001092 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001093#define DISR_EL1 S3_0_C12_C1_1
1094#define DISR_A_BIT U(31)
1095
1096#define ERRIDR_EL1 S3_0_C5_C3_0
1097#define ERRIDR_MASK U(0xffff)
1098
1099#define ERRSELR_EL1 S3_0_C5_C3_1
1100
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001101/* System register access to Standard Error Record registers */
1102#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001103#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001104#define ERXSTATUS_EL1 S3_0_C5_C4_2
1105#define ERXADDR_EL1 S3_0_C5_C4_3
1106#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001107#define ERXPFGCTL_EL1 S3_0_C5_C4_5
1108#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001109#define ERXMISC0_EL1 S3_0_C5_C5_0
1110#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001111
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001112#define ERXCTLR_ED_BIT (U(1) << 0)
1113#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001114
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001115#define ERXPFGCTL_UC_BIT (U(1) << 1)
1116#define ERXPFGCTL_UEU_BIT (U(1) << 2)
1117#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001118
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001119/*******************************************************************************
Daniel Boulby39e4df22021-02-02 19:27:41 +00001120 * Armv8.1 Registers - Privileged Access Never Registers
1121 ******************************************************************************/
1122#define PAN S3_0_C4_C2_3
1123#define PAN_BIT BIT(22)
1124
1125/*******************************************************************************
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001126 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001127 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001128#define APIAKeyLo_EL1 S3_0_C2_C1_0
1129#define APIAKeyHi_EL1 S3_0_C2_C1_1
1130#define APIBKeyLo_EL1 S3_0_C2_C1_2
1131#define APIBKeyHi_EL1 S3_0_C2_C1_3
1132#define APDAKeyLo_EL1 S3_0_C2_C2_0
1133#define APDAKeyHi_EL1 S3_0_C2_C2_1
1134#define APDBKeyLo_EL1 S3_0_C2_C2_2
1135#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001136#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +00001137#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +01001138
Antonio Nino Diaz69068db2019-01-11 13:01:45 +00001139/*******************************************************************************
1140 * Armv8.4 Data Independent Timing Registers
1141 ******************************************************************************/
1142#define DIT S3_3_C4_C2_5
1143#define DIT_BIT BIT(24)
1144
Antonio Nino Diazcc023992019-04-04 11:18:32 +01001145/*******************************************************************************
1146 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
1147 ******************************************************************************/
1148#define SSBS S3_3_C4_C2_6
1149
Sandrine Bailleux277fb762019-10-08 12:10:45 +02001150/*******************************************************************************
1151 * Armv8.5 - Memory Tagging Extension Registers
1152 ******************************************************************************/
1153#define TFSRE0_EL1 S3_0_C5_C6_1
1154#define TFSR_EL1 S3_0_C5_C6_0
1155#define RGSR_EL1 S3_0_C1_C0_5
1156#define GCR_EL1 S3_0_C1_C0_6
1157
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001158/*******************************************************************************
1159 * Armv8.6 - Fine Grained Virtualization Traps Registers
1160 ******************************************************************************/
1161#define HFGRTR_EL2 S3_4_C1_C1_4
1162#define HFGWTR_EL2 S3_4_C1_C1_5
1163#define HFGITR_EL2 S3_4_C1_C1_6
1164#define HDFGRTR_EL2 S3_4_C3_C1_4
1165#define HDFGWTR_EL2 S3_4_C3_C1_5
1166
Jimmy Brisson945095a2020-04-16 10:54:59 -05001167/*******************************************************************************
1168 * Armv8.6 - Enhanced Counter Virtualization Registers
1169 ******************************************************************************/
1170#define CNTPOFF_EL2 S3_4_C14_C0_6
1171
Manish V Badarkhe87c03d12021-07-06 22:57:11 +01001172/*******************************************************************************
1173 * Armv9.0 - Trace Buffer Extension System Registers
1174 ******************************************************************************/
1175#define TRBLIMITR_EL1 S3_0_C9_C11_0
1176#define TRBPTR_EL1 S3_0_C9_C11_1
1177#define TRBBASER_EL1 S3_0_C9_C11_2
1178#define TRBSR_EL1 S3_0_C9_C11_3
1179#define TRBMAR_EL1 S3_0_C9_C11_4
1180#define TRBTRG_EL1 S3_0_C9_C11_6
1181#define TRBIDR_EL1 S3_0_C9_C11_7
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001182
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001183/*******************************************************************************
johpow018c3da8b2022-01-31 18:14:41 -06001184 * FEAT_BRBE - Branch Record Buffer Extension System Registers
1185 ******************************************************************************/
1186
1187#define BRBCR_EL1 S2_1_C9_C0_0
1188#define BRBCR_EL2 S2_4_C9_C0_0
1189#define BRBFCR_EL1 S2_1_C9_C0_1
1190#define BRBTS_EL1 S2_1_C9_C0_2
1191#define BRBINFINJ_EL1 S2_1_C9_C1_0
1192#define BRBSRCINJ_EL1 S2_1_C9_C1_1
1193#define BRBTGTINJ_EL1 S2_1_C9_C1_2
1194#define BRBIDR0_EL1 S2_1_C9_C2_0
1195
1196/*******************************************************************************
Manish V Badarkhe2c518e52021-07-08 16:36:57 +01001197 * Armv8.4 - Trace Filter System Registers
1198 ******************************************************************************/
1199#define TRFCR_EL1 S3_0_C1_C2_1
1200#define TRFCR_EL2 S3_4_C1_C2_1
1201
Manish V Badarkhe6d0e1b62021-07-09 13:58:28 +01001202/*******************************************************************************
1203 * Trace System Registers
1204 ******************************************************************************/
1205#define TRCAUXCTLR S2_1_C0_C6_0
1206#define TRCRSR S2_1_C0_C10_0
1207#define TRCCCCTLR S2_1_C0_C14_0
1208#define TRCBBCTLR S2_1_C0_C15_0
1209#define TRCEXTINSELR0 S2_1_C0_C8_4
1210#define TRCEXTINSELR1 S2_1_C0_C9_4
1211#define TRCEXTINSELR2 S2_1_C0_C10_4
1212#define TRCEXTINSELR3 S2_1_C0_C11_4
1213#define TRCCLAIMSET S2_1_c7_c8_6
1214#define TRCCLAIMCLR S2_1_c7_c9_6
1215#define TRCDEVARCH S2_1_c7_c15_6
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001216
johpow01d0bbe6e2021-11-11 16:13:32 -06001217/*******************************************************************************
1218 * FEAT_HCX - Extended Hypervisor Configuration Register
1219 ******************************************************************************/
1220#define HCRX_EL2 S3_4_C1_C2_2
1221#define HCRX_EL2_FGTnXS_BIT (UL(1) << 4)
1222#define HCRX_EL2_FnXS_BIT (UL(1) << 3)
1223#define HCRX_EL2_EnASR_BIT (UL(1) << 2)
1224#define HCRX_EL2_EnALS_BIT (UL(1) << 1)
1225#define HCRX_EL2_EnAS0_BIT (UL(1) << 0)
1226
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001227#endif /* ARCH_H */