blob: 67caa04557d3aa763403ceac985eb3dafbf5613d [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
Joakim Bech14a5b342014-11-25 10:55:26 +010071. [Introduction](#1--introduction)
82. [Common Modifications](#2--common-modifications)
9 * [Common mandatory modifications](#21-common-mandatory-modifications)
10 * [Handling reset](#22-handling-reset)
Jeenu Viswambharanec2653a2016-10-11 11:43:04 +010011 * [Common mandatory function modifications](#23-common-mandatory-function-modifications)
Soby Mathew58523c02015-06-08 12:32:50 +010012 * [Common optional modifications](#24-common-optional-modifications)
Joakim Bech14a5b342014-11-25 10:55:26 +0100133. [Boot Loader stage specific modifications](#3--modifications-specific-to-a-boot-loader-stage)
14 * [Boot Loader stage 1 (BL1)](#31-boot-loader-stage-1-bl1)
15 * [Boot Loader stage 2 (BL2)](#32-boot-loader-stage-2-bl2)
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000016 * [FWU Boot Loader stage 2 (BL2U)](#33-fwu-boot-loader-stage-2-bl2u)
17 * [Boot Loader stage 3-1 (BL31)](#34-boot-loader-stage-3-1-bl31)
18 * [PSCI implementation (in BL31)](#35-power-state-coordination-interface-in-bl31)
19 * [Interrupt Management framework (in BL31)](#36--interrupt-management-framework-in-bl31)
20 * [Crash Reporting mechanism (in BL31)](#37--crash-reporting-mechanism-in-bl31)
Joakim Bech14a5b342014-11-25 10:55:26 +0100214. [Build flags](#4--build-flags)
225. [C Library](#5--c-library)
236. [Storage abstraction layer](#6--storage-abstraction-layer)
Achin Gupta4f6ad662013-10-25 09:08:21 +010024
25- - - - - - - - - - - - - - - - - -
26
271. Introduction
28----------------
29
Soby Mathew58523c02015-06-08 12:32:50 +010030Please note that this document has been updated for the new platform API
31as required by the PSCI v1.0 implementation. Please refer to the
32[Migration Guide] for the previous platform API.
33
Achin Gupta4f6ad662013-10-25 09:08:21 +010034Porting the ARM Trusted Firmware to a new platform involves making some
35mandatory and optional modifications for both the cold and warm boot paths.
36Modifications consist of:
37
38* Implementing a platform-specific function or variable,
39* Setting up the execution context in a certain way, or
40* Defining certain constants (for example #defines).
41
Dan Handley4a75b842015-03-19 19:24:43 +000042The platform-specific functions and variables are declared in
Dan Handleyb68954c2014-05-29 12:30:24 +010043[include/plat/common/platform.h]. The firmware provides a default implementation
44of variables and functions to fulfill the optional requirements. These
45implementations are all weakly defined; they are provided to ease the porting
46effort. Each platform port can override them with its own implementation if the
47default implementation is inadequate.
Achin Gupta4f6ad662013-10-25 09:08:21 +010048
Dan Handley4a75b842015-03-19 19:24:43 +000049Platform ports that want to be aligned with standard ARM platforms (for example
50FVP and Juno) may also use [include/plat/arm/common/plat_arm.h] and the
51corresponding source files in `plat/arm/common/`. These provide standard
52implementations for some of the required platform porting functions. However,
53using these functions requires the platform port to implement additional
54ARM standard platform porting functions. These additional functions are not
55documented here.
56
Achin Gupta4f6ad662013-10-25 09:08:21 +010057Some modifications are common to all Boot Loader (BL) stages. Section 2
58discusses these in detail. The subsequent sections discuss the remaining
59modifications for each BL stage in detail.
60
61This document should be read in conjunction with the ARM Trusted Firmware
62[User Guide].
63
64
652. Common modifications
66------------------------
67
68This section covers the modifications that should be made by the platform for
69each BL stage to correctly port the firmware stack. They are categorized as
70either mandatory or optional.
71
72
732.1 Common mandatory modifications
74----------------------------------
Sandrine Bailleuxef7fb9e2015-12-02 10:19:06 +000075
76A platform port must enable the Memory Management Unit (MMU) as well as the
77instruction and data caches for each BL stage. Setting up the translation
78tables is the responsibility of the platform port because memory maps differ
Sandrine Bailleux3c2c72f2016-04-26 14:49:57 +010079across platforms. A memory translation library (see `lib/xlat_tables/`) is
80provided to help in this setup. Note that although this library supports
Antonio Nino Diazf33fbb22016-03-31 09:08:56 +010081non-identity mappings, this is intended only for re-mapping peripheral physical
82addresses and allows platforms with high I/O addresses to reduce their virtual
83address space. All other addresses corresponding to code and data must currently
84use an identity mapping.
Sandrine Bailleuxef7fb9e2015-12-02 10:19:06 +000085
86In ARM standard platforms, each BL stage configures the MMU in the
87platform-specific architecture setup function, `blX_plat_arch_setup()`, and uses
88an identity mapping for all addresses.
Achin Gupta4f6ad662013-10-25 09:08:21 +010089
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010090If the build option `USE_COHERENT_MEM` is enabled, each platform can allocate a
Soby Mathewab8707e2015-01-08 18:02:44 +000091block of identity mapped secure memory with Device-nGnRE attributes aligned to
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010092page boundary (4K) for each BL stage. All sections which allocate coherent
93memory are grouped under `coherent_ram`. For ex: Bakery locks are placed in a
94section identified by name `bakery_lock` inside `coherent_ram` so that its
95possible for the firmware to place variables in it using the following C code
96directive:
Achin Gupta4f6ad662013-10-25 09:08:21 +010097
Soren Brinkmann65cd2992016-01-14 10:11:05 -080098 __section("bakery_lock")
Achin Gupta4f6ad662013-10-25 09:08:21 +010099
100Or alternatively the following assembler code directive:
101
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +0100102 .section bakery_lock
Achin Gupta4f6ad662013-10-25 09:08:21 +0100103
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +0100104The `coherent_ram` section is a sum of all sections like `bakery_lock` which are
105used to allocate any data structures that are accessed both when a CPU is
106executing with its MMU and caches enabled, and when it's running with its MMU
107and caches disabled. Examples are given below.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100108
109The following variables, functions and constants must be defined by the platform
110for the firmware to work correctly.
111
112
Dan Handleyb68954c2014-05-29 12:30:24 +0100113### File : platform_def.h [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100114
Dan Handleyb68954c2014-05-29 12:30:24 +0100115Each platform must ensure that a header file of this name is in the system
116include path with the following constants defined. This may require updating the
Dan Handley4a75b842015-03-19 19:24:43 +0000117list of `PLAT_INCLUDES` in the `platform.mk` file. In the ARM development
118platforms, this file is found in `plat/arm/board/<plat_name>/include/`.
119
120Platform ports may optionally use the file [include/plat/common/common_def.h],
121which provides typical values for some of the constants below. These values are
122likely to be suitable for all platform ports.
123
124Platform ports that want to be aligned with standard ARM platforms (for example
125FVP and Juno) may also use [include/plat/arm/common/arm_def.h], which provides
126standard values for some of the constants below. However, this requires the
127platform port to define additional platform porting constants in
128`platform_def.h`. These additional constants are not documented here.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129
James Morrisseyba3155b2013-10-29 10:56:46 +0000130* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100131
132 Defines the linker format used by the platform, for example
Dan Handley4a75b842015-03-19 19:24:43 +0000133 `elf64-littleaarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100134
James Morrisseyba3155b2013-10-29 10:56:46 +0000135* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100136
137 Defines the processor architecture for the linker by the platform, for
Dan Handley4a75b842015-03-19 19:24:43 +0000138 example `aarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100139
James Morrisseyba3155b2013-10-29 10:56:46 +0000140* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100141
142 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000143 by [plat/common/aarch64/platform_mp_stack.S] and
144 [plat/common/aarch64/platform_up_stack.S].
145
Dan Handley4a75b842015-03-19 19:24:43 +0000146* **define : CACHE_WRITEBACK_GRANULE**
147
148 Defines the size in bits of the largest cache line across all the cache
149 levels in the platform.
150
James Morrisseyba3155b2013-10-29 10:56:46 +0000151* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100152
153 Defines the character string printed by BL1 upon entry into the `bl1_main()`
154 function.
155
James Morrisseyba3155b2013-10-29 10:56:46 +0000156* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100157
158 Defines the total number of CPUs implemented by the platform across all
159 clusters in the system.
160
Soby Mathew58523c02015-06-08 12:32:50 +0100161* **#define : PLAT_NUM_PWR_DOMAINS**
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100162
Soby Mathew58523c02015-06-08 12:32:50 +0100163 Defines the total number of nodes in the power domain topology
164 tree at all the power domain levels used by the platform.
165 This macro is used by the PSCI implementation to allocate
166 data structures to represent power domain topology.
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100167
Soby Mathew58523c02015-06-08 12:32:50 +0100168* **#define : PLAT_MAX_PWR_LVL**
Soby Mathew8c32bc22015-02-12 14:45:02 +0000169
Soby Mathew58523c02015-06-08 12:32:50 +0100170 Defines the maximum power domain level that the power management operations
171 should apply to. More often, but not always, the power domain level
172 corresponds to affinity level. This macro allows the PSCI implementation
173 to know the highest power domain level that it should consider for power
174 management operations in the system that the platform implements. For
175 example, the Base AEM FVP implements two clusters with a configurable
176 number of CPUs and it reports the maximum power domain level as 1.
177
178* **#define : PLAT_MAX_OFF_STATE**
179
180 Defines the local power state corresponding to the deepest power down
181 possible at every power domain level in the platform. The local power
182 states for each level may be sparsely allocated between 0 and this value
183 with 0 being reserved for the RUN state. The PSCI implementation uses this
184 value to initialize the local power states of the power domain nodes and
185 to specify the requested power state for a PSCI_CPU_OFF call.
186
187* **#define : PLAT_MAX_RET_STATE**
188
189 Defines the local power state corresponding to the deepest retention state
190 possible at every power domain level in the platform. This macro should be
191 a value less than PLAT_MAX_OFF_STATE and greater than 0. It is used by the
Yatharth Kochar170fb932016-05-09 18:26:35 +0100192 PSCI implementation to distinguish between retention and power down local
Soby Mathew58523c02015-06-08 12:32:50 +0100193 power states within PSCI_CPU_SUSPEND call.
Soby Mathew8c32bc22015-02-12 14:45:02 +0000194
Yatharth Kochar170fb932016-05-09 18:26:35 +0100195* **#define : PLAT_MAX_PWR_LVL_STATES**
196
197 Defines the maximum number of local power states per power domain level
198 that the platform supports. The default value of this macro is 2 since
199 most platforms just support a maximum of two local power states at each
200 power domain level (power-down and retention). If the platform needs to
201 account for more local power states, then it must redefine this macro.
202
203 Currently, this macro is used by the Generic PSCI implementation to size
204 the array used for PSCI_STAT_COUNT/RESIDENCY accounting.
205
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100206* **#define : BL1_RO_BASE**
207
208 Defines the base address in secure ROM where BL1 originally lives. Must be
209 aligned on a page-size boundary.
210
211* **#define : BL1_RO_LIMIT**
212
213 Defines the maximum address in secure ROM that BL1's actual content (i.e.
214 excluding any data section allocated at runtime) can occupy.
215
216* **#define : BL1_RW_BASE**
217
218 Defines the base address in secure RAM where BL1's read-write data will live
219 at runtime. Must be aligned on a page-size boundary.
220
221* **#define : BL1_RW_LIMIT**
222
223 Defines the maximum address in secure RAM that BL1's read-write data can
224 occupy at runtime.
225
James Morrisseyba3155b2013-10-29 10:56:46 +0000226* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100227
228 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000229 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100230
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100231* **#define : BL2_LIMIT**
232
233 Defines the maximum address in secure RAM that the BL2 image can occupy.
234
James Morrisseyba3155b2013-10-29 10:56:46 +0000235* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100236
Juan Castillod1786372015-12-14 09:35:25 +0000237 Defines the base address in secure RAM where BL2 loads the BL31 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000238 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100239
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100240* **#define : BL31_LIMIT**
241
Juan Castillod1786372015-12-14 09:35:25 +0000242 Defines the maximum address in secure RAM that the BL31 image can occupy.
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100243
Juan Castillo16948ae2015-04-13 17:36:19 +0100244For every image, the platform must define individual identifiers that will be
245used by BL1 or BL2 to load the corresponding image into memory from non-volatile
246storage. For the sake of performance, integer numbers will be used as
247identifiers. The platform will use those identifiers to return the relevant
248information about the image to be loaded (file handler, load address,
249authentication information, etc.). The following image identifiers are
250mandatory:
251
252* **#define : BL2_IMAGE_ID**
253
254 BL2 image identifier, used by BL1 to load BL2.
255
256* **#define : BL31_IMAGE_ID**
257
Juan Castillod1786372015-12-14 09:35:25 +0000258 BL31 image identifier, used by BL2 to load BL31.
Juan Castillo16948ae2015-04-13 17:36:19 +0100259
260* **#define : BL33_IMAGE_ID**
261
Juan Castillod1786372015-12-14 09:35:25 +0000262 BL33 image identifier, used by BL2 to load BL33.
Juan Castillo16948ae2015-04-13 17:36:19 +0100263
264If Trusted Board Boot is enabled, the following certificate identifiers must
265also be defined:
266
Juan Castillo516beb52015-12-03 10:19:21 +0000267* **#define : TRUSTED_BOOT_FW_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100268
269 BL2 content certificate identifier, used by BL1 to load the BL2 content
270 certificate.
271
272* **#define : TRUSTED_KEY_CERT_ID**
273
274 Trusted key certificate identifier, used by BL2 to load the trusted key
275 certificate.
276
Juan Castillo516beb52015-12-03 10:19:21 +0000277* **#define : SOC_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100278
Juan Castillod1786372015-12-14 09:35:25 +0000279 BL31 key certificate identifier, used by BL2 to load the BL31 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100280 certificate.
281
Juan Castillo516beb52015-12-03 10:19:21 +0000282* **#define : SOC_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100283
Juan Castillod1786372015-12-14 09:35:25 +0000284 BL31 content certificate identifier, used by BL2 to load the BL31 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100285 certificate.
286
Juan Castillo516beb52015-12-03 10:19:21 +0000287* **#define : NON_TRUSTED_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100288
Juan Castillod1786372015-12-14 09:35:25 +0000289 BL33 key certificate identifier, used by BL2 to load the BL33 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100290 certificate.
291
Juan Castillo516beb52015-12-03 10:19:21 +0000292* **#define : NON_TRUSTED_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100293
Juan Castillod1786372015-12-14 09:35:25 +0000294 BL33 content certificate identifier, used by BL2 to load the BL33 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100295 certificate.
296
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000297* **#define : FWU_CERT_ID**
298
299 Firmware Update (FWU) certificate identifier, used by NS_BL1U to load the
300 FWU content certificate.
301
302
303If the AP Firmware Updater Configuration image, BL2U is used, the following
304must also be defined:
305
306* **#define : BL2U_BASE**
307
308 Defines the base address in secure memory where BL1 copies the BL2U binary
309 image. Must be aligned on a page-size boundary.
310
311* **#define : BL2U_LIMIT**
312
313 Defines the maximum address in secure memory that the BL2U image can occupy.
314
315* **#define : BL2U_IMAGE_ID**
316
317 BL2U image identifier, used by BL1 to fetch an image descriptor
318 corresponding to BL2U.
319
320If the SCP Firmware Update Configuration Image, SCP_BL2U is used, the following
321must also be defined:
322
323* **#define : SCP_BL2U_IMAGE_ID**
324
325 SCP_BL2U image identifier, used by BL1 to fetch an image descriptor
326 corresponding to SCP_BL2U.
327 NOTE: TF does not provide source code for this image.
328
329If the Non-Secure Firmware Updater ROM, NS_BL1U is used, the following must
330also be defined:
331
332* **#define : NS_BL1U_BASE**
333
334 Defines the base address in non-secure ROM where NS_BL1U executes.
335 Must be aligned on a page-size boundary.
336 NOTE: TF does not provide source code for this image.
337
338* **#define : NS_BL1U_IMAGE_ID**
339
340 NS_BL1U image identifier, used by BL1 to fetch an image descriptor
341 corresponding to NS_BL1U.
342
343If the Non-Secure Firmware Updater, NS_BL2U is used, the following must also
344be defined:
345
346* **#define : NS_BL2U_BASE**
347
348 Defines the base address in non-secure memory where NS_BL2U executes.
349 Must be aligned on a page-size boundary.
350 NOTE: TF does not provide source code for this image.
351
352* **#define : NS_BL2U_IMAGE_ID**
353
354 NS_BL2U image identifier, used by BL1 to fetch an image descriptor
355 corresponding to NS_BL2U.
356
357
Juan Castillof59821d2015-12-10 15:49:17 +0000358If a SCP_BL2 image is supported by the platform, the following constants must
Achin Gupta8d35f612015-01-25 22:44:23 +0000359also be defined:
360
Juan Castillof59821d2015-12-10 15:49:17 +0000361* **#define : SCP_BL2_IMAGE_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000362
Juan Castillof59821d2015-12-10 15:49:17 +0000363 SCP_BL2 image identifier, used by BL2 to load SCP_BL2 into secure memory
364 from platform storage before being transfered to the SCP.
Achin Gupta8d35f612015-01-25 22:44:23 +0000365
Juan Castillo516beb52015-12-03 10:19:21 +0000366* **#define : SCP_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000367
Juan Castillof59821d2015-12-10 15:49:17 +0000368 SCP_BL2 key certificate identifier, used by BL2 to load the SCP_BL2 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100369 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000370
Juan Castillo516beb52015-12-03 10:19:21 +0000371* **#define : SCP_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000372
Juan Castillof59821d2015-12-10 15:49:17 +0000373 SCP_BL2 content certificate identifier, used by BL2 to load the SCP_BL2
374 content certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000375
Juan Castillod1786372015-12-14 09:35:25 +0000376If a BL32 image is supported by the platform, the following constants must
Dan Handley5a06bb72014-08-04 11:41:20 +0100377also be defined:
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100378
Juan Castillo16948ae2015-04-13 17:36:19 +0100379* **#define : BL32_IMAGE_ID**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100380
Juan Castillod1786372015-12-14 09:35:25 +0000381 BL32 image identifier, used by BL2 to load BL32.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100382
Juan Castillo516beb52015-12-03 10:19:21 +0000383* **#define : TRUSTED_OS_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000384
Juan Castillod1786372015-12-14 09:35:25 +0000385 BL32 key certificate identifier, used by BL2 to load the BL32 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100386 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000387
Juan Castillo516beb52015-12-03 10:19:21 +0000388* **#define : TRUSTED_OS_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000389
Juan Castillod1786372015-12-14 09:35:25 +0000390 BL32 content certificate identifier, used by BL2 to load the BL32 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100391 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000392
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100393* **#define : BL32_BASE**
394
Juan Castillod1786372015-12-14 09:35:25 +0000395 Defines the base address in secure memory where BL2 loads the BL32 binary
Dan Handley5a06bb72014-08-04 11:41:20 +0100396 image. Must be aligned on a page-size boundary.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100397
398* **#define : BL32_LIMIT**
399
Juan Castillod1786372015-12-14 09:35:25 +0000400 Defines the maximum address that the BL32 image can occupy.
Dan Handley5a06bb72014-08-04 11:41:20 +0100401
Juan Castillod1786372015-12-14 09:35:25 +0000402If the Test Secure-EL1 Payload (TSP) instantiation of BL32 is supported by the
Dan Handley5a06bb72014-08-04 11:41:20 +0100403platform, the following constants must also be defined:
404
405* **#define : TSP_SEC_MEM_BASE**
406
407 Defines the base address of the secure memory used by the TSP image on the
408 platform. This must be at the same address or below `BL32_BASE`.
409
410* **#define : TSP_SEC_MEM_SIZE**
411
Juan Castillod1786372015-12-14 09:35:25 +0000412 Defines the size of the secure memory used by the BL32 image on the
Dan Handley5a06bb72014-08-04 11:41:20 +0100413 platform. `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE` must fully accomodate
Juan Castillod1786372015-12-14 09:35:25 +0000414 the memory required by the BL32 image, defined by `BL32_BASE` and
Dan Handley5a06bb72014-08-04 11:41:20 +0100415 `BL32_LIMIT`.
416
417* **#define : TSP_IRQ_SEC_PHY_TIMER**
418
419 Defines the ID of the secure physical generic timer interrupt used by the
420 TSP's interrupt handling code.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100421
Dan Handley4a75b842015-03-19 19:24:43 +0000422If the platform port uses the translation table library code, the following
423constant must also be defined:
424
425* **#define : MAX_XLAT_TABLES**
426
427 Defines the maximum number of translation tables that are allocated by the
428 translation table library code. To minimize the amount of runtime memory
429 used, choose the smallest value needed to map the required virtual addresses
430 for each BL stage.
431
Juan Castillo359b60d2016-01-07 11:29:15 +0000432* **#define : MAX_MMAP_REGIONS**
433
434 Defines the maximum number of regions that are allocated by the translation
435 table library code. A region consists of physical base address, virtual base
436 address, size and attributes (Device/Memory, RO/RW, Secure/Non-Secure), as
437 defined in the `mmap_region_t` structure. The platform defines the regions
438 that should be mapped. Then, the translation table library will create the
439 corresponding tables and descriptors at runtime. To minimize the amount of
440 runtime memory used, choose the smallest value needed to register the
441 required regions for each BL stage.
442
443* **#define : ADDR_SPACE_SIZE**
444
445 Defines the total size of the address space in bytes. For example, for a 32
Antonio Nino Diaz00296242016-12-13 15:28:54 +0000446 bit address space, this value should be `(1ull << 32)`. This definition is
447 now deprecated, platforms should use `PLAT_PHY_ADDR_SPACE_SIZE` and
448 `PLAT_VIRT_ADDR_SPACE_SIZE` instead.
449
450* **#define : PLAT_VIRT_ADDR_SPACE_SIZE**
451
452 Defines the total size of the virtual address space in bytes. For example,
453 for a 32 bit virtual address space, this value should be `(1ull << 32)`.
454
455* **#define : PLAT_PHY_ADDR_SPACE_SIZE**
456
457 Defines the total size of the physical address space in bytes. For example,
458 for a 32 bit physical address space, this value should be `(1ull << 32)`.
Juan Castillo359b60d2016-01-07 11:29:15 +0000459
Dan Handley6d16ce02014-08-04 18:31:43 +0100460If the platform port uses the IO storage framework, the following constants
461must also be defined:
462
463* **#define : MAX_IO_DEVICES**
464
465 Defines the maximum number of registered IO devices. Attempting to register
466 more devices than this value using `io_register_device()` will fail with
Juan Castillo7e26fe12015-10-01 17:55:11 +0100467 -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100468
469* **#define : MAX_IO_HANDLES**
470
471 Defines the maximum number of open IO handles. Attempting to open more IO
Juan Castillo7e26fe12015-10-01 17:55:11 +0100472 entities than this value using `io_open()` will fail with -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100473
Haojian Zhuang08b375b2016-04-21 10:52:52 +0800474* **#define : MAX_IO_BLOCK_DEVICES**
475
476 Defines the maximum number of registered IO block devices. Attempting to
477 register more devices this value using `io_dev_open()` will fail
478 with -ENOMEM. MAX_IO_BLOCK_DEVICES should be less than MAX_IO_DEVICES.
479 With this macro, multiple block devices could be supported at the same
480 time.
481
Soby Mathewab8707e2015-01-08 18:02:44 +0000482If the platform needs to allocate data within the per-cpu data framework in
Juan Castillod1786372015-12-14 09:35:25 +0000483BL31, it should define the following macro. Currently this is only required if
Soby Mathewab8707e2015-01-08 18:02:44 +0000484the platform decides not to use the coherent memory section by undefining the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000485`USE_COHERENT_MEM` build flag. In this case, the framework allocates the
486required memory within the the per-cpu data to minimize wastage.
Soby Mathewab8707e2015-01-08 18:02:44 +0000487
488* **#define : PLAT_PCPU_DATA_SIZE**
489
490 Defines the memory (in bytes) to be reserved within the per-cpu data
491 structure for use by the platform layer.
492
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100493The following constants are optional. They should be defined when the platform
Dan Handley4a75b842015-03-19 19:24:43 +0000494memory layout implies some image overlaying like in ARM standard platforms.
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100495
496* **#define : BL31_PROGBITS_LIMIT**
497
Juan Castillod1786372015-12-14 09:35:25 +0000498 Defines the maximum address in secure RAM that the BL31's progbits sections
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100499 can occupy.
500
Dan Handley5a06bb72014-08-04 11:41:20 +0100501* **#define : TSP_PROGBITS_LIMIT**
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100502
503 Defines the maximum address that the TSP's progbits sections can occupy.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100504
Haojian Zhuang7dc4b222016-02-03 22:35:04 +0800505If the platform port uses the PL061 GPIO driver, the following constant may
506optionally be defined:
507
508* **PLAT_PL061_MAX_GPIOS**
509 Maximum number of GPIOs required by the platform. This allows control how
510 much memory is allocated for PL061 GPIO controllers. The default value is
511 32.
512 [For example, define the build flag in platform.mk]:
513 PLAT_PL061_MAX_GPIOS := 160
514 $(eval $(call add_define,PLAT_PL061_MAX_GPIOS))
515
Haojian Zhuang7813aae2016-08-17 21:05:07 +0800516If the platform port uses the partition driver, the following constant may
517optionally be defined:
518
519* **PLAT_PARTITION_MAX_ENTRIES**
520 Maximum number of partition entries required by the platform. This allows
521 control how much memory is allocated for partition entries. The default
522 value is 128.
523 [For example, define the build flag in platform.mk]:
524 PLAT_PARTITION_MAX_ENTRIES := 12
525 $(eval $(call add_define,PLAT_PARTITION_MAX_ENTRIES))
526
Haojian Zhuang7dc4b222016-02-03 22:35:04 +0800527
Dan Handleyb68954c2014-05-29 12:30:24 +0100528### File : plat_macros.S [mandatory]
Soby Mathewa43d4312014-04-07 15:28:55 +0100529
Dan Handleyb68954c2014-05-29 12:30:24 +0100530Each platform must ensure a file of this name is in the system include path with
Dan Handley4a75b842015-03-19 19:24:43 +0000531the following macro defined. In the ARM development platforms, this file is
532found in `plat/arm/board/<plat_name>/include/plat_macros.S`.
Soby Mathewa43d4312014-04-07 15:28:55 +0100533
Gerald Lejeune9ff67fa2015-11-26 15:47:53 +0100534* **Macro : plat_crash_print_regs**
Soby Mathewa43d4312014-04-07 15:28:55 +0100535
Gerald Lejeune9ff67fa2015-11-26 15:47:53 +0100536 This macro allows the crash reporting routine to print relevant platform
Juan Castillod1786372015-12-14 09:35:25 +0000537 registers in case of an unhandled exception in BL31. This aids in debugging
Gerald Lejeune9ff67fa2015-11-26 15:47:53 +0100538 and this macro can be defined to be empty in case register reporting is not
539 desired.
540
541 For instance, GIC or interconnect registers may be helpful for
542 troubleshooting.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100543
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000544
Vikram Kanigirie452cd82014-05-23 15:56:12 +01005452.2 Handling Reset
546------------------
547
548BL1 by default implements the reset vector where execution starts from a cold
Juan Castillod1786372015-12-14 09:35:25 +0000549or warm boot. BL31 can be optionally set as a reset vector using the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000550`RESET_TO_BL31` make variable.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100551
552For each CPU, the reset vector code is responsible for the following tasks:
553
5541. Distinguishing between a cold boot and a warm boot.
555
5562. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
557 the CPU is placed in a platform-specific state until the primary CPU
558 performs the necessary steps to remove it from this state.
559
5603. In the case of a warm boot, ensuring that the CPU jumps to a platform-
Juan Castillod1786372015-12-14 09:35:25 +0000561 specific address in the BL31 image in the same processor mode as it was
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100562 when released from reset.
563
564The following functions need to be implemented by the platform port to enable
565reset vector code to perform the above tasks.
566
567
Soby Mathew58523c02015-06-08 12:32:50 +0100568### Function : plat_get_my_entrypoint() [mandatory when PROGRAMMABLE_RESET_ADDRESS == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100569
Soby Mathew58523c02015-06-08 12:32:50 +0100570 Argument : void
Soby Mathew4c0d0392016-06-16 14:52:04 +0100571 Return : uintptr_t
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100572
Masahiro Yamadaba21b752016-10-23 01:15:21 +0900573This function is called with the MMU and caches disabled
Soby Mathew58523c02015-06-08 12:32:50 +0100574(`SCTLR_EL3.M` = 0 and `SCTLR_EL3.C` = 0). The function is responsible for
575distinguishing between a warm and cold reset for the current CPU using
576platform-specific means. If it's a warm reset, then it returns the warm
577reset entrypoint point provided to `plat_setup_psci_ops()` during
Juan Castillod1786372015-12-14 09:35:25 +0000578BL31 initialization. If it's a cold reset then this function must return zero.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100579
580This function does not follow the Procedure Call Standard used by the
581Application Binary Interface for the ARM 64-bit architecture. The caller should
582not assume that callee saved registers are preserved across a call to this
583function.
584
585This function fulfills requirement 1 and 3 listed above.
586
Soby Mathew58523c02015-06-08 12:32:50 +0100587Note that for platforms that support programming the reset address, it is
588expected that a CPU will start executing code directly at the right address,
589both on a cold and warm reset. In this case, there is no need to identify the
590type of reset nor to query the warm reset entrypoint. Therefore, implementing
591this function is not required on such platforms.
592
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100593
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000594### Function : plat_secondary_cold_boot_setup() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100595
596 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100597
598This function is called with the MMU and data caches disabled. It is responsible
599for placing the executing secondary CPU in a platform-specific state until the
600primary CPU performs the necessary actions to bring it out of that state and
Sandrine Bailleux52010cc2015-05-19 11:54:45 +0100601allow entry into the OS. This function must not return.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100602
Sandrine Bailleuxcdf14082015-10-02 14:35:25 +0100603In the ARM FVP port, when using the normal boot flow, each secondary CPU powers
604itself off. The primary CPU is responsible for powering up the secondary CPUs
605when normal world software requires them. When booting an EL3 payload instead,
606they stay powered on and are put in a holding pen until their mailbox gets
607populated.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100608
609This function fulfills requirement 2 above.
610
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000611Note that for platforms that can't release secondary CPUs out of reset, only the
612primary CPU will execute the cold boot code. Therefore, implementing this
613function is not required on such platforms.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100614
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000615
616### Function : plat_is_my_cpu_primary() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Juan Castillo53fdceb2014-07-16 15:53:43 +0100617
Soby Mathew58523c02015-06-08 12:32:50 +0100618 Argument : void
Juan Castillo53fdceb2014-07-16 15:53:43 +0100619 Return : unsigned int
620
Soby Mathew58523c02015-06-08 12:32:50 +0100621This function identifies whether the current CPU is the primary CPU or a
622secondary CPU. A return value of zero indicates that the CPU is not the
623primary CPU, while a non-zero return value indicates that the CPU is the
624primary CPU.
Juan Castillo53fdceb2014-07-16 15:53:43 +0100625
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000626Note that for platforms that can't release secondary CPUs out of reset, only the
627primary CPU will execute the cold boot code. Therefore, there is no need to
628distinguish between primary and secondary CPUs and implementing this function is
629not required.
630
Juan Castillo53fdceb2014-07-16 15:53:43 +0100631
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100632### Function : platform_mem_init() [mandatory]
633
634 Argument : void
635 Return : void
636
637This function is called before any access to data is made by the firmware, in
638order to carry out any essential memory initialization.
639
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100640
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100641### Function: plat_get_rotpk_info()
642
643 Argument : void *, void **, unsigned int *, unsigned int *
644 Return : int
645
646This function is mandatory when Trusted Board Boot is enabled. It returns a
647pointer to the ROTPK stored in the platform (or a hash of it) and its length.
648The ROTPK must be encoded in DER format according to the following ASN.1
649structure:
650
651 AlgorithmIdentifier ::= SEQUENCE {
652 algorithm OBJECT IDENTIFIER,
653 parameters ANY DEFINED BY algorithm OPTIONAL
654 }
655
656 SubjectPublicKeyInfo ::= SEQUENCE {
657 algorithm AlgorithmIdentifier,
658 subjectPublicKey BIT STRING
659 }
660
661In case the function returns a hash of the key:
662
663 DigestInfo ::= SEQUENCE {
664 digestAlgorithm AlgorithmIdentifier,
665 digest OCTET STRING
666 }
667
Soby Mathew04943d32016-05-24 15:05:15 +0100668The function returns 0 on success. Any other value is treated as error by the
669Trusted Board Boot. The function also reports extra information related
670to the ROTPK in the flags parameter:
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100671
Soby Mathew04943d32016-05-24 15:05:15 +0100672 ROTPK_IS_HASH : Indicates that the ROTPK returned by the platform is a
673 hash.
674 ROTPK_NOT_DEPLOYED : This allows the platform to skip certificate ROTPK
675 verification while the platform ROTPK is not deployed.
676 When this flag is set, the function does not need to
677 return a platform ROTPK, and the authentication
678 framework uses the ROTPK in the certificate without
679 verifying it against the platform value. This flag
680 must not be used in a deployed production environment.
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100681
Juan Castillo48279d52016-01-22 11:05:57 +0000682### Function: plat_get_nv_ctr()
683
684 Argument : void *, unsigned int *
685 Return : int
686
687This function is mandatory when Trusted Board Boot is enabled. It returns the
688non-volatile counter value stored in the platform in the second argument. The
689cookie in the first argument may be used to select the counter in case the
690platform provides more than one (for example, on platforms that use the default
691TBBR CoT, the cookie will correspond to the OID values defined in
692TRUSTED_FW_NVCOUNTER_OID or NON_TRUSTED_FW_NVCOUNTER_OID).
693
694The function returns 0 on success. Any other value means the counter value could
695not be retrieved from the platform.
696
697
698### Function: plat_set_nv_ctr()
699
700 Argument : void *, unsigned int
701 Return : int
702
703This function is mandatory when Trusted Board Boot is enabled. It sets a new
704counter value in the platform. The cookie in the first argument may be used to
705select the counter (as explained in plat_get_nv_ctr()).
706
707The function returns 0 on success. Any other value means the counter value could
708not be updated.
709
710
Jeenu Viswambharanec2653a2016-10-11 11:43:04 +01007112.3 Common mandatory function modifications
Soby Mathew58523c02015-06-08 12:32:50 +0100712---------------------------------
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100713
Soby Mathew58523c02015-06-08 12:32:50 +0100714The following functions are mandatory functions which need to be implemented
715by the platform port.
716
717### Function : plat_my_core_pos()
718
719 Argument : void
720 Return : unsigned int
721
722This funtion returns the index of the calling CPU which is used as a
723CPU-specific linear index into blocks of memory (for example while allocating
724per-CPU stacks). This function will be invoked very early in the
725initialization sequence which mandates that this function should be
726implemented in assembly and should not rely on the avalability of a C
Antonio Nino Diaze5846732016-02-08 10:39:42 +0000727runtime environment. This function can clobber x0 - x8 and must preserve
728x9 - x29.
Soby Mathew58523c02015-06-08 12:32:50 +0100729
730This function plays a crucial role in the power domain topology framework in
731PSCI and details of this can be found in [Power Domain Topology Design].
732
733### Function : plat_core_pos_by_mpidr()
734
735 Argument : u_register_t
736 Return : int
737
738This function validates the `MPIDR` of a CPU and converts it to an index,
739which can be used as a CPU-specific linear index into blocks of memory. In
740case the `MPIDR` is invalid, this function returns -1. This function will only
Juan Castillod1786372015-12-14 09:35:25 +0000741be invoked by BL31 after the power domain topology is initialized and can
Soby Mathew58523c02015-06-08 12:32:50 +0100742utilize the C runtime environment. For further details about how ARM Trusted
743Firmware represents the power domain topology and how this relates to the
744linear CPU index, please refer [Power Domain Topology Design].
745
746
Soby Mathew58523c02015-06-08 12:32:50 +01007472.4 Common optional modifications
Achin Gupta4f6ad662013-10-25 09:08:21 +0100748---------------------------------
749
750The following are helper functions implemented by the firmware that perform
751common platform-specific tasks. A platform may choose to override these
752definitions.
753
Soby Mathew58523c02015-06-08 12:32:50 +0100754### Function : plat_set_my_stack()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100755
Soby Mathew58523c02015-06-08 12:32:50 +0100756 Argument : void
Achin Gupta4f6ad662013-10-25 09:08:21 +0100757 Return : void
758
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000759This function sets the current stack pointer to the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100760has been allocated for the current CPU. For BL images that only require a
761stack for the primary CPU, the UP version of the function is used. The size
762of the stack allocated to each CPU is specified by the platform defined
763constant `PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100764
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000765Common implementations of this function for the UP and MP BL images are
766provided in [plat/common/aarch64/platform_up_stack.S] and
767[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100768
769
Soby Mathew58523c02015-06-08 12:32:50 +0100770### Function : plat_get_my_stack()
Achin Guptac8afc782013-11-25 18:45:02 +0000771
Soby Mathew58523c02015-06-08 12:32:50 +0100772 Argument : void
Soby Mathew4c0d0392016-06-16 14:52:04 +0100773 Return : uintptr_t
Achin Guptac8afc782013-11-25 18:45:02 +0000774
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000775This function returns the base address of the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100776has been allocated for the current CPU. For BL images that only require a
777stack for the primary CPU, the UP version of the function is used. The size
778of the stack allocated to each CPU is specified by the platform defined
779constant `PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000780
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000781Common implementations of this function for the UP and MP BL images are
782provided in [plat/common/aarch64/platform_up_stack.S] and
783[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000784
785
Achin Gupta4f6ad662013-10-25 09:08:21 +0100786### Function : plat_report_exception()
787
788 Argument : unsigned int
789 Return : void
790
791A platform may need to report various information about its status when an
792exception is taken, for example the current exception level, the CPU security
793state (secure/non-secure), the exception type, and so on. This function is
794called in the following circumstances:
795
796* In BL1, whenever an exception is taken.
797* In BL2, whenever an exception is taken.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100798
799The default implementation doesn't do anything, to avoid making assumptions
800about the way the platform displays its status information.
801
Yatharth Kochar1a0a3f02016-06-28 16:58:26 +0100802For AArch64, this function receives the exception type as its argument.
803Possible values for exceptions types are listed in the
804[include/common/bl_common.h] header file. Note that these constants are not
805related to any architectural exception code; they are just an ARM Trusted
806Firmware convention.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100807
Yatharth Kochar1a0a3f02016-06-28 16:58:26 +0100808For AArch32, this function receives the exception mode as its argument.
809Possible values for exception modes are listed in the
810[include/lib/aarch32/arch.h] header file.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100811
Soby Mathew24fb8382014-08-14 12:22:32 +0100812### Function : plat_reset_handler()
813
814 Argument : void
815 Return : void
816
817A platform may need to do additional initialization after reset. This function
818allows the platform to do the platform specific intializations. Platform
819specific errata workarounds could also be implemented here. The api should
Soby Mathew683f7882015-01-29 12:00:58 +0000820preserve the values of callee saved registers x19 to x29.
Soby Mathew24fb8382014-08-14 12:22:32 +0100821
Yatharth Kochar79a97b22014-11-20 18:09:41 +0000822The default implementation doesn't do anything. If a platform needs to override
Dan Handley4a75b842015-03-19 19:24:43 +0000823the default implementation, refer to the [Firmware Design] for general
Sandrine Bailleux452b7fa2015-05-27 17:14:22 +0100824guidelines.
Soby Mathew24fb8382014-08-14 12:22:32 +0100825
Soby Mathewadd40352014-08-14 12:49:05 +0100826### Function : plat_disable_acp()
827
828 Argument : void
829 Return : void
830
831This api allows a platform to disable the Accelerator Coherency Port (if
832present) during a cluster power down sequence. The default weak implementation
833doesn't do anything. Since this api is called during the power down sequence,
834it has restrictions for stack usage and it can use the registers x0 - x17 as
835scratch registers. It should preserve the value in x18 register as it is used
836by the caller to store the return address.
837
Juan Castillo40fc6cd2015-09-25 15:41:14 +0100838### Function : plat_error_handler()
839
840 Argument : int
841 Return : void
842
843This API is called when the generic code encounters an error situation from
844which it cannot continue. It allows the platform to perform error reporting or
845recovery actions (for example, reset the system). This function must not return.
846
847The parameter indicates the type of error using standard codes from `errno.h`.
848Possible errors reported by the generic code are:
849
850* `-EAUTH`: a certificate or image could not be authenticated (when Trusted
851 Board Boot is enabled)
852* `-ENOENT`: the requested image or certificate could not be found or an IO
853 error was detected
854* `-ENOMEM`: resources exhausted. Trusted Firmware does not use dynamic
855 memory, so this error is usually an indication of an incorrect array size
856
857The default implementation simply spins.
858
Antonio Nino Diaz1c3ea102016-02-01 13:57:25 +0000859### Function : plat_panic_handler()
860
861 Argument : void
862 Return : void
863
864This API is called when the generic code encounters an unexpected error
865situation from which it cannot recover. This function must not return,
866and must be implemented in assembly because it may be called before the C
867environment is initialized.
868
869Note: The address from where it was called is stored in x30 (Link Register).
Antonio Nino Diaz1c3ea102016-02-01 13:57:25 +0000870The default implementation simply spins.
871
Soby Mathew24fb8382014-08-14 12:22:32 +0100872
Yatharth Kochar72600222016-09-12 16:08:41 +0100873### Function : plat_get_bl_image_load_info()
874
875 Argument : void
876 Return : bl_load_info_t *
877
878This function returns pointer to the list of images that the platform has
879populated to load. This function is currently invoked in BL2 to load the
880BL3xx images, when LOAD_IMAGE_V2 is enabled.
881
882### Function : plat_get_next_bl_params()
883
884 Argument : void
885 Return : bl_params_t *
886
887This function returns a pointer to the shared memory that the platform has
888kept aside to pass trusted firmware related information that next BL image
889needs. This function is currently invoked in BL2 to pass this information to
890the next BL image, when LOAD_IMAGE_V2 is enabled.
891
892### Function : plat_flush_next_bl_params()
893
894 Argument : void
895 Return : void
896
897This function flushes to main memory all the image params that are passed to
898next image. This function is currently invoked in BL2 to flush this information
899to the next BL image, when LOAD_IMAGE_V2 is enabled.
900
Achin Gupta4f6ad662013-10-25 09:08:21 +01009013. Modifications specific to a Boot Loader stage
902-------------------------------------------------
903
9043.1 Boot Loader Stage 1 (BL1)
905-----------------------------
906
907BL1 implements the reset vector where execution starts from after a cold or
908warm boot. For each CPU, BL1 is responsible for the following tasks:
909
Vikram Kanigirie452cd82014-05-23 15:56:12 +01009101. Handling the reset as described in section 2.2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100911
9122. In the case of a cold boot and the CPU being the primary CPU, ensuring that
913 only this CPU executes the remaining BL1 code, including loading and passing
914 control to the BL2 stage.
915
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00009163. Identifying and starting the Firmware Update process (if required).
917
9184. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100919 address specified by the platform defined constant `BL2_BASE`.
920
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00009215. Populating a `meminfo` structure with the following information in memory,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100922 accessible by BL2 immediately upon entry.
923
924 meminfo.total_base = Base address of secure RAM visible to BL2
925 meminfo.total_size = Size of secure RAM visible to BL2
926 meminfo.free_base = Base address of secure RAM available for
927 allocation to BL2
928 meminfo.free_size = Size of secure RAM available for allocation to BL2
929
930 BL1 places this `meminfo` structure at the beginning of the free memory
931 available for its use. Since BL1 cannot allocate memory dynamically at the
932 moment, its free memory will be available for BL2's use as-is. However, this
933 means that BL2 must read the `meminfo` structure before it starts using its
934 free memory (this is discussed in Section 3.2).
935
936 In future releases of the ARM Trusted Firmware it will be possible for
937 the platform to decide where it wants to place the `meminfo` structure for
938 BL2.
939
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100940 BL1 implements the `bl1_init_bl2_mem_layout()` function to populate the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100941 BL2 `meminfo` structure. The platform may override this implementation, for
942 example if the platform wants to restrict the amount of memory visible to
943 BL2. Details of how to do this are given below.
944
945The following functions need to be implemented by the platform port to enable
946BL1 to perform the above tasks.
947
948
Dan Handley4a75b842015-03-19 19:24:43 +0000949### Function : bl1_early_platform_setup() [mandatory]
950
951 Argument : void
952 Return : void
953
954This function executes with the MMU and data caches disabled. It is only called
955by the primary CPU.
956
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +0000957On ARM standard platforms, this function:
958
959* Enables a secure instance of SP805 to act as the Trusted Watchdog.
960
961* Initializes a UART (PL011 console), which enables access to the `printf`
962 family of functions in BL1.
963
964* Enables issuing of snoop and DVM (Distributed Virtual Memory) requests to
965 the CCI slave interface corresponding to the cluster that includes the
966 primary CPU.
Dan Handley4a75b842015-03-19 19:24:43 +0000967
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100968### Function : bl1_plat_arch_setup() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100969
970 Argument : void
971 Return : void
972
Achin Gupta4f6ad662013-10-25 09:08:21 +0100973This function performs any platform-specific and architectural setup that the
Dan Handley4a75b842015-03-19 19:24:43 +0000974platform requires. Platform-specific setup might include configuration of
975memory controllers and the interconnect.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100976
Dan Handley4a75b842015-03-19 19:24:43 +0000977In ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100978
979This function helps fulfill requirement 2 above.
980
981
982### Function : bl1_platform_setup() [mandatory]
983
984 Argument : void
985 Return : void
986
987This function executes with the MMU and data caches enabled. It is responsible
988for performing any remaining platform-specific setup that can occur after the
989MMU and data cache have been enabled.
990
Dan Handley4a75b842015-03-19 19:24:43 +0000991In ARM standard platforms, this function initializes the storage abstraction
992layer used to load the next bootloader image.
Harry Liebeld265bd72014-01-31 19:04:10 +0000993
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000994This function helps fulfill requirement 4 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100995
996
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000997### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100998
999 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001000 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001001
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001002This function should only be called on the cold boot path. It executes with the
1003MMU and data caches enabled. The pointer returned by this function must point to
1004a `meminfo` structure containing the extents and availability of secure RAM for
1005the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001006
1007 meminfo.total_base = Base address of secure RAM visible to BL1
1008 meminfo.total_size = Size of secure RAM visible to BL1
1009 meminfo.free_base = Base address of secure RAM available for allocation
1010 to BL1
1011 meminfo.free_size = Size of secure RAM available for allocation to BL1
1012
1013This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
1014populates a similar structure to tell BL2 the extents of memory available for
1015its own use.
1016
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00001017This function helps fulfill requirements 4 and 5 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001018
1019
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +01001020### Function : bl1_init_bl2_mem_layout() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001021
Soby Mathew4c0d0392016-06-16 14:52:04 +01001022 Argument : meminfo *, meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001023 Return : void
1024
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001025BL1 needs to tell the next stage the amount of secure RAM available
1026for it to use. This information is populated in a `meminfo`
Achin Gupta4f6ad662013-10-25 09:08:21 +01001027structure.
1028
1029Depending upon where BL2 has been loaded in secure RAM (determined by
1030`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
1031BL1 also ensures that its data sections resident in secure RAM are not visible
Dan Handley4a75b842015-03-19 19:24:43 +00001032to BL2. An illustration of how this is done in ARM standard platforms is given
1033in the **Memory layout on ARM development platforms** section in the
1034[Firmware Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +01001035
1036
Juan Castilloe3f67122015-10-05 16:59:38 +01001037### Function : bl1_plat_prepare_exit() [optional]
1038
Sandrine Bailleux862b5dc2015-11-10 15:01:57 +00001039 Argument : entry_point_info_t *
Juan Castilloe3f67122015-10-05 16:59:38 +01001040 Return : void
1041
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00001042This function is called prior to exiting BL1 in response to the
1043`BL1_SMC_RUN_IMAGE` SMC request raised by BL2. It should be used to perform
1044platform specific clean up or bookkeeping operations before transferring
1045control to the next image. It receives the address of the `entry_point_info_t`
1046structure passed from BL2. This function runs with MMU disabled.
1047
1048### Function : bl1_plat_set_ep_info() [optional]
1049
1050 Argument : unsigned int image_id, entry_point_info_t *ep_info
1051 Return : void
1052
1053This function allows platforms to override `ep_info` for the given `image_id`.
1054
1055The default implementation just returns.
1056
1057### Function : bl1_plat_get_next_image_id() [optional]
1058
1059 Argument : void
1060 Return : unsigned int
1061
1062This and the following function must be overridden to enable the FWU feature.
1063
1064BL1 calls this function after platform setup to identify the next image to be
1065loaded and executed. If the platform returns `BL2_IMAGE_ID` then BL1 proceeds
1066with the normal boot sequence, which loads and executes BL2. If the platform
1067returns a different image id, BL1 assumes that Firmware Update is required.
1068
1069The default implementation always returns `BL2_IMAGE_ID`. The ARM development
1070platforms override this function to detect if firmware update is required, and
1071if so, return the first image in the firmware update process.
1072
1073### Function : bl1_plat_get_image_desc() [optional]
1074
1075 Argument : unsigned int image_id
1076 Return : image_desc_t *
1077
1078BL1 calls this function to get the image descriptor information `image_desc_t`
1079for the provided `image_id` from the platform.
1080
1081The default implementation always returns a common BL2 image descriptor. ARM
1082standard platforms return an image descriptor corresponding to BL2 or one of
1083the firmware update images defined in the Trusted Board Boot Requirements
1084specification.
1085
1086### Function : bl1_plat_fwu_done() [optional]
1087
1088 Argument : unsigned int image_id, uintptr_t image_src,
1089 unsigned int image_size
1090 Return : void
1091
1092BL1 calls this function when the FWU process is complete. It must not return.
1093The platform may override this function to take platform specific action, for
1094example to initiate the normal boot flow.
1095
1096The default implementation spins forever.
1097
1098### Function : bl1_plat_mem_check() [mandatory]
1099
1100 Argument : uintptr_t mem_base, unsigned int mem_size,
1101 unsigned int flags
Sandrine Bailleuxba789772016-11-03 14:26:37 +00001102 Return : int
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00001103
1104BL1 calls this function while handling FWU copy and authenticate SMCs. The
1105platform must ensure that the provided `mem_base` and `mem_size` are mapped into
1106BL1, and that this memory corresponds to either a secure or non-secure memory
1107region as indicated by the security state of the `flags` argument.
1108
Sandrine Bailleuxba789772016-11-03 14:26:37 +00001109This function must return 0 on success, a non-null error code otherwise.
1110
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00001111The default implementation of this function asserts therefore platforms must
1112override it when using the FWU feature.
Juan Castilloe3f67122015-10-05 16:59:38 +01001113
1114
Achin Gupta4f6ad662013-10-25 09:08:21 +010011153.2 Boot Loader Stage 2 (BL2)
1116-----------------------------
1117
1118The BL2 stage is executed only by the primary CPU, which is determined in BL1
1119using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
1120`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
1121
Juan Castillof59821d2015-12-10 15:49:17 +000011221. (Optional) Loading the SCP_BL2 binary image (if present) from platform
1123 provided non-volatile storage. To load the SCP_BL2 image, BL2 makes use of
1124 the `meminfo` returned by the `bl2_plat_get_scp_bl2_meminfo()` function.
1125 The platform also defines the address in memory where SCP_BL2 is loaded
1126 through the optional constant `SCP_BL2_BASE`. BL2 uses this information
1127 to determine if there is enough memory to load the SCP_BL2 image.
1128 Subsequent handling of the SCP_BL2 image is platform-specific and is
1129 implemented in the `bl2_plat_handle_scp_bl2()` function.
1130 If `SCP_BL2_BASE` is not defined then this step is not performed.
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001131
Juan Castillod1786372015-12-14 09:35:25 +000011322. Loading the BL31 binary image into secure RAM from non-volatile storage. To
1133 load the BL31 image, BL2 makes use of the `meminfo` structure passed to it
Harry Liebeld265bd72014-01-31 19:04:10 +00001134 by BL1. This structure allows BL2 to calculate how much secure RAM is
1135 available for its use. The platform also defines the address in secure RAM
Juan Castillod1786372015-12-14 09:35:25 +00001136 where BL31 is loaded through the constant `BL31_BASE`. BL2 uses this
1137 information to determine if there is enough memory to load the BL31 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001138
Juan Castillod1786372015-12-14 09:35:25 +000011393. (Optional) Loading the BL32 binary image (if present) from platform
1140 provided non-volatile storage. To load the BL32 image, BL2 makes use of
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001141 the `meminfo` returned by the `bl2_plat_get_bl32_meminfo()` function.
Juan Castillod1786372015-12-14 09:35:25 +00001142 The platform also defines the address in memory where BL32 is loaded
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001143 through the optional constant `BL32_BASE`. BL2 uses this information
Juan Castillod1786372015-12-14 09:35:25 +00001144 to determine if there is enough memory to load the BL32 image.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001145 If `BL32_BASE` is not defined then this and the next step is not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +00001146
Juan Castillod1786372015-12-14 09:35:25 +000011474. (Optional) Arranging to pass control to the BL32 image (if present) that
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001148 has been pre-loaded at `BL32_BASE`. BL2 populates an `entry_point_info`
Dan Handley1151c822014-04-15 11:38:38 +01001149 structure in memory provided by the platform with information about how
Juan Castillod1786372015-12-14 09:35:25 +00001150 BL31 should pass control to the BL32 image.
Achin Guptaa3050ed2014-02-19 17:52:35 +00001151
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +000011525. (Optional) Loading the normal world BL33 binary image (if not loaded by
1153 other means) into non-secure DRAM from platform storage and arranging for
1154 BL31 to pass control to this image. This address is determined using the
1155 `plat_get_ns_image_entrypoint()` function described below.
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001156
11576. BL2 populates an `entry_point_info` structure in memory provided by the
Juan Castillod1786372015-12-14 09:35:25 +00001158 platform with information about how BL31 should pass control to the
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001159 other BL images.
1160
Achin Gupta4f6ad662013-10-25 09:08:21 +01001161The following functions must be implemented by the platform port to enable BL2
1162to perform the above tasks.
1163
1164
1165### Function : bl2_early_platform_setup() [mandatory]
1166
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001167 Argument : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001168 Return : void
1169
1170This function executes with the MMU and data caches disabled. It is only called
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001171by the primary CPU. The arguments to this function is the address of the
1172`meminfo` structure populated by BL1.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001173
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001174The platform may copy the contents of the `meminfo` structure into a private
Achin Gupta4f6ad662013-10-25 09:08:21 +01001175variable as the original memory may be subsequently overwritten by BL2. The
1176copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +00001177`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001178
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001179On ARM standard platforms, this function also:
1180
1181* Initializes a UART (PL011 console), which enables access to the `printf`
1182 family of functions in BL2.
1183
1184* Initializes the storage abstraction layer used to load further bootloader
1185 images. It is necessary to do this early on platforms with a SCP_BL2 image,
1186 since the later `bl2_platform_setup` must be done after SCP_BL2 is loaded.
Dan Handley4a75b842015-03-19 19:24:43 +00001187
Achin Gupta4f6ad662013-10-25 09:08:21 +01001188
1189### Function : bl2_plat_arch_setup() [mandatory]
1190
1191 Argument : void
1192 Return : void
1193
1194This function executes with the MMU and data caches disabled. It is only called
1195by the primary CPU.
1196
1197The purpose of this function is to perform any architectural initialization
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001198that varies across platforms.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001199
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001200On ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001201
1202### Function : bl2_platform_setup() [mandatory]
1203
1204 Argument : void
1205 Return : void
1206
1207This function may execute with the MMU and data caches enabled if the platform
1208port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
1209called by the primary CPU.
1210
Achin Guptae4d084e2014-02-19 17:18:23 +00001211The purpose of this function is to perform any platform initialization
Dan Handley4a75b842015-03-19 19:24:43 +00001212specific to BL2.
Harry Liebelce19cf12014-04-01 19:28:07 +01001213
Dan Handley4a75b842015-03-19 19:24:43 +00001214In ARM standard platforms, this function performs security setup, including
1215configuration of the TrustZone controller to allow non-secure masters access
1216to most of DRAM. Part of DRAM is reserved for secure world use.
Harry Liebeld265bd72014-01-31 19:04:10 +00001217
Achin Gupta4f6ad662013-10-25 09:08:21 +01001218
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001219### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001220
1221 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001222 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001223
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001224This function should only be called on the cold boot path. It may execute with
1225the MMU and data caches enabled if the platform port does the necessary
1226initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001227
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001228The purpose of this function is to return a pointer to a `meminfo` structure
1229populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +01001230`bl2_early_platform_setup()` above.
1231
1232
Yatharth Kochar72600222016-09-12 16:08:41 +01001233Following function is required only when LOAD_IMAGE_V2 is enabled.
1234
1235### Function : bl2_plat_handle_post_image_load() [mandatory]
1236
1237 Argument : unsigned int
1238 Return : int
1239
1240This function can be used by the platforms to update/use image information
1241for given `image_id`. This function is currently invoked in BL2 to handle
1242BL image specific information based on the `image_id` passed, when
1243LOAD_IMAGE_V2 is enabled.
1244
1245Following functions are required only when LOAD_IMAGE_V2 is disabled.
1246
Juan Castillof59821d2015-12-10 15:49:17 +00001247### Function : bl2_plat_get_scp_bl2_meminfo() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001248
1249 Argument : meminfo *
1250 Return : void
1251
1252This function is used to get the memory limits where BL2 can load the
Juan Castillof59821d2015-12-10 15:49:17 +00001253SCP_BL2 image. The meminfo provided by this is used by load_image() to
1254validate whether the SCP_BL2 image can be loaded within the given
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001255memory from the given base.
1256
1257
Juan Castillof59821d2015-12-10 15:49:17 +00001258### Function : bl2_plat_handle_scp_bl2() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001259
1260 Argument : image_info *
1261 Return : int
1262
Juan Castillof59821d2015-12-10 15:49:17 +00001263This function is called after loading SCP_BL2 image and it is used to perform
1264any platform-specific actions required to handle the SCP firmware. Typically it
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001265transfers the image into SCP memory using a platform-specific protocol and waits
1266until SCP executes it and signals to the Application Processor (AP) for BL2
1267execution to continue.
1268
1269This function returns 0 on success, a negative error code otherwise.
1270
1271
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001272### Function : bl2_plat_get_bl31_params() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +00001273
1274 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001275 Return : bl31_params *
Harry Liebeld265bd72014-01-31 19:04:10 +00001276
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001277BL2 platform code needs to return a pointer to a `bl31_params` structure it
Juan Castillod1786372015-12-14 09:35:25 +00001278will use for passing information to BL31. The `bl31_params` structure carries
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001279the following information.
1280 - Header describing the version information for interpreting the bl31_param
1281 structure
Juan Castillod1786372015-12-14 09:35:25 +00001282 - Information about executing the BL33 image in the `bl33_ep_info` field
1283 - Information about executing the BL32 image in the `bl32_ep_info` field
1284 - Information about the type and extents of BL31 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001285 `bl31_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001286 - Information about the type and extents of BL32 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001287 `bl32_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001288 - Information about the type and extents of BL33 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001289 `bl33_image_info` field
1290
1291The memory pointed by this structure and its sub-structures should be
Juan Castillod1786372015-12-14 09:35:25 +00001292accessible from BL31 initialisation code. BL31 might choose to copy the
1293necessary content, or maintain the structures until BL33 is initialised.
Harry Liebeld265bd72014-01-31 19:04:10 +00001294
1295
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001296### Funtion : bl2_plat_get_bl31_ep_info() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001297
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001298 Argument : void
1299 Return : entry_point_info *
1300
1301BL2 platform code returns a pointer which is used to populate the entry point
Juan Castillod1786372015-12-14 09:35:25 +00001302information for BL31 entry point. The location pointed by it should be
1303accessible from BL1 while processing the synchronous exception to run to BL31.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001304
Dan Handley4a75b842015-03-19 19:24:43 +00001305In ARM standard platforms this is allocated inside a bl2_to_bl31_params_mem
1306structure in BL2 memory.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001307
1308
1309### Function : bl2_plat_set_bl31_ep_info() [mandatory]
1310
1311 Argument : image_info *, entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001312 Return : void
1313
Juan Castillod1786372015-12-14 09:35:25 +00001314In the normal boot flow, this function is called after loading BL31 image and
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001315it can be used to overwrite the entry point set by loader and also set the
Juan Castillod1786372015-12-14 09:35:25 +00001316security state and SPSR which represents the entry point system state for BL31.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001317
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001318When booting an EL3 payload instead, this function is called after populating
1319its entry point address and can be used for the same purpose for the payload
1320image. It receives a null pointer as its first argument in this case.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001321
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001322### Function : bl2_plat_set_bl32_ep_info() [mandatory]
1323
1324 Argument : image_info *, entry_point_info *
1325 Return : void
1326
Juan Castillod1786372015-12-14 09:35:25 +00001327This function is called after loading BL32 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001328overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001329and SPSR which represents the entry point system state for BL32.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001330
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001331
1332### Function : bl2_plat_set_bl33_ep_info() [mandatory]
1333
1334 Argument : image_info *, entry_point_info *
1335 Return : void
1336
Juan Castillod1786372015-12-14 09:35:25 +00001337This function is called after loading BL33 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001338overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001339and SPSR which represents the entry point system state for BL33.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001340
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00001341In the preloaded BL33 alternative boot flow, this function is called after
1342populating its entry point address. It is passed a null pointer as its first
1343argument in this case.
1344
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001345
1346### Function : bl2_plat_get_bl32_meminfo() [mandatory]
1347
1348 Argument : meminfo *
1349 Return : void
1350
1351This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001352BL32 image. The meminfo provided by this is used by load_image() to
1353validate whether the BL32 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001354memory from the given base.
1355
1356### Function : bl2_plat_get_bl33_meminfo() [mandatory]
1357
1358 Argument : meminfo *
1359 Return : void
1360
1361This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001362BL33 image. The meminfo provided by this is used by load_image() to
1363validate whether the BL33 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001364memory from the given base.
1365
Antonio Nino Diaz68450a62016-04-06 17:31:57 +01001366This function isn't needed if either `PRELOADED_BL33_BASE` or `EL3_PAYLOAD_BASE`
1367build options are used.
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00001368
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001369### Function : bl2_plat_flush_bl31_params() [mandatory]
1370
1371 Argument : void
1372 Return : void
1373
1374Once BL2 has populated all the structures that needs to be read by BL1
Juan Castillod1786372015-12-14 09:35:25 +00001375and BL31 including the bl31_params structures and its sub-structures,
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001376the bl31_ep_info structure and any platform specific data. It flushes
1377all these data to the main memory so that it is available when we jump to
1378later Bootloader stages with MMU off
Achin Gupta4f6ad662013-10-25 09:08:21 +01001379
1380### Function : plat_get_ns_image_entrypoint() [mandatory]
1381
1382 Argument : void
Soby Mathewa0ad6012016-03-23 10:11:10 +00001383 Return : uintptr_t
Achin Gupta4f6ad662013-10-25 09:08:21 +01001384
1385As previously described, BL2 is responsible for arranging for control to be
Juan Castillod1786372015-12-14 09:35:25 +00001386passed to a normal world BL image through BL31. This function returns the
1387entrypoint of that image, which BL31 uses to jump to it.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001388
Juan Castillod1786372015-12-14 09:35:25 +00001389BL2 is responsible for loading the normal world BL33 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001390
Antonio Nino Diaz68450a62016-04-06 17:31:57 +01001391This function isn't needed if either `PRELOADED_BL33_BASE` or `EL3_PAYLOAD_BASE`
1392build options are used.
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00001393
Achin Gupta4f6ad662013-10-25 09:08:21 +01001394
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000013953.3 FWU Boot Loader Stage 2 (BL2U)
1396----------------------------------
1397
1398The AP Firmware Updater Configuration, BL2U, is an optional part of the FWU
1399process and is executed only by the primary CPU. BL1 passes control to BL2U at
1400`BL2U_BASE`. BL2U executes in Secure-EL1 and is responsible for:
1401
14021. (Optional) Transfering the optional SCP_BL2U binary image from AP secure
1403 memory to SCP RAM. BL2U uses the SCP_BL2U `image_info` passed by BL1.
1404 `SCP_BL2U_BASE` defines the address in AP secure memory where SCP_BL2U
1405 should be copied from. Subsequent handling of the SCP_BL2U image is
1406 implemented by the platform specific `bl2u_plat_handle_scp_bl2u()` function.
1407 If `SCP_BL2U_BASE` is not defined then this step is not performed.
1408
14092. Any platform specific setup required to perform the FWU process. For
1410 example, ARM standard platforms initialize the TZC controller so that the
1411 normal world can access DDR memory.
1412
1413The following functions must be implemented by the platform port to enable
1414BL2U to perform the tasks mentioned above.
1415
1416### Function : bl2u_early_platform_setup() [mandatory]
1417
1418 Argument : meminfo *mem_info, void *plat_info
1419 Return : void
1420
1421This function executes with the MMU and data caches disabled. It is only
1422called by the primary CPU. The arguments to this function is the address
1423of the `meminfo` structure and platform specific info provided by BL1.
1424
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001425The platform may copy the contents of the `mem_info` and `plat_info` into
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00001426private storage as the original memory may be subsequently overwritten by BL2U.
1427
1428On ARM CSS platforms `plat_info` is interpreted as an `image_info_t` structure,
1429to extract SCP_BL2U image information, which is then copied into a private
1430variable.
1431
1432### Function : bl2u_plat_arch_setup() [mandatory]
1433
1434 Argument : void
1435 Return : void
1436
1437This function executes with the MMU and data caches disabled. It is only
1438called by the primary CPU.
1439
1440The purpose of this function is to perform any architectural initialization
1441that varies across platforms, for example enabling the MMU (since the memory
1442map differs across platforms).
1443
1444### Function : bl2u_platform_setup() [mandatory]
1445
1446 Argument : void
1447 Return : void
1448
1449This function may execute with the MMU and data caches enabled if the platform
1450port does the necessary initialization in `bl2u_plat_arch_setup()`. It is only
1451called by the primary CPU.
1452
1453The purpose of this function is to perform any platform initialization
1454specific to BL2U.
1455
1456In ARM standard platforms, this function performs security setup, including
1457configuration of the TrustZone controller to allow non-secure masters access
1458to most of DRAM. Part of DRAM is reserved for secure world use.
1459
1460### Function : bl2u_plat_handle_scp_bl2u() [optional]
1461
1462 Argument : void
1463 Return : int
1464
1465This function is used to perform any platform-specific actions required to
1466handle the SCP firmware. Typically it transfers the image into SCP memory using
1467a platform-specific protocol and waits until SCP executes it and signals to the
1468Application Processor (AP) for BL2U execution to continue.
1469
1470This function returns 0 on success, a negative error code otherwise.
1471This function is included if SCP_BL2U_BASE is defined.
1472
1473
14743.4 Boot Loader Stage 3-1 (BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001475---------------------------------
1476
Juan Castillod1786372015-12-14 09:35:25 +00001477During cold boot, the BL31 stage is executed only by the primary CPU. This is
Achin Gupta4f6ad662013-10-25 09:08:21 +01001478determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
Juan Castillod1786372015-12-14 09:35:25 +00001479control to BL31 at `BL31_BASE`. During warm boot, BL31 is executed by all
1480CPUs. BL31 executes at EL3 and is responsible for:
Achin Gupta4f6ad662013-10-25 09:08:21 +01001481
14821. Re-initializing all architectural and platform state. Although BL1 performs
Juan Castillod1786372015-12-14 09:35:25 +00001483 some of this initialization, BL31 remains resident in EL3 and must ensure
Achin Gupta4f6ad662013-10-25 09:08:21 +01001484 that EL3 architectural and platform state is completely initialized. It
1485 should make no assumptions about the system state when it receives control.
1486
14872. Passing control to a normal world BL image, pre-loaded at a platform-
Juan Castillod1786372015-12-14 09:35:25 +00001488 specific address by BL2. BL31 uses the `entry_point_info` structure that BL2
Achin Gupta4f6ad662013-10-25 09:08:21 +01001489 populated in memory to do this.
1490
Juan Castillod1786372015-12-14 09:35:25 +000014913. Providing runtime firmware services. Currently, BL31 only implements a
Achin Gupta4f6ad662013-10-25 09:08:21 +01001492 subset of the Power State Coordination Interface (PSCI) API as a runtime
1493 service. See Section 3.3 below for details of porting the PSCI
1494 implementation.
1495
Juan Castillod1786372015-12-14 09:35:25 +000014964. Optionally passing control to the BL32 image, pre-loaded at a platform-
1497 specific address by BL2. BL31 exports a set of apis that allow runtime
Achin Gupta35ca3512014-02-19 17:58:33 +00001498 services to specify the security state in which the next image should be
Juan Castillod1786372015-12-14 09:35:25 +00001499 executed and run the corresponding image. BL31 uses the `entry_point_info`
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001500 structure populated by BL2 to do this.
1501
Juan Castillod1786372015-12-14 09:35:25 +00001502If BL31 is a reset vector, It also needs to handle the reset as specified in
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001503section 2.2 before the tasks described above.
Achin Gupta35ca3512014-02-19 17:58:33 +00001504
Juan Castillod1786372015-12-14 09:35:25 +00001505The following functions must be implemented by the platform port to enable BL31
Achin Gupta4f6ad662013-10-25 09:08:21 +01001506to perform the above tasks.
1507
1508
1509### Function : bl31_early_platform_setup() [mandatory]
1510
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001511 Argument : bl31_params *, void *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001512 Return : void
1513
1514This function executes with the MMU and data caches disabled. It is only called
1515by the primary CPU. The arguments to this function are:
1516
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001517* The address of the `bl31_params` structure populated by BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001518* An opaque pointer that the platform may use as needed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001519
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001520The platform can copy the contents of the `bl31_params` structure and its
1521sub-structures into private variables if the original memory may be
Juan Castillod1786372015-12-14 09:35:25 +00001522subsequently overwritten by BL31 and similarly the `void *` pointing
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001523to the platform data also needs to be saved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001524
Dan Handley4a75b842015-03-19 19:24:43 +00001525In ARM standard platforms, BL2 passes a pointer to a `bl31_params` structure
Juan Castillod1786372015-12-14 09:35:25 +00001526in BL2 memory. BL31 copies the information in this pointer to internal data
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001527structures. It also performs the following:
1528
1529* Initialize a UART (PL011 console), which enables access to the `printf`
1530 family of functions in BL31.
1531
1532* Enable issuing of snoop and DVM (Distributed Virtual Memory) requests to the
1533 CCI slave interface corresponding to the cluster that includes the primary
1534 CPU.
Dan Handley4a75b842015-03-19 19:24:43 +00001535
Achin Gupta4f6ad662013-10-25 09:08:21 +01001536
1537### Function : bl31_plat_arch_setup() [mandatory]
1538
1539 Argument : void
1540 Return : void
1541
1542This function executes with the MMU and data caches disabled. It is only called
1543by the primary CPU.
1544
1545The purpose of this function is to perform any architectural initialization
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001546that varies across platforms.
1547
1548On ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001549
1550
1551### Function : bl31_platform_setup() [mandatory]
1552
1553 Argument : void
1554 Return : void
1555
1556This function may execute with the MMU and data caches enabled if the platform
1557port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
1558called by the primary CPU.
1559
1560The purpose of this function is to complete platform initialization so that both
Juan Castillod1786372015-12-14 09:35:25 +00001561BL31 runtime services and normal world software can function correctly.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001562
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001563On ARM standard platforms, this function does the following:
1564
1565* Initialize the generic interrupt controller.
1566
1567 Depending on the GIC driver selected by the platform, the appropriate GICv2
1568 or GICv3 initialization will be done, which mainly consists of:
1569
1570 - Enable secure interrupts in the GIC CPU interface.
1571 - Disable the legacy interrupt bypass mechanism.
1572 - Configure the priority mask register to allow interrupts of all priorities
1573 to be signaled to the CPU interface.
1574 - Mark SGIs 8-15 and the other secure interrupts on the platform as secure.
1575 - Target all secure SPIs to CPU0.
1576 - Enable these secure interrupts in the GIC distributor.
1577 - Configure all other interrupts as non-secure.
1578 - Enable signaling of secure interrupts in the GIC distributor.
1579
1580* Enable system-level implementation of the generic timer counter through the
1581 memory mapped interface.
1582
1583* Grant access to the system counter timer module
1584
1585* Initialize the power controller device.
1586
1587 In particular, initialise the locks that prevent concurrent accesses to the
1588 power controller device.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001589
1590
Soby Mathew78e61612015-12-09 11:28:43 +00001591### Function : bl31_plat_runtime_setup() [optional]
1592
1593 Argument : void
1594 Return : void
1595
1596The purpose of this function is allow the platform to perform any BL31 runtime
1597setup just prior to BL31 exit during cold boot. The default weak
1598implementation of this function will invoke `console_uninit()` which will
1599suppress any BL31 runtime logs.
1600
Soby Mathew080225d2015-12-09 11:38:43 +00001601In ARM Standard platforms, this function will initialize the BL31 runtime
1602console which will cause all further BL31 logs to be output to the
1603runtime console.
1604
Soby Mathew78e61612015-12-09 11:28:43 +00001605
Achin Gupta4f6ad662013-10-25 09:08:21 +01001606### Function : bl31_get_next_image_info() [mandatory]
1607
Achin Gupta35ca3512014-02-19 17:58:33 +00001608 Argument : unsigned int
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001609 Return : entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001610
1611This function may execute with the MMU and data caches enabled if the platform
1612port does the necessary initializations in `bl31_plat_arch_setup()`.
1613
1614This function is called by `bl31_main()` to retrieve information provided by
Juan Castillod1786372015-12-14 09:35:25 +00001615BL2 for the next image in the security state specified by the argument. BL31
Achin Gupta35ca3512014-02-19 17:58:33 +00001616uses this information to pass control to that image in the specified security
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001617state. This function must return a pointer to the `entry_point_info` structure
Achin Gupta35ca3512014-02-19 17:58:33 +00001618(that was copied during `bl31_early_platform_setup()`) if the image exists. It
1619should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001620
Antonio Nino Diazd4486392016-05-18 16:53:31 +01001621### Function : plat_get_syscnt_freq2() [mandatory]
Dan Handley4a75b842015-03-19 19:24:43 +00001622
1623 Argument : void
Antonio Nino Diazd4486392016-05-18 16:53:31 +01001624 Return : unsigned int
Dan Handley4a75b842015-03-19 19:24:43 +00001625
1626This function is used by the architecture setup code to retrieve the counter
1627frequency for the CPU's generic timer. This value will be programmed into the
1628`CNTFRQ_EL0` register. In ARM standard platforms, it returns the base frequency
1629of the system counter, which is retrieved from the first entry in the frequency
1630modes table.
1631
Achin Gupta4f6ad662013-10-25 09:08:21 +01001632
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001633### #define : PLAT_PERCPU_BAKERY_LOCK_SIZE [optional]
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001634
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001635 When `USE_COHERENT_MEM = 0`, this constant defines the total memory (in
1636 bytes) aligned to the cache line boundary that should be allocated per-cpu to
1637 accommodate all the bakery locks.
1638
1639 If this constant is not defined when `USE_COHERENT_MEM = 0`, the linker
1640 calculates the size of the `bakery_lock` input section, aligns it to the
1641 nearest `CACHE_WRITEBACK_GRANULE`, multiplies it with `PLATFORM_CORE_COUNT`
1642 and stores the result in a linker symbol. This constant prevents a platform
1643 from relying on the linker and provide a more efficient mechanism for
1644 accessing per-cpu bakery lock information.
1645
1646 If this constant is defined and its value is not equal to the value
1647 calculated by the linker then a link time assertion is raised. A compile time
1648 assertion is raised if the value of the constant is not aligned to the cache
1649 line boundary.
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001650
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000016513.5 Power State Coordination Interface (in BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001652------------------------------------------------
1653
1654The ARM Trusted Firmware's implementation of the PSCI API is based around the
Soby Mathew58523c02015-06-08 12:32:50 +01001655concept of a _power domain_. A _power domain_ is a CPU or a logical group of
1656CPUs which share some state on which power management operations can be
1657performed as specified by [PSCI]. Each CPU in the system is assigned a cpu
1658index which is a unique number between `0` and `PLATFORM_CORE_COUNT - 1`.
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00001659The _power domains_ are arranged in a hierarchical tree structure and
Soby Mathew58523c02015-06-08 12:32:50 +01001660each _power domain_ can be identified in a system by the cpu index of any CPU
1661that is part of that domain and a _power domain level_. A processing element
1662(for example, a CPU) is at level 0. If the _power domain_ node above a CPU is
1663a logical grouping of CPUs that share some state, then level 1 is that group
1664of CPUs (for example, a cluster), and level 2 is a group of clusters
1665(for example, the system). More details on the power domain topology and its
1666organization can be found in [Power Domain Topology Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +01001667
Juan Castillod1786372015-12-14 09:35:25 +00001668BL31's platform initialization code exports a pointer to the platform-specific
Achin Gupta4f6ad662013-10-25 09:08:21 +01001669power management operations required for the PSCI implementation to function
Soby Mathew58523c02015-06-08 12:32:50 +01001670correctly. This information is populated in the `plat_psci_ops` structure. The
1671PSCI implementation calls members of the `plat_psci_ops` structure for performing
1672power management operations on the power domains. For example, the target
1673CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `pwr_domain_on()`
1674handler (if present) is called for the CPU power domain.
1675
1676The `power-state` parameter of a PSCI `CPU_SUSPEND` call can be used to
1677describe composite power states specific to a platform. The PSCI implementation
1678defines a generic representation of the power-state parameter viz which is an
1679array of local power states where each index corresponds to a power domain
1680level. Each entry contains the local power state the power domain at that power
1681level could enter. It depends on the `validate_power_state()` handler to
1682convert the power-state parameter (possibly encoding a composite power state)
1683passed in a PSCI `CPU_SUSPEND` call to this representation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001684
1685The following functions must be implemented to initialize PSCI functionality in
1686the ARM Trusted Firmware.
1687
1688
Soby Mathew58523c02015-06-08 12:32:50 +01001689### Function : plat_get_target_pwr_state() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001690
Soby Mathew58523c02015-06-08 12:32:50 +01001691 Argument : unsigned int, const plat_local_state_t *, unsigned int
1692 Return : plat_local_state_t
Achin Gupta4f6ad662013-10-25 09:08:21 +01001693
Soby Mathew58523c02015-06-08 12:32:50 +01001694The PSCI generic code uses this function to let the platform participate in
1695state coordination during a power management operation. The function is passed
1696a pointer to an array of platform specific local power state `states` (second
1697argument) which contains the requested power state for each CPU at a particular
1698power domain level `lvl` (first argument) within the power domain. The function
1699is expected to traverse this array of upto `ncpus` (third argument) and return
1700a coordinated target power state by the comparing all the requested power
1701states. The target power state should not be deeper than any of the requested
1702power states.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001703
Soby Mathew58523c02015-06-08 12:32:50 +01001704A weak definition of this API is provided by default wherein it assumes
1705that the platform assigns a local state value in order of increasing depth
1706of the power state i.e. for two power states X & Y, if X < Y
1707then X represents a shallower power state than Y. As a result, the
1708coordinated target local power state for a power domain will be the minimum
1709of the requested local power state values.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001710
1711
Soby Mathew58523c02015-06-08 12:32:50 +01001712### Function : plat_get_power_domain_tree_desc() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001713
Soby Mathew58523c02015-06-08 12:32:50 +01001714 Argument : void
1715 Return : const unsigned char *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001716
Soby Mathew58523c02015-06-08 12:32:50 +01001717This function returns a pointer to the byte array containing the power domain
1718topology tree description. The format and method to construct this array are
Juan Castillod1786372015-12-14 09:35:25 +00001719described in [Power Domain Topology Design]. The BL31 PSCI initilization code
Soby Mathew58523c02015-06-08 12:32:50 +01001720requires this array to be described by the platform, either statically or
1721dynamically, to initialize the power domain topology tree. In case the array
1722is populated dynamically, then plat_core_pos_by_mpidr() and
1723plat_my_core_pos() should also be implemented suitably so that the topology
1724tree description matches the CPU indices returned by these APIs. These APIs
1725together form the platform interface for the PSCI topology framework.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001726
1727
Soby Mathew58523c02015-06-08 12:32:50 +01001728## Function : plat_setup_psci_ops() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001729
Soby Mathew58523c02015-06-08 12:32:50 +01001730 Argument : uintptr_t, const plat_psci_ops **
Achin Gupta4f6ad662013-10-25 09:08:21 +01001731 Return : int
1732
1733This function may execute with the MMU and data caches enabled if the platform
1734port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1735called by the primary CPU.
1736
Soby Mathew58523c02015-06-08 12:32:50 +01001737This function is called by PSCI initialization code. Its purpose is to let
1738the platform layer know about the warm boot entrypoint through the
1739`sec_entrypoint` (first argument) and to export handler routines for
1740platform-specific psci power management actions by populating the passed
Juan Castillod1786372015-12-14 09:35:25 +00001741pointer with a pointer to BL31's private `plat_psci_ops` structure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001742
1743A description of each member of this structure is given below. Please refer to
Dan Handley4a75b842015-03-19 19:24:43 +00001744the ARM FVP specific implementation of these handlers in
Soby Mathew58523c02015-06-08 12:32:50 +01001745[plat/arm/board/fvp/fvp_pm.c] as an example. For each PSCI function that the
1746platform wants to support, the associated operation or operations in this
1747structure must be provided and implemented (Refer section 4 of
1748[Firmware Design] for the PSCI API supported in Trusted Firmware). To disable
1749a PSCI function in a platform port, the operation should be removed from this
1750structure instead of providing an empty implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001751
Soby Mathew58523c02015-06-08 12:32:50 +01001752#### plat_psci_ops.cpu_standby()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001753
Soby Mathew58523c02015-06-08 12:32:50 +01001754Perform the platform-specific actions to enter the standby state for a cpu
1755indicated by the passed argument. This provides a fast path for CPU standby
1756wherein overheads of PSCI state management and lock acquistion is avoided.
1757For this handler to be invoked by the PSCI `CPU_SUSPEND` API implementation,
1758the suspend state type specified in the `power-state` parameter should be
1759STANDBY and the target power domain level specified should be the CPU. The
1760handler should put the CPU into a low power retention state (usually by
1761issuing a wfi instruction) and ensure that it can be woken up from that
1762state by a normal interrupt. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001763
Soby Mathew58523c02015-06-08 12:32:50 +01001764#### plat_psci_ops.pwr_domain_on()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001765
Soby Mathew58523c02015-06-08 12:32:50 +01001766Perform the platform specific actions to power on a CPU, specified
1767by the `MPIDR` (first argument). The generic code expects the platform to
1768return PSCI_E_SUCCESS on success or PSCI_E_INTERN_FAIL for any failure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001769
Soby Mathew58523c02015-06-08 12:32:50 +01001770#### plat_psci_ops.pwr_domain_off()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001771
Soby Mathew58523c02015-06-08 12:32:50 +01001772Perform the platform specific actions to prepare to power off the calling CPU
1773and its higher parent power domain levels as indicated by the `target_state`
1774(first argument). It is called by the PSCI `CPU_OFF` API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001775
Soby Mathew58523c02015-06-08 12:32:50 +01001776The `target_state` encodes the platform coordinated target local power states
1777for the CPU power domain and its parent power domain levels. The handler
1778needs to perform power management operation corresponding to the local state
1779at each power level.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001780
Soby Mathew58523c02015-06-08 12:32:50 +01001781For this handler, the local power state for the CPU power domain will be a
1782power down state where as it could be either power down, retention or run state
1783for the higher power domain levels depending on the result of state
1784coordination. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001785
Soby Mathew58523c02015-06-08 12:32:50 +01001786#### plat_psci_ops.pwr_domain_suspend()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001787
Soby Mathew58523c02015-06-08 12:32:50 +01001788Perform the platform specific actions to prepare to suspend the calling
1789CPU and its higher parent power domain levels as indicated by the
1790`target_state` (first argument). It is called by the PSCI `CPU_SUSPEND`
1791API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001792
Soby Mathew58523c02015-06-08 12:32:50 +01001793The `target_state` has a similar meaning as described in
1794the `pwr_domain_off()` operation. It encodes the platform coordinated
1795target local power states for the CPU power domain and its parent
1796power domain levels. The handler needs to perform power management operation
1797corresponding to the local state at each power level. The generic code
1798expects the handler to succeed.
1799
1800The difference between turning a power domain off versus suspending it
1801is that in the former case, the power domain is expected to re-initialize
1802its state when it is next powered on (see `pwr_domain_on_finish()`). In the
1803latter case, the power domain is expected to save enough state so that it can
Achin Gupta4f6ad662013-10-25 09:08:21 +01001804resume execution by restoring this state when its powered on (see
Soby Mathew58523c02015-06-08 12:32:50 +01001805`pwr_domain_suspend_finish()`).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001806
Soby Mathewac1cc8e2016-04-27 14:46:28 +01001807#### plat_psci_ops.pwr_domain_pwr_down_wfi()
1808
1809This is an optional function and, if implemented, is expected to perform
1810platform specific actions including the `wfi` invocation which allows the
1811CPU to powerdown. Since this function is invoked outside the PSCI locks,
1812the actions performed in this hook must be local to the CPU or the platform
1813must ensure that races between multiple CPUs cannot occur.
1814
1815The `target_state` has a similar meaning as described in the `pwr_domain_off()`
1816operation and it encodes the platform coordinated target local power states for
1817the CPU power domain and its parent power domain levels. This function must
1818not return back to the caller.
1819
1820If this function is not implemented by the platform, PSCI generic
1821implementation invokes `psci_power_down_wfi()` for power down.
1822
Soby Mathew58523c02015-06-08 12:32:50 +01001823#### plat_psci_ops.pwr_domain_on_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001824
1825This function is called by the PSCI implementation after the calling CPU is
1826powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1827It performs the platform-specific setup required to initialize enough state for
1828this CPU to enter the normal world and also provide secure runtime firmware
1829services.
1830
Soby Mathew58523c02015-06-08 12:32:50 +01001831The `target_state` (first argument) is the prior state of the power domains
1832immediately before the CPU was turned on. It indicates which power domains
1833above the CPU might require initialization due to having previously been in
1834low power states. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001835
Soby Mathew58523c02015-06-08 12:32:50 +01001836#### plat_psci_ops.pwr_domain_suspend_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001837
1838This function is called by the PSCI implementation after the calling CPU is
1839powered on and released from reset in response to an asynchronous wakeup
1840event, for example a timer interrupt that was programmed by the CPU during the
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001841`CPU_SUSPEND` call or `SYSTEM_SUSPEND` call. It performs the platform-specific
1842setup required to restore the saved state for this CPU to resume execution
1843in the normal world and also provide secure runtime firmware services.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001844
Soby Mathew58523c02015-06-08 12:32:50 +01001845The `target_state` (first argument) has a similar meaning as described in
1846the `pwr_domain_on_finish()` operation. The generic code expects the platform
1847to succeed.
Soby Mathew539dced2014-10-02 16:56:51 +01001848
Douglas Raillard7dd570e2016-10-31 13:26:03 +00001849#### plat_psci_ops.system_off()
1850
1851This function is called by PSCI implementation in response to a `SYSTEM_OFF`
1852call. It performs the platform-specific system poweroff sequence after
1853notifying the Secure Payload Dispatcher.
1854
1855#### plat_psci_ops.system_reset()
1856
1857This function is called by PSCI implementation in response to a `SYSTEM_RESET`
1858call. It performs the platform-specific system reset sequence after
1859notifying the Secure Payload Dispatcher.
1860
Soby Mathew58523c02015-06-08 12:32:50 +01001861#### plat_psci_ops.validate_power_state()
Soby Mathew539dced2014-10-02 16:56:51 +01001862
1863This function is called by the PSCI implementation during the `CPU_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001864call to validate the `power_state` parameter of the PSCI API and if valid,
1865populate it in `req_state` (second argument) array as power domain level
1866specific local states. If the `power_state` is invalid, the platform must
1867return PSCI_E_INVALID_PARAMS as error, which is propagated back to the
1868normal world PSCI client.
Soby Mathew539dced2014-10-02 16:56:51 +01001869
Soby Mathew58523c02015-06-08 12:32:50 +01001870#### plat_psci_ops.validate_ns_entrypoint()
Soby Mathew539dced2014-10-02 16:56:51 +01001871
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001872This function is called by the PSCI implementation during the `CPU_SUSPEND`,
1873`SYSTEM_SUSPEND` and `CPU_ON` calls to validate the non-secure `entry_point`
Soby Mathew58523c02015-06-08 12:32:50 +01001874parameter passed by the normal world. If the `entry_point` is invalid,
1875the platform must return PSCI_E_INVALID_ADDRESS as error, which is
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001876propagated back to the normal world PSCI client.
1877
Soby Mathew58523c02015-06-08 12:32:50 +01001878#### plat_psci_ops.get_sys_suspend_power_state()
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001879
1880This function is called by the PSCI implementation during the `SYSTEM_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001881call to get the `req_state` parameter from platform which encodes the power
1882domain level specific local states to suspend to system affinity level. The
1883`req_state` will be utilized to do the PSCI state coordination and
1884`pwr_domain_suspend()` will be invoked with the coordinated target state to
1885enter system suspend.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001886
Yatharth Kochar170fb932016-05-09 18:26:35 +01001887#### plat_psci_ops.get_pwr_lvl_state_idx()
1888
1889This is an optional function and, if implemented, is invoked by the PSCI
1890implementation to convert the `local_state` (first argument) at a specified
1891`pwr_lvl` (second argument) to an index between 0 and
1892`PLAT_MAX_PWR_LVL_STATES` - 1. This function is only needed if the platform
1893supports more than two local power states at each power domain level, that is
1894`PLAT_MAX_PWR_LVL_STATES` is greater than 2, and needs to account for these
1895local power states.
1896
1897#### plat_psci_ops.translate_power_state_by_mpidr()
1898
1899This is an optional function and, if implemented, verifies the `power_state`
1900(second argument) parameter of the PSCI API corresponding to a target power
1901domain. The target power domain is identified by using both `MPIDR` (first
1902argument) and the power domain level encoded in `power_state`. The power domain
1903level specific local states are to be extracted from `power_state` and be
1904populated in the `output_state` (third argument) array. The functionality
1905is similar to the `validate_power_state` function described above and is
1906envisaged to be used in case the validity of `power_state` depend on the
1907targeted power domain. If the `power_state` is invalid for the targeted power
1908domain, the platform must return PSCI_E_INVALID_PARAMS as error. If this
1909function is not implemented, then the generic implementation relies on
1910`validate_power_state` function to translate the `power_state`.
1911
1912This function can also be used in case the platform wants to support local
1913power state encoding for `power_state` parameter of PSCI_STAT_COUNT/RESIDENCY
1914APIs as described in Section 5.18 of [PSCI].
Achin Gupta4f6ad662013-10-25 09:08:21 +01001915
Jeenu Viswambharan28d3d612016-08-03 15:54:50 +01001916#### plat_psci_ops.get_node_hw_state()
1917
1918This is an optional function. If implemented this function is intended to return
1919the power state of a node (identified by the first parameter, the `MPIDR`) in
1920the power domain topology (identified by the second parameter, `power_level`),
1921as retrieved from a power controller or equivalent component on the platform.
1922Upon successful completion, the implementation must map and return the final
1923status among `HW_ON`, `HW_OFF` or `HW_STANDBY`. Upon encountering failures, it
1924must return either `PSCI_E_INVALID_PARAMS` or `PSCI_E_NOT_SUPPORTED` as
1925appropriate.
1926
1927Implementations are not expected to handle `power_levels` greater than
1928`PLAT_MAX_PWR_LVL`.
1929
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000019303.6 Interrupt Management framework (in BL31)
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001931----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00001932BL31 implements an Interrupt Management Framework (IMF) to manage interrupts
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001933generated in either security state and targeted to EL1 or EL2 in the non-secure
1934state or EL3/S-EL1 in the secure state. The design of this framework is
1935described in the [IMF Design Guide]
1936
1937A platform should export the following APIs to support the IMF. The following
Dan Handley4a75b842015-03-19 19:24:43 +00001938text briefly describes each api and its implementation in ARM standard
1939platforms. The API implementation depends upon the type of interrupt controller
Soby Mathew81123e82015-11-23 14:01:21 +00001940present in the platform. ARM standard platform layer supports both [ARM Generic
1941Interrupt Controller version 2.0 (GICv2)][ARM GIC Architecture Specification 2.0]
1942and [3.0 (GICv3)][ARM GIC Architecture Specification 3.0]. Juno builds the ARM
1943Standard layer to use GICv2 and the FVP can be configured to use either GICv2 or
1944GICv3 depending on the build flag `FVP_USE_GIC_DRIVER` (See FVP platform
1945specific build options in [User Guide] for more details).
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001946
1947### Function : plat_interrupt_type_to_line() [mandatory]
1948
1949 Argument : uint32_t, uint32_t
1950 Return : uint32_t
1951
1952The ARM processor signals an interrupt exception either through the IRQ or FIQ
1953interrupt line. The specific line that is signaled depends on how the interrupt
1954controller (IC) reports different interrupt types from an execution context in
1955either security state. The IMF uses this API to determine which interrupt line
1956the platform IC uses to signal each type of interrupt supported by the framework
Soby Mathew81123e82015-11-23 14:01:21 +00001957from a given security state. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001958
1959The first parameter will be one of the `INTR_TYPE_*` values (see [IMF Design
1960Guide]) indicating the target type of the interrupt, the second parameter is the
1961security state of the originating execution context. The return result is the
1962bit position in the `SCR_EL3` register of the respective interrupt trap: IRQ=1,
1963FIQ=2.
1964
Soby Mathew81123e82015-11-23 14:01:21 +00001965In the case of ARM standard platforms using GICv2, S-EL1 interrupts are
1966configured as FIQs and Non-secure interrupts as IRQs from either security
1967state.
1968
1969In the case of ARM standard platforms using GICv3, the interrupt line to be
1970configured depends on the security state of the execution context when the
1971interrupt is signalled and are as follows:
1972* The S-EL1 interrupts are signaled as IRQ in S-EL0/1 context and as FIQ in
1973 NS-EL0/1/2 context.
1974* The Non secure interrupts are signaled as FIQ in S-EL0/1 context and as IRQ
1975 in the NS-EL0/1/2 context.
1976* The EL3 interrupts are signaled as FIQ in both S-EL0/1 and NS-EL0/1/2
1977 context.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001978
1979
1980### Function : plat_ic_get_pending_interrupt_type() [mandatory]
1981
1982 Argument : void
1983 Return : uint32_t
1984
1985This API returns the type of the highest priority pending interrupt at the
1986platform IC. The IMF uses the interrupt type to retrieve the corresponding
1987handler function. `INTR_TYPE_INVAL` is returned when there is no interrupt
1988pending. The valid interrupt types that can be returned are `INTR_TYPE_EL3`,
Soby Mathew81123e82015-11-23 14:01:21 +00001989`INTR_TYPE_S_EL1` and `INTR_TYPE_NS`. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001990
Soby Mathew81123e82015-11-23 14:01:21 +00001991In the case of ARM standard platforms using GICv2, the _Highest Priority
1992Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of
1993the pending interrupt. The type of interrupt depends upon the id value as
1994follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001995
19961. id < 1022 is reported as a S-EL1 interrupt
19972. id = 1022 is reported as a Non-secure interrupt.
19983. id = 1023 is reported as an invalid interrupt type.
1999
Soby Mathew81123e82015-11-23 14:01:21 +00002000In the case of ARM standard platforms using GICv3, the system register
2001`ICC_HPPIR0_EL1`, _Highest Priority Pending group 0 Interrupt Register_,
2002is read to determine the id of the pending interrupt. The type of interrupt
2003depends upon the id value as follows.
2004
20051. id = `PENDING_G1S_INTID` (1020) is reported as a S-EL1 interrupt
20062. id = `PENDING_G1NS_INTID` (1021) is reported as a Non-secure interrupt.
20073. id = `GIC_SPURIOUS_INTERRUPT` (1023) is reported as an invalid interrupt type.
20084. All other interrupt id's are reported as EL3 interrupt.
2009
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01002010
2011### Function : plat_ic_get_pending_interrupt_id() [mandatory]
2012
2013 Argument : void
2014 Return : uint32_t
2015
2016This API returns the id of the highest priority pending interrupt at the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00002017platform IC. `INTR_ID_UNAVAILABLE` is returned when there is no interrupt
Soby Mathew54718412015-10-27 10:01:06 +00002018pending.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01002019
Soby Mathew81123e82015-11-23 14:01:21 +00002020In the case of ARM standard platforms using GICv2, the _Highest Priority
2021Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of the
2022pending interrupt. The id that is returned by API depends upon the value of
2023the id read from the interrupt controller as follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01002024
20251. id < 1022. id is returned as is.
20262. id = 1022. The _Aliased Highest Priority Pending Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00002027 (`GICC_AHPPIR`) is read to determine the id of the non-secure interrupt.
2028 This id is returned by the API.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010020293. id = 1023. `INTR_ID_UNAVAILABLE` is returned.
2030
Soby Mathew81123e82015-11-23 14:01:21 +00002031In the case of ARM standard platforms using GICv3, if the API is invoked from
2032EL3, the system register `ICC_HPPIR0_EL1`, _Highest Priority Pending Interrupt
2033group 0 Register_, is read to determine the id of the pending interrupt. The id
2034that is returned by API depends upon the value of the id read from the
2035interrupt controller as follows.
2036
20371. id < `PENDING_G1S_INTID` (1020). id is returned as is.
20382. id = `PENDING_G1S_INTID` (1020) or `PENDING_G1NS_INTID` (1021). The system
2039 register `ICC_HPPIR1_EL1`, _Highest Priority Pending Interrupt group 1
2040 Register_ is read to determine the id of the group 1 interrupt. This id
2041 is returned by the API as long as it is a valid interrupt id
20423. If the id is any of the special interrupt identifiers,
2043 `INTR_ID_UNAVAILABLE` is returned.
2044
2045When the API invoked from S-EL1 for GICv3 systems, the id read from system
2046register `ICC_HPPIR1_EL1`, _Highest Priority Pending group 1 Interrupt
2047Register_, is returned if is not equal to GIC_SPURIOUS_INTERRUPT (1023) else
2048`INTR_ID_UNAVAILABLE` is returned.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01002049
2050### Function : plat_ic_acknowledge_interrupt() [mandatory]
2051
2052 Argument : void
2053 Return : uint32_t
2054
2055This API is used by the CPU to indicate to the platform IC that processing of
2056the highest pending interrupt has begun. It should return the id of the
2057interrupt which is being processed.
2058
Soby Mathew81123e82015-11-23 14:01:21 +00002059This function in ARM standard platforms using GICv2, reads the _Interrupt
2060Acknowledge Register_ (`GICC_IAR`). This changes the state of the highest
2061priority pending interrupt from pending to active in the interrupt controller.
2062It returns the value read from the `GICC_IAR`. This value is the id of the
2063interrupt whose state has been changed.
2064
2065In the case of ARM standard platforms using GICv3, if the API is invoked
2066from EL3, the function reads the system register `ICC_IAR0_EL1`, _Interrupt
2067Acknowledge Register group 0_. If the API is invoked from S-EL1, the function
2068reads the system register `ICC_IAR1_EL1`, _Interrupt Acknowledge Register
2069group 1_. The read changes the state of the highest pending interrupt from
2070pending to active in the interrupt controller. The value read is returned
2071and is the id of the interrupt whose state has been changed.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01002072
2073The TSP uses this API to start processing of the secure physical timer
2074interrupt.
2075
2076
2077### Function : plat_ic_end_of_interrupt() [mandatory]
2078
2079 Argument : uint32_t
2080 Return : void
2081
2082This API is used by the CPU to indicate to the platform IC that processing of
2083the interrupt corresponding to the id (passed as the parameter) has
2084finished. The id should be the same as the id returned by the
2085`plat_ic_acknowledge_interrupt()` API.
2086
Dan Handley4a75b842015-03-19 19:24:43 +00002087ARM standard platforms write the id to the _End of Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00002088(`GICC_EOIR`) in case of GICv2, and to `ICC_EOIR0_EL1` or `ICC_EOIR1_EL1`
2089system register in case of GICv3 depending on where the API is invoked from,
2090EL3 or S-EL1. This deactivates the corresponding interrupt in the interrupt
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01002091controller.
2092
2093The TSP uses this API to finish processing of the secure physical timer
2094interrupt.
2095
2096
2097### Function : plat_ic_get_interrupt_type() [mandatory]
2098
2099 Argument : uint32_t
2100 Return : uint32_t
2101
2102This API returns the type of the interrupt id passed as the parameter.
2103`INTR_TYPE_INVAL` is returned if the id is invalid. If the id is valid, a valid
2104interrupt type (one of `INTR_TYPE_EL3`, `INTR_TYPE_S_EL1` and `INTR_TYPE_NS`) is
2105returned depending upon how the interrupt has been configured by the platform
Soby Mathew81123e82015-11-23 14:01:21 +00002106IC. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01002107
Soby Mathew81123e82015-11-23 14:01:21 +00002108ARM standard platforms using GICv2 configures S-EL1 interrupts as Group0 interrupts
2109and Non-secure interrupts as Group1 interrupts. It reads the group value
2110corresponding to the interrupt id from the relevant _Interrupt Group Register_
2111(`GICD_IGROUPRn`). It uses the group value to determine the type of interrupt.
2112
2113In the case of ARM standard platforms using GICv3, both the _Interrupt Group
2114Register_ (`GICD_IGROUPRn`) and _Interrupt Group Modifier Register_
2115(`GICD_IGRPMODRn`) is read to figure out whether the interrupt is configured
2116as Group 0 secure interrupt, Group 1 secure interrupt or Group 1 NS interrupt.
Dan Handley4a75b842015-03-19 19:24:43 +00002117
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01002118
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000021193.7 Crash Reporting mechanism (in BL31)
Soby Mathewc67b09b2014-07-14 16:57:23 +01002120----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00002121BL31 implements a crash reporting mechanism which prints the various registers
Sandrine Bailleux44804252014-08-06 11:27:23 +01002122of the CPU to enable quick crash analysis and debugging. It requires that a
2123console is designated as the crash console by the platform which will be used to
2124print the register dump.
Soby Mathewc67b09b2014-07-14 16:57:23 +01002125
Sandrine Bailleux44804252014-08-06 11:27:23 +01002126The following functions must be implemented by the platform if it wants crash
Juan Castillod1786372015-12-14 09:35:25 +00002127reporting mechanism in BL31. The functions are implemented in assembly so that
Sandrine Bailleux44804252014-08-06 11:27:23 +01002128they can be invoked without a C Runtime stack.
Soby Mathewc67b09b2014-07-14 16:57:23 +01002129
2130### Function : plat_crash_console_init
2131
2132 Argument : void
2133 Return : int
2134
Sandrine Bailleux44804252014-08-06 11:27:23 +01002135This API is used by the crash reporting mechanism to initialize the crash
Juan Castillo9400b402015-11-26 14:52:15 +00002136console. It must only use the general purpose registers x0 to x4 to do the
Sandrine Bailleux44804252014-08-06 11:27:23 +01002137initialization and returns 1 on success.
Soby Mathewc67b09b2014-07-14 16:57:23 +01002138
Soby Mathewc67b09b2014-07-14 16:57:23 +01002139### Function : plat_crash_console_putc
2140
2141 Argument : int
2142 Return : int
2143
2144This API is used by the crash reporting mechanism to print a character on the
Juan Castillo9400b402015-11-26 14:52:15 +00002145designated crash console. It must only use general purpose registers x1 and
Soby Mathewc67b09b2014-07-14 16:57:23 +01002146x2 to do its work. The parameter and the return value are in general purpose
2147register x0.
2148
Soby Mathew27713fb2014-09-08 17:51:01 +010021494. Build flags
2150---------------
2151
Soby Mathew58523c02015-06-08 12:32:50 +01002152* **ENABLE_PLAT_COMPAT**
2153 All the platforms ports conforming to this API specification should define
2154 the build flag `ENABLE_PLAT_COMPAT` to 0 as the compatibility layer should
2155 be disabled. For more details on compatibility layer, refer
2156 [Migration Guide].
2157
Soby Mathew27713fb2014-09-08 17:51:01 +01002158There are some build flags which can be defined by the platform to control
2159inclusion or exclusion of certain BL stages from the FIP image. These flags
2160need to be defined in the platform makefile which will get included by the
2161build system.
2162
Soby Mathew27713fb2014-09-08 17:51:01 +01002163* **NEED_BL33**
2164 By default, this flag is defined `yes` by the build system and `BL33`
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00002165 build option should be supplied as a build option. The platform has the
2166 option of excluding the BL33 image in the `fip` image by defining this flag
Antonio Nino Diaz68450a62016-04-06 17:31:57 +01002167 to `no`. If any of the options `EL3_PAYLOAD_BASE` or `PRELOADED_BL33_BASE`
2168 are used, this flag will be set to `no` automatically.
Soby Mathew27713fb2014-09-08 17:51:01 +01002169
21705. C Library
Harry Liebela960f282013-12-12 16:03:44 +00002171-------------
2172
2173To avoid subtle toolchain behavioral dependencies, the header files provided
2174by the compiler are not used. The software is built with the `-nostdinc` flag
2175to ensure no headers are included from the toolchain inadvertently. Instead the
2176required headers are included in the ARM Trusted Firmware source tree. The
2177library only contains those C library definitions required by the local
2178implementation. If more functionality is required, the needed library functions
2179will need to be added to the local implementation.
2180
Dan Handleyf0b489c2016-06-02 17:15:13 +01002181Versions of [FreeBSD] headers can be found in `include/lib/stdlib`. Some of
2182these headers have been cut down in order to simplify the implementation. In
2183order to minimize changes to the header files, the [FreeBSD] layout has been
2184maintained. The generic C library definitions can be found in
2185`include/lib/stdlib` with more system and machine specific declarations in
2186`include/lib/stdlib/sys` and `include/lib/stdlib/machine`.
Harry Liebela960f282013-12-12 16:03:44 +00002187
2188The local C library implementations can be found in `lib/stdlib`. In order to
2189extend the C library these files may need to be modified. It is recommended to
2190use a release version of [FreeBSD] as a starting point.
2191
2192The C library header files in the [FreeBSD] source tree are located in the
2193`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
2194can be found in the `sys/<machine-type>` directories. These files define things
2195like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
2196port for [FreeBSD] does not yet exist, the machine specific definitions are
2197based on existing machine types with similar properties (for example SPARC64).
2198
2199Where possible, C library function implementations were taken from [FreeBSD]
2200as found in the `lib/libc` directory.
2201
2202A copy of the [FreeBSD] sources can be downloaded with `git`.
2203
2204 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
2205
2206
Soby Mathew27713fb2014-09-08 17:51:01 +010022076. Storage abstraction layer
Harry Liebeld265bd72014-01-31 19:04:10 +00002208-----------------------------
2209
2210In order to improve platform independence and portability an storage abstraction
2211layer is used to load data from non-volatile platform storage.
2212
2213Each platform should register devices and their drivers via the Storage layer.
2214These drivers then need to be initialized by bootloader phases as
2215required in their respective `blx_platform_setup()` functions. Currently
2216storage access is only required by BL1 and BL2 phases. The `load_image()`
2217function uses the storage layer to access non-volatile platform storage.
2218
Dan Handley4a75b842015-03-19 19:24:43 +00002219It is mandatory to implement at least one storage driver. For the ARM
2220development platforms the Firmware Image Package (FIP) driver is provided as
2221the default means to load data from storage (see the "Firmware Image Package"
2222section in the [User Guide]). The storage layer is described in the header file
2223`include/drivers/io/io_storage.h`. The implementation of the common library
Sandrine Bailleux121f2ae2015-01-28 10:11:48 +00002224is in `drivers/io/io_storage.c` and the driver files are located in
2225`drivers/io/`.
Harry Liebeld265bd72014-01-31 19:04:10 +00002226
2227Each IO driver must provide `io_dev_*` structures, as described in
2228`drivers/io/io_driver.h`. These are returned via a mandatory registration
2229function that is called on platform initialization. The semi-hosting driver
2230implementation in `io_semihosting.c` can be used as an example.
2231
2232The Storage layer provides mechanisms to initialize storage devices before
2233IO operations are called. The basic operations supported by the layer
2234include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
2235Drivers do not have to implement all operations, but each platform must
2236provide at least one driver for a device capable of supporting generic
2237operations such as loading a bootloader image.
2238
2239The current implementation only allows for known images to be loaded by the
Juan Castillo16948ae2015-04-13 17:36:19 +01002240firmware. These images are specified by using their identifiers, as defined in
2241[include/plat/common/platform_def.h] (or a separate header file included from
2242there). The platform layer (`plat_get_image_source()`) then returns a reference
2243to a device and a driver-specific `spec` which will be understood by the driver
2244to allow access to the image data.
Harry Liebeld265bd72014-01-31 19:04:10 +00002245
2246The layer is designed in such a way that is it possible to chain drivers with
2247other drivers. For example, file-system drivers may be implemented on top of
2248physical block devices, both represented by IO devices with corresponding
2249drivers. In such a case, the file-system "binding" with the block device may
2250be deferred until the file-system device is initialised.
2251
2252The abstraction currently depends on structures being statically allocated
2253by the drivers and callers, as the system does not yet provide a means of
2254dynamically allocating memory. This may also have the affect of limiting the
2255amount of open resources per driver.
2256
2257
Achin Gupta4f6ad662013-10-25 09:08:21 +01002258- - - - - - - - - - - - - - - - - - - - - - - - - -
2259
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00002260_Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01002261
2262
Yuping Luo6b140412016-01-15 11:17:27 +08002263[ARM GIC Architecture Specification 2.0]: http://infocenter.arm.com/help/topic/com.arm.doc.ihi0048b/index.html
2264[ARM GIC Architecture Specification 3.0]: http://infocenter.arm.com/help/topic/com.arm.doc.ihi0069b/index.html
Soby Mathew81123e82015-11-23 14:01:21 +00002265[IMF Design Guide]: interrupt-framework-design.md
2266[User Guide]: user-guide.md
2267[FreeBSD]: http://www.freebsd.org
2268[Firmware Design]: firmware-design.md
2269[Power Domain Topology Design]: psci-pd-tree.md
2270[PSCI]: http://infocenter.arm.com/help/topic/com.arm.doc.den0022c/DEN0022C_Power_State_Coordination_Interface.pdf
2271[Migration Guide]: platform-migration-guide.md
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00002272[Firmware Update]: firmware-update.md
Achin Gupta4f6ad662013-10-25 09:08:21 +01002273
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00002274[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
2275[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
Dan Handley4a75b842015-03-19 19:24:43 +00002276[plat/arm/board/fvp/fvp_pm.c]: ../plat/arm/board/fvp/fvp_pm.c
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00002277[include/common/bl_common.h]: ../include/common/bl_common.h
Yatharth Kochar1a0a3f02016-06-28 16:58:26 +01002278[include/lib/aarch32/arch.h]: ../include/lib/aarch32/arch.h
Dan Handley4a75b842015-03-19 19:24:43 +00002279[include/plat/arm/common/arm_def.h]: ../include/plat/arm/common/arm_def.h
2280[include/plat/common/common_def.h]: ../include/plat/common/common_def.h
Dan Handleyb68954c2014-05-29 12:30:24 +01002281[include/plat/common/platform.h]: ../include/plat/common/platform.h
Dan Handley4a75b842015-03-19 19:24:43 +00002282[include/plat/arm/common/plat_arm.h]: ../include/plat/arm/common/plat_arm.h]