blob: c66279ca60b052557dee1c385f9bd33c37e7b4e7 [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
71. Introduction
82. Common Modifications
9 * Common mandatory modifications
10 * Common optional modifications
113. Boot Loader stage specific modifications
12 * Boot Loader stage 1 (BL1)
13 * Boot Loader stage 2 (BL2)
14 * Boot Loader stage 3-1 (BL3-1)
15 * PSCI implementation (in BL3-1)
Harry Liebeld265bd72014-01-31 19:04:10 +0000164. C Library
175. Storage abstraction layer
Achin Gupta4f6ad662013-10-25 09:08:21 +010018
19- - - - - - - - - - - - - - - - - -
20
211. Introduction
22----------------
23
24Porting the ARM Trusted Firmware to a new platform involves making some
25mandatory and optional modifications for both the cold and warm boot paths.
26Modifications consist of:
27
28* Implementing a platform-specific function or variable,
29* Setting up the execution context in a certain way, or
30* Defining certain constants (for example #defines).
31
32The firmware provides a default implementation of variables and functions to
33fulfill the optional requirements. These implementations are all weakly defined;
34they are provided to ease the porting effort. Each platform port can override
35them with its own implementation if the default implementation is inadequate.
36
37Some modifications are common to all Boot Loader (BL) stages. Section 2
38discusses these in detail. The subsequent sections discuss the remaining
39modifications for each BL stage in detail.
40
41This document should be read in conjunction with the ARM Trusted Firmware
42[User Guide].
43
44
452. Common modifications
46------------------------
47
48This section covers the modifications that should be made by the platform for
49each BL stage to correctly port the firmware stack. They are categorized as
50either mandatory or optional.
51
52
532.1 Common mandatory modifications
54----------------------------------
55A platform port must enable the Memory Management Unit (MMU) with identity
56mapped page tables, and enable both the instruction and data caches for each BL
57stage. In the ARM FVP port, each BL stage configures the MMU in its platform-
58specific architecture setup function, for example `blX_plat_arch_setup()`.
59
60Each platform must allocate a block of identity mapped secure memory with
61Device-nGnRE attributes aligned to page boundary (4K) for each BL stage. This
62memory is identified by the section name `tzfw_coherent_mem` so that its
63possible for the firmware to place variables in it using the following C code
64directive:
65
66 __attribute__ ((section("tzfw_coherent_mem")))
67
68Or alternatively the following assembler code directive:
69
70 .section tzfw_coherent_mem
71
72The `tzfw_coherent_mem` section is used to allocate any data structures that are
73accessed both when a CPU is executing with its MMU and caches enabled, and when
74it's running with its MMU and caches disabled. Examples are given below.
75
76The following variables, functions and constants must be defined by the platform
77for the firmware to work correctly.
78
79
80### File : platform.h [mandatory]
81
82Each platform must export a header file of this name with the following
83constants defined. In the ARM FVP port, this file is found in
Andrew Thoelke2bf28e62014-03-20 10:48:23 +000084[plat/fvp/platform.h].
Achin Gupta4f6ad662013-10-25 09:08:21 +010085
James Morrisseyba3155b2013-10-29 10:56:46 +000086* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +010087
88 Defines the linker format used by the platform, for example
89 `elf64-littleaarch64` used by the FVP.
90
James Morrisseyba3155b2013-10-29 10:56:46 +000091* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +010092
93 Defines the processor architecture for the linker by the platform, for
94 example `aarch64` used by the FVP.
95
James Morrisseyba3155b2013-10-29 10:56:46 +000096* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +010097
98 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +000099 by [plat/common/aarch64/platform_mp_stack.S] and
100 [plat/common/aarch64/platform_up_stack.S].
101
102* **#define : PCPU_DV_MEM_STACK_SIZE**
103
104 Defines the coherent stack memory available to each CPU. This constant is used
105 by [plat/common/aarch64/platform_mp_stack.S] and
106 [plat/common/aarch64/platform_up_stack.S].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100107
James Morrisseyba3155b2013-10-29 10:56:46 +0000108* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100109
110 Defines the character string printed by BL1 upon entry into the `bl1_main()`
111 function.
112
James Morrisseyba3155b2013-10-29 10:56:46 +0000113* **#define : BL2_IMAGE_NAME**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100114
115 Name of the BL2 binary image on the host file-system. This name is used by
Harry Liebeld265bd72014-01-31 19:04:10 +0000116 BL1 to load BL2 into secure memory from non-volatile storage.
117
118* **#define : BL31_IMAGE_NAME**
119
120 Name of the BL3-1 binary image on the host file-system. This name is used by
121 BL2 to load BL3-1 into secure memory from platform storage.
122
123* **#define : BL33_IMAGE_NAME**
124
125 Name of the BL3-3 binary image on the host file-system. This name is used by
126 BL2 to load BL3-3 into non-secure memory from platform storage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100127
James Morrisseyba3155b2013-10-29 10:56:46 +0000128* **#define : PLATFORM_CACHE_LINE_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129
130 Defines the size (in bytes) of the largest cache line across all the cache
131 levels in the platform.
132
James Morrisseyba3155b2013-10-29 10:56:46 +0000133* **#define : PLATFORM_CLUSTER_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100134
135 Defines the total number of clusters implemented by the platform in the
136 system.
137
James Morrisseyba3155b2013-10-29 10:56:46 +0000138* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100139
140 Defines the total number of CPUs implemented by the platform across all
141 clusters in the system.
142
James Morrisseyba3155b2013-10-29 10:56:46 +0000143* **#define : PLATFORM_MAX_CPUS_PER_CLUSTER**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100144
145 Defines the maximum number of CPUs that can be implemented within a cluster
146 on the platform.
147
James Morrisseyba3155b2013-10-29 10:56:46 +0000148* **#define : PRIMARY_CPU**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100149
150 Defines the `MPIDR` of the primary CPU on the platform. This value is used
151 after a cold boot to distinguish between primary and secondary CPUs.
152
James Morrisseyba3155b2013-10-29 10:56:46 +0000153* **#define : TZROM_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100154
155 Defines the base address of secure ROM on the platform, where the BL1 binary
156 is loaded. This constant is used by the linker scripts to ensure that the
157 BL1 image fits into the available memory.
158
James Morrisseyba3155b2013-10-29 10:56:46 +0000159* **#define : TZROM_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100160
161 Defines the size of secure ROM on the platform. This constant is used by the
162 linker scripts to ensure that the BL1 image fits into the available memory.
163
James Morrisseyba3155b2013-10-29 10:56:46 +0000164* **#define : TZRAM_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100165
166 Defines the base address of the secure RAM on platform, where the data
167 section of the BL1 binary is loaded. The BL2 and BL3-1 images are also
168 loaded in this secure RAM region. This constant is used by the linker
169 scripts to ensure that the BL1 data section and BL2/BL3-1 binary images fit
170 into the available memory.
171
James Morrisseyba3155b2013-10-29 10:56:46 +0000172* **#define : TZRAM_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100173
174 Defines the size of the secure RAM on the platform. This constant is used by
175 the linker scripts to ensure that the BL1 data section and BL2/BL3-1 binary
176 images fit into the available memory.
177
James Morrisseyba3155b2013-10-29 10:56:46 +0000178* **#define : SYS_CNTCTL_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179
180 Defines the base address of the `CNTCTLBase` frame of the memory mapped
181 counter and timer in the system level implementation of the generic timer.
182
James Morrisseyba3155b2013-10-29 10:56:46 +0000183* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100184
185 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000186 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100187
James Morrisseyba3155b2013-10-29 10:56:46 +0000188* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100189
190 Defines the base address in secure RAM where BL2 loads the BL3-1 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000191 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100192
Harry Liebeld265bd72014-01-31 19:04:10 +0000193* **#define : NS_IMAGE_OFFSET**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100194
Harry Liebeld265bd72014-01-31 19:04:10 +0000195 Defines the base address in non-secure DRAM where BL2 loads the BL3-3 binary
196 image. Must be aligned on a page-size boundary.
197
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100198If the BL3-2 image is supported by the platform, the following constants must
199be defined as well:
200
201* **#define : TSP_SEC_MEM_BASE**
202
203 Defines the base address of the secure memory used by the BL3-2 image on the
204 platform.
205
206* **#define : TSP_SEC_MEM_SIZE**
207
208 Defines the size of the secure memory used by the BL3-2 image on the
209 platform.
210
211* **#define : BL32_BASE**
212
213 Defines the base address in secure memory where BL2 loads the BL3-2 binary
214 image. Must be inside the secure memory identified by `TSP_SEC_MEM_BASE` and
215 `TSP_SEC_MEM_SIZE` constants. Must also be aligned on a page-size boundary.
216
217* **#define : BL32_LIMIT**
218
219 Defines the maximum address that the BL3-2 image can occupy. Must be inside
220 the secure memory identified by `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE`
221 constants.
222
223
Soby Mathewa43d4312014-04-07 15:28:55 +0100224### File : platform_macros.S [mandatory]
225
226Each platform must export a file of this name with the following
227macro defined. In the ARM FVP port, this file is found in
228[plat/fvp/include/platform_macros.S].
229
230* **Macro : plat_print_gic_regs**
231
232 This macro allows the crash reporting routine to print GIC registers
233 in case of an unhandled IRQ or FIQ in BL3-1. This aids in debugging and
234 this macro can be defined to be empty in case GIC register reporting is
235 not desired.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100236
237### Other mandatory modifications
238
James Morrisseyba3155b2013-10-29 10:56:46 +0000239The following mandatory modifications may be implemented in any file
Achin Gupta4f6ad662013-10-25 09:08:21 +0100240the implementer chooses. In the ARM FVP port, they are implemented in
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000241[plat/fvp/aarch64/plat_common.c].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100242
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100243* **Function : uint64_t plat_get_syscnt_freq(void)**
244
245 This function is used by the architecture setup code to retrieve the
246 counter frequency for the CPU's generic timer. This value will be
247 programmed into the `CNTFRQ_EL0` register.
248 In the ARM FVP port, it returns the base frequency of the system counter,
249 which is retrieved from the first entry in the frequency modes table.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100250
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000251
Achin Gupta4f6ad662013-10-25 09:08:21 +01002522.2 Common optional modifications
253---------------------------------
254
255The following are helper functions implemented by the firmware that perform
256common platform-specific tasks. A platform may choose to override these
257definitions.
258
259
260### Function : platform_get_core_pos()
261
262 Argument : unsigned long
263 Return : int
264
265A platform may need to convert the `MPIDR` of a CPU to an absolute number, which
266can be used as a CPU-specific linear index into blocks of memory (for example
267while allocating per-CPU stacks). This routine contains a simple mechanism
268to perform this conversion, using the assumption that each cluster contains a
269maximum of 4 CPUs:
270
271 linear index = cpu_id + (cluster_id * 4)
272
273 cpu_id = 8-bit value in MPIDR at affinity level 0
274 cluster_id = 8-bit value in MPIDR at affinity level 1
275
276
277### Function : platform_set_coherent_stack()
278
279 Argument : unsigned long
280 Return : void
281
282A platform may need stack memory that is coherent with main memory to perform
283certain operations like:
284
285* Turning the MMU on, or
286* Flushing caches prior to powering down a CPU or cluster.
287
288Each BL stage allocates this coherent stack memory for each CPU in the
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000289`tzfw_coherent_mem` section.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100290
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000291This function sets the current stack pointer to the coherent stack that
292has been allocated for the CPU specified by MPIDR. For BL images that only
293require a stack for the primary CPU the parameter is ignored. The size of
294the stack allocated to each CPU is specified by the platform defined constant
Achin Gupta4f6ad662013-10-25 09:08:21 +0100295`PCPU_DV_MEM_STACK_SIZE`.
296
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000297Common implementations of this function for the UP and MP BL images are
298provided in [plat/common/aarch64/platform_up_stack.S] and
299[plat/common/aarch64/platform_mp_stack.S]
300
Achin Gupta4f6ad662013-10-25 09:08:21 +0100301
302### Function : platform_is_primary_cpu()
303
304 Argument : unsigned long
305 Return : unsigned int
306
307This function identifies a CPU by its `MPIDR`, which is passed as the argument,
308to determine whether this CPU is the primary CPU or a secondary CPU. A return
309value of zero indicates that the CPU is not the primary CPU, while a non-zero
310return value indicates that the CPU is the primary CPU.
311
312
313### Function : platform_set_stack()
314
315 Argument : unsigned long
316 Return : void
317
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000318This function sets the current stack pointer to the normal memory stack that
319has been allocated for the CPU specificed by MPIDR. For BL images that only
320require a stack for the primary CPU the parameter is ignored. The size of
321the stack allocated to each CPU is specified by the platform defined constant
322`PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100323
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000324Common implementations of this function for the UP and MP BL images are
325provided in [plat/common/aarch64/platform_up_stack.S] and
326[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100327
328
Achin Guptac8afc782013-11-25 18:45:02 +0000329### Function : platform_get_stack()
330
331 Argument : unsigned long
332 Return : unsigned long
333
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000334This function returns the base address of the normal memory stack that
335has been allocated for the CPU specificed by MPIDR. For BL images that only
336require a stack for the primary CPU the parameter is ignored. The size of
337the stack allocated to each CPU is specified by the platform defined constant
338`PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000339
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000340Common implementations of this function for the UP and MP BL images are
341provided in [plat/common/aarch64/platform_up_stack.S] and
342[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000343
344
Achin Gupta4f6ad662013-10-25 09:08:21 +0100345### Function : plat_report_exception()
346
347 Argument : unsigned int
348 Return : void
349
350A platform may need to report various information about its status when an
351exception is taken, for example the current exception level, the CPU security
352state (secure/non-secure), the exception type, and so on. This function is
353called in the following circumstances:
354
355* In BL1, whenever an exception is taken.
356* In BL2, whenever an exception is taken.
357* In BL3-1, whenever an asynchronous exception or a synchronous exception
358 other than an SMC32/SMC64 exception is taken.
359
360The default implementation doesn't do anything, to avoid making assumptions
361about the way the platform displays its status information.
362
363This function receives the exception type as its argument. Possible values for
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000364exceptions types are listed in the [include/runtime_svc.h] header file. Note
Achin Gupta4f6ad662013-10-25 09:08:21 +0100365that these constants are not related to any architectural exception code; they
366are just an ARM Trusted Firmware convention.
367
368
3693. Modifications specific to a Boot Loader stage
370-------------------------------------------------
371
3723.1 Boot Loader Stage 1 (BL1)
373-----------------------------
374
375BL1 implements the reset vector where execution starts from after a cold or
376warm boot. For each CPU, BL1 is responsible for the following tasks:
377
3781. Distinguishing between a cold boot and a warm boot.
379
3802. In the case of a cold boot and the CPU being the primary CPU, ensuring that
381 only this CPU executes the remaining BL1 code, including loading and passing
382 control to the BL2 stage.
383
3843. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
385 the CPU is placed in a platform-specific state until the primary CPU
386 performs the necessary steps to remove it from this state.
387
3884. In the case of a warm boot, ensuring that the CPU jumps to a platform-
389 specific address in the BL3-1 image in the same processor mode as it was
390 when released from reset.
391
Harry Liebeld265bd72014-01-31 19:04:10 +00003925. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100393 address specified by the platform defined constant `BL2_BASE`.
394
3956. Populating a `meminfo` structure with the following information in memory,
396 accessible by BL2 immediately upon entry.
397
398 meminfo.total_base = Base address of secure RAM visible to BL2
399 meminfo.total_size = Size of secure RAM visible to BL2
400 meminfo.free_base = Base address of secure RAM available for
401 allocation to BL2
402 meminfo.free_size = Size of secure RAM available for allocation to BL2
403
404 BL1 places this `meminfo` structure at the beginning of the free memory
405 available for its use. Since BL1 cannot allocate memory dynamically at the
406 moment, its free memory will be available for BL2's use as-is. However, this
407 means that BL2 must read the `meminfo` structure before it starts using its
408 free memory (this is discussed in Section 3.2).
409
410 In future releases of the ARM Trusted Firmware it will be possible for
411 the platform to decide where it wants to place the `meminfo` structure for
412 BL2.
413
414 BL1 implements the `init_bl2_mem_layout()` function to populate the
415 BL2 `meminfo` structure. The platform may override this implementation, for
416 example if the platform wants to restrict the amount of memory visible to
417 BL2. Details of how to do this are given below.
418
419The following functions need to be implemented by the platform port to enable
420BL1 to perform the above tasks.
421
422
423### Function : platform_get_entrypoint() [mandatory]
424
425 Argument : unsigned long
426 Return : unsigned int
427
428This function is called with the `SCTLR.M` and `SCTLR.C` bits disabled. The CPU
429is identified by its `MPIDR`, which is passed as the argument. The function is
430responsible for distinguishing between a warm and cold reset using platform-
431specific means. If it's a warm reset then it returns the entrypoint into the
432BL3-1 image that the CPU must jump to. If it's a cold reset then this function
433must return zero.
434
435This function is also responsible for implementing a platform-specific mechanism
436to handle the condition where the CPU has been warm reset but there is no
437entrypoint to jump to.
438
439This function does not follow the Procedure Call Standard used by the
440Application Binary Interface for the ARM 64-bit architecture. The caller should
441not assume that callee saved registers are preserved across a call to this
442function.
443
444This function fulfills requirement 1 listed above.
445
446
447### Function : plat_secondary_cold_boot_setup() [mandatory]
448
449 Argument : void
450 Return : void
451
452This function is called with the MMU and data caches disabled. It is responsible
453for placing the executing secondary CPU in a platform-specific state until the
454primary CPU performs the necessary actions to bring it out of that state and
455allow entry into the OS.
456
457In the ARM FVP port, each secondary CPU powers itself off. The primary CPU is
458responsible for powering up the secondary CPU when normal world software
459requires them.
460
461This function fulfills requirement 3 above.
462
463
464### Function : platform_cold_boot_init() [mandatory]
465
466 Argument : unsigned long
467 Return : unsigned int
468
469This function executes with the MMU and data caches disabled. It is only called
470by the primary CPU. The argument to this function is the address of the
471`bl1_main()` routine where the generic BL1-specific actions are performed.
472This function performs any platform-specific and architectural setup that the
473platform requires to make execution of `bl1_main()` possible.
474
475The platform must enable the MMU with identity mapped page tables and enable
476caches by setting the `SCTLR.I` and `SCTLR.C` bits.
477
478Platform-specific setup might include configuration of memory controllers,
479configuration of the interconnect to allow the cluster to service cache snoop
480requests from another cluster, zeroing of the ZI section, and so on.
481
482In the ARM FVP port, this function enables CCI snoops into the cluster that the
483primary CPU is part of. It also enables the MMU and initializes the ZI section
484in the BL1 image through the use of linker defined symbols.
485
486This function helps fulfill requirement 2 above.
487
488
489### Function : bl1_platform_setup() [mandatory]
490
491 Argument : void
492 Return : void
493
494This function executes with the MMU and data caches enabled. It is responsible
495for performing any remaining platform-specific setup that can occur after the
496MMU and data cache have been enabled.
497
Harry Liebeld265bd72014-01-31 19:04:10 +0000498This function is also responsible for initializing the storage abstraction layer
499which is used to load further bootloader images.
500
Achin Gupta4f6ad662013-10-25 09:08:21 +0100501This function helps fulfill requirement 5 above.
502
503
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000504### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100505
506 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000507 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100508
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000509This function should only be called on the cold boot path. It executes with the
510MMU and data caches enabled. The pointer returned by this function must point to
511a `meminfo` structure containing the extents and availability of secure RAM for
512the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100513
514 meminfo.total_base = Base address of secure RAM visible to BL1
515 meminfo.total_size = Size of secure RAM visible to BL1
516 meminfo.free_base = Base address of secure RAM available for allocation
517 to BL1
518 meminfo.free_size = Size of secure RAM available for allocation to BL1
519
520This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
521populates a similar structure to tell BL2 the extents of memory available for
522its own use.
523
524This function helps fulfill requirement 5 above.
525
526
527### Function : init_bl2_mem_layout() [optional]
528
529 Argument : meminfo *, meminfo *, unsigned int, unsigned long
530 Return : void
531
532Each BL stage needs to tell the next stage the amount of secure RAM available
533for it to use. For example, as part of handing control to BL2, BL1 informs BL2
534of the extents of secure RAM available for BL2 to use. BL2 must do the same when
535passing control to BL3-1. This information is populated in a `meminfo`
536structure.
537
538Depending upon where BL2 has been loaded in secure RAM (determined by
539`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
540BL1 also ensures that its data sections resident in secure RAM are not visible
541to BL2. An illustration of how this is done in the ARM FVP port is given in the
542[User Guide], in the Section "Memory layout on Base FVP".
543
544
5453.2 Boot Loader Stage 2 (BL2)
546-----------------------------
547
548The BL2 stage is executed only by the primary CPU, which is determined in BL1
549using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
550`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
551
Harry Liebeld265bd72014-01-31 19:04:10 +00005521. Loading the BL3-1 binary image into secure RAM from non-volatile storage. To
553 load the BL3-1 image, BL2 makes use of the `meminfo` structure passed to it
554 by BL1. This structure allows BL2 to calculate how much secure RAM is
555 available for its use. The platform also defines the address in secure RAM
556 where BL3-1 is loaded through the constant `BL31_BASE`. BL2 uses this
557 information to determine if there is enough memory to load the BL3-1 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100558
Harry Liebeld265bd72014-01-31 19:04:10 +00005592. Loading the normal world BL3-3 binary image into non-secure DRAM from
560 platform storage and arranging for BL3-1 to pass control to this image. This
561 address is determined using the `plat_get_ns_image_entrypoint()` function
562 described below.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100563
564 BL2 populates an `el_change_info` structure in memory provided by the
565 platform with information about how BL3-1 should pass control to the normal
566 world BL image.
567
5683. Populating a `meminfo` structure with the following information in
569 memory that is accessible by BL3-1 immediately upon entry.
570
571 meminfo.total_base = Base address of secure RAM visible to BL3-1
572 meminfo.total_size = Size of secure RAM visible to BL3-1
573 meminfo.free_base = Base address of secure RAM available for allocation
574 to BL3-1
575 meminfo.free_size = Size of secure RAM available for allocation to
576 BL3-1
577
Achin Guptae4d084e2014-02-19 17:18:23 +0000578 BL2 populates this information in the `bl31_meminfo` field of the pointer
579 returned by the `bl2_get_bl31_args_ptr() function. BL2 implements the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100580 `init_bl31_mem_layout()` function to populate the BL3-1 meminfo structure
581 described above. The platform may override this implementation, for example
582 if the platform wants to restrict the amount of memory visible to BL3-1.
583 Details of this function are given below.
584
Achin Guptaa3050ed2014-02-19 17:52:35 +00005854. Loading the BL3-2 binary image (if present) in platform provided memory
586 using semi-hosting. To load the BL3-2 image, BL2 makes use of the
587 `bl32_meminfo` field in the `bl31_args` structure to which a pointer is
588 returned by the `bl2_get_bl31_args_ptr()` function. The platform also
589 defines the address in memory where BL3-2 is loaded through the constant
590 `BL32_BASE`. BL2 uses this information to determine if there is enough
591 memory to load the BL3-2 image.
592
5935. Arranging to pass control to the BL3-2 image (if present) that has been
594 pre-loaded at `BL32_BASE`. BL2 populates an `el_change_info` structure
595 in memory provided by the platform with information about how BL3-1 should
596 pass control to the BL3-2 image. This structure follows the
597 `el_change_info` structure populated for the normal world BL image in 2.
598 above.
599
6006. Populating a `meminfo` structure with the following information in
601 memory that is accessible by BL3-1 immediately upon entry.
602
603 meminfo.total_base = Base address of memory visible to BL3-2
604 meminfo.total_size = Size of memory visible to BL3-2
605 meminfo.free_base = Base address of memory available for allocation
606 to BL3-2
607 meminfo.free_size = Size of memory available for allocation to
608 BL3-2
609
610 BL2 populates this information in the `bl32_meminfo` field of the pointer
611 returned by the `bl2_get_bl31_args_ptr() function.
612
Achin Gupta4f6ad662013-10-25 09:08:21 +0100613The following functions must be implemented by the platform port to enable BL2
614to perform the above tasks.
615
616
617### Function : bl2_early_platform_setup() [mandatory]
618
619 Argument : meminfo *, void *
620 Return : void
621
622This function executes with the MMU and data caches disabled. It is only called
623by the primary CPU. The arguments to this function are:
624
625* The address of the `meminfo` structure populated by BL1
626* An opaque pointer that the platform may use as needed.
627
628The platform must copy the contents of the `meminfo` structure into a private
629variable as the original memory may be subsequently overwritten by BL2. The
630copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +0000631`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100632
633
634### Function : bl2_plat_arch_setup() [mandatory]
635
636 Argument : void
637 Return : void
638
639This function executes with the MMU and data caches disabled. It is only called
640by the primary CPU.
641
642The purpose of this function is to perform any architectural initialization
643that varies across platforms, for example enabling the MMU (since the memory
644map differs across platforms).
645
646
647### Function : bl2_platform_setup() [mandatory]
648
649 Argument : void
650 Return : void
651
652This function may execute with the MMU and data caches enabled if the platform
653port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
654called by the primary CPU.
655
Achin Guptae4d084e2014-02-19 17:18:23 +0000656The purpose of this function is to perform any platform initialization
657specific to BL2. For example on the ARM FVP port this function initialises a
658internal pointer (`bl2_to_bl31_args`) to a `bl31_args` which will be used by
659BL2 to pass information to BL3_1. The pointer is initialized to the base
660address of Secure DRAM (`0x06000000`).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100661
Achin Guptaa3050ed2014-02-19 17:52:35 +0000662The ARM FVP port also populates the `bl32_meminfo` field in the `bl31_args`
663structure pointed to by `bl2_to_bl31_args` with the extents of memory available
664for use by the BL3-2 image. The memory is allocated in the Secure DRAM from the
Dan Handley57de6d72014-02-27 19:46:37 +0000665address defined by the constant `BL32_BASE`. The ARM FVP port currently loads
666the BL3-2 image at the Secure DRAM address `0x6002000`.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000667
Achin Guptae4d084e2014-02-19 17:18:23 +0000668The non-secure memory extents used for loading BL3-3 are also initialized in
669this function. This information is accessible in the `bl33_meminfo` field in
670the `bl31_args` structure pointed to by `bl2_to_bl31_args`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100671
Harry Liebelce19cf12014-04-01 19:28:07 +0100672Platform security components are configured if required. For the Base FVP the
Andrew Thoelke84dbf6f2014-05-09 15:36:13 +0100673TZC-400 TrustZone controller is configured to only grant non-secure access
674to DRAM. This avoids aliasing between secure and non-secure accesses in the
675TLB and cache - secure execution states can use the NS attributes in the
676MMU translation tables to access the DRAM.
Harry Liebelce19cf12014-04-01 19:28:07 +0100677
Harry Liebeld265bd72014-01-31 19:04:10 +0000678This function is also responsible for initializing the storage abstraction layer
679which is used to load further bootloader images.
680
Achin Gupta4f6ad662013-10-25 09:08:21 +0100681
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000682### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100683
684 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000685 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100686
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000687This function should only be called on the cold boot path. It may execute with
688the MMU and data caches enabled if the platform port does the necessary
689initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100690
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000691The purpose of this function is to return a pointer to a `meminfo` structure
692populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100693`bl2_early_platform_setup()` above.
694
695
Achin Guptae4d084e2014-02-19 17:18:23 +0000696### Function : bl2_get_bl31_args_ptr() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +0000697
698 Argument : void
Achin Guptae4d084e2014-02-19 17:18:23 +0000699 Return : bl31_args *
Harry Liebeld265bd72014-01-31 19:04:10 +0000700
Achin Guptae4d084e2014-02-19 17:18:23 +0000701BL2 platform code needs to return a pointer to a `bl31_args` structure it will
702use for passing information to BL3-1. The `bl31_args` structure carries the
703following information. This information is used by the `bl2_main()` function to
704load the BL3-2 (if present) and BL3-3 images.
705 - Extents of memory available to the BL3-1 image in the `bl31_meminfo` field
706 - Extents of memory available to the BL3-2 image in the `bl32_meminfo` field
707 - Extents of memory available to the BL3-3 image in the `bl33_meminfo` field
708 - Information about executing the BL3-3 image in the `bl33_image_info` field
709 - Information about executing the BL3-2 image in the `bl32_image_info` field
Harry Liebeld265bd72014-01-31 19:04:10 +0000710
711
Achin Gupta4f6ad662013-10-25 09:08:21 +0100712### Function : init_bl31_mem_layout() [optional]
713
714 Argument : meminfo *, meminfo *, unsigned int
715 Return : void
716
717Each BL stage needs to tell the next stage the amount of secure RAM that is
718available for it to use. For example, as part of handing control to BL2, BL1
719must inform BL2 about the extents of secure RAM that is available for BL2 to
720use. BL2 must do the same when passing control to BL3-1. This information is
721populated in a `meminfo` structure.
722
723Depending upon where BL3-1 has been loaded in secure RAM (determined by
724`BL31_BASE`), BL2 calculates the amount of free memory available for BL3-1 to
725use. BL2 also ensures that BL3-1 is able reclaim memory occupied by BL2. This
726is done because BL2 never executes again after passing control to BL3-1.
727An illustration of how this is done in the ARM FVP port is given in the
728[User Guide], in the section "Memory layout on Base FVP".
729
730
731### Function : plat_get_ns_image_entrypoint() [mandatory]
732
733 Argument : void
734 Return : unsigned long
735
736As previously described, BL2 is responsible for arranging for control to be
737passed to a normal world BL image through BL3-1. This function returns the
738entrypoint of that image, which BL3-1 uses to jump to it.
739
Harry Liebeld265bd72014-01-31 19:04:10 +0000740BL2 is responsible for loading the normal world BL3-3 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100741
742
7433.2 Boot Loader Stage 3-1 (BL3-1)
744---------------------------------
745
746During cold boot, the BL3-1 stage is executed only by the primary CPU. This is
747determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
748control to BL3-1 at `BL31_BASE`. During warm boot, BL3-1 is executed by all
749CPUs. BL3-1 executes at EL3 and is responsible for:
750
7511. Re-initializing all architectural and platform state. Although BL1 performs
752 some of this initialization, BL3-1 remains resident in EL3 and must ensure
753 that EL3 architectural and platform state is completely initialized. It
754 should make no assumptions about the system state when it receives control.
755
7562. Passing control to a normal world BL image, pre-loaded at a platform-
757 specific address by BL2. BL3-1 uses the `el_change_info` structure that BL2
758 populated in memory to do this.
759
7603. Providing runtime firmware services. Currently, BL3-1 only implements a
761 subset of the Power State Coordination Interface (PSCI) API as a runtime
762 service. See Section 3.3 below for details of porting the PSCI
763 implementation.
764
Achin Gupta35ca3512014-02-19 17:58:33 +00007654. Optionally passing control to the BL3-2 image, pre-loaded at a platform-
766 specific address by BL2. BL3-1 exports a set of apis that allow runtime
767 services to specify the security state in which the next image should be
768 executed and run the corresponding image. BL3-1 uses the `el_change_info`
769 and `meminfo` structure populated by BL2 to do this.
770
Achin Gupta4f6ad662013-10-25 09:08:21 +0100771The following functions must be implemented by the platform port to enable BL3-1
772to perform the above tasks.
773
774
775### Function : bl31_early_platform_setup() [mandatory]
776
777 Argument : meminfo *, void *, unsigned long
778 Return : void
779
780This function executes with the MMU and data caches disabled. It is only called
781by the primary CPU. The arguments to this function are:
782
783* The address of the `meminfo` structure populated by BL2.
784* An opaque pointer that the platform may use as needed.
785* The `MPIDR` of the primary CPU.
786
Achin Guptae4d084e2014-02-19 17:18:23 +0000787The platform can copy the contents of the `meminfo` structure into a private
788variable if the original memory may be subsequently overwritten by BL3-1. The
789reference to this structure is made available to all BL3-1 code through the
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000790`bl31_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100791
Achin Guptae4d084e2014-02-19 17:18:23 +0000792On the ARM FVP port, BL2 passes a pointer to a `bl31_args` structure populated
793in the secure DRAM at address `0x6000000` in the opaque pointer mentioned
794earlier. BL3-1 does not copy this information to internal data structures as it
795guarantees that the secure DRAM memory will not be overwritten. It maintains an
796internal reference to this information in the `bl2_to_bl31_args` variable.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100797
798### Function : bl31_plat_arch_setup() [mandatory]
799
800 Argument : void
801 Return : void
802
803This function executes with the MMU and data caches disabled. It is only called
804by the primary CPU.
805
806The purpose of this function is to perform any architectural initialization
807that varies across platforms, for example enabling the MMU (since the memory
808map differs across platforms).
809
810
811### Function : bl31_platform_setup() [mandatory]
812
813 Argument : void
814 Return : void
815
816This function may execute with the MMU and data caches enabled if the platform
817port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
818called by the primary CPU.
819
820The purpose of this function is to complete platform initialization so that both
821BL3-1 runtime services and normal world software can function correctly.
822
823The ARM FVP port does the following:
824* Initializes the generic interrupt controller.
825* Configures the CLCD controller.
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100826* Enables system-level implementation of the generic timer counter.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100827* Grants access to the system counter timer module
828* Initializes the FVP power controller device
829* Detects the system topology.
830
831
832### Function : bl31_get_next_image_info() [mandatory]
833
Achin Gupta35ca3512014-02-19 17:58:33 +0000834 Argument : unsigned int
Achin Gupta4f6ad662013-10-25 09:08:21 +0100835 Return : el_change_info *
836
837This function may execute with the MMU and data caches enabled if the platform
838port does the necessary initializations in `bl31_plat_arch_setup()`.
839
840This function is called by `bl31_main()` to retrieve information provided by
Achin Gupta35ca3512014-02-19 17:58:33 +0000841BL2 for the next image in the security state specified by the argument. BL3-1
842uses this information to pass control to that image in the specified security
843state. This function must return a pointer to the `el_change_info` structure
844(that was copied during `bl31_early_platform_setup()`) if the image exists. It
845should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100846
847
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000848### Function : bl31_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100849
850 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000851 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100852
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000853This function should only be called on the cold boot path. This function may
854execute with the MMU and data caches enabled if the platform port does the
855necessary initializations in `bl31_plat_arch_setup()`. It is only called by the
856primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100857
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000858The purpose of this function is to return a pointer to a `meminfo` structure
859populated with the extents of secure RAM available for BL3-1 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100860`bl31_early_platform_setup()` above.
861
862
Achin Gupta35ca3512014-02-19 17:58:33 +0000863### Function : bl31_plat_get_bl32_mem_layout() [mandatory]
864
865 Argument : void
866 Return : meminfo *
867
868This function should only be called on the cold boot path. This function may
869execute with the MMU and data caches enabled if the platform port does the
870necessary initializations in `bl31_plat_arch_setup()`. It is only called by the
871primary CPU.
872
873The purpose of this function is to return a pointer to a `meminfo` structure
874populated with the extents of memory available for BL3-2 to use. See
875`bl31_early_platform_setup()` above.
876
877
Achin Gupta4f6ad662013-10-25 09:08:21 +01008783.3 Power State Coordination Interface (in BL3-1)
879------------------------------------------------
880
881The ARM Trusted Firmware's implementation of the PSCI API is based around the
882concept of an _affinity instance_. Each _affinity instance_ can be uniquely
883identified in a system by a CPU ID (the processor `MPIDR` is used in the PSCI
884interface) and an _affinity level_. A processing element (for example, a
885CPU) is at level 0. If the CPUs in the system are described in a tree where the
886node above a CPU is a logical grouping of CPUs that share some state, then
887affinity level 1 is that group of CPUs (for example, a cluster), and affinity
888level 2 is a group of clusters (for example, the system). The implementation
889assumes that the affinity level 1 ID can be computed from the affinity level 0
890ID (for example, a unique cluster ID can be computed from the CPU ID). The
891current implementation computes this on the basis of the recommended use of
892`MPIDR` affinity fields in the ARM Architecture Reference Manual.
893
894BL3-1's platform initialization code exports a pointer to the platform-specific
895power management operations required for the PSCI implementation to function
896correctly. This information is populated in the `plat_pm_ops` structure. The
897PSCI implementation calls members of the `plat_pm_ops` structure for performing
898power management operations for each affinity instance. For example, the target
899CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `affinst_on()`
900handler (if present) is called for each affinity instance as the PSCI
901implementation powers up each affinity level implemented in the `MPIDR` (for
902example, CPU, cluster and system).
903
904The following functions must be implemented to initialize PSCI functionality in
905the ARM Trusted Firmware.
906
907
908### Function : plat_get_aff_count() [mandatory]
909
910 Argument : unsigned int, unsigned long
911 Return : unsigned int
912
913This function may execute with the MMU and data caches enabled if the platform
914port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
915called by the primary CPU.
916
917This function is called by the PSCI initialization code to detect the system
918topology. Its purpose is to return the number of affinity instances implemented
919at a given `affinity level` (specified by the first argument) and a given
920`MPIDR` (specified by the second argument). For example, on a dual-cluster
921system where first cluster implements 2 CPUs and the second cluster implements 4
922CPUs, a call to this function with an `MPIDR` corresponding to the first cluster
923(`0x0`) and affinity level 0, would return 2. A call to this function with an
924`MPIDR` corresponding to the second cluster (`0x100`) and affinity level 0,
925would return 4.
926
927
928### Function : plat_get_aff_state() [mandatory]
929
930 Argument : unsigned int, unsigned long
931 Return : unsigned int
932
933This function may execute with the MMU and data caches enabled if the platform
934port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
935called by the primary CPU.
936
937This function is called by the PSCI initialization code. Its purpose is to
938return the state of an affinity instance. The affinity instance is determined by
939the affinity ID at a given `affinity level` (specified by the first argument)
940and an `MPIDR` (specified by the second argument). The state can be one of
941`PSCI_AFF_PRESENT` or `PSCI_AFF_ABSENT`. The latter state is used to cater for
942system topologies where certain affinity instances are unimplemented. For
943example, consider a platform that implements a single cluster with 4 CPUs and
944another CPU implemented directly on the interconnect with the cluster. The
945`MPIDR`s of the cluster would range from `0x0-0x3`. The `MPIDR` of the single
946CPU would be 0x100 to indicate that it does not belong to cluster 0. Cluster 1
947is missing but needs to be accounted for to reach this single CPU in the
948topology tree. Hence it is marked as `PSCI_AFF_ABSENT`.
949
950
951### Function : plat_get_max_afflvl() [mandatory]
952
953 Argument : void
954 Return : int
955
956This function may execute with the MMU and data caches enabled if the platform
957port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
958called by the primary CPU.
959
960This function is called by the PSCI implementation both during cold and warm
961boot, to determine the maximum affinity level that the power management
James Morrisseyba3155b2013-10-29 10:56:46 +0000962operations should apply to. ARMv8-A has support for 4 affinity levels. It is
Achin Gupta4f6ad662013-10-25 09:08:21 +0100963likely that hardware will implement fewer affinity levels. This function allows
964the PSCI implementation to consider only those affinity levels in the system
965that the platform implements. For example, the Base AEM FVP implements two
966clusters with a configurable number of CPUs. It reports the maximum affinity
967level as 1, resulting in PSCI power control up to the cluster level.
968
969
970### Function : platform_setup_pm() [mandatory]
971
972 Argument : plat_pm_ops **
973 Return : int
974
975This function may execute with the MMU and data caches enabled if the platform
976port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
977called by the primary CPU.
978
979This function is called by PSCI initialization code. Its purpose is to export
980handler routines for platform-specific power management actions by populating
981the passed pointer with a pointer to BL3-1's private `plat_pm_ops` structure.
982
983A description of each member of this structure is given below. Please refer to
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000984the ARM FVP specific implementation of these handlers in [plat/fvp/plat_pm.c]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100985as an example. A platform port may choose not implement some of the power
986management operations. For example, the ARM FVP port does not implement the
987`affinst_standby()` function.
988
989#### plat_pm_ops.affinst_standby()
990
991Perform the platform-specific setup to enter the standby state indicated by the
992passed argument.
993
994#### plat_pm_ops.affinst_on()
995
996Perform the platform specific setup to power on an affinity instance, specified
997by the `MPIDR` (first argument) and `affinity level` (fourth argument). The
998`state` (fifth argument) contains the current state of that affinity instance
999(ON or OFF). This is useful to determine whether any action must be taken. For
1000example, while powering on a CPU, the cluster that contains this CPU might
1001already be in the ON state. The platform decides what actions must be taken to
1002transition from the current state to the target state (indicated by the power
1003management operation).
1004
1005#### plat_pm_ops.affinst_off()
1006
1007Perform the platform specific setup to power off an affinity instance in the
1008`MPIDR` of the calling CPU. It is called by the PSCI `CPU_OFF` API
1009implementation.
1010
1011The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1012(third argument) have a similar meaning as described in the `affinst_on()`
1013operation. They are used to identify the affinity instance on which the call
1014is made and its current state. This gives the platform port an indication of the
1015state transition it must make to perform the requested action. For example, if
1016the calling CPU is the last powered on CPU in the cluster, after powering down
1017affinity level 0 (CPU), the platform port should power down affinity level 1
1018(the cluster) as well.
1019
1020This function is called with coherent stacks. This allows the PSCI
1021implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001022stale stack state after turning off the caches. On ARMv8-A cache hits do not
1023occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001024
1025#### plat_pm_ops.affinst_suspend()
1026
1027Perform the platform specific setup to power off an affinity instance in the
1028`MPIDR` of the calling CPU. It is called by the PSCI `CPU_SUSPEND` API
1029implementation.
1030
1031The `MPIDR` (first argument), `affinity level` (third argument) and `state`
1032(fifth argument) have a similar meaning as described in the `affinst_on()`
1033operation. They are used to identify the affinity instance on which the call
1034is made and its current state. This gives the platform port an indication of the
1035state transition it must make to perform the requested action. For example, if
1036the calling CPU is the last powered on CPU in the cluster, after powering down
1037affinity level 0 (CPU), the platform port should power down affinity level 1
1038(the cluster) as well.
1039
1040The difference between turning an affinity instance off versus suspending it
1041is that in the former case, the affinity instance is expected to re-initialize
1042its state when its next powered on (see `affinst_on_finish()`). In the latter
1043case, the affinity instance is expected to save enough state so that it can
1044resume execution by restoring this state when its powered on (see
1045`affinst_suspend_finish()`).
1046
1047This function is called with coherent stacks. This allows the PSCI
1048implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001049stale stack state after turning off the caches. On ARMv8-A cache hits do not
1050occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001051
1052#### plat_pm_ops.affinst_on_finish()
1053
1054This function is called by the PSCI implementation after the calling CPU is
1055powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1056It performs the platform-specific setup required to initialize enough state for
1057this CPU to enter the normal world and also provide secure runtime firmware
1058services.
1059
1060The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1061(third argument) have a similar meaning as described in the previous operations.
1062
1063This function is called with coherent stacks. This allows the PSCI
1064implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001065stale stack state after turning off the caches. On ARMv8-A cache hits do not
1066occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001067
1068#### plat_pm_ops.affinst_on_suspend()
1069
1070This function is called by the PSCI implementation after the calling CPU is
1071powered on and released from reset in response to an asynchronous wakeup
1072event, for example a timer interrupt that was programmed by the CPU during the
1073`CPU_SUSPEND` call. It performs the platform-specific setup required to
1074restore the saved state for this CPU to resume execution in the normal world
1075and also provide secure runtime firmware services.
1076
1077The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1078(third argument) have a similar meaning as described in the previous operations.
1079
1080This function is called with coherent stacks. This allows the PSCI
1081implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001082stale stack state after turning off the caches. On ARMv8-A cache hits do not
1083occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001084
1085BL3-1 platform initialization code must also detect the system topology and
1086the state of each affinity instance in the topology. This information is
1087critical for the PSCI runtime service to function correctly. More details are
1088provided in the description of the `plat_get_aff_count()` and
1089`plat_get_aff_state()` functions above.
1090
1091
Harry Liebela960f282013-12-12 16:03:44 +000010924. C Library
1093-------------
1094
1095To avoid subtle toolchain behavioral dependencies, the header files provided
1096by the compiler are not used. The software is built with the `-nostdinc` flag
1097to ensure no headers are included from the toolchain inadvertently. Instead the
1098required headers are included in the ARM Trusted Firmware source tree. The
1099library only contains those C library definitions required by the local
1100implementation. If more functionality is required, the needed library functions
1101will need to be added to the local implementation.
1102
1103Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
1104headers have been cut down in order to simplify the implementation. In order to
1105minimize changes to the header files, the [FreeBSD] layout has been maintained.
1106The generic C library definitions can be found in `include/stdlib` with more
1107system and machine specific declarations in `include/stdlib/sys` and
1108`include/stdlib/machine`.
1109
1110The local C library implementations can be found in `lib/stdlib`. In order to
1111extend the C library these files may need to be modified. It is recommended to
1112use a release version of [FreeBSD] as a starting point.
1113
1114The C library header files in the [FreeBSD] source tree are located in the
1115`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
1116can be found in the `sys/<machine-type>` directories. These files define things
1117like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
1118port for [FreeBSD] does not yet exist, the machine specific definitions are
1119based on existing machine types with similar properties (for example SPARC64).
1120
1121Where possible, C library function implementations were taken from [FreeBSD]
1122as found in the `lib/libc` directory.
1123
1124A copy of the [FreeBSD] sources can be downloaded with `git`.
1125
1126 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
1127
1128
Harry Liebeld265bd72014-01-31 19:04:10 +000011295. Storage abstraction layer
1130-----------------------------
1131
1132In order to improve platform independence and portability an storage abstraction
1133layer is used to load data from non-volatile platform storage.
1134
1135Each platform should register devices and their drivers via the Storage layer.
1136These drivers then need to be initialized by bootloader phases as
1137required in their respective `blx_platform_setup()` functions. Currently
1138storage access is only required by BL1 and BL2 phases. The `load_image()`
1139function uses the storage layer to access non-volatile platform storage.
1140
1141It is mandatory to implement at least one storage driver. For the FVP the
1142Firmware Image Package(FIP) driver is provided as the default means to load data
1143from storage (see the "Firmware Image Package" section in the [User Guide]).
1144The storage layer is described in the header file `include/io_storage.h`. The
1145implementation of the common library is in `lib/io_storage.c` and the driver
1146files are located in `drivers/io/`.
1147
1148Each IO driver must provide `io_dev_*` structures, as described in
1149`drivers/io/io_driver.h`. These are returned via a mandatory registration
1150function that is called on platform initialization. The semi-hosting driver
1151implementation in `io_semihosting.c` can be used as an example.
1152
1153The Storage layer provides mechanisms to initialize storage devices before
1154IO operations are called. The basic operations supported by the layer
1155include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
1156Drivers do not have to implement all operations, but each platform must
1157provide at least one driver for a device capable of supporting generic
1158operations such as loading a bootloader image.
1159
1160The current implementation only allows for known images to be loaded by the
1161firmware. These images are specified by using their names, as defined in the
1162`platform.h` file. The platform layer (`plat_get_image_source()`) then returns
1163a reference to a device and a driver-specific `spec` which will be understood
1164by the driver to allow access to the image data.
1165
1166The layer is designed in such a way that is it possible to chain drivers with
1167other drivers. For example, file-system drivers may be implemented on top of
1168physical block devices, both represented by IO devices with corresponding
1169drivers. In such a case, the file-system "binding" with the block device may
1170be deferred until the file-system device is initialised.
1171
1172The abstraction currently depends on structures being statically allocated
1173by the drivers and callers, as the system does not yet provide a means of
1174dynamically allocating memory. This may also have the affect of limiting the
1175amount of open resources per driver.
1176
1177
Achin Gupta4f6ad662013-10-25 09:08:21 +01001178- - - - - - - - - - - - - - - - - - - - - - - - - -
1179
Dan Handleye83b0ca2014-01-14 18:17:09 +00001180_Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01001181
1182
1183[User Guide]: user-guide.md
Harry Liebela960f282013-12-12 16:03:44 +00001184[FreeBSD]: http://www.freebsd.org
Achin Gupta4f6ad662013-10-25 09:08:21 +01001185
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001186[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
1187[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
1188[plat/fvp/platform.h]: ../plat/fvp/platform.h
Soby Mathewa43d4312014-04-07 15:28:55 +01001189[plat/fvp/include/platform_macros.S]: ../plat/fvp/include/platform_macros.S
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001190[plat/fvp/aarch64/plat_common.c]: ../plat/fvp/aarch64/plat_common.c
1191[plat/fvp/plat_pm.c]: ../plat/fvp/plat_pm.c
1192[include/runtime_svc.h]: ../include/runtime_svc.h