blob: e967b0e454d987166a3fa743142f9efb5bdd2a4b [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
71. Introduction
82. Common Modifications
9 * Common mandatory modifications
10 * Common optional modifications
113. Boot Loader stage specific modifications
12 * Boot Loader stage 1 (BL1)
13 * Boot Loader stage 2 (BL2)
14 * Boot Loader stage 3-1 (BL3-1)
15 * PSCI implementation (in BL3-1)
Harry Liebeld265bd72014-01-31 19:04:10 +0000164. C Library
175. Storage abstraction layer
Achin Gupta4f6ad662013-10-25 09:08:21 +010018
19- - - - - - - - - - - - - - - - - -
20
211. Introduction
22----------------
23
24Porting the ARM Trusted Firmware to a new platform involves making some
25mandatory and optional modifications for both the cold and warm boot paths.
26Modifications consist of:
27
28* Implementing a platform-specific function or variable,
29* Setting up the execution context in a certain way, or
30* Defining certain constants (for example #defines).
31
32The firmware provides a default implementation of variables and functions to
33fulfill the optional requirements. These implementations are all weakly defined;
34they are provided to ease the porting effort. Each platform port can override
35them with its own implementation if the default implementation is inadequate.
36
37Some modifications are common to all Boot Loader (BL) stages. Section 2
38discusses these in detail. The subsequent sections discuss the remaining
39modifications for each BL stage in detail.
40
41This document should be read in conjunction with the ARM Trusted Firmware
42[User Guide].
43
44
452. Common modifications
46------------------------
47
48This section covers the modifications that should be made by the platform for
49each BL stage to correctly port the firmware stack. They are categorized as
50either mandatory or optional.
51
52
532.1 Common mandatory modifications
54----------------------------------
55A platform port must enable the Memory Management Unit (MMU) with identity
56mapped page tables, and enable both the instruction and data caches for each BL
57stage. In the ARM FVP port, each BL stage configures the MMU in its platform-
58specific architecture setup function, for example `blX_plat_arch_setup()`.
59
60Each platform must allocate a block of identity mapped secure memory with
61Device-nGnRE attributes aligned to page boundary (4K) for each BL stage. This
62memory is identified by the section name `tzfw_coherent_mem` so that its
63possible for the firmware to place variables in it using the following C code
64directive:
65
66 __attribute__ ((section("tzfw_coherent_mem")))
67
68Or alternatively the following assembler code directive:
69
70 .section tzfw_coherent_mem
71
72The `tzfw_coherent_mem` section is used to allocate any data structures that are
73accessed both when a CPU is executing with its MMU and caches enabled, and when
74it's running with its MMU and caches disabled. Examples are given below.
75
76The following variables, functions and constants must be defined by the platform
77for the firmware to work correctly.
78
79
80### File : platform.h [mandatory]
81
82Each platform must export a header file of this name with the following
83constants defined. In the ARM FVP port, this file is found in
Andrew Thoelke2bf28e62014-03-20 10:48:23 +000084[plat/fvp/platform.h].
Achin Gupta4f6ad662013-10-25 09:08:21 +010085
James Morrisseyba3155b2013-10-29 10:56:46 +000086* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +010087
88 Defines the linker format used by the platform, for example
89 `elf64-littleaarch64` used by the FVP.
90
James Morrisseyba3155b2013-10-29 10:56:46 +000091* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +010092
93 Defines the processor architecture for the linker by the platform, for
94 example `aarch64` used by the FVP.
95
James Morrisseyba3155b2013-10-29 10:56:46 +000096* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +010097
98 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +000099 by [plat/common/aarch64/platform_mp_stack.S] and
100 [plat/common/aarch64/platform_up_stack.S].
101
102* **#define : PCPU_DV_MEM_STACK_SIZE**
103
104 Defines the coherent stack memory available to each CPU. This constant is used
105 by [plat/common/aarch64/platform_mp_stack.S] and
106 [plat/common/aarch64/platform_up_stack.S].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100107
James Morrisseyba3155b2013-10-29 10:56:46 +0000108* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100109
110 Defines the character string printed by BL1 upon entry into the `bl1_main()`
111 function.
112
James Morrisseyba3155b2013-10-29 10:56:46 +0000113* **#define : BL2_IMAGE_NAME**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100114
115 Name of the BL2 binary image on the host file-system. This name is used by
Harry Liebeld265bd72014-01-31 19:04:10 +0000116 BL1 to load BL2 into secure memory from non-volatile storage.
117
118* **#define : BL31_IMAGE_NAME**
119
120 Name of the BL3-1 binary image on the host file-system. This name is used by
121 BL2 to load BL3-1 into secure memory from platform storage.
122
123* **#define : BL33_IMAGE_NAME**
124
125 Name of the BL3-3 binary image on the host file-system. This name is used by
126 BL2 to load BL3-3 into non-secure memory from platform storage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100127
James Morrisseyba3155b2013-10-29 10:56:46 +0000128* **#define : PLATFORM_CACHE_LINE_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129
130 Defines the size (in bytes) of the largest cache line across all the cache
131 levels in the platform.
132
James Morrisseyba3155b2013-10-29 10:56:46 +0000133* **#define : PLATFORM_CLUSTER_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100134
135 Defines the total number of clusters implemented by the platform in the
136 system.
137
James Morrisseyba3155b2013-10-29 10:56:46 +0000138* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100139
140 Defines the total number of CPUs implemented by the platform across all
141 clusters in the system.
142
James Morrisseyba3155b2013-10-29 10:56:46 +0000143* **#define : PLATFORM_MAX_CPUS_PER_CLUSTER**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100144
145 Defines the maximum number of CPUs that can be implemented within a cluster
146 on the platform.
147
James Morrisseyba3155b2013-10-29 10:56:46 +0000148* **#define : PRIMARY_CPU**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100149
150 Defines the `MPIDR` of the primary CPU on the platform. This value is used
151 after a cold boot to distinguish between primary and secondary CPUs.
152
James Morrisseyba3155b2013-10-29 10:56:46 +0000153* **#define : TZROM_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100154
155 Defines the base address of secure ROM on the platform, where the BL1 binary
156 is loaded. This constant is used by the linker scripts to ensure that the
157 BL1 image fits into the available memory.
158
James Morrisseyba3155b2013-10-29 10:56:46 +0000159* **#define : TZROM_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100160
161 Defines the size of secure ROM on the platform. This constant is used by the
162 linker scripts to ensure that the BL1 image fits into the available memory.
163
James Morrisseyba3155b2013-10-29 10:56:46 +0000164* **#define : TZRAM_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100165
166 Defines the base address of the secure RAM on platform, where the data
167 section of the BL1 binary is loaded. The BL2 and BL3-1 images are also
168 loaded in this secure RAM region. This constant is used by the linker
169 scripts to ensure that the BL1 data section and BL2/BL3-1 binary images fit
170 into the available memory.
171
James Morrisseyba3155b2013-10-29 10:56:46 +0000172* **#define : TZRAM_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100173
174 Defines the size of the secure RAM on the platform. This constant is used by
175 the linker scripts to ensure that the BL1 data section and BL2/BL3-1 binary
176 images fit into the available memory.
177
James Morrisseyba3155b2013-10-29 10:56:46 +0000178* **#define : SYS_CNTCTL_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179
180 Defines the base address of the `CNTCTLBase` frame of the memory mapped
181 counter and timer in the system level implementation of the generic timer.
182
James Morrisseyba3155b2013-10-29 10:56:46 +0000183* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100184
185 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000186 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100187
James Morrisseyba3155b2013-10-29 10:56:46 +0000188* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100189
190 Defines the base address in secure RAM where BL2 loads the BL3-1 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000191 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100192
Harry Liebeld265bd72014-01-31 19:04:10 +0000193* **#define : NS_IMAGE_OFFSET**
194 Defines the base address in non-secure DRAM where BL2 loads the BL3-3 binary
195 image. Must be aligned on a page-size boundary.
196
Achin Gupta4f6ad662013-10-25 09:08:21 +0100197
198### Other mandatory modifications
199
James Morrisseyba3155b2013-10-29 10:56:46 +0000200The following mandatory modifications may be implemented in any file
Achin Gupta4f6ad662013-10-25 09:08:21 +0100201the implementer chooses. In the ARM FVP port, they are implemented in
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000202[plat/fvp/aarch64/plat_common.c].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100203
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100204* **Function : uint64_t plat_get_syscnt_freq(void)**
205
206 This function is used by the architecture setup code to retrieve the
207 counter frequency for the CPU's generic timer. This value will be
208 programmed into the `CNTFRQ_EL0` register.
209 In the ARM FVP port, it returns the base frequency of the system counter,
210 which is retrieved from the first entry in the frequency modes table.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100211
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000212
Achin Gupta4f6ad662013-10-25 09:08:21 +01002132.2 Common optional modifications
214---------------------------------
215
216The following are helper functions implemented by the firmware that perform
217common platform-specific tasks. A platform may choose to override these
218definitions.
219
220
221### Function : platform_get_core_pos()
222
223 Argument : unsigned long
224 Return : int
225
226A platform may need to convert the `MPIDR` of a CPU to an absolute number, which
227can be used as a CPU-specific linear index into blocks of memory (for example
228while allocating per-CPU stacks). This routine contains a simple mechanism
229to perform this conversion, using the assumption that each cluster contains a
230maximum of 4 CPUs:
231
232 linear index = cpu_id + (cluster_id * 4)
233
234 cpu_id = 8-bit value in MPIDR at affinity level 0
235 cluster_id = 8-bit value in MPIDR at affinity level 1
236
237
238### Function : platform_set_coherent_stack()
239
240 Argument : unsigned long
241 Return : void
242
243A platform may need stack memory that is coherent with main memory to perform
244certain operations like:
245
246* Turning the MMU on, or
247* Flushing caches prior to powering down a CPU or cluster.
248
249Each BL stage allocates this coherent stack memory for each CPU in the
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000250`tzfw_coherent_mem` section.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100251
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000252This function sets the current stack pointer to the coherent stack that
253has been allocated for the CPU specified by MPIDR. For BL images that only
254require a stack for the primary CPU the parameter is ignored. The size of
255the stack allocated to each CPU is specified by the platform defined constant
Achin Gupta4f6ad662013-10-25 09:08:21 +0100256`PCPU_DV_MEM_STACK_SIZE`.
257
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000258Common implementations of this function for the UP and MP BL images are
259provided in [plat/common/aarch64/platform_up_stack.S] and
260[plat/common/aarch64/platform_mp_stack.S]
261
Achin Gupta4f6ad662013-10-25 09:08:21 +0100262
263### Function : platform_is_primary_cpu()
264
265 Argument : unsigned long
266 Return : unsigned int
267
268This function identifies a CPU by its `MPIDR`, which is passed as the argument,
269to determine whether this CPU is the primary CPU or a secondary CPU. A return
270value of zero indicates that the CPU is not the primary CPU, while a non-zero
271return value indicates that the CPU is the primary CPU.
272
273
274### Function : platform_set_stack()
275
276 Argument : unsigned long
277 Return : void
278
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000279This function sets the current stack pointer to the normal memory stack that
280has been allocated for the CPU specificed by MPIDR. For BL images that only
281require a stack for the primary CPU the parameter is ignored. The size of
282the stack allocated to each CPU is specified by the platform defined constant
283`PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100284
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000285Common implementations of this function for the UP and MP BL images are
286provided in [plat/common/aarch64/platform_up_stack.S] and
287[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100288
289
Achin Guptac8afc782013-11-25 18:45:02 +0000290### Function : platform_get_stack()
291
292 Argument : unsigned long
293 Return : unsigned long
294
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000295This function returns the base address of the normal memory stack that
296has been allocated for the CPU specificed by MPIDR. For BL images that only
297require a stack for the primary CPU the parameter is ignored. The size of
298the stack allocated to each CPU is specified by the platform defined constant
299`PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000300
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000301Common implementations of this function for the UP and MP BL images are
302provided in [plat/common/aarch64/platform_up_stack.S] and
303[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000304
305
Achin Gupta4f6ad662013-10-25 09:08:21 +0100306### Function : plat_report_exception()
307
308 Argument : unsigned int
309 Return : void
310
311A platform may need to report various information about its status when an
312exception is taken, for example the current exception level, the CPU security
313state (secure/non-secure), the exception type, and so on. This function is
314called in the following circumstances:
315
316* In BL1, whenever an exception is taken.
317* In BL2, whenever an exception is taken.
318* In BL3-1, whenever an asynchronous exception or a synchronous exception
319 other than an SMC32/SMC64 exception is taken.
320
321The default implementation doesn't do anything, to avoid making assumptions
322about the way the platform displays its status information.
323
324This function receives the exception type as its argument. Possible values for
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000325exceptions types are listed in the [include/runtime_svc.h] header file. Note
Achin Gupta4f6ad662013-10-25 09:08:21 +0100326that these constants are not related to any architectural exception code; they
327are just an ARM Trusted Firmware convention.
328
329
3303. Modifications specific to a Boot Loader stage
331-------------------------------------------------
332
3333.1 Boot Loader Stage 1 (BL1)
334-----------------------------
335
336BL1 implements the reset vector where execution starts from after a cold or
337warm boot. For each CPU, BL1 is responsible for the following tasks:
338
3391. Distinguishing between a cold boot and a warm boot.
340
3412. In the case of a cold boot and the CPU being the primary CPU, ensuring that
342 only this CPU executes the remaining BL1 code, including loading and passing
343 control to the BL2 stage.
344
3453. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
346 the CPU is placed in a platform-specific state until the primary CPU
347 performs the necessary steps to remove it from this state.
348
3494. In the case of a warm boot, ensuring that the CPU jumps to a platform-
350 specific address in the BL3-1 image in the same processor mode as it was
351 when released from reset.
352
Harry Liebeld265bd72014-01-31 19:04:10 +00003535. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100354 address specified by the platform defined constant `BL2_BASE`.
355
3566. Populating a `meminfo` structure with the following information in memory,
357 accessible by BL2 immediately upon entry.
358
359 meminfo.total_base = Base address of secure RAM visible to BL2
360 meminfo.total_size = Size of secure RAM visible to BL2
361 meminfo.free_base = Base address of secure RAM available for
362 allocation to BL2
363 meminfo.free_size = Size of secure RAM available for allocation to BL2
364
365 BL1 places this `meminfo` structure at the beginning of the free memory
366 available for its use. Since BL1 cannot allocate memory dynamically at the
367 moment, its free memory will be available for BL2's use as-is. However, this
368 means that BL2 must read the `meminfo` structure before it starts using its
369 free memory (this is discussed in Section 3.2).
370
371 In future releases of the ARM Trusted Firmware it will be possible for
372 the platform to decide where it wants to place the `meminfo` structure for
373 BL2.
374
375 BL1 implements the `init_bl2_mem_layout()` function to populate the
376 BL2 `meminfo` structure. The platform may override this implementation, for
377 example if the platform wants to restrict the amount of memory visible to
378 BL2. Details of how to do this are given below.
379
380The following functions need to be implemented by the platform port to enable
381BL1 to perform the above tasks.
382
383
384### Function : platform_get_entrypoint() [mandatory]
385
386 Argument : unsigned long
387 Return : unsigned int
388
389This function is called with the `SCTLR.M` and `SCTLR.C` bits disabled. The CPU
390is identified by its `MPIDR`, which is passed as the argument. The function is
391responsible for distinguishing between a warm and cold reset using platform-
392specific means. If it's a warm reset then it returns the entrypoint into the
393BL3-1 image that the CPU must jump to. If it's a cold reset then this function
394must return zero.
395
396This function is also responsible for implementing a platform-specific mechanism
397to handle the condition where the CPU has been warm reset but there is no
398entrypoint to jump to.
399
400This function does not follow the Procedure Call Standard used by the
401Application Binary Interface for the ARM 64-bit architecture. The caller should
402not assume that callee saved registers are preserved across a call to this
403function.
404
405This function fulfills requirement 1 listed above.
406
407
408### Function : plat_secondary_cold_boot_setup() [mandatory]
409
410 Argument : void
411 Return : void
412
413This function is called with the MMU and data caches disabled. It is responsible
414for placing the executing secondary CPU in a platform-specific state until the
415primary CPU performs the necessary actions to bring it out of that state and
416allow entry into the OS.
417
418In the ARM FVP port, each secondary CPU powers itself off. The primary CPU is
419responsible for powering up the secondary CPU when normal world software
420requires them.
421
422This function fulfills requirement 3 above.
423
424
425### Function : platform_cold_boot_init() [mandatory]
426
427 Argument : unsigned long
428 Return : unsigned int
429
430This function executes with the MMU and data caches disabled. It is only called
431by the primary CPU. The argument to this function is the address of the
432`bl1_main()` routine where the generic BL1-specific actions are performed.
433This function performs any platform-specific and architectural setup that the
434platform requires to make execution of `bl1_main()` possible.
435
436The platform must enable the MMU with identity mapped page tables and enable
437caches by setting the `SCTLR.I` and `SCTLR.C` bits.
438
439Platform-specific setup might include configuration of memory controllers,
440configuration of the interconnect to allow the cluster to service cache snoop
441requests from another cluster, zeroing of the ZI section, and so on.
442
443In the ARM FVP port, this function enables CCI snoops into the cluster that the
444primary CPU is part of. It also enables the MMU and initializes the ZI section
445in the BL1 image through the use of linker defined symbols.
446
447This function helps fulfill requirement 2 above.
448
449
450### Function : bl1_platform_setup() [mandatory]
451
452 Argument : void
453 Return : void
454
455This function executes with the MMU and data caches enabled. It is responsible
456for performing any remaining platform-specific setup that can occur after the
457MMU and data cache have been enabled.
458
Harry Liebeld265bd72014-01-31 19:04:10 +0000459This function is also responsible for initializing the storage abstraction layer
460which is used to load further bootloader images.
461
Achin Gupta4f6ad662013-10-25 09:08:21 +0100462This function helps fulfill requirement 5 above.
463
464
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000465### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100466
467 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000468 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100469
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000470This function should only be called on the cold boot path. It executes with the
471MMU and data caches enabled. The pointer returned by this function must point to
472a `meminfo` structure containing the extents and availability of secure RAM for
473the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100474
475 meminfo.total_base = Base address of secure RAM visible to BL1
476 meminfo.total_size = Size of secure RAM visible to BL1
477 meminfo.free_base = Base address of secure RAM available for allocation
478 to BL1
479 meminfo.free_size = Size of secure RAM available for allocation to BL1
480
481This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
482populates a similar structure to tell BL2 the extents of memory available for
483its own use.
484
485This function helps fulfill requirement 5 above.
486
487
488### Function : init_bl2_mem_layout() [optional]
489
490 Argument : meminfo *, meminfo *, unsigned int, unsigned long
491 Return : void
492
493Each BL stage needs to tell the next stage the amount of secure RAM available
494for it to use. For example, as part of handing control to BL2, BL1 informs BL2
495of the extents of secure RAM available for BL2 to use. BL2 must do the same when
496passing control to BL3-1. This information is populated in a `meminfo`
497structure.
498
499Depending upon where BL2 has been loaded in secure RAM (determined by
500`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
501BL1 also ensures that its data sections resident in secure RAM are not visible
502to BL2. An illustration of how this is done in the ARM FVP port is given in the
503[User Guide], in the Section "Memory layout on Base FVP".
504
505
5063.2 Boot Loader Stage 2 (BL2)
507-----------------------------
508
509The BL2 stage is executed only by the primary CPU, which is determined in BL1
510using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
511`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
512
Harry Liebeld265bd72014-01-31 19:04:10 +00005131. Loading the BL3-1 binary image into secure RAM from non-volatile storage. To
514 load the BL3-1 image, BL2 makes use of the `meminfo` structure passed to it
515 by BL1. This structure allows BL2 to calculate how much secure RAM is
516 available for its use. The platform also defines the address in secure RAM
517 where BL3-1 is loaded through the constant `BL31_BASE`. BL2 uses this
518 information to determine if there is enough memory to load the BL3-1 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100519
Harry Liebeld265bd72014-01-31 19:04:10 +00005202. Loading the normal world BL3-3 binary image into non-secure DRAM from
521 platform storage and arranging for BL3-1 to pass control to this image. This
522 address is determined using the `plat_get_ns_image_entrypoint()` function
523 described below.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100524
525 BL2 populates an `el_change_info` structure in memory provided by the
526 platform with information about how BL3-1 should pass control to the normal
527 world BL image.
528
5293. Populating a `meminfo` structure with the following information in
530 memory that is accessible by BL3-1 immediately upon entry.
531
532 meminfo.total_base = Base address of secure RAM visible to BL3-1
533 meminfo.total_size = Size of secure RAM visible to BL3-1
534 meminfo.free_base = Base address of secure RAM available for allocation
535 to BL3-1
536 meminfo.free_size = Size of secure RAM available for allocation to
537 BL3-1
538
Achin Guptae4d084e2014-02-19 17:18:23 +0000539 BL2 populates this information in the `bl31_meminfo` field of the pointer
540 returned by the `bl2_get_bl31_args_ptr() function. BL2 implements the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100541 `init_bl31_mem_layout()` function to populate the BL3-1 meminfo structure
542 described above. The platform may override this implementation, for example
543 if the platform wants to restrict the amount of memory visible to BL3-1.
544 Details of this function are given below.
545
Achin Guptaa3050ed2014-02-19 17:52:35 +00005464. Loading the BL3-2 binary image (if present) in platform provided memory
547 using semi-hosting. To load the BL3-2 image, BL2 makes use of the
548 `bl32_meminfo` field in the `bl31_args` structure to which a pointer is
549 returned by the `bl2_get_bl31_args_ptr()` function. The platform also
550 defines the address in memory where BL3-2 is loaded through the constant
551 `BL32_BASE`. BL2 uses this information to determine if there is enough
552 memory to load the BL3-2 image.
553
5545. Arranging to pass control to the BL3-2 image (if present) that has been
555 pre-loaded at `BL32_BASE`. BL2 populates an `el_change_info` structure
556 in memory provided by the platform with information about how BL3-1 should
557 pass control to the BL3-2 image. This structure follows the
558 `el_change_info` structure populated for the normal world BL image in 2.
559 above.
560
5616. Populating a `meminfo` structure with the following information in
562 memory that is accessible by BL3-1 immediately upon entry.
563
564 meminfo.total_base = Base address of memory visible to BL3-2
565 meminfo.total_size = Size of memory visible to BL3-2
566 meminfo.free_base = Base address of memory available for allocation
567 to BL3-2
568 meminfo.free_size = Size of memory available for allocation to
569 BL3-2
570
571 BL2 populates this information in the `bl32_meminfo` field of the pointer
572 returned by the `bl2_get_bl31_args_ptr() function.
573
Achin Gupta4f6ad662013-10-25 09:08:21 +0100574The following functions must be implemented by the platform port to enable BL2
575to perform the above tasks.
576
577
578### Function : bl2_early_platform_setup() [mandatory]
579
580 Argument : meminfo *, void *
581 Return : void
582
583This function executes with the MMU and data caches disabled. It is only called
584by the primary CPU. The arguments to this function are:
585
586* The address of the `meminfo` structure populated by BL1
587* An opaque pointer that the platform may use as needed.
588
589The platform must copy the contents of the `meminfo` structure into a private
590variable as the original memory may be subsequently overwritten by BL2. The
591copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +0000592`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100593
594
595### Function : bl2_plat_arch_setup() [mandatory]
596
597 Argument : void
598 Return : void
599
600This function executes with the MMU and data caches disabled. It is only called
601by the primary CPU.
602
603The purpose of this function is to perform any architectural initialization
604that varies across platforms, for example enabling the MMU (since the memory
605map differs across platforms).
606
607
608### Function : bl2_platform_setup() [mandatory]
609
610 Argument : void
611 Return : void
612
613This function may execute with the MMU and data caches enabled if the platform
614port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
615called by the primary CPU.
616
Achin Guptae4d084e2014-02-19 17:18:23 +0000617The purpose of this function is to perform any platform initialization
618specific to BL2. For example on the ARM FVP port this function initialises a
619internal pointer (`bl2_to_bl31_args`) to a `bl31_args` which will be used by
620BL2 to pass information to BL3_1. The pointer is initialized to the base
621address of Secure DRAM (`0x06000000`).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100622
Achin Guptaa3050ed2014-02-19 17:52:35 +0000623The ARM FVP port also populates the `bl32_meminfo` field in the `bl31_args`
624structure pointed to by `bl2_to_bl31_args` with the extents of memory available
625for use by the BL3-2 image. The memory is allocated in the Secure DRAM from the
Dan Handley57de6d72014-02-27 19:46:37 +0000626address defined by the constant `BL32_BASE`. The ARM FVP port currently loads
627the BL3-2 image at the Secure DRAM address `0x6002000`.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000628
Achin Guptae4d084e2014-02-19 17:18:23 +0000629The non-secure memory extents used for loading BL3-3 are also initialized in
630this function. This information is accessible in the `bl33_meminfo` field in
631the `bl31_args` structure pointed to by `bl2_to_bl31_args`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100632
Harry Liebelce19cf12014-04-01 19:28:07 +0100633Platform security components are configured if required. For the Base FVP the
Andrew Thoelke84dbf6f2014-05-09 15:36:13 +0100634TZC-400 TrustZone controller is configured to only grant non-secure access
635to DRAM. This avoids aliasing between secure and non-secure accesses in the
636TLB and cache - secure execution states can use the NS attributes in the
637MMU translation tables to access the DRAM.
Harry Liebelce19cf12014-04-01 19:28:07 +0100638
Harry Liebeld265bd72014-01-31 19:04:10 +0000639This function is also responsible for initializing the storage abstraction layer
640which is used to load further bootloader images.
641
Achin Gupta4f6ad662013-10-25 09:08:21 +0100642
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000643### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100644
645 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000646 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100647
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000648This function should only be called on the cold boot path. It may execute with
649the MMU and data caches enabled if the platform port does the necessary
650initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100651
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000652The purpose of this function is to return a pointer to a `meminfo` structure
653populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100654`bl2_early_platform_setup()` above.
655
656
Achin Guptae4d084e2014-02-19 17:18:23 +0000657### Function : bl2_get_bl31_args_ptr() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +0000658
659 Argument : void
Achin Guptae4d084e2014-02-19 17:18:23 +0000660 Return : bl31_args *
Harry Liebeld265bd72014-01-31 19:04:10 +0000661
Achin Guptae4d084e2014-02-19 17:18:23 +0000662BL2 platform code needs to return a pointer to a `bl31_args` structure it will
663use for passing information to BL3-1. The `bl31_args` structure carries the
664following information. This information is used by the `bl2_main()` function to
665load the BL3-2 (if present) and BL3-3 images.
666 - Extents of memory available to the BL3-1 image in the `bl31_meminfo` field
667 - Extents of memory available to the BL3-2 image in the `bl32_meminfo` field
668 - Extents of memory available to the BL3-3 image in the `bl33_meminfo` field
669 - Information about executing the BL3-3 image in the `bl33_image_info` field
670 - Information about executing the BL3-2 image in the `bl32_image_info` field
Harry Liebeld265bd72014-01-31 19:04:10 +0000671
672
Achin Gupta4f6ad662013-10-25 09:08:21 +0100673### Function : init_bl31_mem_layout() [optional]
674
675 Argument : meminfo *, meminfo *, unsigned int
676 Return : void
677
678Each BL stage needs to tell the next stage the amount of secure RAM that is
679available for it to use. For example, as part of handing control to BL2, BL1
680must inform BL2 about the extents of secure RAM that is available for BL2 to
681use. BL2 must do the same when passing control to BL3-1. This information is
682populated in a `meminfo` structure.
683
684Depending upon where BL3-1 has been loaded in secure RAM (determined by
685`BL31_BASE`), BL2 calculates the amount of free memory available for BL3-1 to
686use. BL2 also ensures that BL3-1 is able reclaim memory occupied by BL2. This
687is done because BL2 never executes again after passing control to BL3-1.
688An illustration of how this is done in the ARM FVP port is given in the
689[User Guide], in the section "Memory layout on Base FVP".
690
691
692### Function : plat_get_ns_image_entrypoint() [mandatory]
693
694 Argument : void
695 Return : unsigned long
696
697As previously described, BL2 is responsible for arranging for control to be
698passed to a normal world BL image through BL3-1. This function returns the
699entrypoint of that image, which BL3-1 uses to jump to it.
700
Harry Liebeld265bd72014-01-31 19:04:10 +0000701BL2 is responsible for loading the normal world BL3-3 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100702
703
7043.2 Boot Loader Stage 3-1 (BL3-1)
705---------------------------------
706
707During cold boot, the BL3-1 stage is executed only by the primary CPU. This is
708determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
709control to BL3-1 at `BL31_BASE`. During warm boot, BL3-1 is executed by all
710CPUs. BL3-1 executes at EL3 and is responsible for:
711
7121. Re-initializing all architectural and platform state. Although BL1 performs
713 some of this initialization, BL3-1 remains resident in EL3 and must ensure
714 that EL3 architectural and platform state is completely initialized. It
715 should make no assumptions about the system state when it receives control.
716
7172. Passing control to a normal world BL image, pre-loaded at a platform-
718 specific address by BL2. BL3-1 uses the `el_change_info` structure that BL2
719 populated in memory to do this.
720
7213. Providing runtime firmware services. Currently, BL3-1 only implements a
722 subset of the Power State Coordination Interface (PSCI) API as a runtime
723 service. See Section 3.3 below for details of porting the PSCI
724 implementation.
725
Achin Gupta35ca3512014-02-19 17:58:33 +00007264. Optionally passing control to the BL3-2 image, pre-loaded at a platform-
727 specific address by BL2. BL3-1 exports a set of apis that allow runtime
728 services to specify the security state in which the next image should be
729 executed and run the corresponding image. BL3-1 uses the `el_change_info`
730 and `meminfo` structure populated by BL2 to do this.
731
Achin Gupta4f6ad662013-10-25 09:08:21 +0100732The following functions must be implemented by the platform port to enable BL3-1
733to perform the above tasks.
734
735
736### Function : bl31_early_platform_setup() [mandatory]
737
738 Argument : meminfo *, void *, unsigned long
739 Return : void
740
741This function executes with the MMU and data caches disabled. It is only called
742by the primary CPU. The arguments to this function are:
743
744* The address of the `meminfo` structure populated by BL2.
745* An opaque pointer that the platform may use as needed.
746* The `MPIDR` of the primary CPU.
747
Achin Guptae4d084e2014-02-19 17:18:23 +0000748The platform can copy the contents of the `meminfo` structure into a private
749variable if the original memory may be subsequently overwritten by BL3-1. The
750reference to this structure is made available to all BL3-1 code through the
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000751`bl31_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100752
Achin Guptae4d084e2014-02-19 17:18:23 +0000753On the ARM FVP port, BL2 passes a pointer to a `bl31_args` structure populated
754in the secure DRAM at address `0x6000000` in the opaque pointer mentioned
755earlier. BL3-1 does not copy this information to internal data structures as it
756guarantees that the secure DRAM memory will not be overwritten. It maintains an
757internal reference to this information in the `bl2_to_bl31_args` variable.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100758
759### Function : bl31_plat_arch_setup() [mandatory]
760
761 Argument : void
762 Return : void
763
764This function executes with the MMU and data caches disabled. It is only called
765by the primary CPU.
766
767The purpose of this function is to perform any architectural initialization
768that varies across platforms, for example enabling the MMU (since the memory
769map differs across platforms).
770
771
772### Function : bl31_platform_setup() [mandatory]
773
774 Argument : void
775 Return : void
776
777This function may execute with the MMU and data caches enabled if the platform
778port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
779called by the primary CPU.
780
781The purpose of this function is to complete platform initialization so that both
782BL3-1 runtime services and normal world software can function correctly.
783
784The ARM FVP port does the following:
785* Initializes the generic interrupt controller.
786* Configures the CLCD controller.
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100787* Enables system-level implementation of the generic timer counter.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100788* Grants access to the system counter timer module
789* Initializes the FVP power controller device
790* Detects the system topology.
791
792
793### Function : bl31_get_next_image_info() [mandatory]
794
Achin Gupta35ca3512014-02-19 17:58:33 +0000795 Argument : unsigned int
Achin Gupta4f6ad662013-10-25 09:08:21 +0100796 Return : el_change_info *
797
798This function may execute with the MMU and data caches enabled if the platform
799port does the necessary initializations in `bl31_plat_arch_setup()`.
800
801This function is called by `bl31_main()` to retrieve information provided by
Achin Gupta35ca3512014-02-19 17:58:33 +0000802BL2 for the next image in the security state specified by the argument. BL3-1
803uses this information to pass control to that image in the specified security
804state. This function must return a pointer to the `el_change_info` structure
805(that was copied during `bl31_early_platform_setup()`) if the image exists. It
806should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100807
808
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000809### Function : bl31_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100810
811 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000812 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100813
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000814This function should only be called on the cold boot path. This function may
815execute with the MMU and data caches enabled if the platform port does the
816necessary initializations in `bl31_plat_arch_setup()`. It is only called by the
817primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100818
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000819The purpose of this function is to return a pointer to a `meminfo` structure
820populated with the extents of secure RAM available for BL3-1 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100821`bl31_early_platform_setup()` above.
822
823
Achin Gupta35ca3512014-02-19 17:58:33 +0000824### Function : bl31_plat_get_bl32_mem_layout() [mandatory]
825
826 Argument : void
827 Return : meminfo *
828
829This function should only be called on the cold boot path. This function may
830execute with the MMU and data caches enabled if the platform port does the
831necessary initializations in `bl31_plat_arch_setup()`. It is only called by the
832primary CPU.
833
834The purpose of this function is to return a pointer to a `meminfo` structure
835populated with the extents of memory available for BL3-2 to use. See
836`bl31_early_platform_setup()` above.
837
838
Achin Gupta4f6ad662013-10-25 09:08:21 +01008393.3 Power State Coordination Interface (in BL3-1)
840------------------------------------------------
841
842The ARM Trusted Firmware's implementation of the PSCI API is based around the
843concept of an _affinity instance_. Each _affinity instance_ can be uniquely
844identified in a system by a CPU ID (the processor `MPIDR` is used in the PSCI
845interface) and an _affinity level_. A processing element (for example, a
846CPU) is at level 0. If the CPUs in the system are described in a tree where the
847node above a CPU is a logical grouping of CPUs that share some state, then
848affinity level 1 is that group of CPUs (for example, a cluster), and affinity
849level 2 is a group of clusters (for example, the system). The implementation
850assumes that the affinity level 1 ID can be computed from the affinity level 0
851ID (for example, a unique cluster ID can be computed from the CPU ID). The
852current implementation computes this on the basis of the recommended use of
853`MPIDR` affinity fields in the ARM Architecture Reference Manual.
854
855BL3-1's platform initialization code exports a pointer to the platform-specific
856power management operations required for the PSCI implementation to function
857correctly. This information is populated in the `plat_pm_ops` structure. The
858PSCI implementation calls members of the `plat_pm_ops` structure for performing
859power management operations for each affinity instance. For example, the target
860CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `affinst_on()`
861handler (if present) is called for each affinity instance as the PSCI
862implementation powers up each affinity level implemented in the `MPIDR` (for
863example, CPU, cluster and system).
864
865The following functions must be implemented to initialize PSCI functionality in
866the ARM Trusted Firmware.
867
868
869### Function : plat_get_aff_count() [mandatory]
870
871 Argument : unsigned int, unsigned long
872 Return : unsigned int
873
874This function may execute with the MMU and data caches enabled if the platform
875port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
876called by the primary CPU.
877
878This function is called by the PSCI initialization code to detect the system
879topology. Its purpose is to return the number of affinity instances implemented
880at a given `affinity level` (specified by the first argument) and a given
881`MPIDR` (specified by the second argument). For example, on a dual-cluster
882system where first cluster implements 2 CPUs and the second cluster implements 4
883CPUs, a call to this function with an `MPIDR` corresponding to the first cluster
884(`0x0`) and affinity level 0, would return 2. A call to this function with an
885`MPIDR` corresponding to the second cluster (`0x100`) and affinity level 0,
886would return 4.
887
888
889### Function : plat_get_aff_state() [mandatory]
890
891 Argument : unsigned int, unsigned long
892 Return : unsigned int
893
894This function may execute with the MMU and data caches enabled if the platform
895port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
896called by the primary CPU.
897
898This function is called by the PSCI initialization code. Its purpose is to
899return the state of an affinity instance. The affinity instance is determined by
900the affinity ID at a given `affinity level` (specified by the first argument)
901and an `MPIDR` (specified by the second argument). The state can be one of
902`PSCI_AFF_PRESENT` or `PSCI_AFF_ABSENT`. The latter state is used to cater for
903system topologies where certain affinity instances are unimplemented. For
904example, consider a platform that implements a single cluster with 4 CPUs and
905another CPU implemented directly on the interconnect with the cluster. The
906`MPIDR`s of the cluster would range from `0x0-0x3`. The `MPIDR` of the single
907CPU would be 0x100 to indicate that it does not belong to cluster 0. Cluster 1
908is missing but needs to be accounted for to reach this single CPU in the
909topology tree. Hence it is marked as `PSCI_AFF_ABSENT`.
910
911
912### Function : plat_get_max_afflvl() [mandatory]
913
914 Argument : void
915 Return : int
916
917This function may execute with the MMU and data caches enabled if the platform
918port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
919called by the primary CPU.
920
921This function is called by the PSCI implementation both during cold and warm
922boot, to determine the maximum affinity level that the power management
James Morrisseyba3155b2013-10-29 10:56:46 +0000923operations should apply to. ARMv8-A has support for 4 affinity levels. It is
Achin Gupta4f6ad662013-10-25 09:08:21 +0100924likely that hardware will implement fewer affinity levels. This function allows
925the PSCI implementation to consider only those affinity levels in the system
926that the platform implements. For example, the Base AEM FVP implements two
927clusters with a configurable number of CPUs. It reports the maximum affinity
928level as 1, resulting in PSCI power control up to the cluster level.
929
930
931### Function : platform_setup_pm() [mandatory]
932
933 Argument : plat_pm_ops **
934 Return : int
935
936This function may execute with the MMU and data caches enabled if the platform
937port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
938called by the primary CPU.
939
940This function is called by PSCI initialization code. Its purpose is to export
941handler routines for platform-specific power management actions by populating
942the passed pointer with a pointer to BL3-1's private `plat_pm_ops` structure.
943
944A description of each member of this structure is given below. Please refer to
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000945the ARM FVP specific implementation of these handlers in [plat/fvp/plat_pm.c]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100946as an example. A platform port may choose not implement some of the power
947management operations. For example, the ARM FVP port does not implement the
948`affinst_standby()` function.
949
950#### plat_pm_ops.affinst_standby()
951
952Perform the platform-specific setup to enter the standby state indicated by the
953passed argument.
954
955#### plat_pm_ops.affinst_on()
956
957Perform the platform specific setup to power on an affinity instance, specified
958by the `MPIDR` (first argument) and `affinity level` (fourth argument). The
959`state` (fifth argument) contains the current state of that affinity instance
960(ON or OFF). This is useful to determine whether any action must be taken. For
961example, while powering on a CPU, the cluster that contains this CPU might
962already be in the ON state. The platform decides what actions must be taken to
963transition from the current state to the target state (indicated by the power
964management operation).
965
966#### plat_pm_ops.affinst_off()
967
968Perform the platform specific setup to power off an affinity instance in the
969`MPIDR` of the calling CPU. It is called by the PSCI `CPU_OFF` API
970implementation.
971
972The `MPIDR` (first argument), `affinity level` (second argument) and `state`
973(third argument) have a similar meaning as described in the `affinst_on()`
974operation. They are used to identify the affinity instance on which the call
975is made and its current state. This gives the platform port an indication of the
976state transition it must make to perform the requested action. For example, if
977the calling CPU is the last powered on CPU in the cluster, after powering down
978affinity level 0 (CPU), the platform port should power down affinity level 1
979(the cluster) as well.
980
981This function is called with coherent stacks. This allows the PSCI
982implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +0000983stale stack state after turning off the caches. On ARMv8-A cache hits do not
984occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100985
986#### plat_pm_ops.affinst_suspend()
987
988Perform the platform specific setup to power off an affinity instance in the
989`MPIDR` of the calling CPU. It is called by the PSCI `CPU_SUSPEND` API
990implementation.
991
992The `MPIDR` (first argument), `affinity level` (third argument) and `state`
993(fifth argument) have a similar meaning as described in the `affinst_on()`
994operation. They are used to identify the affinity instance on which the call
995is made and its current state. This gives the platform port an indication of the
996state transition it must make to perform the requested action. For example, if
997the calling CPU is the last powered on CPU in the cluster, after powering down
998affinity level 0 (CPU), the platform port should power down affinity level 1
999(the cluster) as well.
1000
1001The difference between turning an affinity instance off versus suspending it
1002is that in the former case, the affinity instance is expected to re-initialize
1003its state when its next powered on (see `affinst_on_finish()`). In the latter
1004case, the affinity instance is expected to save enough state so that it can
1005resume execution by restoring this state when its powered on (see
1006`affinst_suspend_finish()`).
1007
1008This function is called with coherent stacks. This allows the PSCI
1009implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001010stale stack state after turning off the caches. On ARMv8-A cache hits do not
1011occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001012
1013#### plat_pm_ops.affinst_on_finish()
1014
1015This function is called by the PSCI implementation after the calling CPU is
1016powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1017It performs the platform-specific setup required to initialize enough state for
1018this CPU to enter the normal world and also provide secure runtime firmware
1019services.
1020
1021The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1022(third argument) have a similar meaning as described in the previous operations.
1023
1024This function is called with coherent stacks. This allows the PSCI
1025implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001026stale stack state after turning off the caches. On ARMv8-A cache hits do not
1027occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001028
1029#### plat_pm_ops.affinst_on_suspend()
1030
1031This function is called by the PSCI implementation after the calling CPU is
1032powered on and released from reset in response to an asynchronous wakeup
1033event, for example a timer interrupt that was programmed by the CPU during the
1034`CPU_SUSPEND` call. It performs the platform-specific setup required to
1035restore the saved state for this CPU to resume execution in the normal world
1036and also provide secure runtime firmware services.
1037
1038The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1039(third argument) have a similar meaning as described in the previous operations.
1040
1041This function is called with coherent stacks. This allows the PSCI
1042implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001043stale stack state after turning off the caches. On ARMv8-A cache hits do not
1044occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001045
1046BL3-1 platform initialization code must also detect the system topology and
1047the state of each affinity instance in the topology. This information is
1048critical for the PSCI runtime service to function correctly. More details are
1049provided in the description of the `plat_get_aff_count()` and
1050`plat_get_aff_state()` functions above.
1051
1052
Harry Liebela960f282013-12-12 16:03:44 +000010534. C Library
1054-------------
1055
1056To avoid subtle toolchain behavioral dependencies, the header files provided
1057by the compiler are not used. The software is built with the `-nostdinc` flag
1058to ensure no headers are included from the toolchain inadvertently. Instead the
1059required headers are included in the ARM Trusted Firmware source tree. The
1060library only contains those C library definitions required by the local
1061implementation. If more functionality is required, the needed library functions
1062will need to be added to the local implementation.
1063
1064Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
1065headers have been cut down in order to simplify the implementation. In order to
1066minimize changes to the header files, the [FreeBSD] layout has been maintained.
1067The generic C library definitions can be found in `include/stdlib` with more
1068system and machine specific declarations in `include/stdlib/sys` and
1069`include/stdlib/machine`.
1070
1071The local C library implementations can be found in `lib/stdlib`. In order to
1072extend the C library these files may need to be modified. It is recommended to
1073use a release version of [FreeBSD] as a starting point.
1074
1075The C library header files in the [FreeBSD] source tree are located in the
1076`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
1077can be found in the `sys/<machine-type>` directories. These files define things
1078like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
1079port for [FreeBSD] does not yet exist, the machine specific definitions are
1080based on existing machine types with similar properties (for example SPARC64).
1081
1082Where possible, C library function implementations were taken from [FreeBSD]
1083as found in the `lib/libc` directory.
1084
1085A copy of the [FreeBSD] sources can be downloaded with `git`.
1086
1087 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
1088
1089
Harry Liebeld265bd72014-01-31 19:04:10 +000010905. Storage abstraction layer
1091-----------------------------
1092
1093In order to improve platform independence and portability an storage abstraction
1094layer is used to load data from non-volatile platform storage.
1095
1096Each platform should register devices and their drivers via the Storage layer.
1097These drivers then need to be initialized by bootloader phases as
1098required in their respective `blx_platform_setup()` functions. Currently
1099storage access is only required by BL1 and BL2 phases. The `load_image()`
1100function uses the storage layer to access non-volatile platform storage.
1101
1102It is mandatory to implement at least one storage driver. For the FVP the
1103Firmware Image Package(FIP) driver is provided as the default means to load data
1104from storage (see the "Firmware Image Package" section in the [User Guide]).
1105The storage layer is described in the header file `include/io_storage.h`. The
1106implementation of the common library is in `lib/io_storage.c` and the driver
1107files are located in `drivers/io/`.
1108
1109Each IO driver must provide `io_dev_*` structures, as described in
1110`drivers/io/io_driver.h`. These are returned via a mandatory registration
1111function that is called on platform initialization. The semi-hosting driver
1112implementation in `io_semihosting.c` can be used as an example.
1113
1114The Storage layer provides mechanisms to initialize storage devices before
1115IO operations are called. The basic operations supported by the layer
1116include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
1117Drivers do not have to implement all operations, but each platform must
1118provide at least one driver for a device capable of supporting generic
1119operations such as loading a bootloader image.
1120
1121The current implementation only allows for known images to be loaded by the
1122firmware. These images are specified by using their names, as defined in the
1123`platform.h` file. The platform layer (`plat_get_image_source()`) then returns
1124a reference to a device and a driver-specific `spec` which will be understood
1125by the driver to allow access to the image data.
1126
1127The layer is designed in such a way that is it possible to chain drivers with
1128other drivers. For example, file-system drivers may be implemented on top of
1129physical block devices, both represented by IO devices with corresponding
1130drivers. In such a case, the file-system "binding" with the block device may
1131be deferred until the file-system device is initialised.
1132
1133The abstraction currently depends on structures being statically allocated
1134by the drivers and callers, as the system does not yet provide a means of
1135dynamically allocating memory. This may also have the affect of limiting the
1136amount of open resources per driver.
1137
1138
Achin Gupta4f6ad662013-10-25 09:08:21 +01001139- - - - - - - - - - - - - - - - - - - - - - - - - -
1140
Dan Handleye83b0ca2014-01-14 18:17:09 +00001141_Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01001142
1143
1144[User Guide]: user-guide.md
Harry Liebela960f282013-12-12 16:03:44 +00001145[FreeBSD]: http://www.freebsd.org
Achin Gupta4f6ad662013-10-25 09:08:21 +01001146
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001147[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
1148[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
1149[plat/fvp/platform.h]: ../plat/fvp/platform.h
1150[plat/fvp/aarch64/plat_common.c]: ../plat/fvp/aarch64/plat_common.c
1151[plat/fvp/plat_pm.c]: ../plat/fvp/plat_pm.c
1152[include/runtime_svc.h]: ../include/runtime_svc.h