blob: 868eb338e6a626a5e399b5f9d620a61c9356d364 [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
71. Introduction
82. Common Modifications
9 * Common mandatory modifications
10 * Common optional modifications
113. Boot Loader stage specific modifications
12 * Boot Loader stage 1 (BL1)
13 * Boot Loader stage 2 (BL2)
14 * Boot Loader stage 3-1 (BL3-1)
15 * PSCI implementation (in BL3-1)
Harry Liebeld265bd72014-01-31 19:04:10 +0000164. C Library
175. Storage abstraction layer
Achin Gupta4f6ad662013-10-25 09:08:21 +010018
19- - - - - - - - - - - - - - - - - -
20
211. Introduction
22----------------
23
24Porting the ARM Trusted Firmware to a new platform involves making some
25mandatory and optional modifications for both the cold and warm boot paths.
26Modifications consist of:
27
28* Implementing a platform-specific function or variable,
29* Setting up the execution context in a certain way, or
30* Defining certain constants (for example #defines).
31
32The firmware provides a default implementation of variables and functions to
33fulfill the optional requirements. These implementations are all weakly defined;
34they are provided to ease the porting effort. Each platform port can override
35them with its own implementation if the default implementation is inadequate.
36
37Some modifications are common to all Boot Loader (BL) stages. Section 2
38discusses these in detail. The subsequent sections discuss the remaining
39modifications for each BL stage in detail.
40
41This document should be read in conjunction with the ARM Trusted Firmware
42[User Guide].
43
44
452. Common modifications
46------------------------
47
48This section covers the modifications that should be made by the platform for
49each BL stage to correctly port the firmware stack. They are categorized as
50either mandatory or optional.
51
52
532.1 Common mandatory modifications
54----------------------------------
55A platform port must enable the Memory Management Unit (MMU) with identity
56mapped page tables, and enable both the instruction and data caches for each BL
57stage. In the ARM FVP port, each BL stage configures the MMU in its platform-
58specific architecture setup function, for example `blX_plat_arch_setup()`.
59
60Each platform must allocate a block of identity mapped secure memory with
61Device-nGnRE attributes aligned to page boundary (4K) for each BL stage. This
62memory is identified by the section name `tzfw_coherent_mem` so that its
63possible for the firmware to place variables in it using the following C code
64directive:
65
66 __attribute__ ((section("tzfw_coherent_mem")))
67
68Or alternatively the following assembler code directive:
69
70 .section tzfw_coherent_mem
71
72The `tzfw_coherent_mem` section is used to allocate any data structures that are
73accessed both when a CPU is executing with its MMU and caches enabled, and when
74it's running with its MMU and caches disabled. Examples are given below.
75
76The following variables, functions and constants must be defined by the platform
77for the firmware to work correctly.
78
79
80### File : platform.h [mandatory]
81
82Each platform must export a header file of this name with the following
83constants defined. In the ARM FVP port, this file is found in
Andrew Thoelke2bf28e62014-03-20 10:48:23 +000084[plat/fvp/platform.h].
Achin Gupta4f6ad662013-10-25 09:08:21 +010085
James Morrisseyba3155b2013-10-29 10:56:46 +000086* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +010087
88 Defines the linker format used by the platform, for example
89 `elf64-littleaarch64` used by the FVP.
90
James Morrisseyba3155b2013-10-29 10:56:46 +000091* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +010092
93 Defines the processor architecture for the linker by the platform, for
94 example `aarch64` used by the FVP.
95
James Morrisseyba3155b2013-10-29 10:56:46 +000096* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +010097
98 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +000099 by [plat/common/aarch64/platform_mp_stack.S] and
100 [plat/common/aarch64/platform_up_stack.S].
101
102* **#define : PCPU_DV_MEM_STACK_SIZE**
103
104 Defines the coherent stack memory available to each CPU. This constant is used
105 by [plat/common/aarch64/platform_mp_stack.S] and
106 [plat/common/aarch64/platform_up_stack.S].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100107
James Morrisseyba3155b2013-10-29 10:56:46 +0000108* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100109
110 Defines the character string printed by BL1 upon entry into the `bl1_main()`
111 function.
112
James Morrisseyba3155b2013-10-29 10:56:46 +0000113* **#define : BL2_IMAGE_NAME**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100114
115 Name of the BL2 binary image on the host file-system. This name is used by
Harry Liebeld265bd72014-01-31 19:04:10 +0000116 BL1 to load BL2 into secure memory from non-volatile storage.
117
118* **#define : BL31_IMAGE_NAME**
119
120 Name of the BL3-1 binary image on the host file-system. This name is used by
121 BL2 to load BL3-1 into secure memory from platform storage.
122
123* **#define : BL33_IMAGE_NAME**
124
125 Name of the BL3-3 binary image on the host file-system. This name is used by
126 BL2 to load BL3-3 into non-secure memory from platform storage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100127
James Morrisseyba3155b2013-10-29 10:56:46 +0000128* **#define : PLATFORM_CACHE_LINE_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129
130 Defines the size (in bytes) of the largest cache line across all the cache
131 levels in the platform.
132
James Morrisseyba3155b2013-10-29 10:56:46 +0000133* **#define : PLATFORM_CLUSTER_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100134
135 Defines the total number of clusters implemented by the platform in the
136 system.
137
James Morrisseyba3155b2013-10-29 10:56:46 +0000138* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100139
140 Defines the total number of CPUs implemented by the platform across all
141 clusters in the system.
142
James Morrisseyba3155b2013-10-29 10:56:46 +0000143* **#define : PLATFORM_MAX_CPUS_PER_CLUSTER**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100144
145 Defines the maximum number of CPUs that can be implemented within a cluster
146 on the platform.
147
James Morrisseyba3155b2013-10-29 10:56:46 +0000148* **#define : PRIMARY_CPU**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100149
150 Defines the `MPIDR` of the primary CPU on the platform. This value is used
151 after a cold boot to distinguish between primary and secondary CPUs.
152
James Morrisseyba3155b2013-10-29 10:56:46 +0000153* **#define : TZROM_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100154
155 Defines the base address of secure ROM on the platform, where the BL1 binary
156 is loaded. This constant is used by the linker scripts to ensure that the
157 BL1 image fits into the available memory.
158
James Morrisseyba3155b2013-10-29 10:56:46 +0000159* **#define : TZROM_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100160
161 Defines the size of secure ROM on the platform. This constant is used by the
162 linker scripts to ensure that the BL1 image fits into the available memory.
163
James Morrisseyba3155b2013-10-29 10:56:46 +0000164* **#define : TZRAM_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100165
166 Defines the base address of the secure RAM on platform, where the data
167 section of the BL1 binary is loaded. The BL2 and BL3-1 images are also
168 loaded in this secure RAM region. This constant is used by the linker
169 scripts to ensure that the BL1 data section and BL2/BL3-1 binary images fit
170 into the available memory.
171
James Morrisseyba3155b2013-10-29 10:56:46 +0000172* **#define : TZRAM_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100173
174 Defines the size of the secure RAM on the platform. This constant is used by
175 the linker scripts to ensure that the BL1 data section and BL2/BL3-1 binary
176 images fit into the available memory.
177
James Morrisseyba3155b2013-10-29 10:56:46 +0000178* **#define : SYS_CNTCTL_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179
180 Defines the base address of the `CNTCTLBase` frame of the memory mapped
181 counter and timer in the system level implementation of the generic timer.
182
James Morrisseyba3155b2013-10-29 10:56:46 +0000183* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100184
185 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000186 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100187
James Morrisseyba3155b2013-10-29 10:56:46 +0000188* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100189
190 Defines the base address in secure RAM where BL2 loads the BL3-1 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000191 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100192
Harry Liebeld265bd72014-01-31 19:04:10 +0000193* **#define : NS_IMAGE_OFFSET**
194 Defines the base address in non-secure DRAM where BL2 loads the BL3-3 binary
195 image. Must be aligned on a page-size boundary.
196
Achin Gupta4f6ad662013-10-25 09:08:21 +0100197
198### Other mandatory modifications
199
James Morrisseyba3155b2013-10-29 10:56:46 +0000200The following mandatory modifications may be implemented in any file
Achin Gupta4f6ad662013-10-25 09:08:21 +0100201the implementer chooses. In the ARM FVP port, they are implemented in
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000202[plat/fvp/aarch64/plat_common.c].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100203
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100204* **Function : uint64_t plat_get_syscnt_freq(void)**
205
206 This function is used by the architecture setup code to retrieve the
207 counter frequency for the CPU's generic timer. This value will be
208 programmed into the `CNTFRQ_EL0` register.
209 In the ARM FVP port, it returns the base frequency of the system counter,
210 which is retrieved from the first entry in the frequency modes table.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100211
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000212
Achin Gupta4f6ad662013-10-25 09:08:21 +01002132.2 Common optional modifications
214---------------------------------
215
216The following are helper functions implemented by the firmware that perform
217common platform-specific tasks. A platform may choose to override these
218definitions.
219
220
221### Function : platform_get_core_pos()
222
223 Argument : unsigned long
224 Return : int
225
226A platform may need to convert the `MPIDR` of a CPU to an absolute number, which
227can be used as a CPU-specific linear index into blocks of memory (for example
228while allocating per-CPU stacks). This routine contains a simple mechanism
229to perform this conversion, using the assumption that each cluster contains a
230maximum of 4 CPUs:
231
232 linear index = cpu_id + (cluster_id * 4)
233
234 cpu_id = 8-bit value in MPIDR at affinity level 0
235 cluster_id = 8-bit value in MPIDR at affinity level 1
236
237
238### Function : platform_set_coherent_stack()
239
240 Argument : unsigned long
241 Return : void
242
243A platform may need stack memory that is coherent with main memory to perform
244certain operations like:
245
246* Turning the MMU on, or
247* Flushing caches prior to powering down a CPU or cluster.
248
249Each BL stage allocates this coherent stack memory for each CPU in the
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000250`tzfw_coherent_mem` section.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100251
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000252This function sets the current stack pointer to the coherent stack that
253has been allocated for the CPU specified by MPIDR. For BL images that only
254require a stack for the primary CPU the parameter is ignored. The size of
255the stack allocated to each CPU is specified by the platform defined constant
Achin Gupta4f6ad662013-10-25 09:08:21 +0100256`PCPU_DV_MEM_STACK_SIZE`.
257
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000258Common implementations of this function for the UP and MP BL images are
259provided in [plat/common/aarch64/platform_up_stack.S] and
260[plat/common/aarch64/platform_mp_stack.S]
261
Achin Gupta4f6ad662013-10-25 09:08:21 +0100262
263### Function : platform_is_primary_cpu()
264
265 Argument : unsigned long
266 Return : unsigned int
267
268This function identifies a CPU by its `MPIDR`, which is passed as the argument,
269to determine whether this CPU is the primary CPU or a secondary CPU. A return
270value of zero indicates that the CPU is not the primary CPU, while a non-zero
271return value indicates that the CPU is the primary CPU.
272
273
274### Function : platform_set_stack()
275
276 Argument : unsigned long
277 Return : void
278
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000279This function sets the current stack pointer to the normal memory stack that
280has been allocated for the CPU specificed by MPIDR. For BL images that only
281require a stack for the primary CPU the parameter is ignored. The size of
282the stack allocated to each CPU is specified by the platform defined constant
283`PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100284
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000285Common implementations of this function for the UP and MP BL images are
286provided in [plat/common/aarch64/platform_up_stack.S] and
287[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100288
289
Achin Guptac8afc782013-11-25 18:45:02 +0000290### Function : platform_get_stack()
291
292 Argument : unsigned long
293 Return : unsigned long
294
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000295This function returns the base address of the normal memory stack that
296has been allocated for the CPU specificed by MPIDR. For BL images that only
297require a stack for the primary CPU the parameter is ignored. The size of
298the stack allocated to each CPU is specified by the platform defined constant
299`PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000300
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000301Common implementations of this function for the UP and MP BL images are
302provided in [plat/common/aarch64/platform_up_stack.S] and
303[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000304
305
Achin Gupta4f6ad662013-10-25 09:08:21 +0100306### Function : plat_report_exception()
307
308 Argument : unsigned int
309 Return : void
310
311A platform may need to report various information about its status when an
312exception is taken, for example the current exception level, the CPU security
313state (secure/non-secure), the exception type, and so on. This function is
314called in the following circumstances:
315
316* In BL1, whenever an exception is taken.
317* In BL2, whenever an exception is taken.
318* In BL3-1, whenever an asynchronous exception or a synchronous exception
319 other than an SMC32/SMC64 exception is taken.
320
321The default implementation doesn't do anything, to avoid making assumptions
322about the way the platform displays its status information.
323
324This function receives the exception type as its argument. Possible values for
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000325exceptions types are listed in the [include/runtime_svc.h] header file. Note
Achin Gupta4f6ad662013-10-25 09:08:21 +0100326that these constants are not related to any architectural exception code; they
327are just an ARM Trusted Firmware convention.
328
329
3303. Modifications specific to a Boot Loader stage
331-------------------------------------------------
332
3333.1 Boot Loader Stage 1 (BL1)
334-----------------------------
335
336BL1 implements the reset vector where execution starts from after a cold or
337warm boot. For each CPU, BL1 is responsible for the following tasks:
338
3391. Distinguishing between a cold boot and a warm boot.
340
3412. In the case of a cold boot and the CPU being the primary CPU, ensuring that
342 only this CPU executes the remaining BL1 code, including loading and passing
343 control to the BL2 stage.
344
3453. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
346 the CPU is placed in a platform-specific state until the primary CPU
347 performs the necessary steps to remove it from this state.
348
3494. In the case of a warm boot, ensuring that the CPU jumps to a platform-
350 specific address in the BL3-1 image in the same processor mode as it was
351 when released from reset.
352
Harry Liebeld265bd72014-01-31 19:04:10 +00003535. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100354 address specified by the platform defined constant `BL2_BASE`.
355
3566. Populating a `meminfo` structure with the following information in memory,
357 accessible by BL2 immediately upon entry.
358
359 meminfo.total_base = Base address of secure RAM visible to BL2
360 meminfo.total_size = Size of secure RAM visible to BL2
361 meminfo.free_base = Base address of secure RAM available for
362 allocation to BL2
363 meminfo.free_size = Size of secure RAM available for allocation to BL2
364
365 BL1 places this `meminfo` structure at the beginning of the free memory
366 available for its use. Since BL1 cannot allocate memory dynamically at the
367 moment, its free memory will be available for BL2's use as-is. However, this
368 means that BL2 must read the `meminfo` structure before it starts using its
369 free memory (this is discussed in Section 3.2).
370
371 In future releases of the ARM Trusted Firmware it will be possible for
372 the platform to decide where it wants to place the `meminfo` structure for
373 BL2.
374
375 BL1 implements the `init_bl2_mem_layout()` function to populate the
376 BL2 `meminfo` structure. The platform may override this implementation, for
377 example if the platform wants to restrict the amount of memory visible to
378 BL2. Details of how to do this are given below.
379
380The following functions need to be implemented by the platform port to enable
381BL1 to perform the above tasks.
382
383
384### Function : platform_get_entrypoint() [mandatory]
385
386 Argument : unsigned long
387 Return : unsigned int
388
389This function is called with the `SCTLR.M` and `SCTLR.C` bits disabled. The CPU
390is identified by its `MPIDR`, which is passed as the argument. The function is
391responsible for distinguishing between a warm and cold reset using platform-
392specific means. If it's a warm reset then it returns the entrypoint into the
393BL3-1 image that the CPU must jump to. If it's a cold reset then this function
394must return zero.
395
396This function is also responsible for implementing a platform-specific mechanism
397to handle the condition where the CPU has been warm reset but there is no
398entrypoint to jump to.
399
400This function does not follow the Procedure Call Standard used by the
401Application Binary Interface for the ARM 64-bit architecture. The caller should
402not assume that callee saved registers are preserved across a call to this
403function.
404
405This function fulfills requirement 1 listed above.
406
407
408### Function : plat_secondary_cold_boot_setup() [mandatory]
409
410 Argument : void
411 Return : void
412
413This function is called with the MMU and data caches disabled. It is responsible
414for placing the executing secondary CPU in a platform-specific state until the
415primary CPU performs the necessary actions to bring it out of that state and
416allow entry into the OS.
417
418In the ARM FVP port, each secondary CPU powers itself off. The primary CPU is
419responsible for powering up the secondary CPU when normal world software
420requires them.
421
422This function fulfills requirement 3 above.
423
424
425### Function : platform_cold_boot_init() [mandatory]
426
427 Argument : unsigned long
428 Return : unsigned int
429
430This function executes with the MMU and data caches disabled. It is only called
431by the primary CPU. The argument to this function is the address of the
432`bl1_main()` routine where the generic BL1-specific actions are performed.
433This function performs any platform-specific and architectural setup that the
434platform requires to make execution of `bl1_main()` possible.
435
436The platform must enable the MMU with identity mapped page tables and enable
437caches by setting the `SCTLR.I` and `SCTLR.C` bits.
438
439Platform-specific setup might include configuration of memory controllers,
440configuration of the interconnect to allow the cluster to service cache snoop
441requests from another cluster, zeroing of the ZI section, and so on.
442
443In the ARM FVP port, this function enables CCI snoops into the cluster that the
444primary CPU is part of. It also enables the MMU and initializes the ZI section
445in the BL1 image through the use of linker defined symbols.
446
447This function helps fulfill requirement 2 above.
448
449
450### Function : bl1_platform_setup() [mandatory]
451
452 Argument : void
453 Return : void
454
455This function executes with the MMU and data caches enabled. It is responsible
456for performing any remaining platform-specific setup that can occur after the
457MMU and data cache have been enabled.
458
Harry Liebeld265bd72014-01-31 19:04:10 +0000459This function is also responsible for initializing the storage abstraction layer
460which is used to load further bootloader images.
461
Achin Gupta4f6ad662013-10-25 09:08:21 +0100462This function helps fulfill requirement 5 above.
463
464
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000465### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100466
467 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000468 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100469
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000470This function should only be called on the cold boot path. It executes with the
471MMU and data caches enabled. The pointer returned by this function must point to
472a `meminfo` structure containing the extents and availability of secure RAM for
473the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100474
475 meminfo.total_base = Base address of secure RAM visible to BL1
476 meminfo.total_size = Size of secure RAM visible to BL1
477 meminfo.free_base = Base address of secure RAM available for allocation
478 to BL1
479 meminfo.free_size = Size of secure RAM available for allocation to BL1
480
481This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
482populates a similar structure to tell BL2 the extents of memory available for
483its own use.
484
485This function helps fulfill requirement 5 above.
486
487
488### Function : init_bl2_mem_layout() [optional]
489
490 Argument : meminfo *, meminfo *, unsigned int, unsigned long
491 Return : void
492
493Each BL stage needs to tell the next stage the amount of secure RAM available
494for it to use. For example, as part of handing control to BL2, BL1 informs BL2
495of the extents of secure RAM available for BL2 to use. BL2 must do the same when
496passing control to BL3-1. This information is populated in a `meminfo`
497structure.
498
499Depending upon where BL2 has been loaded in secure RAM (determined by
500`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
501BL1 also ensures that its data sections resident in secure RAM are not visible
502to BL2. An illustration of how this is done in the ARM FVP port is given in the
503[User Guide], in the Section "Memory layout on Base FVP".
504
505
5063.2 Boot Loader Stage 2 (BL2)
507-----------------------------
508
509The BL2 stage is executed only by the primary CPU, which is determined in BL1
510using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
511`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
512
Harry Liebeld265bd72014-01-31 19:04:10 +00005131. Loading the BL3-1 binary image into secure RAM from non-volatile storage. To
514 load the BL3-1 image, BL2 makes use of the `meminfo` structure passed to it
515 by BL1. This structure allows BL2 to calculate how much secure RAM is
516 available for its use. The platform also defines the address in secure RAM
517 where BL3-1 is loaded through the constant `BL31_BASE`. BL2 uses this
518 information to determine if there is enough memory to load the BL3-1 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100519
Harry Liebeld265bd72014-01-31 19:04:10 +00005202. Loading the normal world BL3-3 binary image into non-secure DRAM from
521 platform storage and arranging for BL3-1 to pass control to this image. This
522 address is determined using the `plat_get_ns_image_entrypoint()` function
523 described below.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100524
525 BL2 populates an `el_change_info` structure in memory provided by the
526 platform with information about how BL3-1 should pass control to the normal
527 world BL image.
528
5293. Populating a `meminfo` structure with the following information in
530 memory that is accessible by BL3-1 immediately upon entry.
531
532 meminfo.total_base = Base address of secure RAM visible to BL3-1
533 meminfo.total_size = Size of secure RAM visible to BL3-1
534 meminfo.free_base = Base address of secure RAM available for allocation
535 to BL3-1
536 meminfo.free_size = Size of secure RAM available for allocation to
537 BL3-1
538
Achin Guptae4d084e2014-02-19 17:18:23 +0000539 BL2 populates this information in the `bl31_meminfo` field of the pointer
540 returned by the `bl2_get_bl31_args_ptr() function. BL2 implements the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100541 `init_bl31_mem_layout()` function to populate the BL3-1 meminfo structure
542 described above. The platform may override this implementation, for example
543 if the platform wants to restrict the amount of memory visible to BL3-1.
544 Details of this function are given below.
545
Achin Guptaa3050ed2014-02-19 17:52:35 +00005464. Loading the BL3-2 binary image (if present) in platform provided memory
547 using semi-hosting. To load the BL3-2 image, BL2 makes use of the
548 `bl32_meminfo` field in the `bl31_args` structure to which a pointer is
549 returned by the `bl2_get_bl31_args_ptr()` function. The platform also
550 defines the address in memory where BL3-2 is loaded through the constant
551 `BL32_BASE`. BL2 uses this information to determine if there is enough
552 memory to load the BL3-2 image.
553
5545. Arranging to pass control to the BL3-2 image (if present) that has been
555 pre-loaded at `BL32_BASE`. BL2 populates an `el_change_info` structure
556 in memory provided by the platform with information about how BL3-1 should
557 pass control to the BL3-2 image. This structure follows the
558 `el_change_info` structure populated for the normal world BL image in 2.
559 above.
560
5616. Populating a `meminfo` structure with the following information in
562 memory that is accessible by BL3-1 immediately upon entry.
563
564 meminfo.total_base = Base address of memory visible to BL3-2
565 meminfo.total_size = Size of memory visible to BL3-2
566 meminfo.free_base = Base address of memory available for allocation
567 to BL3-2
568 meminfo.free_size = Size of memory available for allocation to
569 BL3-2
570
571 BL2 populates this information in the `bl32_meminfo` field of the pointer
572 returned by the `bl2_get_bl31_args_ptr() function.
573
Achin Gupta4f6ad662013-10-25 09:08:21 +0100574The following functions must be implemented by the platform port to enable BL2
575to perform the above tasks.
576
577
578### Function : bl2_early_platform_setup() [mandatory]
579
580 Argument : meminfo *, void *
581 Return : void
582
583This function executes with the MMU and data caches disabled. It is only called
584by the primary CPU. The arguments to this function are:
585
586* The address of the `meminfo` structure populated by BL1
587* An opaque pointer that the platform may use as needed.
588
589The platform must copy the contents of the `meminfo` structure into a private
590variable as the original memory may be subsequently overwritten by BL2. The
591copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +0000592`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100593
594
595### Function : bl2_plat_arch_setup() [mandatory]
596
597 Argument : void
598 Return : void
599
600This function executes with the MMU and data caches disabled. It is only called
601by the primary CPU.
602
603The purpose of this function is to perform any architectural initialization
604that varies across platforms, for example enabling the MMU (since the memory
605map differs across platforms).
606
607
608### Function : bl2_platform_setup() [mandatory]
609
610 Argument : void
611 Return : void
612
613This function may execute with the MMU and data caches enabled if the platform
614port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
615called by the primary CPU.
616
Achin Guptae4d084e2014-02-19 17:18:23 +0000617The purpose of this function is to perform any platform initialization
618specific to BL2. For example on the ARM FVP port this function initialises a
619internal pointer (`bl2_to_bl31_args`) to a `bl31_args` which will be used by
620BL2 to pass information to BL3_1. The pointer is initialized to the base
621address of Secure DRAM (`0x06000000`).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100622
Achin Guptaa3050ed2014-02-19 17:52:35 +0000623The ARM FVP port also populates the `bl32_meminfo` field in the `bl31_args`
624structure pointed to by `bl2_to_bl31_args` with the extents of memory available
625for use by the BL3-2 image. The memory is allocated in the Secure DRAM from the
Dan Handley57de6d72014-02-27 19:46:37 +0000626address defined by the constant `BL32_BASE`. The ARM FVP port currently loads
627the BL3-2 image at the Secure DRAM address `0x6002000`.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000628
Achin Guptae4d084e2014-02-19 17:18:23 +0000629The non-secure memory extents used for loading BL3-3 are also initialized in
630this function. This information is accessible in the `bl33_meminfo` field in
631the `bl31_args` structure pointed to by `bl2_to_bl31_args`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100632
Harry Liebeld265bd72014-01-31 19:04:10 +0000633This function is also responsible for initializing the storage abstraction layer
634which is used to load further bootloader images.
635
Achin Gupta4f6ad662013-10-25 09:08:21 +0100636
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000637### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100638
639 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000640 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100641
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000642This function should only be called on the cold boot path. It may execute with
643the MMU and data caches enabled if the platform port does the necessary
644initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100645
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000646The purpose of this function is to return a pointer to a `meminfo` structure
647populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100648`bl2_early_platform_setup()` above.
649
650
Achin Guptae4d084e2014-02-19 17:18:23 +0000651### Function : bl2_get_bl31_args_ptr() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +0000652
653 Argument : void
Achin Guptae4d084e2014-02-19 17:18:23 +0000654 Return : bl31_args *
Harry Liebeld265bd72014-01-31 19:04:10 +0000655
Achin Guptae4d084e2014-02-19 17:18:23 +0000656BL2 platform code needs to return a pointer to a `bl31_args` structure it will
657use for passing information to BL3-1. The `bl31_args` structure carries the
658following information. This information is used by the `bl2_main()` function to
659load the BL3-2 (if present) and BL3-3 images.
660 - Extents of memory available to the BL3-1 image in the `bl31_meminfo` field
661 - Extents of memory available to the BL3-2 image in the `bl32_meminfo` field
662 - Extents of memory available to the BL3-3 image in the `bl33_meminfo` field
663 - Information about executing the BL3-3 image in the `bl33_image_info` field
664 - Information about executing the BL3-2 image in the `bl32_image_info` field
Harry Liebeld265bd72014-01-31 19:04:10 +0000665
666
Achin Gupta4f6ad662013-10-25 09:08:21 +0100667### Function : init_bl31_mem_layout() [optional]
668
669 Argument : meminfo *, meminfo *, unsigned int
670 Return : void
671
672Each BL stage needs to tell the next stage the amount of secure RAM that is
673available for it to use. For example, as part of handing control to BL2, BL1
674must inform BL2 about the extents of secure RAM that is available for BL2 to
675use. BL2 must do the same when passing control to BL3-1. This information is
676populated in a `meminfo` structure.
677
678Depending upon where BL3-1 has been loaded in secure RAM (determined by
679`BL31_BASE`), BL2 calculates the amount of free memory available for BL3-1 to
680use. BL2 also ensures that BL3-1 is able reclaim memory occupied by BL2. This
681is done because BL2 never executes again after passing control to BL3-1.
682An illustration of how this is done in the ARM FVP port is given in the
683[User Guide], in the section "Memory layout on Base FVP".
684
685
686### Function : plat_get_ns_image_entrypoint() [mandatory]
687
688 Argument : void
689 Return : unsigned long
690
691As previously described, BL2 is responsible for arranging for control to be
692passed to a normal world BL image through BL3-1. This function returns the
693entrypoint of that image, which BL3-1 uses to jump to it.
694
Harry Liebeld265bd72014-01-31 19:04:10 +0000695BL2 is responsible for loading the normal world BL3-3 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100696
697
6983.2 Boot Loader Stage 3-1 (BL3-1)
699---------------------------------
700
701During cold boot, the BL3-1 stage is executed only by the primary CPU. This is
702determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
703control to BL3-1 at `BL31_BASE`. During warm boot, BL3-1 is executed by all
704CPUs. BL3-1 executes at EL3 and is responsible for:
705
7061. Re-initializing all architectural and platform state. Although BL1 performs
707 some of this initialization, BL3-1 remains resident in EL3 and must ensure
708 that EL3 architectural and platform state is completely initialized. It
709 should make no assumptions about the system state when it receives control.
710
7112. Passing control to a normal world BL image, pre-loaded at a platform-
712 specific address by BL2. BL3-1 uses the `el_change_info` structure that BL2
713 populated in memory to do this.
714
7153. Providing runtime firmware services. Currently, BL3-1 only implements a
716 subset of the Power State Coordination Interface (PSCI) API as a runtime
717 service. See Section 3.3 below for details of porting the PSCI
718 implementation.
719
Achin Gupta35ca3512014-02-19 17:58:33 +00007204. Optionally passing control to the BL3-2 image, pre-loaded at a platform-
721 specific address by BL2. BL3-1 exports a set of apis that allow runtime
722 services to specify the security state in which the next image should be
723 executed and run the corresponding image. BL3-1 uses the `el_change_info`
724 and `meminfo` structure populated by BL2 to do this.
725
Achin Gupta4f6ad662013-10-25 09:08:21 +0100726The following functions must be implemented by the platform port to enable BL3-1
727to perform the above tasks.
728
729
730### Function : bl31_early_platform_setup() [mandatory]
731
732 Argument : meminfo *, void *, unsigned long
733 Return : void
734
735This function executes with the MMU and data caches disabled. It is only called
736by the primary CPU. The arguments to this function are:
737
738* The address of the `meminfo` structure populated by BL2.
739* An opaque pointer that the platform may use as needed.
740* The `MPIDR` of the primary CPU.
741
Achin Guptae4d084e2014-02-19 17:18:23 +0000742The platform can copy the contents of the `meminfo` structure into a private
743variable if the original memory may be subsequently overwritten by BL3-1. The
744reference to this structure is made available to all BL3-1 code through the
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000745`bl31_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100746
Achin Guptae4d084e2014-02-19 17:18:23 +0000747On the ARM FVP port, BL2 passes a pointer to a `bl31_args` structure populated
748in the secure DRAM at address `0x6000000` in the opaque pointer mentioned
749earlier. BL3-1 does not copy this information to internal data structures as it
750guarantees that the secure DRAM memory will not be overwritten. It maintains an
751internal reference to this information in the `bl2_to_bl31_args` variable.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100752
753### Function : bl31_plat_arch_setup() [mandatory]
754
755 Argument : void
756 Return : void
757
758This function executes with the MMU and data caches disabled. It is only called
759by the primary CPU.
760
761The purpose of this function is to perform any architectural initialization
762that varies across platforms, for example enabling the MMU (since the memory
763map differs across platforms).
764
765
766### Function : bl31_platform_setup() [mandatory]
767
768 Argument : void
769 Return : void
770
771This function may execute with the MMU and data caches enabled if the platform
772port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
773called by the primary CPU.
774
775The purpose of this function is to complete platform initialization so that both
776BL3-1 runtime services and normal world software can function correctly.
777
778The ARM FVP port does the following:
779* Initializes the generic interrupt controller.
780* Configures the CLCD controller.
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100781* Enables system-level implementation of the generic timer counter.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100782* Grants access to the system counter timer module
783* Initializes the FVP power controller device
784* Detects the system topology.
785
786
787### Function : bl31_get_next_image_info() [mandatory]
788
Achin Gupta35ca3512014-02-19 17:58:33 +0000789 Argument : unsigned int
Achin Gupta4f6ad662013-10-25 09:08:21 +0100790 Return : el_change_info *
791
792This function may execute with the MMU and data caches enabled if the platform
793port does the necessary initializations in `bl31_plat_arch_setup()`.
794
795This function is called by `bl31_main()` to retrieve information provided by
Achin Gupta35ca3512014-02-19 17:58:33 +0000796BL2 for the next image in the security state specified by the argument. BL3-1
797uses this information to pass control to that image in the specified security
798state. This function must return a pointer to the `el_change_info` structure
799(that was copied during `bl31_early_platform_setup()`) if the image exists. It
800should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100801
802
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000803### Function : bl31_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100804
805 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000806 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100807
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000808This function should only be called on the cold boot path. This function may
809execute with the MMU and data caches enabled if the platform port does the
810necessary initializations in `bl31_plat_arch_setup()`. It is only called by the
811primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100812
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000813The purpose of this function is to return a pointer to a `meminfo` structure
814populated with the extents of secure RAM available for BL3-1 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100815`bl31_early_platform_setup()` above.
816
817
Achin Gupta35ca3512014-02-19 17:58:33 +0000818### Function : bl31_plat_get_bl32_mem_layout() [mandatory]
819
820 Argument : void
821 Return : meminfo *
822
823This function should only be called on the cold boot path. This function may
824execute with the MMU and data caches enabled if the platform port does the
825necessary initializations in `bl31_plat_arch_setup()`. It is only called by the
826primary CPU.
827
828The purpose of this function is to return a pointer to a `meminfo` structure
829populated with the extents of memory available for BL3-2 to use. See
830`bl31_early_platform_setup()` above.
831
832
Achin Gupta4f6ad662013-10-25 09:08:21 +01008333.3 Power State Coordination Interface (in BL3-1)
834------------------------------------------------
835
836The ARM Trusted Firmware's implementation of the PSCI API is based around the
837concept of an _affinity instance_. Each _affinity instance_ can be uniquely
838identified in a system by a CPU ID (the processor `MPIDR` is used in the PSCI
839interface) and an _affinity level_. A processing element (for example, a
840CPU) is at level 0. If the CPUs in the system are described in a tree where the
841node above a CPU is a logical grouping of CPUs that share some state, then
842affinity level 1 is that group of CPUs (for example, a cluster), and affinity
843level 2 is a group of clusters (for example, the system). The implementation
844assumes that the affinity level 1 ID can be computed from the affinity level 0
845ID (for example, a unique cluster ID can be computed from the CPU ID). The
846current implementation computes this on the basis of the recommended use of
847`MPIDR` affinity fields in the ARM Architecture Reference Manual.
848
849BL3-1's platform initialization code exports a pointer to the platform-specific
850power management operations required for the PSCI implementation to function
851correctly. This information is populated in the `plat_pm_ops` structure. The
852PSCI implementation calls members of the `plat_pm_ops` structure for performing
853power management operations for each affinity instance. For example, the target
854CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `affinst_on()`
855handler (if present) is called for each affinity instance as the PSCI
856implementation powers up each affinity level implemented in the `MPIDR` (for
857example, CPU, cluster and system).
858
859The following functions must be implemented to initialize PSCI functionality in
860the ARM Trusted Firmware.
861
862
863### Function : plat_get_aff_count() [mandatory]
864
865 Argument : unsigned int, unsigned long
866 Return : unsigned int
867
868This function may execute with the MMU and data caches enabled if the platform
869port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
870called by the primary CPU.
871
872This function is called by the PSCI initialization code to detect the system
873topology. Its purpose is to return the number of affinity instances implemented
874at a given `affinity level` (specified by the first argument) and a given
875`MPIDR` (specified by the second argument). For example, on a dual-cluster
876system where first cluster implements 2 CPUs and the second cluster implements 4
877CPUs, a call to this function with an `MPIDR` corresponding to the first cluster
878(`0x0`) and affinity level 0, would return 2. A call to this function with an
879`MPIDR` corresponding to the second cluster (`0x100`) and affinity level 0,
880would return 4.
881
882
883### Function : plat_get_aff_state() [mandatory]
884
885 Argument : unsigned int, unsigned long
886 Return : unsigned int
887
888This function may execute with the MMU and data caches enabled if the platform
889port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
890called by the primary CPU.
891
892This function is called by the PSCI initialization code. Its purpose is to
893return the state of an affinity instance. The affinity instance is determined by
894the affinity ID at a given `affinity level` (specified by the first argument)
895and an `MPIDR` (specified by the second argument). The state can be one of
896`PSCI_AFF_PRESENT` or `PSCI_AFF_ABSENT`. The latter state is used to cater for
897system topologies where certain affinity instances are unimplemented. For
898example, consider a platform that implements a single cluster with 4 CPUs and
899another CPU implemented directly on the interconnect with the cluster. The
900`MPIDR`s of the cluster would range from `0x0-0x3`. The `MPIDR` of the single
901CPU would be 0x100 to indicate that it does not belong to cluster 0. Cluster 1
902is missing but needs to be accounted for to reach this single CPU in the
903topology tree. Hence it is marked as `PSCI_AFF_ABSENT`.
904
905
906### Function : plat_get_max_afflvl() [mandatory]
907
908 Argument : void
909 Return : int
910
911This function may execute with the MMU and data caches enabled if the platform
912port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
913called by the primary CPU.
914
915This function is called by the PSCI implementation both during cold and warm
916boot, to determine the maximum affinity level that the power management
James Morrisseyba3155b2013-10-29 10:56:46 +0000917operations should apply to. ARMv8-A has support for 4 affinity levels. It is
Achin Gupta4f6ad662013-10-25 09:08:21 +0100918likely that hardware will implement fewer affinity levels. This function allows
919the PSCI implementation to consider only those affinity levels in the system
920that the platform implements. For example, the Base AEM FVP implements two
921clusters with a configurable number of CPUs. It reports the maximum affinity
922level as 1, resulting in PSCI power control up to the cluster level.
923
924
925### Function : platform_setup_pm() [mandatory]
926
927 Argument : plat_pm_ops **
928 Return : int
929
930This function may execute with the MMU and data caches enabled if the platform
931port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
932called by the primary CPU.
933
934This function is called by PSCI initialization code. Its purpose is to export
935handler routines for platform-specific power management actions by populating
936the passed pointer with a pointer to BL3-1's private `plat_pm_ops` structure.
937
938A description of each member of this structure is given below. Please refer to
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000939the ARM FVP specific implementation of these handlers in [plat/fvp/plat_pm.c]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100940as an example. A platform port may choose not implement some of the power
941management operations. For example, the ARM FVP port does not implement the
942`affinst_standby()` function.
943
944#### plat_pm_ops.affinst_standby()
945
946Perform the platform-specific setup to enter the standby state indicated by the
947passed argument.
948
949#### plat_pm_ops.affinst_on()
950
951Perform the platform specific setup to power on an affinity instance, specified
952by the `MPIDR` (first argument) and `affinity level` (fourth argument). The
953`state` (fifth argument) contains the current state of that affinity instance
954(ON or OFF). This is useful to determine whether any action must be taken. For
955example, while powering on a CPU, the cluster that contains this CPU might
956already be in the ON state. The platform decides what actions must be taken to
957transition from the current state to the target state (indicated by the power
958management operation).
959
960#### plat_pm_ops.affinst_off()
961
962Perform the platform specific setup to power off an affinity instance in the
963`MPIDR` of the calling CPU. It is called by the PSCI `CPU_OFF` API
964implementation.
965
966The `MPIDR` (first argument), `affinity level` (second argument) and `state`
967(third argument) have a similar meaning as described in the `affinst_on()`
968operation. They are used to identify the affinity instance on which the call
969is made and its current state. This gives the platform port an indication of the
970state transition it must make to perform the requested action. For example, if
971the calling CPU is the last powered on CPU in the cluster, after powering down
972affinity level 0 (CPU), the platform port should power down affinity level 1
973(the cluster) as well.
974
975This function is called with coherent stacks. This allows the PSCI
976implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +0000977stale stack state after turning off the caches. On ARMv8-A cache hits do not
978occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100979
980#### plat_pm_ops.affinst_suspend()
981
982Perform the platform specific setup to power off an affinity instance in the
983`MPIDR` of the calling CPU. It is called by the PSCI `CPU_SUSPEND` API
984implementation.
985
986The `MPIDR` (first argument), `affinity level` (third argument) and `state`
987(fifth argument) have a similar meaning as described in the `affinst_on()`
988operation. They are used to identify the affinity instance on which the call
989is made and its current state. This gives the platform port an indication of the
990state transition it must make to perform the requested action. For example, if
991the calling CPU is the last powered on CPU in the cluster, after powering down
992affinity level 0 (CPU), the platform port should power down affinity level 1
993(the cluster) as well.
994
995The difference between turning an affinity instance off versus suspending it
996is that in the former case, the affinity instance is expected to re-initialize
997its state when its next powered on (see `affinst_on_finish()`). In the latter
998case, the affinity instance is expected to save enough state so that it can
999resume execution by restoring this state when its powered on (see
1000`affinst_suspend_finish()`).
1001
1002This function is called with coherent stacks. This allows the PSCI
1003implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001004stale stack state after turning off the caches. On ARMv8-A cache hits do not
1005occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001006
1007#### plat_pm_ops.affinst_on_finish()
1008
1009This function is called by the PSCI implementation after the calling CPU is
1010powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1011It performs the platform-specific setup required to initialize enough state for
1012this CPU to enter the normal world and also provide secure runtime firmware
1013services.
1014
1015The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1016(third argument) have a similar meaning as described in the previous operations.
1017
1018This function is called with coherent stacks. This allows the PSCI
1019implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001020stale stack state after turning off the caches. On ARMv8-A cache hits do not
1021occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001022
1023#### plat_pm_ops.affinst_on_suspend()
1024
1025This function is called by the PSCI implementation after the calling CPU is
1026powered on and released from reset in response to an asynchronous wakeup
1027event, for example a timer interrupt that was programmed by the CPU during the
1028`CPU_SUSPEND` call. It performs the platform-specific setup required to
1029restore the saved state for this CPU to resume execution in the normal world
1030and also provide secure runtime firmware services.
1031
1032The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1033(third argument) have a similar meaning as described in the previous operations.
1034
1035This function is called with coherent stacks. This allows the PSCI
1036implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001037stale stack state after turning off the caches. On ARMv8-A cache hits do not
1038occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001039
1040BL3-1 platform initialization code must also detect the system topology and
1041the state of each affinity instance in the topology. This information is
1042critical for the PSCI runtime service to function correctly. More details are
1043provided in the description of the `plat_get_aff_count()` and
1044`plat_get_aff_state()` functions above.
1045
1046
Harry Liebela960f282013-12-12 16:03:44 +000010474. C Library
1048-------------
1049
1050To avoid subtle toolchain behavioral dependencies, the header files provided
1051by the compiler are not used. The software is built with the `-nostdinc` flag
1052to ensure no headers are included from the toolchain inadvertently. Instead the
1053required headers are included in the ARM Trusted Firmware source tree. The
1054library only contains those C library definitions required by the local
1055implementation. If more functionality is required, the needed library functions
1056will need to be added to the local implementation.
1057
1058Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
1059headers have been cut down in order to simplify the implementation. In order to
1060minimize changes to the header files, the [FreeBSD] layout has been maintained.
1061The generic C library definitions can be found in `include/stdlib` with more
1062system and machine specific declarations in `include/stdlib/sys` and
1063`include/stdlib/machine`.
1064
1065The local C library implementations can be found in `lib/stdlib`. In order to
1066extend the C library these files may need to be modified. It is recommended to
1067use a release version of [FreeBSD] as a starting point.
1068
1069The C library header files in the [FreeBSD] source tree are located in the
1070`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
1071can be found in the `sys/<machine-type>` directories. These files define things
1072like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
1073port for [FreeBSD] does not yet exist, the machine specific definitions are
1074based on existing machine types with similar properties (for example SPARC64).
1075
1076Where possible, C library function implementations were taken from [FreeBSD]
1077as found in the `lib/libc` directory.
1078
1079A copy of the [FreeBSD] sources can be downloaded with `git`.
1080
1081 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
1082
1083
Harry Liebeld265bd72014-01-31 19:04:10 +000010845. Storage abstraction layer
1085-----------------------------
1086
1087In order to improve platform independence and portability an storage abstraction
1088layer is used to load data from non-volatile platform storage.
1089
1090Each platform should register devices and their drivers via the Storage layer.
1091These drivers then need to be initialized by bootloader phases as
1092required in their respective `blx_platform_setup()` functions. Currently
1093storage access is only required by BL1 and BL2 phases. The `load_image()`
1094function uses the storage layer to access non-volatile platform storage.
1095
1096It is mandatory to implement at least one storage driver. For the FVP the
1097Firmware Image Package(FIP) driver is provided as the default means to load data
1098from storage (see the "Firmware Image Package" section in the [User Guide]).
1099The storage layer is described in the header file `include/io_storage.h`. The
1100implementation of the common library is in `lib/io_storage.c` and the driver
1101files are located in `drivers/io/`.
1102
1103Each IO driver must provide `io_dev_*` structures, as described in
1104`drivers/io/io_driver.h`. These are returned via a mandatory registration
1105function that is called on platform initialization. The semi-hosting driver
1106implementation in `io_semihosting.c` can be used as an example.
1107
1108The Storage layer provides mechanisms to initialize storage devices before
1109IO operations are called. The basic operations supported by the layer
1110include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
1111Drivers do not have to implement all operations, but each platform must
1112provide at least one driver for a device capable of supporting generic
1113operations such as loading a bootloader image.
1114
1115The current implementation only allows for known images to be loaded by the
1116firmware. These images are specified by using their names, as defined in the
1117`platform.h` file. The platform layer (`plat_get_image_source()`) then returns
1118a reference to a device and a driver-specific `spec` which will be understood
1119by the driver to allow access to the image data.
1120
1121The layer is designed in such a way that is it possible to chain drivers with
1122other drivers. For example, file-system drivers may be implemented on top of
1123physical block devices, both represented by IO devices with corresponding
1124drivers. In such a case, the file-system "binding" with the block device may
1125be deferred until the file-system device is initialised.
1126
1127The abstraction currently depends on structures being statically allocated
1128by the drivers and callers, as the system does not yet provide a means of
1129dynamically allocating memory. This may also have the affect of limiting the
1130amount of open resources per driver.
1131
1132
Achin Gupta4f6ad662013-10-25 09:08:21 +01001133- - - - - - - - - - - - - - - - - - - - - - - - - -
1134
Dan Handleye83b0ca2014-01-14 18:17:09 +00001135_Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01001136
1137
1138[User Guide]: user-guide.md
Harry Liebela960f282013-12-12 16:03:44 +00001139[FreeBSD]: http://www.freebsd.org
Achin Gupta4f6ad662013-10-25 09:08:21 +01001140
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001141[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
1142[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
1143[plat/fvp/platform.h]: ../plat/fvp/platform.h
1144[plat/fvp/aarch64/plat_common.c]: ../plat/fvp/aarch64/plat_common.c
1145[plat/fvp/plat_pm.c]: ../plat/fvp/plat_pm.c
1146[include/runtime_svc.h]: ../include/runtime_svc.h