blob: 5dca6fd5821c2a1470d983a6a650f2ba2c46daa2 [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
71. Introduction
82. Common Modifications
9 * Common mandatory modifications
10 * Common optional modifications
113. Boot Loader stage specific modifications
12 * Boot Loader stage 1 (BL1)
13 * Boot Loader stage 2 (BL2)
14 * Boot Loader stage 3-1 (BL3-1)
15 * PSCI implementation (in BL3-1)
Harry Liebeld265bd72014-01-31 19:04:10 +0000164. C Library
175. Storage abstraction layer
Achin Gupta4f6ad662013-10-25 09:08:21 +010018
19- - - - - - - - - - - - - - - - - -
20
211. Introduction
22----------------
23
24Porting the ARM Trusted Firmware to a new platform involves making some
25mandatory and optional modifications for both the cold and warm boot paths.
26Modifications consist of:
27
28* Implementing a platform-specific function or variable,
29* Setting up the execution context in a certain way, or
30* Defining certain constants (for example #defines).
31
32The firmware provides a default implementation of variables and functions to
33fulfill the optional requirements. These implementations are all weakly defined;
34they are provided to ease the porting effort. Each platform port can override
35them with its own implementation if the default implementation is inadequate.
36
37Some modifications are common to all Boot Loader (BL) stages. Section 2
38discusses these in detail. The subsequent sections discuss the remaining
39modifications for each BL stage in detail.
40
41This document should be read in conjunction with the ARM Trusted Firmware
42[User Guide].
43
44
452. Common modifications
46------------------------
47
48This section covers the modifications that should be made by the platform for
49each BL stage to correctly port the firmware stack. They are categorized as
50either mandatory or optional.
51
52
532.1 Common mandatory modifications
54----------------------------------
55A platform port must enable the Memory Management Unit (MMU) with identity
56mapped page tables, and enable both the instruction and data caches for each BL
57stage. In the ARM FVP port, each BL stage configures the MMU in its platform-
58specific architecture setup function, for example `blX_plat_arch_setup()`.
59
60Each platform must allocate a block of identity mapped secure memory with
61Device-nGnRE attributes aligned to page boundary (4K) for each BL stage. This
62memory is identified by the section name `tzfw_coherent_mem` so that its
63possible for the firmware to place variables in it using the following C code
64directive:
65
66 __attribute__ ((section("tzfw_coherent_mem")))
67
68Or alternatively the following assembler code directive:
69
70 .section tzfw_coherent_mem
71
72The `tzfw_coherent_mem` section is used to allocate any data structures that are
73accessed both when a CPU is executing with its MMU and caches enabled, and when
74it's running with its MMU and caches disabled. Examples are given below.
75
76The following variables, functions and constants must be defined by the platform
77for the firmware to work correctly.
78
79
80### File : platform.h [mandatory]
81
82Each platform must export a header file of this name with the following
83constants defined. In the ARM FVP port, this file is found in
84[../plat/fvp/platform.h].
85
James Morrisseyba3155b2013-10-29 10:56:46 +000086* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +010087
88 Defines the linker format used by the platform, for example
89 `elf64-littleaarch64` used by the FVP.
90
James Morrisseyba3155b2013-10-29 10:56:46 +000091* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +010092
93 Defines the processor architecture for the linker by the platform, for
94 example `aarch64` used by the FVP.
95
James Morrisseyba3155b2013-10-29 10:56:46 +000096* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +010097
98 Defines the normal stack memory available to each CPU. This constant is used
99 by `platform_set_stack()`.
100
James Morrisseyba3155b2013-10-29 10:56:46 +0000101* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100102
103 Defines the character string printed by BL1 upon entry into the `bl1_main()`
104 function.
105
James Morrisseyba3155b2013-10-29 10:56:46 +0000106* **#define : BL2_IMAGE_NAME**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100107
108 Name of the BL2 binary image on the host file-system. This name is used by
Harry Liebeld265bd72014-01-31 19:04:10 +0000109 BL1 to load BL2 into secure memory from non-volatile storage.
110
111* **#define : BL31_IMAGE_NAME**
112
113 Name of the BL3-1 binary image on the host file-system. This name is used by
114 BL2 to load BL3-1 into secure memory from platform storage.
115
116* **#define : BL33_IMAGE_NAME**
117
118 Name of the BL3-3 binary image on the host file-system. This name is used by
119 BL2 to load BL3-3 into non-secure memory from platform storage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100120
James Morrisseyba3155b2013-10-29 10:56:46 +0000121* **#define : PLATFORM_CACHE_LINE_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100122
123 Defines the size (in bytes) of the largest cache line across all the cache
124 levels in the platform.
125
James Morrisseyba3155b2013-10-29 10:56:46 +0000126* **#define : PLATFORM_CLUSTER_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100127
128 Defines the total number of clusters implemented by the platform in the
129 system.
130
James Morrisseyba3155b2013-10-29 10:56:46 +0000131* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100132
133 Defines the total number of CPUs implemented by the platform across all
134 clusters in the system.
135
James Morrisseyba3155b2013-10-29 10:56:46 +0000136* **#define : PLATFORM_MAX_CPUS_PER_CLUSTER**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100137
138 Defines the maximum number of CPUs that can be implemented within a cluster
139 on the platform.
140
James Morrisseyba3155b2013-10-29 10:56:46 +0000141* **#define : PRIMARY_CPU**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100142
143 Defines the `MPIDR` of the primary CPU on the platform. This value is used
144 after a cold boot to distinguish between primary and secondary CPUs.
145
James Morrisseyba3155b2013-10-29 10:56:46 +0000146* **#define : TZROM_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100147
148 Defines the base address of secure ROM on the platform, where the BL1 binary
149 is loaded. This constant is used by the linker scripts to ensure that the
150 BL1 image fits into the available memory.
151
James Morrisseyba3155b2013-10-29 10:56:46 +0000152* **#define : TZROM_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100153
154 Defines the size of secure ROM on the platform. This constant is used by the
155 linker scripts to ensure that the BL1 image fits into the available memory.
156
James Morrisseyba3155b2013-10-29 10:56:46 +0000157* **#define : TZRAM_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100158
159 Defines the base address of the secure RAM on platform, where the data
160 section of the BL1 binary is loaded. The BL2 and BL3-1 images are also
161 loaded in this secure RAM region. This constant is used by the linker
162 scripts to ensure that the BL1 data section and BL2/BL3-1 binary images fit
163 into the available memory.
164
James Morrisseyba3155b2013-10-29 10:56:46 +0000165* **#define : TZRAM_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100166
167 Defines the size of the secure RAM on the platform. This constant is used by
168 the linker scripts to ensure that the BL1 data section and BL2/BL3-1 binary
169 images fit into the available memory.
170
James Morrisseyba3155b2013-10-29 10:56:46 +0000171* **#define : SYS_CNTCTL_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100172
173 Defines the base address of the `CNTCTLBase` frame of the memory mapped
174 counter and timer in the system level implementation of the generic timer.
175
James Morrisseyba3155b2013-10-29 10:56:46 +0000176* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100177
178 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000179 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100180
James Morrisseyba3155b2013-10-29 10:56:46 +0000181* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100182
183 Defines the base address in secure RAM where BL2 loads the BL3-1 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000184 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100185
Harry Liebeld265bd72014-01-31 19:04:10 +0000186* **#define : NS_IMAGE_OFFSET**
187 Defines the base address in non-secure DRAM where BL2 loads the BL3-3 binary
188 image. Must be aligned on a page-size boundary.
189
Achin Gupta4f6ad662013-10-25 09:08:21 +0100190
191### Other mandatory modifications
192
James Morrisseyba3155b2013-10-29 10:56:46 +0000193The following mandatory modifications may be implemented in any file
Achin Gupta4f6ad662013-10-25 09:08:21 +0100194the implementer chooses. In the ARM FVP port, they are implemented in
Ryan Harkin03cb8fb2014-01-15 17:37:25 +0000195[../plat/fvp/aarch64/plat_common.c].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100196
James Morrisseyba3155b2013-10-29 10:56:46 +0000197* **Variable : unsigned char platform_normal_stacks[X][Y]**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100198
199 where X = PLATFORM_STACK_SIZE
200 and Y = PLATFORM_CORE_COUNT
201
202 Each platform must allocate a block of memory with Normal Cacheable, Write
203 back, Write allocate and Inner Shareable attributes aligned to the size (in
204 bytes) of the largest cache line amongst all caches implemented in the
205 system. A pointer to this memory should be exported with the name
206 `platform_normal_stacks`. This pointer is used by the common platform helper
Achin Guptac8afc782013-11-25 18:45:02 +0000207 functions `platform_set_stack()` (to allocate a stack for each CPU in the
208 platform) & `platform_get_stack()` (to return the base address of that
209 stack) (see [../plat/common/aarch64/platform_helpers.S]).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100210
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100211* **Function : uint64_t plat_get_syscnt_freq(void)**
212
213 This function is used by the architecture setup code to retrieve the
214 counter frequency for the CPU's generic timer. This value will be
215 programmed into the `CNTFRQ_EL0` register.
216 In the ARM FVP port, it returns the base frequency of the system counter,
217 which is retrieved from the first entry in the frequency modes table.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100218
2192.2 Common optional modifications
220---------------------------------
221
222The following are helper functions implemented by the firmware that perform
223common platform-specific tasks. A platform may choose to override these
224definitions.
225
226
227### Function : platform_get_core_pos()
228
229 Argument : unsigned long
230 Return : int
231
232A platform may need to convert the `MPIDR` of a CPU to an absolute number, which
233can be used as a CPU-specific linear index into blocks of memory (for example
234while allocating per-CPU stacks). This routine contains a simple mechanism
235to perform this conversion, using the assumption that each cluster contains a
236maximum of 4 CPUs:
237
238 linear index = cpu_id + (cluster_id * 4)
239
240 cpu_id = 8-bit value in MPIDR at affinity level 0
241 cluster_id = 8-bit value in MPIDR at affinity level 1
242
243
244### Function : platform_set_coherent_stack()
245
246 Argument : unsigned long
247 Return : void
248
249A platform may need stack memory that is coherent with main memory to perform
250certain operations like:
251
252* Turning the MMU on, or
253* Flushing caches prior to powering down a CPU or cluster.
254
255Each BL stage allocates this coherent stack memory for each CPU in the
256`tzfw_coherent_mem` section. A pointer to this memory (`pcpu_dv_mem_stack`) is
257used by this function to allocate a coherent stack for each CPU. A CPU is
258identified by its `MPIDR`, which is passed as an argument to this function.
259
260The size of the stack allocated to each CPU is specified by the constant
261`PCPU_DV_MEM_STACK_SIZE`.
262
263
264### Function : platform_is_primary_cpu()
265
266 Argument : unsigned long
267 Return : unsigned int
268
269This function identifies a CPU by its `MPIDR`, which is passed as the argument,
270to determine whether this CPU is the primary CPU or a secondary CPU. A return
271value of zero indicates that the CPU is not the primary CPU, while a non-zero
272return value indicates that the CPU is the primary CPU.
273
274
275### Function : platform_set_stack()
276
277 Argument : unsigned long
278 Return : void
279
280This function uses the `platform_normal_stacks` pointer variable to allocate
281stacks to each CPU. Further details are given in the description of the
282`platform_normal_stacks` variable below. A CPU is identified by its `MPIDR`,
283which is passed as the argument.
284
285The size of the stack allocated to each CPU is specified by the platform defined
286constant `PLATFORM_STACK_SIZE`.
287
288
Achin Guptac8afc782013-11-25 18:45:02 +0000289### Function : platform_get_stack()
290
291 Argument : unsigned long
292 Return : unsigned long
293
294This function uses the `platform_normal_stacks` pointer variable to return the
295base address of the stack memory reserved for a CPU. Further details are given
296in the description of the `platform_normal_stacks` variable below. A CPU is
297identified by its `MPIDR`, which is passed as the argument.
298
299The size of the stack allocated to each CPU is specified by the platform defined
300constant `PLATFORM_STACK_SIZE`.
301
302
Achin Gupta4f6ad662013-10-25 09:08:21 +0100303### Function : plat_report_exception()
304
305 Argument : unsigned int
306 Return : void
307
308A platform may need to report various information about its status when an
309exception is taken, for example the current exception level, the CPU security
310state (secure/non-secure), the exception type, and so on. This function is
311called in the following circumstances:
312
313* In BL1, whenever an exception is taken.
314* In BL2, whenever an exception is taken.
315* In BL3-1, whenever an asynchronous exception or a synchronous exception
316 other than an SMC32/SMC64 exception is taken.
317
318The default implementation doesn't do anything, to avoid making assumptions
319about the way the platform displays its status information.
320
321This function receives the exception type as its argument. Possible values for
322exceptions types are listed in the [../include/runtime_svc.h] header file. Note
323that these constants are not related to any architectural exception code; they
324are just an ARM Trusted Firmware convention.
325
326
3273. Modifications specific to a Boot Loader stage
328-------------------------------------------------
329
3303.1 Boot Loader Stage 1 (BL1)
331-----------------------------
332
333BL1 implements the reset vector where execution starts from after a cold or
334warm boot. For each CPU, BL1 is responsible for the following tasks:
335
3361. Distinguishing between a cold boot and a warm boot.
337
3382. In the case of a cold boot and the CPU being the primary CPU, ensuring that
339 only this CPU executes the remaining BL1 code, including loading and passing
340 control to the BL2 stage.
341
3423. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
343 the CPU is placed in a platform-specific state until the primary CPU
344 performs the necessary steps to remove it from this state.
345
3464. In the case of a warm boot, ensuring that the CPU jumps to a platform-
347 specific address in the BL3-1 image in the same processor mode as it was
348 when released from reset.
349
Harry Liebeld265bd72014-01-31 19:04:10 +00003505. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100351 address specified by the platform defined constant `BL2_BASE`.
352
3536. Populating a `meminfo` structure with the following information in memory,
354 accessible by BL2 immediately upon entry.
355
356 meminfo.total_base = Base address of secure RAM visible to BL2
357 meminfo.total_size = Size of secure RAM visible to BL2
358 meminfo.free_base = Base address of secure RAM available for
359 allocation to BL2
360 meminfo.free_size = Size of secure RAM available for allocation to BL2
361
362 BL1 places this `meminfo` structure at the beginning of the free memory
363 available for its use. Since BL1 cannot allocate memory dynamically at the
364 moment, its free memory will be available for BL2's use as-is. However, this
365 means that BL2 must read the `meminfo` structure before it starts using its
366 free memory (this is discussed in Section 3.2).
367
368 In future releases of the ARM Trusted Firmware it will be possible for
369 the platform to decide where it wants to place the `meminfo` structure for
370 BL2.
371
372 BL1 implements the `init_bl2_mem_layout()` function to populate the
373 BL2 `meminfo` structure. The platform may override this implementation, for
374 example if the platform wants to restrict the amount of memory visible to
375 BL2. Details of how to do this are given below.
376
377The following functions need to be implemented by the platform port to enable
378BL1 to perform the above tasks.
379
380
381### Function : platform_get_entrypoint() [mandatory]
382
383 Argument : unsigned long
384 Return : unsigned int
385
386This function is called with the `SCTLR.M` and `SCTLR.C` bits disabled. The CPU
387is identified by its `MPIDR`, which is passed as the argument. The function is
388responsible for distinguishing between a warm and cold reset using platform-
389specific means. If it's a warm reset then it returns the entrypoint into the
390BL3-1 image that the CPU must jump to. If it's a cold reset then this function
391must return zero.
392
393This function is also responsible for implementing a platform-specific mechanism
394to handle the condition where the CPU has been warm reset but there is no
395entrypoint to jump to.
396
397This function does not follow the Procedure Call Standard used by the
398Application Binary Interface for the ARM 64-bit architecture. The caller should
399not assume that callee saved registers are preserved across a call to this
400function.
401
402This function fulfills requirement 1 listed above.
403
404
405### Function : plat_secondary_cold_boot_setup() [mandatory]
406
407 Argument : void
408 Return : void
409
410This function is called with the MMU and data caches disabled. It is responsible
411for placing the executing secondary CPU in a platform-specific state until the
412primary CPU performs the necessary actions to bring it out of that state and
413allow entry into the OS.
414
415In the ARM FVP port, each secondary CPU powers itself off. The primary CPU is
416responsible for powering up the secondary CPU when normal world software
417requires them.
418
419This function fulfills requirement 3 above.
420
421
422### Function : platform_cold_boot_init() [mandatory]
423
424 Argument : unsigned long
425 Return : unsigned int
426
427This function executes with the MMU and data caches disabled. It is only called
428by the primary CPU. The argument to this function is the address of the
429`bl1_main()` routine where the generic BL1-specific actions are performed.
430This function performs any platform-specific and architectural setup that the
431platform requires to make execution of `bl1_main()` possible.
432
433The platform must enable the MMU with identity mapped page tables and enable
434caches by setting the `SCTLR.I` and `SCTLR.C` bits.
435
436Platform-specific setup might include configuration of memory controllers,
437configuration of the interconnect to allow the cluster to service cache snoop
438requests from another cluster, zeroing of the ZI section, and so on.
439
440In the ARM FVP port, this function enables CCI snoops into the cluster that the
441primary CPU is part of. It also enables the MMU and initializes the ZI section
442in the BL1 image through the use of linker defined symbols.
443
444This function helps fulfill requirement 2 above.
445
446
447### Function : bl1_platform_setup() [mandatory]
448
449 Argument : void
450 Return : void
451
452This function executes with the MMU and data caches enabled. It is responsible
453for performing any remaining platform-specific setup that can occur after the
454MMU and data cache have been enabled.
455
Harry Liebeld265bd72014-01-31 19:04:10 +0000456This function is also responsible for initializing the storage abstraction layer
457which is used to load further bootloader images.
458
Achin Gupta4f6ad662013-10-25 09:08:21 +0100459This function helps fulfill requirement 5 above.
460
461
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000462### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100463
464 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000465 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100466
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000467This function should only be called on the cold boot path. It executes with the
468MMU and data caches enabled. The pointer returned by this function must point to
469a `meminfo` structure containing the extents and availability of secure RAM for
470the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100471
472 meminfo.total_base = Base address of secure RAM visible to BL1
473 meminfo.total_size = Size of secure RAM visible to BL1
474 meminfo.free_base = Base address of secure RAM available for allocation
475 to BL1
476 meminfo.free_size = Size of secure RAM available for allocation to BL1
477
478This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
479populates a similar structure to tell BL2 the extents of memory available for
480its own use.
481
482This function helps fulfill requirement 5 above.
483
484
485### Function : init_bl2_mem_layout() [optional]
486
487 Argument : meminfo *, meminfo *, unsigned int, unsigned long
488 Return : void
489
490Each BL stage needs to tell the next stage the amount of secure RAM available
491for it to use. For example, as part of handing control to BL2, BL1 informs BL2
492of the extents of secure RAM available for BL2 to use. BL2 must do the same when
493passing control to BL3-1. This information is populated in a `meminfo`
494structure.
495
496Depending upon where BL2 has been loaded in secure RAM (determined by
497`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
498BL1 also ensures that its data sections resident in secure RAM are not visible
499to BL2. An illustration of how this is done in the ARM FVP port is given in the
500[User Guide], in the Section "Memory layout on Base FVP".
501
502
5033.2 Boot Loader Stage 2 (BL2)
504-----------------------------
505
506The BL2 stage is executed only by the primary CPU, which is determined in BL1
507using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
508`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
509
Harry Liebeld265bd72014-01-31 19:04:10 +00005101. Loading the BL3-1 binary image into secure RAM from non-volatile storage. To
511 load the BL3-1 image, BL2 makes use of the `meminfo` structure passed to it
512 by BL1. This structure allows BL2 to calculate how much secure RAM is
513 available for its use. The platform also defines the address in secure RAM
514 where BL3-1 is loaded through the constant `BL31_BASE`. BL2 uses this
515 information to determine if there is enough memory to load the BL3-1 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100516
Harry Liebeld265bd72014-01-31 19:04:10 +00005172. Loading the normal world BL3-3 binary image into non-secure DRAM from
518 platform storage and arranging for BL3-1 to pass control to this image. This
519 address is determined using the `plat_get_ns_image_entrypoint()` function
520 described below.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100521
522 BL2 populates an `el_change_info` structure in memory provided by the
523 platform with information about how BL3-1 should pass control to the normal
524 world BL image.
525
5263. Populating a `meminfo` structure with the following information in
527 memory that is accessible by BL3-1 immediately upon entry.
528
529 meminfo.total_base = Base address of secure RAM visible to BL3-1
530 meminfo.total_size = Size of secure RAM visible to BL3-1
531 meminfo.free_base = Base address of secure RAM available for allocation
532 to BL3-1
533 meminfo.free_size = Size of secure RAM available for allocation to
534 BL3-1
535
Achin Guptae4d084e2014-02-19 17:18:23 +0000536 BL2 populates this information in the `bl31_meminfo` field of the pointer
537 returned by the `bl2_get_bl31_args_ptr() function. BL2 implements the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100538 `init_bl31_mem_layout()` function to populate the BL3-1 meminfo structure
539 described above. The platform may override this implementation, for example
540 if the platform wants to restrict the amount of memory visible to BL3-1.
541 Details of this function are given below.
542
Achin Guptaa3050ed2014-02-19 17:52:35 +00005434. Loading the BL3-2 binary image (if present) in platform provided memory
544 using semi-hosting. To load the BL3-2 image, BL2 makes use of the
545 `bl32_meminfo` field in the `bl31_args` structure to which a pointer is
546 returned by the `bl2_get_bl31_args_ptr()` function. The platform also
547 defines the address in memory where BL3-2 is loaded through the constant
548 `BL32_BASE`. BL2 uses this information to determine if there is enough
549 memory to load the BL3-2 image.
550
5515. Arranging to pass control to the BL3-2 image (if present) that has been
552 pre-loaded at `BL32_BASE`. BL2 populates an `el_change_info` structure
553 in memory provided by the platform with information about how BL3-1 should
554 pass control to the BL3-2 image. This structure follows the
555 `el_change_info` structure populated for the normal world BL image in 2.
556 above.
557
5586. Populating a `meminfo` structure with the following information in
559 memory that is accessible by BL3-1 immediately upon entry.
560
561 meminfo.total_base = Base address of memory visible to BL3-2
562 meminfo.total_size = Size of memory visible to BL3-2
563 meminfo.free_base = Base address of memory available for allocation
564 to BL3-2
565 meminfo.free_size = Size of memory available for allocation to
566 BL3-2
567
568 BL2 populates this information in the `bl32_meminfo` field of the pointer
569 returned by the `bl2_get_bl31_args_ptr() function.
570
Achin Gupta4f6ad662013-10-25 09:08:21 +0100571The following functions must be implemented by the platform port to enable BL2
572to perform the above tasks.
573
574
575### Function : bl2_early_platform_setup() [mandatory]
576
577 Argument : meminfo *, void *
578 Return : void
579
580This function executes with the MMU and data caches disabled. It is only called
581by the primary CPU. The arguments to this function are:
582
583* The address of the `meminfo` structure populated by BL1
584* An opaque pointer that the platform may use as needed.
585
586The platform must copy the contents of the `meminfo` structure into a private
587variable as the original memory may be subsequently overwritten by BL2. The
588copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +0000589`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100590
591
592### Function : bl2_plat_arch_setup() [mandatory]
593
594 Argument : void
595 Return : void
596
597This function executes with the MMU and data caches disabled. It is only called
598by the primary CPU.
599
600The purpose of this function is to perform any architectural initialization
601that varies across platforms, for example enabling the MMU (since the memory
602map differs across platforms).
603
604
605### Function : bl2_platform_setup() [mandatory]
606
607 Argument : void
608 Return : void
609
610This function may execute with the MMU and data caches enabled if the platform
611port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
612called by the primary CPU.
613
Achin Guptae4d084e2014-02-19 17:18:23 +0000614The purpose of this function is to perform any platform initialization
615specific to BL2. For example on the ARM FVP port this function initialises a
616internal pointer (`bl2_to_bl31_args`) to a `bl31_args` which will be used by
617BL2 to pass information to BL3_1. The pointer is initialized to the base
618address of Secure DRAM (`0x06000000`).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100619
Achin Guptaa3050ed2014-02-19 17:52:35 +0000620The ARM FVP port also populates the `bl32_meminfo` field in the `bl31_args`
621structure pointed to by `bl2_to_bl31_args` with the extents of memory available
622for use by the BL3-2 image. The memory is allocated in the Secure DRAM from the
Dan Handley57de6d72014-02-27 19:46:37 +0000623address defined by the constant `BL32_BASE`. The ARM FVP port currently loads
624the BL3-2 image at the Secure DRAM address `0x6002000`.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000625
Achin Guptae4d084e2014-02-19 17:18:23 +0000626The non-secure memory extents used for loading BL3-3 are also initialized in
627this function. This information is accessible in the `bl33_meminfo` field in
628the `bl31_args` structure pointed to by `bl2_to_bl31_args`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100629
Harry Liebeld265bd72014-01-31 19:04:10 +0000630This function is also responsible for initializing the storage abstraction layer
631which is used to load further bootloader images.
632
Achin Gupta4f6ad662013-10-25 09:08:21 +0100633
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000634### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100635
636 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000637 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100638
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000639This function should only be called on the cold boot path. It may execute with
640the MMU and data caches enabled if the platform port does the necessary
641initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100642
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000643The purpose of this function is to return a pointer to a `meminfo` structure
644populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100645`bl2_early_platform_setup()` above.
646
647
Achin Guptae4d084e2014-02-19 17:18:23 +0000648### Function : bl2_get_bl31_args_ptr() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +0000649
650 Argument : void
Achin Guptae4d084e2014-02-19 17:18:23 +0000651 Return : bl31_args *
Harry Liebeld265bd72014-01-31 19:04:10 +0000652
Achin Guptae4d084e2014-02-19 17:18:23 +0000653BL2 platform code needs to return a pointer to a `bl31_args` structure it will
654use for passing information to BL3-1. The `bl31_args` structure carries the
655following information. This information is used by the `bl2_main()` function to
656load the BL3-2 (if present) and BL3-3 images.
657 - Extents of memory available to the BL3-1 image in the `bl31_meminfo` field
658 - Extents of memory available to the BL3-2 image in the `bl32_meminfo` field
659 - Extents of memory available to the BL3-3 image in the `bl33_meminfo` field
660 - Information about executing the BL3-3 image in the `bl33_image_info` field
661 - Information about executing the BL3-2 image in the `bl32_image_info` field
Harry Liebeld265bd72014-01-31 19:04:10 +0000662
663
Achin Gupta4f6ad662013-10-25 09:08:21 +0100664### Function : init_bl31_mem_layout() [optional]
665
666 Argument : meminfo *, meminfo *, unsigned int
667 Return : void
668
669Each BL stage needs to tell the next stage the amount of secure RAM that is
670available for it to use. For example, as part of handing control to BL2, BL1
671must inform BL2 about the extents of secure RAM that is available for BL2 to
672use. BL2 must do the same when passing control to BL3-1. This information is
673populated in a `meminfo` structure.
674
675Depending upon where BL3-1 has been loaded in secure RAM (determined by
676`BL31_BASE`), BL2 calculates the amount of free memory available for BL3-1 to
677use. BL2 also ensures that BL3-1 is able reclaim memory occupied by BL2. This
678is done because BL2 never executes again after passing control to BL3-1.
679An illustration of how this is done in the ARM FVP port is given in the
680[User Guide], in the section "Memory layout on Base FVP".
681
682
683### Function : plat_get_ns_image_entrypoint() [mandatory]
684
685 Argument : void
686 Return : unsigned long
687
688As previously described, BL2 is responsible for arranging for control to be
689passed to a normal world BL image through BL3-1. This function returns the
690entrypoint of that image, which BL3-1 uses to jump to it.
691
Harry Liebeld265bd72014-01-31 19:04:10 +0000692BL2 is responsible for loading the normal world BL3-3 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100693
694
6953.2 Boot Loader Stage 3-1 (BL3-1)
696---------------------------------
697
698During cold boot, the BL3-1 stage is executed only by the primary CPU. This is
699determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
700control to BL3-1 at `BL31_BASE`. During warm boot, BL3-1 is executed by all
701CPUs. BL3-1 executes at EL3 and is responsible for:
702
7031. Re-initializing all architectural and platform state. Although BL1 performs
704 some of this initialization, BL3-1 remains resident in EL3 and must ensure
705 that EL3 architectural and platform state is completely initialized. It
706 should make no assumptions about the system state when it receives control.
707
7082. Passing control to a normal world BL image, pre-loaded at a platform-
709 specific address by BL2. BL3-1 uses the `el_change_info` structure that BL2
710 populated in memory to do this.
711
7123. Providing runtime firmware services. Currently, BL3-1 only implements a
713 subset of the Power State Coordination Interface (PSCI) API as a runtime
714 service. See Section 3.3 below for details of porting the PSCI
715 implementation.
716
Achin Gupta35ca3512014-02-19 17:58:33 +00007174. Optionally passing control to the BL3-2 image, pre-loaded at a platform-
718 specific address by BL2. BL3-1 exports a set of apis that allow runtime
719 services to specify the security state in which the next image should be
720 executed and run the corresponding image. BL3-1 uses the `el_change_info`
721 and `meminfo` structure populated by BL2 to do this.
722
Achin Gupta4f6ad662013-10-25 09:08:21 +0100723The following functions must be implemented by the platform port to enable BL3-1
724to perform the above tasks.
725
726
727### Function : bl31_early_platform_setup() [mandatory]
728
729 Argument : meminfo *, void *, unsigned long
730 Return : void
731
732This function executes with the MMU and data caches disabled. It is only called
733by the primary CPU. The arguments to this function are:
734
735* The address of the `meminfo` structure populated by BL2.
736* An opaque pointer that the platform may use as needed.
737* The `MPIDR` of the primary CPU.
738
Achin Guptae4d084e2014-02-19 17:18:23 +0000739The platform can copy the contents of the `meminfo` structure into a private
740variable if the original memory may be subsequently overwritten by BL3-1. The
741reference to this structure is made available to all BL3-1 code through the
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000742`bl31_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100743
Achin Guptae4d084e2014-02-19 17:18:23 +0000744On the ARM FVP port, BL2 passes a pointer to a `bl31_args` structure populated
745in the secure DRAM at address `0x6000000` in the opaque pointer mentioned
746earlier. BL3-1 does not copy this information to internal data structures as it
747guarantees that the secure DRAM memory will not be overwritten. It maintains an
748internal reference to this information in the `bl2_to_bl31_args` variable.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100749
750### Function : bl31_plat_arch_setup() [mandatory]
751
752 Argument : void
753 Return : void
754
755This function executes with the MMU and data caches disabled. It is only called
756by the primary CPU.
757
758The purpose of this function is to perform any architectural initialization
759that varies across platforms, for example enabling the MMU (since the memory
760map differs across platforms).
761
762
763### Function : bl31_platform_setup() [mandatory]
764
765 Argument : void
766 Return : void
767
768This function may execute with the MMU and data caches enabled if the platform
769port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
770called by the primary CPU.
771
772The purpose of this function is to complete platform initialization so that both
773BL3-1 runtime services and normal world software can function correctly.
774
775The ARM FVP port does the following:
776* Initializes the generic interrupt controller.
777* Configures the CLCD controller.
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100778* Enables system-level implementation of the generic timer counter.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100779* Grants access to the system counter timer module
780* Initializes the FVP power controller device
781* Detects the system topology.
782
783
784### Function : bl31_get_next_image_info() [mandatory]
785
Achin Gupta35ca3512014-02-19 17:58:33 +0000786 Argument : unsigned int
Achin Gupta4f6ad662013-10-25 09:08:21 +0100787 Return : el_change_info *
788
789This function may execute with the MMU and data caches enabled if the platform
790port does the necessary initializations in `bl31_plat_arch_setup()`.
791
792This function is called by `bl31_main()` to retrieve information provided by
Achin Gupta35ca3512014-02-19 17:58:33 +0000793BL2 for the next image in the security state specified by the argument. BL3-1
794uses this information to pass control to that image in the specified security
795state. This function must return a pointer to the `el_change_info` structure
796(that was copied during `bl31_early_platform_setup()`) if the image exists. It
797should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100798
799
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000800### Function : bl31_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100801
802 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000803 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100804
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000805This function should only be called on the cold boot path. This function may
806execute with the MMU and data caches enabled if the platform port does the
807necessary initializations in `bl31_plat_arch_setup()`. It is only called by the
808primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100809
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000810The purpose of this function is to return a pointer to a `meminfo` structure
811populated with the extents of secure RAM available for BL3-1 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100812`bl31_early_platform_setup()` above.
813
814
Achin Gupta35ca3512014-02-19 17:58:33 +0000815### Function : bl31_plat_get_bl32_mem_layout() [mandatory]
816
817 Argument : void
818 Return : meminfo *
819
820This function should only be called on the cold boot path. This function may
821execute with the MMU and data caches enabled if the platform port does the
822necessary initializations in `bl31_plat_arch_setup()`. It is only called by the
823primary CPU.
824
825The purpose of this function is to return a pointer to a `meminfo` structure
826populated with the extents of memory available for BL3-2 to use. See
827`bl31_early_platform_setup()` above.
828
829
Achin Gupta4f6ad662013-10-25 09:08:21 +01008303.3 Power State Coordination Interface (in BL3-1)
831------------------------------------------------
832
833The ARM Trusted Firmware's implementation of the PSCI API is based around the
834concept of an _affinity instance_. Each _affinity instance_ can be uniquely
835identified in a system by a CPU ID (the processor `MPIDR` is used in the PSCI
836interface) and an _affinity level_. A processing element (for example, a
837CPU) is at level 0. If the CPUs in the system are described in a tree where the
838node above a CPU is a logical grouping of CPUs that share some state, then
839affinity level 1 is that group of CPUs (for example, a cluster), and affinity
840level 2 is a group of clusters (for example, the system). The implementation
841assumes that the affinity level 1 ID can be computed from the affinity level 0
842ID (for example, a unique cluster ID can be computed from the CPU ID). The
843current implementation computes this on the basis of the recommended use of
844`MPIDR` affinity fields in the ARM Architecture Reference Manual.
845
846BL3-1's platform initialization code exports a pointer to the platform-specific
847power management operations required for the PSCI implementation to function
848correctly. This information is populated in the `plat_pm_ops` structure. The
849PSCI implementation calls members of the `plat_pm_ops` structure for performing
850power management operations for each affinity instance. For example, the target
851CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `affinst_on()`
852handler (if present) is called for each affinity instance as the PSCI
853implementation powers up each affinity level implemented in the `MPIDR` (for
854example, CPU, cluster and system).
855
856The following functions must be implemented to initialize PSCI functionality in
857the ARM Trusted Firmware.
858
859
860### Function : plat_get_aff_count() [mandatory]
861
862 Argument : unsigned int, unsigned long
863 Return : unsigned int
864
865This function may execute with the MMU and data caches enabled if the platform
866port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
867called by the primary CPU.
868
869This function is called by the PSCI initialization code to detect the system
870topology. Its purpose is to return the number of affinity instances implemented
871at a given `affinity level` (specified by the first argument) and a given
872`MPIDR` (specified by the second argument). For example, on a dual-cluster
873system where first cluster implements 2 CPUs and the second cluster implements 4
874CPUs, a call to this function with an `MPIDR` corresponding to the first cluster
875(`0x0`) and affinity level 0, would return 2. A call to this function with an
876`MPIDR` corresponding to the second cluster (`0x100`) and affinity level 0,
877would return 4.
878
879
880### Function : plat_get_aff_state() [mandatory]
881
882 Argument : unsigned int, unsigned long
883 Return : unsigned int
884
885This function may execute with the MMU and data caches enabled if the platform
886port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
887called by the primary CPU.
888
889This function is called by the PSCI initialization code. Its purpose is to
890return the state of an affinity instance. The affinity instance is determined by
891the affinity ID at a given `affinity level` (specified by the first argument)
892and an `MPIDR` (specified by the second argument). The state can be one of
893`PSCI_AFF_PRESENT` or `PSCI_AFF_ABSENT`. The latter state is used to cater for
894system topologies where certain affinity instances are unimplemented. For
895example, consider a platform that implements a single cluster with 4 CPUs and
896another CPU implemented directly on the interconnect with the cluster. The
897`MPIDR`s of the cluster would range from `0x0-0x3`. The `MPIDR` of the single
898CPU would be 0x100 to indicate that it does not belong to cluster 0. Cluster 1
899is missing but needs to be accounted for to reach this single CPU in the
900topology tree. Hence it is marked as `PSCI_AFF_ABSENT`.
901
902
903### Function : plat_get_max_afflvl() [mandatory]
904
905 Argument : void
906 Return : int
907
908This function may execute with the MMU and data caches enabled if the platform
909port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
910called by the primary CPU.
911
912This function is called by the PSCI implementation both during cold and warm
913boot, to determine the maximum affinity level that the power management
James Morrisseyba3155b2013-10-29 10:56:46 +0000914operations should apply to. ARMv8-A has support for 4 affinity levels. It is
Achin Gupta4f6ad662013-10-25 09:08:21 +0100915likely that hardware will implement fewer affinity levels. This function allows
916the PSCI implementation to consider only those affinity levels in the system
917that the platform implements. For example, the Base AEM FVP implements two
918clusters with a configurable number of CPUs. It reports the maximum affinity
919level as 1, resulting in PSCI power control up to the cluster level.
920
921
922### Function : platform_setup_pm() [mandatory]
923
924 Argument : plat_pm_ops **
925 Return : int
926
927This function may execute with the MMU and data caches enabled if the platform
928port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
929called by the primary CPU.
930
931This function is called by PSCI initialization code. Its purpose is to export
932handler routines for platform-specific power management actions by populating
933the passed pointer with a pointer to BL3-1's private `plat_pm_ops` structure.
934
935A description of each member of this structure is given below. Please refer to
Ryan Harkin03cb8fb2014-01-15 17:37:25 +0000936the ARM FVP specific implementation of these handlers in [../plat/fvp/plat_pm.c]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100937as an example. A platform port may choose not implement some of the power
938management operations. For example, the ARM FVP port does not implement the
939`affinst_standby()` function.
940
941#### plat_pm_ops.affinst_standby()
942
943Perform the platform-specific setup to enter the standby state indicated by the
944passed argument.
945
946#### plat_pm_ops.affinst_on()
947
948Perform the platform specific setup to power on an affinity instance, specified
949by the `MPIDR` (first argument) and `affinity level` (fourth argument). The
950`state` (fifth argument) contains the current state of that affinity instance
951(ON or OFF). This is useful to determine whether any action must be taken. For
952example, while powering on a CPU, the cluster that contains this CPU might
953already be in the ON state. The platform decides what actions must be taken to
954transition from the current state to the target state (indicated by the power
955management operation).
956
957#### plat_pm_ops.affinst_off()
958
959Perform the platform specific setup to power off an affinity instance in the
960`MPIDR` of the calling CPU. It is called by the PSCI `CPU_OFF` API
961implementation.
962
963The `MPIDR` (first argument), `affinity level` (second argument) and `state`
964(third argument) have a similar meaning as described in the `affinst_on()`
965operation. They are used to identify the affinity instance on which the call
966is made and its current state. This gives the platform port an indication of the
967state transition it must make to perform the requested action. For example, if
968the calling CPU is the last powered on CPU in the cluster, after powering down
969affinity level 0 (CPU), the platform port should power down affinity level 1
970(the cluster) as well.
971
972This function is called with coherent stacks. This allows the PSCI
973implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +0000974stale stack state after turning off the caches. On ARMv8-A cache hits do not
975occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100976
977#### plat_pm_ops.affinst_suspend()
978
979Perform the platform specific setup to power off an affinity instance in the
980`MPIDR` of the calling CPU. It is called by the PSCI `CPU_SUSPEND` API
981implementation.
982
983The `MPIDR` (first argument), `affinity level` (third argument) and `state`
984(fifth argument) have a similar meaning as described in the `affinst_on()`
985operation. They are used to identify the affinity instance on which the call
986is made and its current state. This gives the platform port an indication of the
987state transition it must make to perform the requested action. For example, if
988the calling CPU is the last powered on CPU in the cluster, after powering down
989affinity level 0 (CPU), the platform port should power down affinity level 1
990(the cluster) as well.
991
992The difference between turning an affinity instance off versus suspending it
993is that in the former case, the affinity instance is expected to re-initialize
994its state when its next powered on (see `affinst_on_finish()`). In the latter
995case, the affinity instance is expected to save enough state so that it can
996resume execution by restoring this state when its powered on (see
997`affinst_suspend_finish()`).
998
999This function is called with coherent stacks. This allows the PSCI
1000implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001001stale stack state after turning off the caches. On ARMv8-A cache hits do not
1002occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001003
1004#### plat_pm_ops.affinst_on_finish()
1005
1006This function is called by the PSCI implementation after the calling CPU is
1007powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1008It performs the platform-specific setup required to initialize enough state for
1009this CPU to enter the normal world and also provide secure runtime firmware
1010services.
1011
1012The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1013(third argument) have a similar meaning as described in the previous operations.
1014
1015This function is called with coherent stacks. This allows the PSCI
1016implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001017stale stack state after turning off the caches. On ARMv8-A cache hits do not
1018occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001019
1020#### plat_pm_ops.affinst_on_suspend()
1021
1022This function is called by the PSCI implementation after the calling CPU is
1023powered on and released from reset in response to an asynchronous wakeup
1024event, for example a timer interrupt that was programmed by the CPU during the
1025`CPU_SUSPEND` call. It performs the platform-specific setup required to
1026restore the saved state for this CPU to resume execution in the normal world
1027and also provide secure runtime firmware services.
1028
1029The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1030(third argument) have a similar meaning as described in the previous operations.
1031
1032This function is called with coherent stacks. This allows the PSCI
1033implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001034stale stack state after turning off the caches. On ARMv8-A cache hits do not
1035occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001036
1037BL3-1 platform initialization code must also detect the system topology and
1038the state of each affinity instance in the topology. This information is
1039critical for the PSCI runtime service to function correctly. More details are
1040provided in the description of the `plat_get_aff_count()` and
1041`plat_get_aff_state()` functions above.
1042
1043
Harry Liebela960f282013-12-12 16:03:44 +000010444. C Library
1045-------------
1046
1047To avoid subtle toolchain behavioral dependencies, the header files provided
1048by the compiler are not used. The software is built with the `-nostdinc` flag
1049to ensure no headers are included from the toolchain inadvertently. Instead the
1050required headers are included in the ARM Trusted Firmware source tree. The
1051library only contains those C library definitions required by the local
1052implementation. If more functionality is required, the needed library functions
1053will need to be added to the local implementation.
1054
1055Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
1056headers have been cut down in order to simplify the implementation. In order to
1057minimize changes to the header files, the [FreeBSD] layout has been maintained.
1058The generic C library definitions can be found in `include/stdlib` with more
1059system and machine specific declarations in `include/stdlib/sys` and
1060`include/stdlib/machine`.
1061
1062The local C library implementations can be found in `lib/stdlib`. In order to
1063extend the C library these files may need to be modified. It is recommended to
1064use a release version of [FreeBSD] as a starting point.
1065
1066The C library header files in the [FreeBSD] source tree are located in the
1067`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
1068can be found in the `sys/<machine-type>` directories. These files define things
1069like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
1070port for [FreeBSD] does not yet exist, the machine specific definitions are
1071based on existing machine types with similar properties (for example SPARC64).
1072
1073Where possible, C library function implementations were taken from [FreeBSD]
1074as found in the `lib/libc` directory.
1075
1076A copy of the [FreeBSD] sources can be downloaded with `git`.
1077
1078 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
1079
1080
Harry Liebeld265bd72014-01-31 19:04:10 +000010815. Storage abstraction layer
1082-----------------------------
1083
1084In order to improve platform independence and portability an storage abstraction
1085layer is used to load data from non-volatile platform storage.
1086
1087Each platform should register devices and their drivers via the Storage layer.
1088These drivers then need to be initialized by bootloader phases as
1089required in their respective `blx_platform_setup()` functions. Currently
1090storage access is only required by BL1 and BL2 phases. The `load_image()`
1091function uses the storage layer to access non-volatile platform storage.
1092
1093It is mandatory to implement at least one storage driver. For the FVP the
1094Firmware Image Package(FIP) driver is provided as the default means to load data
1095from storage (see the "Firmware Image Package" section in the [User Guide]).
1096The storage layer is described in the header file `include/io_storage.h`. The
1097implementation of the common library is in `lib/io_storage.c` and the driver
1098files are located in `drivers/io/`.
1099
1100Each IO driver must provide `io_dev_*` structures, as described in
1101`drivers/io/io_driver.h`. These are returned via a mandatory registration
1102function that is called on platform initialization. The semi-hosting driver
1103implementation in `io_semihosting.c` can be used as an example.
1104
1105The Storage layer provides mechanisms to initialize storage devices before
1106IO operations are called. The basic operations supported by the layer
1107include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
1108Drivers do not have to implement all operations, but each platform must
1109provide at least one driver for a device capable of supporting generic
1110operations such as loading a bootloader image.
1111
1112The current implementation only allows for known images to be loaded by the
1113firmware. These images are specified by using their names, as defined in the
1114`platform.h` file. The platform layer (`plat_get_image_source()`) then returns
1115a reference to a device and a driver-specific `spec` which will be understood
1116by the driver to allow access to the image data.
1117
1118The layer is designed in such a way that is it possible to chain drivers with
1119other drivers. For example, file-system drivers may be implemented on top of
1120physical block devices, both represented by IO devices with corresponding
1121drivers. In such a case, the file-system "binding" with the block device may
1122be deferred until the file-system device is initialised.
1123
1124The abstraction currently depends on structures being statically allocated
1125by the drivers and callers, as the system does not yet provide a means of
1126dynamically allocating memory. This may also have the affect of limiting the
1127amount of open resources per driver.
1128
1129
Achin Gupta4f6ad662013-10-25 09:08:21 +01001130- - - - - - - - - - - - - - - - - - - - - - - - - -
1131
Dan Handleye83b0ca2014-01-14 18:17:09 +00001132_Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01001133
1134
1135[User Guide]: user-guide.md
Harry Liebela960f282013-12-12 16:03:44 +00001136[FreeBSD]: http://www.freebsd.org
Achin Gupta4f6ad662013-10-25 09:08:21 +01001137
1138[../plat/common/aarch64/platform_helpers.S]: ../plat/common/aarch64/platform_helpers.S
1139[../plat/fvp/platform.h]: ../plat/fvp/platform.h
Ryan Harkin03cb8fb2014-01-15 17:37:25 +00001140[../plat/fvp/aarch64/plat_common.c]: ../plat/fvp/aarch64/plat_common.c
1141[../plat/fvp/plat_pm.c]: ../plat/fvp/plat_pm.c
Achin Gupta4f6ad662013-10-25 09:08:21 +01001142[../include/runtime_svc.h]: ../include/runtime_svc.h