blob: 2c828c2717b88c16c2a9c806c9f21734fc3568a2 [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
Joakim Bech14a5b342014-11-25 10:55:26 +010071. [Introduction](#1--introduction)
82. [Common Modifications](#2--common-modifications)
9 * [Common mandatory modifications](#21-common-mandatory-modifications)
10 * [Handling reset](#22-handling-reset)
Soby Mathew58523c02015-06-08 12:32:50 +010011 * [Common mandatory modifications](#23-common-mandatory-modifications)
12 * [Common optional modifications](#24-common-optional-modifications)
Joakim Bech14a5b342014-11-25 10:55:26 +0100133. [Boot Loader stage specific modifications](#3--modifications-specific-to-a-boot-loader-stage)
14 * [Boot Loader stage 1 (BL1)](#31-boot-loader-stage-1-bl1)
15 * [Boot Loader stage 2 (BL2)](#32-boot-loader-stage-2-bl2)
16 * [Boot Loader stage 3-1 (BL3-1)](#32-boot-loader-stage-3-1-bl3-1)
17 * [PSCI implementation (in BL3-1)](#33-power-state-coordination-interface-in-bl3-1)
18 * [Interrupt Management framework (in BL3-1)](#34--interrupt-management-framework-in-bl3-1)
19 * [Crash Reporting mechanism (in BL3-1)](#35--crash-reporting-mechanism-in-bl3-1)
204. [Build flags](#4--build-flags)
215. [C Library](#5--c-library)
226. [Storage abstraction layer](#6--storage-abstraction-layer)
Achin Gupta4f6ad662013-10-25 09:08:21 +010023
24- - - - - - - - - - - - - - - - - -
25
261. Introduction
27----------------
28
Soby Mathew58523c02015-06-08 12:32:50 +010029Please note that this document has been updated for the new platform API
30as required by the PSCI v1.0 implementation. Please refer to the
31[Migration Guide] for the previous platform API.
32
Achin Gupta4f6ad662013-10-25 09:08:21 +010033Porting the ARM Trusted Firmware to a new platform involves making some
34mandatory and optional modifications for both the cold and warm boot paths.
35Modifications consist of:
36
37* Implementing a platform-specific function or variable,
38* Setting up the execution context in a certain way, or
39* Defining certain constants (for example #defines).
40
Dan Handley4a75b842015-03-19 19:24:43 +000041The platform-specific functions and variables are declared in
Dan Handleyb68954c2014-05-29 12:30:24 +010042[include/plat/common/platform.h]. The firmware provides a default implementation
43of variables and functions to fulfill the optional requirements. These
44implementations are all weakly defined; they are provided to ease the porting
45effort. Each platform port can override them with its own implementation if the
46default implementation is inadequate.
Achin Gupta4f6ad662013-10-25 09:08:21 +010047
Dan Handley4a75b842015-03-19 19:24:43 +000048Platform ports that want to be aligned with standard ARM platforms (for example
49FVP and Juno) may also use [include/plat/arm/common/plat_arm.h] and the
50corresponding source files in `plat/arm/common/`. These provide standard
51implementations for some of the required platform porting functions. However,
52using these functions requires the platform port to implement additional
53ARM standard platform porting functions. These additional functions are not
54documented here.
55
Achin Gupta4f6ad662013-10-25 09:08:21 +010056Some modifications are common to all Boot Loader (BL) stages. Section 2
57discusses these in detail. The subsequent sections discuss the remaining
58modifications for each BL stage in detail.
59
60This document should be read in conjunction with the ARM Trusted Firmware
61[User Guide].
62
63
642. Common modifications
65------------------------
66
67This section covers the modifications that should be made by the platform for
68each BL stage to correctly port the firmware stack. They are categorized as
69either mandatory or optional.
70
71
722.1 Common mandatory modifications
73----------------------------------
74A platform port must enable the Memory Management Unit (MMU) with identity
75mapped page tables, and enable both the instruction and data caches for each BL
Dan Handley4a75b842015-03-19 19:24:43 +000076stage. In ARM standard platforms, each BL stage configures the MMU in
77the platform-specific architecture setup function, `blX_plat_arch_setup()`.
Achin Gupta4f6ad662013-10-25 09:08:21 +010078
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010079If the build option `USE_COHERENT_MEM` is enabled, each platform can allocate a
Soby Mathewab8707e2015-01-08 18:02:44 +000080block of identity mapped secure memory with Device-nGnRE attributes aligned to
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010081page boundary (4K) for each BL stage. All sections which allocate coherent
82memory are grouped under `coherent_ram`. For ex: Bakery locks are placed in a
83section identified by name `bakery_lock` inside `coherent_ram` so that its
84possible for the firmware to place variables in it using the following C code
85directive:
Achin Gupta4f6ad662013-10-25 09:08:21 +010086
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010087 __attribute__ ((section("bakery_lock")))
Achin Gupta4f6ad662013-10-25 09:08:21 +010088
89Or alternatively the following assembler code directive:
90
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010091 .section bakery_lock
Achin Gupta4f6ad662013-10-25 09:08:21 +010092
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010093The `coherent_ram` section is a sum of all sections like `bakery_lock` which are
94used to allocate any data structures that are accessed both when a CPU is
95executing with its MMU and caches enabled, and when it's running with its MMU
96and caches disabled. Examples are given below.
Achin Gupta4f6ad662013-10-25 09:08:21 +010097
98The following variables, functions and constants must be defined by the platform
99for the firmware to work correctly.
100
101
Dan Handleyb68954c2014-05-29 12:30:24 +0100102### File : platform_def.h [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100103
Dan Handleyb68954c2014-05-29 12:30:24 +0100104Each platform must ensure that a header file of this name is in the system
105include path with the following constants defined. This may require updating the
Dan Handley4a75b842015-03-19 19:24:43 +0000106list of `PLAT_INCLUDES` in the `platform.mk` file. In the ARM development
107platforms, this file is found in `plat/arm/board/<plat_name>/include/`.
108
109Platform ports may optionally use the file [include/plat/common/common_def.h],
110which provides typical values for some of the constants below. These values are
111likely to be suitable for all platform ports.
112
113Platform ports that want to be aligned with standard ARM platforms (for example
114FVP and Juno) may also use [include/plat/arm/common/arm_def.h], which provides
115standard values for some of the constants below. However, this requires the
116platform port to define additional platform porting constants in
117`platform_def.h`. These additional constants are not documented here.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100118
James Morrisseyba3155b2013-10-29 10:56:46 +0000119* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100120
121 Defines the linker format used by the platform, for example
Dan Handley4a75b842015-03-19 19:24:43 +0000122 `elf64-littleaarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100123
James Morrisseyba3155b2013-10-29 10:56:46 +0000124* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100125
126 Defines the processor architecture for the linker by the platform, for
Dan Handley4a75b842015-03-19 19:24:43 +0000127 example `aarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100128
James Morrisseyba3155b2013-10-29 10:56:46 +0000129* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100130
131 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000132 by [plat/common/aarch64/platform_mp_stack.S] and
133 [plat/common/aarch64/platform_up_stack.S].
134
Dan Handley4a75b842015-03-19 19:24:43 +0000135* **define : CACHE_WRITEBACK_GRANULE**
136
137 Defines the size in bits of the largest cache line across all the cache
138 levels in the platform.
139
James Morrisseyba3155b2013-10-29 10:56:46 +0000140* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100141
142 Defines the character string printed by BL1 upon entry into the `bl1_main()`
143 function.
144
James Morrisseyba3155b2013-10-29 10:56:46 +0000145* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100146
147 Defines the total number of CPUs implemented by the platform across all
148 clusters in the system.
149
Soby Mathew58523c02015-06-08 12:32:50 +0100150* **#define : PLAT_NUM_PWR_DOMAINS**
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100151
Soby Mathew58523c02015-06-08 12:32:50 +0100152 Defines the total number of nodes in the power domain topology
153 tree at all the power domain levels used by the platform.
154 This macro is used by the PSCI implementation to allocate
155 data structures to represent power domain topology.
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100156
Soby Mathew58523c02015-06-08 12:32:50 +0100157* **#define : PLAT_MAX_PWR_LVL**
Soby Mathew8c32bc22015-02-12 14:45:02 +0000158
Soby Mathew58523c02015-06-08 12:32:50 +0100159 Defines the maximum power domain level that the power management operations
160 should apply to. More often, but not always, the power domain level
161 corresponds to affinity level. This macro allows the PSCI implementation
162 to know the highest power domain level that it should consider for power
163 management operations in the system that the platform implements. For
164 example, the Base AEM FVP implements two clusters with a configurable
165 number of CPUs and it reports the maximum power domain level as 1.
166
167* **#define : PLAT_MAX_OFF_STATE**
168
169 Defines the local power state corresponding to the deepest power down
170 possible at every power domain level in the platform. The local power
171 states for each level may be sparsely allocated between 0 and this value
172 with 0 being reserved for the RUN state. The PSCI implementation uses this
173 value to initialize the local power states of the power domain nodes and
174 to specify the requested power state for a PSCI_CPU_OFF call.
175
176* **#define : PLAT_MAX_RET_STATE**
177
178 Defines the local power state corresponding to the deepest retention state
179 possible at every power domain level in the platform. This macro should be
180 a value less than PLAT_MAX_OFF_STATE and greater than 0. It is used by the
181 PSCI implementation to distuiguish between retention and power down local
182 power states within PSCI_CPU_SUSPEND call.
Soby Mathew8c32bc22015-02-12 14:45:02 +0000183
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100184* **#define : BL1_RO_BASE**
185
186 Defines the base address in secure ROM where BL1 originally lives. Must be
187 aligned on a page-size boundary.
188
189* **#define : BL1_RO_LIMIT**
190
191 Defines the maximum address in secure ROM that BL1's actual content (i.e.
192 excluding any data section allocated at runtime) can occupy.
193
194* **#define : BL1_RW_BASE**
195
196 Defines the base address in secure RAM where BL1's read-write data will live
197 at runtime. Must be aligned on a page-size boundary.
198
199* **#define : BL1_RW_LIMIT**
200
201 Defines the maximum address in secure RAM that BL1's read-write data can
202 occupy at runtime.
203
James Morrisseyba3155b2013-10-29 10:56:46 +0000204* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100205
206 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000207 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100208
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100209* **#define : BL2_LIMIT**
210
211 Defines the maximum address in secure RAM that the BL2 image can occupy.
212
James Morrisseyba3155b2013-10-29 10:56:46 +0000213* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100214
215 Defines the base address in secure RAM where BL2 loads the BL3-1 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000216 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100217
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100218* **#define : BL31_LIMIT**
219
220 Defines the maximum address in secure RAM that the BL3-1 image can occupy.
221
Harry Liebeld265bd72014-01-31 19:04:10 +0000222* **#define : NS_IMAGE_OFFSET**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100223
Harry Liebeld265bd72014-01-31 19:04:10 +0000224 Defines the base address in non-secure DRAM where BL2 loads the BL3-3 binary
225 image. Must be aligned on a page-size boundary.
226
Juan Castillo16948ae2015-04-13 17:36:19 +0100227For every image, the platform must define individual identifiers that will be
228used by BL1 or BL2 to load the corresponding image into memory from non-volatile
229storage. For the sake of performance, integer numbers will be used as
230identifiers. The platform will use those identifiers to return the relevant
231information about the image to be loaded (file handler, load address,
232authentication information, etc.). The following image identifiers are
233mandatory:
234
235* **#define : BL2_IMAGE_ID**
236
237 BL2 image identifier, used by BL1 to load BL2.
238
239* **#define : BL31_IMAGE_ID**
240
241 BL3-1 image identifier, used by BL2 to load BL3-1.
242
243* **#define : BL33_IMAGE_ID**
244
245 BL3-3 image identifier, used by BL2 to load BL3-3.
246
247If Trusted Board Boot is enabled, the following certificate identifiers must
248also be defined:
249
250* **#define : BL2_CERT_ID**
251
252 BL2 content certificate identifier, used by BL1 to load the BL2 content
253 certificate.
254
255* **#define : TRUSTED_KEY_CERT_ID**
256
257 Trusted key certificate identifier, used by BL2 to load the trusted key
258 certificate.
259
260* **#define : BL31_KEY_CERT_ID**
261
262 BL3-1 key certificate identifier, used by BL2 to load the BL3-1 key
263 certificate.
264
265* **#define : BL31_CERT_ID**
266
267 BL3-1 content certificate identifier, used by BL2 to load the BL3-1 content
268 certificate.
269
270* **#define : BL33_KEY_CERT_ID**
271
272 BL3-3 key certificate identifier, used by BL2 to load the BL3-3 key
273 certificate.
274
275* **#define : BL33_CERT_ID**
276
277 BL3-3 content certificate identifier, used by BL2 to load the BL3-3 content
278 certificate.
279
Achin Gupta8d35f612015-01-25 22:44:23 +0000280If a BL3-0 image is supported by the platform, the following constants must
281also be defined:
282
Juan Castillo16948ae2015-04-13 17:36:19 +0100283* **#define : BL30_IMAGE_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000284
Juan Castillo16948ae2015-04-13 17:36:19 +0100285 BL3-0 image identifier, used by BL2 to load BL3-0 into secure memory from
286 platform storage before being transfered to the SCP.
Achin Gupta8d35f612015-01-25 22:44:23 +0000287
Juan Castillo16948ae2015-04-13 17:36:19 +0100288* **#define : BL30_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000289
Juan Castillo16948ae2015-04-13 17:36:19 +0100290 BL3-0 key certificate identifier, used by BL2 to load the BL3-0 key
291 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000292
Juan Castillo16948ae2015-04-13 17:36:19 +0100293* **#define : BL30_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000294
Juan Castillo16948ae2015-04-13 17:36:19 +0100295 BL3-0 content certificate identifier, used by BL2 to load the BL3-0 content
296 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000297
Dan Handley5a06bb72014-08-04 11:41:20 +0100298If a BL3-2 image is supported by the platform, the following constants must
299also be defined:
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100300
Juan Castillo16948ae2015-04-13 17:36:19 +0100301* **#define : BL32_IMAGE_ID**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100302
Juan Castillo16948ae2015-04-13 17:36:19 +0100303 BL3-2 image identifier, used by BL2 to load BL3-2.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100304
Juan Castillo16948ae2015-04-13 17:36:19 +0100305* **#define : BL32_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000306
Juan Castillo16948ae2015-04-13 17:36:19 +0100307 BL3-2 key certificate identifier, used by BL2 to load the BL3-2 key
308 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000309
Juan Castillo16948ae2015-04-13 17:36:19 +0100310* **#define : BL32_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000311
Juan Castillo16948ae2015-04-13 17:36:19 +0100312 BL3-2 content certificate identifier, used by BL2 to load the BL3-2 content
313 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000314
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100315* **#define : BL32_BASE**
316
317 Defines the base address in secure memory where BL2 loads the BL3-2 binary
Dan Handley5a06bb72014-08-04 11:41:20 +0100318 image. Must be aligned on a page-size boundary.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100319
320* **#define : BL32_LIMIT**
321
Dan Handley5a06bb72014-08-04 11:41:20 +0100322 Defines the maximum address that the BL3-2 image can occupy.
323
324If the Test Secure-EL1 Payload (TSP) instantiation of BL3-2 is supported by the
325platform, the following constants must also be defined:
326
327* **#define : TSP_SEC_MEM_BASE**
328
329 Defines the base address of the secure memory used by the TSP image on the
330 platform. This must be at the same address or below `BL32_BASE`.
331
332* **#define : TSP_SEC_MEM_SIZE**
333
334 Defines the size of the secure memory used by the BL3-2 image on the
335 platform. `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE` must fully accomodate
336 the memory required by the BL3-2 image, defined by `BL32_BASE` and
337 `BL32_LIMIT`.
338
339* **#define : TSP_IRQ_SEC_PHY_TIMER**
340
341 Defines the ID of the secure physical generic timer interrupt used by the
342 TSP's interrupt handling code.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100343
Dan Handley4a75b842015-03-19 19:24:43 +0000344If the platform port uses the translation table library code, the following
345constant must also be defined:
346
347* **#define : MAX_XLAT_TABLES**
348
349 Defines the maximum number of translation tables that are allocated by the
350 translation table library code. To minimize the amount of runtime memory
351 used, choose the smallest value needed to map the required virtual addresses
352 for each BL stage.
353
Dan Handley6d16ce02014-08-04 18:31:43 +0100354If the platform port uses the IO storage framework, the following constants
355must also be defined:
356
357* **#define : MAX_IO_DEVICES**
358
359 Defines the maximum number of registered IO devices. Attempting to register
360 more devices than this value using `io_register_device()` will fail with
Juan Castillo7e26fe12015-10-01 17:55:11 +0100361 -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100362
363* **#define : MAX_IO_HANDLES**
364
365 Defines the maximum number of open IO handles. Attempting to open more IO
Juan Castillo7e26fe12015-10-01 17:55:11 +0100366 entities than this value using `io_open()` will fail with -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100367
Soby Mathewab8707e2015-01-08 18:02:44 +0000368If the platform needs to allocate data within the per-cpu data framework in
369BL3-1, it should define the following macro. Currently this is only required if
370the platform decides not to use the coherent memory section by undefining the
371USE_COHERENT_MEM build flag. In this case, the framework allocates the required
372memory within the the per-cpu data to minimize wastage.
373
374* **#define : PLAT_PCPU_DATA_SIZE**
375
376 Defines the memory (in bytes) to be reserved within the per-cpu data
377 structure for use by the platform layer.
378
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100379The following constants are optional. They should be defined when the platform
Dan Handley4a75b842015-03-19 19:24:43 +0000380memory layout implies some image overlaying like in ARM standard platforms.
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100381
382* **#define : BL31_PROGBITS_LIMIT**
383
384 Defines the maximum address in secure RAM that the BL3-1's progbits sections
385 can occupy.
386
Dan Handley5a06bb72014-08-04 11:41:20 +0100387* **#define : TSP_PROGBITS_LIMIT**
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100388
389 Defines the maximum address that the TSP's progbits sections can occupy.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100390
Dan Handleyb68954c2014-05-29 12:30:24 +0100391### File : plat_macros.S [mandatory]
Soby Mathewa43d4312014-04-07 15:28:55 +0100392
Dan Handleyb68954c2014-05-29 12:30:24 +0100393Each platform must ensure a file of this name is in the system include path with
Dan Handley4a75b842015-03-19 19:24:43 +0000394the following macro defined. In the ARM development platforms, this file is
395found in `plat/arm/board/<plat_name>/include/plat_macros.S`.
Soby Mathewa43d4312014-04-07 15:28:55 +0100396
397* **Macro : plat_print_gic_regs**
398
399 This macro allows the crash reporting routine to print GIC registers
Soby Mathew8c106902014-07-16 09:23:52 +0100400 in case of an unhandled exception in BL3-1. This aids in debugging and
Soby Mathewa43d4312014-04-07 15:28:55 +0100401 this macro can be defined to be empty in case GIC register reporting is
402 not desired.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100403
Soby Mathew8c106902014-07-16 09:23:52 +0100404* **Macro : plat_print_interconnect_regs**
405
Dan Handley4a75b842015-03-19 19:24:43 +0000406 This macro allows the crash reporting routine to print interconnect
407 registers in case of an unhandled exception in BL3-1. This aids in debugging
408 and this macro can be defined to be empty in case interconnect register
409 reporting is not desired. In ARM standard platforms, the CCI snoop
410 control registers are reported.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100411
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000412
Vikram Kanigirie452cd82014-05-23 15:56:12 +01004132.2 Handling Reset
414------------------
415
416BL1 by default implements the reset vector where execution starts from a cold
417or warm boot. BL3-1 can be optionally set as a reset vector using the
418RESET_TO_BL31 make variable.
419
420For each CPU, the reset vector code is responsible for the following tasks:
421
4221. Distinguishing between a cold boot and a warm boot.
423
4242. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
425 the CPU is placed in a platform-specific state until the primary CPU
426 performs the necessary steps to remove it from this state.
427
4283. In the case of a warm boot, ensuring that the CPU jumps to a platform-
429 specific address in the BL3-1 image in the same processor mode as it was
430 when released from reset.
431
432The following functions need to be implemented by the platform port to enable
433reset vector code to perform the above tasks.
434
435
Soby Mathew58523c02015-06-08 12:32:50 +0100436### Function : plat_get_my_entrypoint() [mandatory when PROGRAMMABLE_RESET_ADDRESS == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100437
Soby Mathew58523c02015-06-08 12:32:50 +0100438 Argument : void
439 Return : unsigned long
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100440
Soby Mathew58523c02015-06-08 12:32:50 +0100441This function is called with the called with the MMU and caches disabled
442(`SCTLR_EL3.M` = 0 and `SCTLR_EL3.C` = 0). The function is responsible for
443distinguishing between a warm and cold reset for the current CPU using
444platform-specific means. If it's a warm reset, then it returns the warm
445reset entrypoint point provided to `plat_setup_psci_ops()` during
446BL3-1 initialization. If it's a cold reset then this function must return zero.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100447
448This function does not follow the Procedure Call Standard used by the
449Application Binary Interface for the ARM 64-bit architecture. The caller should
450not assume that callee saved registers are preserved across a call to this
451function.
452
453This function fulfills requirement 1 and 3 listed above.
454
Soby Mathew58523c02015-06-08 12:32:50 +0100455Note that for platforms that support programming the reset address, it is
456expected that a CPU will start executing code directly at the right address,
457both on a cold and warm reset. In this case, there is no need to identify the
458type of reset nor to query the warm reset entrypoint. Therefore, implementing
459this function is not required on such platforms.
460
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100461
462### Function : plat_secondary_cold_boot_setup() [mandatory]
463
464 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100465
466This function is called with the MMU and data caches disabled. It is responsible
467for placing the executing secondary CPU in a platform-specific state until the
468primary CPU performs the necessary actions to bring it out of that state and
Sandrine Bailleux52010cc2015-05-19 11:54:45 +0100469allow entry into the OS. This function must not return.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100470
471In the ARM FVP port, each secondary CPU powers itself off. The primary CPU is
472responsible for powering up the secondary CPU when normal world software
473requires them.
474
475This function fulfills requirement 2 above.
476
477
Soby Mathew58523c02015-06-08 12:32:50 +0100478### Function : plat_is_my_cpu_primary() [mandatory]
Juan Castillo53fdceb2014-07-16 15:53:43 +0100479
Soby Mathew58523c02015-06-08 12:32:50 +0100480 Argument : void
Juan Castillo53fdceb2014-07-16 15:53:43 +0100481 Return : unsigned int
482
Soby Mathew58523c02015-06-08 12:32:50 +0100483This function identifies whether the current CPU is the primary CPU or a
484secondary CPU. A return value of zero indicates that the CPU is not the
485primary CPU, while a non-zero return value indicates that the CPU is the
486primary CPU.
Juan Castillo53fdceb2014-07-16 15:53:43 +0100487
488
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100489### Function : platform_mem_init() [mandatory]
490
491 Argument : void
492 Return : void
493
494This function is called before any access to data is made by the firmware, in
495order to carry out any essential memory initialization.
496
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100497
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100498### Function: plat_get_rotpk_info()
499
500 Argument : void *, void **, unsigned int *, unsigned int *
501 Return : int
502
503This function is mandatory when Trusted Board Boot is enabled. It returns a
504pointer to the ROTPK stored in the platform (or a hash of it) and its length.
505The ROTPK must be encoded in DER format according to the following ASN.1
506structure:
507
508 AlgorithmIdentifier ::= SEQUENCE {
509 algorithm OBJECT IDENTIFIER,
510 parameters ANY DEFINED BY algorithm OPTIONAL
511 }
512
513 SubjectPublicKeyInfo ::= SEQUENCE {
514 algorithm AlgorithmIdentifier,
515 subjectPublicKey BIT STRING
516 }
517
518In case the function returns a hash of the key:
519
520 DigestInfo ::= SEQUENCE {
521 digestAlgorithm AlgorithmIdentifier,
522 digest OCTET STRING
523 }
524
525The function returns 0 on success. Any other value means the ROTPK could not be
526retrieved from the platform. The function also reports extra information related
527to the ROTPK in the flags parameter.
528
529
Soby Mathew58523c02015-06-08 12:32:50 +01005302.3 Common mandatory modifications
531---------------------------------
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100532
Soby Mathew58523c02015-06-08 12:32:50 +0100533The following functions are mandatory functions which need to be implemented
534by the platform port.
535
536### Function : plat_my_core_pos()
537
538 Argument : void
539 Return : unsigned int
540
541This funtion returns the index of the calling CPU which is used as a
542CPU-specific linear index into blocks of memory (for example while allocating
543per-CPU stacks). This function will be invoked very early in the
544initialization sequence which mandates that this function should be
545implemented in assembly and should not rely on the avalability of a C
546runtime environment.
547
548This function plays a crucial role in the power domain topology framework in
549PSCI and details of this can be found in [Power Domain Topology Design].
550
551### Function : plat_core_pos_by_mpidr()
552
553 Argument : u_register_t
554 Return : int
555
556This function validates the `MPIDR` of a CPU and converts it to an index,
557which can be used as a CPU-specific linear index into blocks of memory. In
558case the `MPIDR` is invalid, this function returns -1. This function will only
559be invoked by BL3-1 after the power domain topology is initialized and can
560utilize the C runtime environment. For further details about how ARM Trusted
561Firmware represents the power domain topology and how this relates to the
562linear CPU index, please refer [Power Domain Topology Design].
563
564
565
5662.4 Common optional modifications
Achin Gupta4f6ad662013-10-25 09:08:21 +0100567---------------------------------
568
569The following are helper functions implemented by the firmware that perform
570common platform-specific tasks. A platform may choose to override these
571definitions.
572
Soby Mathew58523c02015-06-08 12:32:50 +0100573### Function : plat_set_my_stack()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100574
Soby Mathew58523c02015-06-08 12:32:50 +0100575 Argument : void
Achin Gupta4f6ad662013-10-25 09:08:21 +0100576 Return : void
577
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000578This function sets the current stack pointer to the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100579has been allocated for the current CPU. For BL images that only require a
580stack for the primary CPU, the UP version of the function is used. The size
581of the stack allocated to each CPU is specified by the platform defined
582constant `PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100583
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000584Common implementations of this function for the UP and MP BL images are
585provided in [plat/common/aarch64/platform_up_stack.S] and
586[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100587
588
Soby Mathew58523c02015-06-08 12:32:50 +0100589### Function : plat_get_my_stack()
Achin Guptac8afc782013-11-25 18:45:02 +0000590
Soby Mathew58523c02015-06-08 12:32:50 +0100591 Argument : void
Achin Guptac8afc782013-11-25 18:45:02 +0000592 Return : unsigned long
593
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000594This function returns the base address of the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100595has been allocated for the current CPU. For BL images that only require a
596stack for the primary CPU, the UP version of the function is used. The size
597of the stack allocated to each CPU is specified by the platform defined
598constant `PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000599
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000600Common implementations of this function for the UP and MP BL images are
601provided in [plat/common/aarch64/platform_up_stack.S] and
602[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000603
604
Achin Gupta4f6ad662013-10-25 09:08:21 +0100605### Function : plat_report_exception()
606
607 Argument : unsigned int
608 Return : void
609
610A platform may need to report various information about its status when an
611exception is taken, for example the current exception level, the CPU security
612state (secure/non-secure), the exception type, and so on. This function is
613called in the following circumstances:
614
615* In BL1, whenever an exception is taken.
616* In BL2, whenever an exception is taken.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100617
618The default implementation doesn't do anything, to avoid making assumptions
619about the way the platform displays its status information.
620
621This function receives the exception type as its argument. Possible values for
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000622exceptions types are listed in the [include/runtime_svc.h] header file. Note
Achin Gupta4f6ad662013-10-25 09:08:21 +0100623that these constants are not related to any architectural exception code; they
624are just an ARM Trusted Firmware convention.
625
626
Soby Mathew24fb8382014-08-14 12:22:32 +0100627### Function : plat_reset_handler()
628
629 Argument : void
630 Return : void
631
632A platform may need to do additional initialization after reset. This function
633allows the platform to do the platform specific intializations. Platform
634specific errata workarounds could also be implemented here. The api should
Soby Mathew683f7882015-01-29 12:00:58 +0000635preserve the values of callee saved registers x19 to x29.
Soby Mathew24fb8382014-08-14 12:22:32 +0100636
Yatharth Kochar79a97b22014-11-20 18:09:41 +0000637The default implementation doesn't do anything. If a platform needs to override
Dan Handley4a75b842015-03-19 19:24:43 +0000638the default implementation, refer to the [Firmware Design] for general
Sandrine Bailleux452b7fa2015-05-27 17:14:22 +0100639guidelines.
Soby Mathew24fb8382014-08-14 12:22:32 +0100640
Soby Mathewadd40352014-08-14 12:49:05 +0100641### Function : plat_disable_acp()
642
643 Argument : void
644 Return : void
645
646This api allows a platform to disable the Accelerator Coherency Port (if
647present) during a cluster power down sequence. The default weak implementation
648doesn't do anything. Since this api is called during the power down sequence,
649it has restrictions for stack usage and it can use the registers x0 - x17 as
650scratch registers. It should preserve the value in x18 register as it is used
651by the caller to store the return address.
652
Juan Castillo40fc6cd2015-09-25 15:41:14 +0100653### Function : plat_error_handler()
654
655 Argument : int
656 Return : void
657
658This API is called when the generic code encounters an error situation from
659which it cannot continue. It allows the platform to perform error reporting or
660recovery actions (for example, reset the system). This function must not return.
661
662The parameter indicates the type of error using standard codes from `errno.h`.
663Possible errors reported by the generic code are:
664
665* `-EAUTH`: a certificate or image could not be authenticated (when Trusted
666 Board Boot is enabled)
667* `-ENOENT`: the requested image or certificate could not be found or an IO
668 error was detected
669* `-ENOMEM`: resources exhausted. Trusted Firmware does not use dynamic
670 memory, so this error is usually an indication of an incorrect array size
671
672The default implementation simply spins.
673
Soby Mathew24fb8382014-08-14 12:22:32 +0100674
Achin Gupta4f6ad662013-10-25 09:08:21 +01006753. Modifications specific to a Boot Loader stage
676-------------------------------------------------
677
6783.1 Boot Loader Stage 1 (BL1)
679-----------------------------
680
681BL1 implements the reset vector where execution starts from after a cold or
682warm boot. For each CPU, BL1 is responsible for the following tasks:
683
Vikram Kanigirie452cd82014-05-23 15:56:12 +01006841. Handling the reset as described in section 2.2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100685
6862. In the case of a cold boot and the CPU being the primary CPU, ensuring that
687 only this CPU executes the remaining BL1 code, including loading and passing
688 control to the BL2 stage.
689
Vikram Kanigirie452cd82014-05-23 15:56:12 +01006903. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100691 address specified by the platform defined constant `BL2_BASE`.
692
Vikram Kanigirie452cd82014-05-23 15:56:12 +01006934. Populating a `meminfo` structure with the following information in memory,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100694 accessible by BL2 immediately upon entry.
695
696 meminfo.total_base = Base address of secure RAM visible to BL2
697 meminfo.total_size = Size of secure RAM visible to BL2
698 meminfo.free_base = Base address of secure RAM available for
699 allocation to BL2
700 meminfo.free_size = Size of secure RAM available for allocation to BL2
701
702 BL1 places this `meminfo` structure at the beginning of the free memory
703 available for its use. Since BL1 cannot allocate memory dynamically at the
704 moment, its free memory will be available for BL2's use as-is. However, this
705 means that BL2 must read the `meminfo` structure before it starts using its
706 free memory (this is discussed in Section 3.2).
707
708 In future releases of the ARM Trusted Firmware it will be possible for
709 the platform to decide where it wants to place the `meminfo` structure for
710 BL2.
711
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100712 BL1 implements the `bl1_init_bl2_mem_layout()` function to populate the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100713 BL2 `meminfo` structure. The platform may override this implementation, for
714 example if the platform wants to restrict the amount of memory visible to
715 BL2. Details of how to do this are given below.
716
717The following functions need to be implemented by the platform port to enable
718BL1 to perform the above tasks.
719
720
Dan Handley4a75b842015-03-19 19:24:43 +0000721### Function : bl1_early_platform_setup() [mandatory]
722
723 Argument : void
724 Return : void
725
726This function executes with the MMU and data caches disabled. It is only called
727by the primary CPU.
728
729In ARM standard platforms, this function initializes the console and enables
730snoop requests into the primary CPU's cluster.
731
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100732### Function : bl1_plat_arch_setup() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100733
734 Argument : void
735 Return : void
736
Achin Gupta4f6ad662013-10-25 09:08:21 +0100737This function performs any platform-specific and architectural setup that the
Dan Handley4a75b842015-03-19 19:24:43 +0000738platform requires. Platform-specific setup might include configuration of
739memory controllers and the interconnect.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100740
Dan Handley4a75b842015-03-19 19:24:43 +0000741In ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100742
743This function helps fulfill requirement 2 above.
744
745
746### Function : bl1_platform_setup() [mandatory]
747
748 Argument : void
749 Return : void
750
751This function executes with the MMU and data caches enabled. It is responsible
752for performing any remaining platform-specific setup that can occur after the
753MMU and data cache have been enabled.
754
Dan Handley4a75b842015-03-19 19:24:43 +0000755In ARM standard platforms, this function initializes the storage abstraction
756layer used to load the next bootloader image.
Harry Liebeld265bd72014-01-31 19:04:10 +0000757
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100758This function helps fulfill requirement 3 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100759
760
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000761### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100762
763 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000764 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100765
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000766This function should only be called on the cold boot path. It executes with the
767MMU and data caches enabled. The pointer returned by this function must point to
768a `meminfo` structure containing the extents and availability of secure RAM for
769the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100770
771 meminfo.total_base = Base address of secure RAM visible to BL1
772 meminfo.total_size = Size of secure RAM visible to BL1
773 meminfo.free_base = Base address of secure RAM available for allocation
774 to BL1
775 meminfo.free_size = Size of secure RAM available for allocation to BL1
776
777This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
778populates a similar structure to tell BL2 the extents of memory available for
779its own use.
780
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100781This function helps fulfill requirement 3 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100782
783
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100784### Function : bl1_init_bl2_mem_layout() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100785
786 Argument : meminfo *, meminfo *, unsigned int, unsigned long
787 Return : void
788
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100789BL1 needs to tell the next stage the amount of secure RAM available
790for it to use. This information is populated in a `meminfo`
Achin Gupta4f6ad662013-10-25 09:08:21 +0100791structure.
792
793Depending upon where BL2 has been loaded in secure RAM (determined by
794`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
795BL1 also ensures that its data sections resident in secure RAM are not visible
Dan Handley4a75b842015-03-19 19:24:43 +0000796to BL2. An illustration of how this is done in ARM standard platforms is given
797in the **Memory layout on ARM development platforms** section in the
798[Firmware Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100799
800
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100801### Function : bl1_plat_set_bl2_ep_info() [mandatory]
802
803 Argument : image_info *, entry_point_info *
804 Return : void
805
806This function is called after loading BL2 image and it can be used to overwrite
807the entry point set by loader and also set the security state and SPSR which
808represents the entry point system state for BL2.
809
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100810
Juan Castilloe3f67122015-10-05 16:59:38 +0100811### Function : bl1_plat_prepare_exit() [optional]
812
Sandrine Bailleux862b5dc2015-11-10 15:01:57 +0000813 Argument : entry_point_info_t *
Juan Castilloe3f67122015-10-05 16:59:38 +0100814 Return : void
815
Sandrine Bailleux862b5dc2015-11-10 15:01:57 +0000816This function is called prior to exiting BL1 in response to the `RUN_IMAGE` SMC
Juan Castilloe3f67122015-10-05 16:59:38 +0100817request raised by BL2. It should be used to perform platform specific clean up
Sandrine Bailleux862b5dc2015-11-10 15:01:57 +0000818or bookkeeping operations before transferring control to the next image. It
819receives the address of the `entry_point_info_t` structure passed from BL2.
820This function runs with MMU disabled.
Juan Castilloe3f67122015-10-05 16:59:38 +0100821
822
Achin Gupta4f6ad662013-10-25 09:08:21 +01008233.2 Boot Loader Stage 2 (BL2)
824-----------------------------
825
826The BL2 stage is executed only by the primary CPU, which is determined in BL1
827using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
828`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
829
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01008301. (Optional) Loading the BL3-0 binary image (if present) from platform
831 provided non-volatile storage. To load the BL3-0 image, BL2 makes use of
832 the `meminfo` returned by the `bl2_plat_get_bl30_meminfo()` function.
833 The platform also defines the address in memory where BL3-0 is loaded
834 through the optional constant `BL30_BASE`. BL2 uses this information
835 to determine if there is enough memory to load the BL3-0 image.
836 Subsequent handling of the BL3-0 image is platform-specific and is
837 implemented in the `bl2_plat_handle_bl30()` function.
838 If `BL30_BASE` is not defined then this step is not performed.
839
8402. Loading the BL3-1 binary image into secure RAM from non-volatile storage. To
Harry Liebeld265bd72014-01-31 19:04:10 +0000841 load the BL3-1 image, BL2 makes use of the `meminfo` structure passed to it
842 by BL1. This structure allows BL2 to calculate how much secure RAM is
843 available for its use. The platform also defines the address in secure RAM
844 where BL3-1 is loaded through the constant `BL31_BASE`. BL2 uses this
845 information to determine if there is enough memory to load the BL3-1 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100846
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01008473. (Optional) Loading the BL3-2 binary image (if present) from platform
Dan Handley1151c822014-04-15 11:38:38 +0100848 provided non-volatile storage. To load the BL3-2 image, BL2 makes use of
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100849 the `meminfo` returned by the `bl2_plat_get_bl32_meminfo()` function.
850 The platform also defines the address in memory where BL3-2 is loaded
851 through the optional constant `BL32_BASE`. BL2 uses this information
852 to determine if there is enough memory to load the BL3-2 image.
853 If `BL32_BASE` is not defined then this and the next step is not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000854
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01008554. (Optional) Arranging to pass control to the BL3-2 image (if present) that
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100856 has been pre-loaded at `BL32_BASE`. BL2 populates an `entry_point_info`
Dan Handley1151c822014-04-15 11:38:38 +0100857 structure in memory provided by the platform with information about how
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100858 BL3-1 should pass control to the BL3-2 image.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000859
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01008605. Loading the normal world BL3-3 binary image into non-secure DRAM from
861 platform storage and arranging for BL3-1 to pass control to this image. This
862 address is determined using the `plat_get_ns_image_entrypoint()` function
863 described below.
864
8656. BL2 populates an `entry_point_info` structure in memory provided by the
866 platform with information about how BL3-1 should pass control to the
867 other BL images.
868
Achin Gupta4f6ad662013-10-25 09:08:21 +0100869The following functions must be implemented by the platform port to enable BL2
870to perform the above tasks.
871
872
873### Function : bl2_early_platform_setup() [mandatory]
874
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100875 Argument : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100876 Return : void
877
878This function executes with the MMU and data caches disabled. It is only called
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100879by the primary CPU. The arguments to this function is the address of the
880`meminfo` structure populated by BL1.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100881
882The platform must copy the contents of the `meminfo` structure into a private
883variable as the original memory may be subsequently overwritten by BL2. The
884copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +0000885`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100886
Dan Handley4a75b842015-03-19 19:24:43 +0000887In ARM standard platforms, this function also initializes the storage
888abstraction layer used to load further bootloader images. It is necessary to do
889this early on platforms with a BL3-0 image, since the later `bl2_platform_setup`
890must be done after BL3-0 is loaded.
891
Achin Gupta4f6ad662013-10-25 09:08:21 +0100892
893### Function : bl2_plat_arch_setup() [mandatory]
894
895 Argument : void
896 Return : void
897
898This function executes with the MMU and data caches disabled. It is only called
899by the primary CPU.
900
901The purpose of this function is to perform any architectural initialization
902that varies across platforms, for example enabling the MMU (since the memory
903map differs across platforms).
904
905
906### Function : bl2_platform_setup() [mandatory]
907
908 Argument : void
909 Return : void
910
911This function may execute with the MMU and data caches enabled if the platform
912port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
913called by the primary CPU.
914
Achin Guptae4d084e2014-02-19 17:18:23 +0000915The purpose of this function is to perform any platform initialization
Dan Handley4a75b842015-03-19 19:24:43 +0000916specific to BL2.
Harry Liebelce19cf12014-04-01 19:28:07 +0100917
Dan Handley4a75b842015-03-19 19:24:43 +0000918In ARM standard platforms, this function performs security setup, including
919configuration of the TrustZone controller to allow non-secure masters access
920to most of DRAM. Part of DRAM is reserved for secure world use.
Harry Liebeld265bd72014-01-31 19:04:10 +0000921
Achin Gupta4f6ad662013-10-25 09:08:21 +0100922
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000923### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100924
925 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000926 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100927
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000928This function should only be called on the cold boot path. It may execute with
929the MMU and data caches enabled if the platform port does the necessary
930initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100931
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000932The purpose of this function is to return a pointer to a `meminfo` structure
933populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100934`bl2_early_platform_setup()` above.
935
936
Sandrine Bailleux93d81d62014-06-24 14:19:36 +0100937### Function : bl2_plat_get_bl30_meminfo() [mandatory]
938
939 Argument : meminfo *
940 Return : void
941
942This function is used to get the memory limits where BL2 can load the
943BL3-0 image. The meminfo provided by this is used by load_image() to
944validate whether the BL3-0 image can be loaded within the given
945memory from the given base.
946
947
948### Function : bl2_plat_handle_bl30() [mandatory]
949
950 Argument : image_info *
951 Return : int
952
953This function is called after loading BL3-0 image and it is used to perform any
954platform-specific actions required to handle the SCP firmware. Typically it
955transfers the image into SCP memory using a platform-specific protocol and waits
956until SCP executes it and signals to the Application Processor (AP) for BL2
957execution to continue.
958
959This function returns 0 on success, a negative error code otherwise.
960
961
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100962### Function : bl2_plat_get_bl31_params() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +0000963
964 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100965 Return : bl31_params *
Harry Liebeld265bd72014-01-31 19:04:10 +0000966
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100967BL2 platform code needs to return a pointer to a `bl31_params` structure it
968will use for passing information to BL3-1. The `bl31_params` structure carries
969the following information.
970 - Header describing the version information for interpreting the bl31_param
971 structure
972 - Information about executing the BL3-3 image in the `bl33_ep_info` field
973 - Information about executing the BL3-2 image in the `bl32_ep_info` field
974 - Information about the type and extents of BL3-1 image in the
975 `bl31_image_info` field
976 - Information about the type and extents of BL3-2 image in the
977 `bl32_image_info` field
978 - Information about the type and extents of BL3-3 image in the
979 `bl33_image_info` field
980
981The memory pointed by this structure and its sub-structures should be
982accessible from BL3-1 initialisation code. BL3-1 might choose to copy the
983necessary content, or maintain the structures until BL3-3 is initialised.
Harry Liebeld265bd72014-01-31 19:04:10 +0000984
985
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100986### Funtion : bl2_plat_get_bl31_ep_info() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100987
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100988 Argument : void
989 Return : entry_point_info *
990
991BL2 platform code returns a pointer which is used to populate the entry point
992information for BL3-1 entry point. The location pointed by it should be
993accessible from BL1 while processing the synchronous exception to run to BL3-1.
994
Dan Handley4a75b842015-03-19 19:24:43 +0000995In ARM standard platforms this is allocated inside a bl2_to_bl31_params_mem
996structure in BL2 memory.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100997
998
999### Function : bl2_plat_set_bl31_ep_info() [mandatory]
1000
1001 Argument : image_info *, entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001002 Return : void
1003
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001004This function is called after loading BL3-1 image and it can be used to
1005overwrite the entry point set by loader and also set the security state
1006and SPSR which represents the entry point system state for BL3-1.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001007
Achin Gupta4f6ad662013-10-25 09:08:21 +01001008
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001009### Function : bl2_plat_set_bl32_ep_info() [mandatory]
1010
1011 Argument : image_info *, entry_point_info *
1012 Return : void
1013
1014This function is called after loading BL3-2 image and it can be used to
1015overwrite the entry point set by loader and also set the security state
1016and SPSR which represents the entry point system state for BL3-2.
1017
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001018
1019### Function : bl2_plat_set_bl33_ep_info() [mandatory]
1020
1021 Argument : image_info *, entry_point_info *
1022 Return : void
1023
1024This function is called after loading BL3-3 image and it can be used to
1025overwrite the entry point set by loader and also set the security state
1026and SPSR which represents the entry point system state for BL3-3.
1027
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001028
1029### Function : bl2_plat_get_bl32_meminfo() [mandatory]
1030
1031 Argument : meminfo *
1032 Return : void
1033
1034This function is used to get the memory limits where BL2 can load the
1035BL3-2 image. The meminfo provided by this is used by load_image() to
1036validate whether the BL3-2 image can be loaded with in the given
1037memory from the given base.
1038
1039### Function : bl2_plat_get_bl33_meminfo() [mandatory]
1040
1041 Argument : meminfo *
1042 Return : void
1043
1044This function is used to get the memory limits where BL2 can load the
1045BL3-3 image. The meminfo provided by this is used by load_image() to
1046validate whether the BL3-3 image can be loaded with in the given
1047memory from the given base.
1048
1049### Function : bl2_plat_flush_bl31_params() [mandatory]
1050
1051 Argument : void
1052 Return : void
1053
1054Once BL2 has populated all the structures that needs to be read by BL1
1055and BL3-1 including the bl31_params structures and its sub-structures,
1056the bl31_ep_info structure and any platform specific data. It flushes
1057all these data to the main memory so that it is available when we jump to
1058later Bootloader stages with MMU off
Achin Gupta4f6ad662013-10-25 09:08:21 +01001059
1060### Function : plat_get_ns_image_entrypoint() [mandatory]
1061
1062 Argument : void
1063 Return : unsigned long
1064
1065As previously described, BL2 is responsible for arranging for control to be
1066passed to a normal world BL image through BL3-1. This function returns the
1067entrypoint of that image, which BL3-1 uses to jump to it.
1068
Harry Liebeld265bd72014-01-31 19:04:10 +00001069BL2 is responsible for loading the normal world BL3-3 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001070
1071
10723.2 Boot Loader Stage 3-1 (BL3-1)
1073---------------------------------
1074
1075During cold boot, the BL3-1 stage is executed only by the primary CPU. This is
1076determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
1077control to BL3-1 at `BL31_BASE`. During warm boot, BL3-1 is executed by all
1078CPUs. BL3-1 executes at EL3 and is responsible for:
1079
10801. Re-initializing all architectural and platform state. Although BL1 performs
1081 some of this initialization, BL3-1 remains resident in EL3 and must ensure
1082 that EL3 architectural and platform state is completely initialized. It
1083 should make no assumptions about the system state when it receives control.
1084
10852. Passing control to a normal world BL image, pre-loaded at a platform-
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001086 specific address by BL2. BL3-1 uses the `entry_point_info` structure that BL2
Achin Gupta4f6ad662013-10-25 09:08:21 +01001087 populated in memory to do this.
1088
10893. Providing runtime firmware services. Currently, BL3-1 only implements a
1090 subset of the Power State Coordination Interface (PSCI) API as a runtime
1091 service. See Section 3.3 below for details of porting the PSCI
1092 implementation.
1093
Achin Gupta35ca3512014-02-19 17:58:33 +000010944. Optionally passing control to the BL3-2 image, pre-loaded at a platform-
1095 specific address by BL2. BL3-1 exports a set of apis that allow runtime
1096 services to specify the security state in which the next image should be
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001097 executed and run the corresponding image. BL3-1 uses the `entry_point_info`
1098 structure populated by BL2 to do this.
1099
1100If BL3-1 is a reset vector, It also needs to handle the reset as specified in
1101section 2.2 before the tasks described above.
Achin Gupta35ca3512014-02-19 17:58:33 +00001102
Achin Gupta4f6ad662013-10-25 09:08:21 +01001103The following functions must be implemented by the platform port to enable BL3-1
1104to perform the above tasks.
1105
1106
1107### Function : bl31_early_platform_setup() [mandatory]
1108
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001109 Argument : bl31_params *, void *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001110 Return : void
1111
1112This function executes with the MMU and data caches disabled. It is only called
1113by the primary CPU. The arguments to this function are:
1114
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001115* The address of the `bl31_params` structure populated by BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001116* An opaque pointer that the platform may use as needed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001117
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001118The platform can copy the contents of the `bl31_params` structure and its
1119sub-structures into private variables if the original memory may be
1120subsequently overwritten by BL3-1 and similarly the `void *` pointing
1121to the platform data also needs to be saved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001122
Dan Handley4a75b842015-03-19 19:24:43 +00001123In ARM standard platforms, BL2 passes a pointer to a `bl31_params` structure
1124in BL2 memory. BL3-1 copies the information in this pointer to internal data
1125structures.
1126
Achin Gupta4f6ad662013-10-25 09:08:21 +01001127
1128### Function : bl31_plat_arch_setup() [mandatory]
1129
1130 Argument : void
1131 Return : void
1132
1133This function executes with the MMU and data caches disabled. It is only called
1134by the primary CPU.
1135
1136The purpose of this function is to perform any architectural initialization
1137that varies across platforms, for example enabling the MMU (since the memory
1138map differs across platforms).
1139
1140
1141### Function : bl31_platform_setup() [mandatory]
1142
1143 Argument : void
1144 Return : void
1145
1146This function may execute with the MMU and data caches enabled if the platform
1147port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
1148called by the primary CPU.
1149
1150The purpose of this function is to complete platform initialization so that both
1151BL3-1 runtime services and normal world software can function correctly.
1152
Dan Handley4a75b842015-03-19 19:24:43 +00001153In ARM standard platforms, this function does the following:
Achin Gupta4f6ad662013-10-25 09:08:21 +01001154* Initializes the generic interrupt controller.
Sandrine Bailleux9e864902014-03-31 11:25:18 +01001155* Enables system-level implementation of the generic timer counter.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001156* Grants access to the system counter timer module
Dan Handley4a75b842015-03-19 19:24:43 +00001157* Initializes the power controller device
Achin Gupta4f6ad662013-10-25 09:08:21 +01001158* Detects the system topology.
1159
1160
1161### Function : bl31_get_next_image_info() [mandatory]
1162
Achin Gupta35ca3512014-02-19 17:58:33 +00001163 Argument : unsigned int
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001164 Return : entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001165
1166This function may execute with the MMU and data caches enabled if the platform
1167port does the necessary initializations in `bl31_plat_arch_setup()`.
1168
1169This function is called by `bl31_main()` to retrieve information provided by
Achin Gupta35ca3512014-02-19 17:58:33 +00001170BL2 for the next image in the security state specified by the argument. BL3-1
1171uses this information to pass control to that image in the specified security
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001172state. This function must return a pointer to the `entry_point_info` structure
Achin Gupta35ca3512014-02-19 17:58:33 +00001173(that was copied during `bl31_early_platform_setup()`) if the image exists. It
1174should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001175
Dan Handley4a75b842015-03-19 19:24:43 +00001176### Function : plat_get_syscnt_freq() [mandatory]
1177
1178 Argument : void
1179 Return : uint64_t
1180
1181This function is used by the architecture setup code to retrieve the counter
1182frequency for the CPU's generic timer. This value will be programmed into the
1183`CNTFRQ_EL0` register. In ARM standard platforms, it returns the base frequency
1184of the system counter, which is retrieved from the first entry in the frequency
1185modes table.
1186
Achin Gupta4f6ad662013-10-25 09:08:21 +01001187
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001188### #define : PLAT_PERCPU_BAKERY_LOCK_SIZE [optional]
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001189
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001190 When `USE_COHERENT_MEM = 0`, this constant defines the total memory (in
1191 bytes) aligned to the cache line boundary that should be allocated per-cpu to
1192 accommodate all the bakery locks.
1193
1194 If this constant is not defined when `USE_COHERENT_MEM = 0`, the linker
1195 calculates the size of the `bakery_lock` input section, aligns it to the
1196 nearest `CACHE_WRITEBACK_GRANULE`, multiplies it with `PLATFORM_CORE_COUNT`
1197 and stores the result in a linker symbol. This constant prevents a platform
1198 from relying on the linker and provide a more efficient mechanism for
1199 accessing per-cpu bakery lock information.
1200
1201 If this constant is defined and its value is not equal to the value
1202 calculated by the linker then a link time assertion is raised. A compile time
1203 assertion is raised if the value of the constant is not aligned to the cache
1204 line boundary.
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001205
Achin Gupta4f6ad662013-10-25 09:08:21 +010012063.3 Power State Coordination Interface (in BL3-1)
1207------------------------------------------------
1208
1209The ARM Trusted Firmware's implementation of the PSCI API is based around the
Soby Mathew58523c02015-06-08 12:32:50 +01001210concept of a _power domain_. A _power domain_ is a CPU or a logical group of
1211CPUs which share some state on which power management operations can be
1212performed as specified by [PSCI]. Each CPU in the system is assigned a cpu
1213index which is a unique number between `0` and `PLATFORM_CORE_COUNT - 1`.
1214The _power domains_ are arranged in a hierarchial tree structure and
1215each _power domain_ can be identified in a system by the cpu index of any CPU
1216that is part of that domain and a _power domain level_. A processing element
1217(for example, a CPU) is at level 0. If the _power domain_ node above a CPU is
1218a logical grouping of CPUs that share some state, then level 1 is that group
1219of CPUs (for example, a cluster), and level 2 is a group of clusters
1220(for example, the system). More details on the power domain topology and its
1221organization can be found in [Power Domain Topology Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +01001222
1223BL3-1's platform initialization code exports a pointer to the platform-specific
1224power management operations required for the PSCI implementation to function
Soby Mathew58523c02015-06-08 12:32:50 +01001225correctly. This information is populated in the `plat_psci_ops` structure. The
1226PSCI implementation calls members of the `plat_psci_ops` structure for performing
1227power management operations on the power domains. For example, the target
1228CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `pwr_domain_on()`
1229handler (if present) is called for the CPU power domain.
1230
1231The `power-state` parameter of a PSCI `CPU_SUSPEND` call can be used to
1232describe composite power states specific to a platform. The PSCI implementation
1233defines a generic representation of the power-state parameter viz which is an
1234array of local power states where each index corresponds to a power domain
1235level. Each entry contains the local power state the power domain at that power
1236level could enter. It depends on the `validate_power_state()` handler to
1237convert the power-state parameter (possibly encoding a composite power state)
1238passed in a PSCI `CPU_SUSPEND` call to this representation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001239
1240The following functions must be implemented to initialize PSCI functionality in
1241the ARM Trusted Firmware.
1242
1243
Soby Mathew58523c02015-06-08 12:32:50 +01001244### Function : plat_get_target_pwr_state() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001245
Soby Mathew58523c02015-06-08 12:32:50 +01001246 Argument : unsigned int, const plat_local_state_t *, unsigned int
1247 Return : plat_local_state_t
Achin Gupta4f6ad662013-10-25 09:08:21 +01001248
Soby Mathew58523c02015-06-08 12:32:50 +01001249The PSCI generic code uses this function to let the platform participate in
1250state coordination during a power management operation. The function is passed
1251a pointer to an array of platform specific local power state `states` (second
1252argument) which contains the requested power state for each CPU at a particular
1253power domain level `lvl` (first argument) within the power domain. The function
1254is expected to traverse this array of upto `ncpus` (third argument) and return
1255a coordinated target power state by the comparing all the requested power
1256states. The target power state should not be deeper than any of the requested
1257power states.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001258
Soby Mathew58523c02015-06-08 12:32:50 +01001259A weak definition of this API is provided by default wherein it assumes
1260that the platform assigns a local state value in order of increasing depth
1261of the power state i.e. for two power states X & Y, if X < Y
1262then X represents a shallower power state than Y. As a result, the
1263coordinated target local power state for a power domain will be the minimum
1264of the requested local power state values.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001265
1266
Soby Mathew58523c02015-06-08 12:32:50 +01001267### Function : plat_get_power_domain_tree_desc() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001268
Soby Mathew58523c02015-06-08 12:32:50 +01001269 Argument : void
1270 Return : const unsigned char *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001271
Soby Mathew58523c02015-06-08 12:32:50 +01001272This function returns a pointer to the byte array containing the power domain
1273topology tree description. The format and method to construct this array are
1274described in [Power Domain Topology Design]. The BL3-1 PSCI initilization code
1275requires this array to be described by the platform, either statically or
1276dynamically, to initialize the power domain topology tree. In case the array
1277is populated dynamically, then plat_core_pos_by_mpidr() and
1278plat_my_core_pos() should also be implemented suitably so that the topology
1279tree description matches the CPU indices returned by these APIs. These APIs
1280together form the platform interface for the PSCI topology framework.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001281
1282
Soby Mathew58523c02015-06-08 12:32:50 +01001283## Function : plat_setup_psci_ops() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001284
Soby Mathew58523c02015-06-08 12:32:50 +01001285 Argument : uintptr_t, const plat_psci_ops **
Achin Gupta4f6ad662013-10-25 09:08:21 +01001286 Return : int
1287
1288This function may execute with the MMU and data caches enabled if the platform
1289port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1290called by the primary CPU.
1291
Soby Mathew58523c02015-06-08 12:32:50 +01001292This function is called by PSCI initialization code. Its purpose is to let
1293the platform layer know about the warm boot entrypoint through the
1294`sec_entrypoint` (first argument) and to export handler routines for
1295platform-specific psci power management actions by populating the passed
1296pointer with a pointer to BL3-1's private `plat_psci_ops` structure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001297
1298A description of each member of this structure is given below. Please refer to
Dan Handley4a75b842015-03-19 19:24:43 +00001299the ARM FVP specific implementation of these handlers in
Soby Mathew58523c02015-06-08 12:32:50 +01001300[plat/arm/board/fvp/fvp_pm.c] as an example. For each PSCI function that the
1301platform wants to support, the associated operation or operations in this
1302structure must be provided and implemented (Refer section 4 of
1303[Firmware Design] for the PSCI API supported in Trusted Firmware). To disable
1304a PSCI function in a platform port, the operation should be removed from this
1305structure instead of providing an empty implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001306
Soby Mathew58523c02015-06-08 12:32:50 +01001307#### plat_psci_ops.cpu_standby()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001308
Soby Mathew58523c02015-06-08 12:32:50 +01001309Perform the platform-specific actions to enter the standby state for a cpu
1310indicated by the passed argument. This provides a fast path for CPU standby
1311wherein overheads of PSCI state management and lock acquistion is avoided.
1312For this handler to be invoked by the PSCI `CPU_SUSPEND` API implementation,
1313the suspend state type specified in the `power-state` parameter should be
1314STANDBY and the target power domain level specified should be the CPU. The
1315handler should put the CPU into a low power retention state (usually by
1316issuing a wfi instruction) and ensure that it can be woken up from that
1317state by a normal interrupt. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001318
Soby Mathew58523c02015-06-08 12:32:50 +01001319#### plat_psci_ops.pwr_domain_on()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001320
Soby Mathew58523c02015-06-08 12:32:50 +01001321Perform the platform specific actions to power on a CPU, specified
1322by the `MPIDR` (first argument). The generic code expects the platform to
1323return PSCI_E_SUCCESS on success or PSCI_E_INTERN_FAIL for any failure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001324
Soby Mathew58523c02015-06-08 12:32:50 +01001325#### plat_psci_ops.pwr_domain_off()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001326
Soby Mathew58523c02015-06-08 12:32:50 +01001327Perform the platform specific actions to prepare to power off the calling CPU
1328and its higher parent power domain levels as indicated by the `target_state`
1329(first argument). It is called by the PSCI `CPU_OFF` API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001330
Soby Mathew58523c02015-06-08 12:32:50 +01001331The `target_state` encodes the platform coordinated target local power states
1332for the CPU power domain and its parent power domain levels. The handler
1333needs to perform power management operation corresponding to the local state
1334at each power level.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001335
Soby Mathew58523c02015-06-08 12:32:50 +01001336For this handler, the local power state for the CPU power domain will be a
1337power down state where as it could be either power down, retention or run state
1338for the higher power domain levels depending on the result of state
1339coordination. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001340
Soby Mathew58523c02015-06-08 12:32:50 +01001341#### plat_psci_ops.pwr_domain_suspend()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001342
Soby Mathew58523c02015-06-08 12:32:50 +01001343Perform the platform specific actions to prepare to suspend the calling
1344CPU and its higher parent power domain levels as indicated by the
1345`target_state` (first argument). It is called by the PSCI `CPU_SUSPEND`
1346API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001347
Soby Mathew58523c02015-06-08 12:32:50 +01001348The `target_state` has a similar meaning as described in
1349the `pwr_domain_off()` operation. It encodes the platform coordinated
1350target local power states for the CPU power domain and its parent
1351power domain levels. The handler needs to perform power management operation
1352corresponding to the local state at each power level. The generic code
1353expects the handler to succeed.
1354
1355The difference between turning a power domain off versus suspending it
1356is that in the former case, the power domain is expected to re-initialize
1357its state when it is next powered on (see `pwr_domain_on_finish()`). In the
1358latter case, the power domain is expected to save enough state so that it can
Achin Gupta4f6ad662013-10-25 09:08:21 +01001359resume execution by restoring this state when its powered on (see
Soby Mathew58523c02015-06-08 12:32:50 +01001360`pwr_domain_suspend_finish()`).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001361
Soby Mathew58523c02015-06-08 12:32:50 +01001362#### plat_psci_ops.pwr_domain_on_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001363
1364This function is called by the PSCI implementation after the calling CPU is
1365powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1366It performs the platform-specific setup required to initialize enough state for
1367this CPU to enter the normal world and also provide secure runtime firmware
1368services.
1369
Soby Mathew58523c02015-06-08 12:32:50 +01001370The `target_state` (first argument) is the prior state of the power domains
1371immediately before the CPU was turned on. It indicates which power domains
1372above the CPU might require initialization due to having previously been in
1373low power states. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001374
Soby Mathew58523c02015-06-08 12:32:50 +01001375#### plat_psci_ops.pwr_domain_suspend_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001376
1377This function is called by the PSCI implementation after the calling CPU is
1378powered on and released from reset in response to an asynchronous wakeup
1379event, for example a timer interrupt that was programmed by the CPU during the
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001380`CPU_SUSPEND` call or `SYSTEM_SUSPEND` call. It performs the platform-specific
1381setup required to restore the saved state for this CPU to resume execution
1382in the normal world and also provide secure runtime firmware services.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001383
Soby Mathew58523c02015-06-08 12:32:50 +01001384The `target_state` (first argument) has a similar meaning as described in
1385the `pwr_domain_on_finish()` operation. The generic code expects the platform
1386to succeed.
Soby Mathew539dced2014-10-02 16:56:51 +01001387
Soby Mathew58523c02015-06-08 12:32:50 +01001388#### plat_psci_ops.validate_power_state()
Soby Mathew539dced2014-10-02 16:56:51 +01001389
1390This function is called by the PSCI implementation during the `CPU_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001391call to validate the `power_state` parameter of the PSCI API and if valid,
1392populate it in `req_state` (second argument) array as power domain level
1393specific local states. If the `power_state` is invalid, the platform must
1394return PSCI_E_INVALID_PARAMS as error, which is propagated back to the
1395normal world PSCI client.
Soby Mathew539dced2014-10-02 16:56:51 +01001396
Soby Mathew58523c02015-06-08 12:32:50 +01001397#### plat_psci_ops.validate_ns_entrypoint()
Soby Mathew539dced2014-10-02 16:56:51 +01001398
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001399This function is called by the PSCI implementation during the `CPU_SUSPEND`,
1400`SYSTEM_SUSPEND` and `CPU_ON` calls to validate the non-secure `entry_point`
Soby Mathew58523c02015-06-08 12:32:50 +01001401parameter passed by the normal world. If the `entry_point` is invalid,
1402the platform must return PSCI_E_INVALID_ADDRESS as error, which is
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001403propagated back to the normal world PSCI client.
1404
Soby Mathew58523c02015-06-08 12:32:50 +01001405#### plat_psci_ops.get_sys_suspend_power_state()
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001406
1407This function is called by the PSCI implementation during the `SYSTEM_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001408call to get the `req_state` parameter from platform which encodes the power
1409domain level specific local states to suspend to system affinity level. The
1410`req_state` will be utilized to do the PSCI state coordination and
1411`pwr_domain_suspend()` will be invoked with the coordinated target state to
1412enter system suspend.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001413
Achin Gupta4f6ad662013-10-25 09:08:21 +01001414
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010014153.4 Interrupt Management framework (in BL3-1)
1416----------------------------------------------
1417BL3-1 implements an Interrupt Management Framework (IMF) to manage interrupts
1418generated in either security state and targeted to EL1 or EL2 in the non-secure
1419state or EL3/S-EL1 in the secure state. The design of this framework is
1420described in the [IMF Design Guide]
1421
1422A platform should export the following APIs to support the IMF. The following
Dan Handley4a75b842015-03-19 19:24:43 +00001423text briefly describes each api and its implementation in ARM standard
1424platforms. The API implementation depends upon the type of interrupt controller
1425present in the platform. ARM standard platforms implements an ARM Generic
1426Interrupt Controller (ARM GIC) as per the version 2.0 of the
1427[ARM GIC Architecture Specification].
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001428
1429### Function : plat_interrupt_type_to_line() [mandatory]
1430
1431 Argument : uint32_t, uint32_t
1432 Return : uint32_t
1433
1434The ARM processor signals an interrupt exception either through the IRQ or FIQ
1435interrupt line. The specific line that is signaled depends on how the interrupt
1436controller (IC) reports different interrupt types from an execution context in
1437either security state. The IMF uses this API to determine which interrupt line
1438the platform IC uses to signal each type of interrupt supported by the framework
1439from a given security state.
1440
1441The first parameter will be one of the `INTR_TYPE_*` values (see [IMF Design
1442Guide]) indicating the target type of the interrupt, the second parameter is the
1443security state of the originating execution context. The return result is the
1444bit position in the `SCR_EL3` register of the respective interrupt trap: IRQ=1,
1445FIQ=2.
1446
Dan Handley4a75b842015-03-19 19:24:43 +00001447ARM standard platforms configure the ARM GIC to signal S-EL1 interrupts
1448as FIQs and Non-secure interrupts as IRQs from either security state.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001449
1450
1451### Function : plat_ic_get_pending_interrupt_type() [mandatory]
1452
1453 Argument : void
1454 Return : uint32_t
1455
1456This API returns the type of the highest priority pending interrupt at the
1457platform IC. The IMF uses the interrupt type to retrieve the corresponding
1458handler function. `INTR_TYPE_INVAL` is returned when there is no interrupt
1459pending. The valid interrupt types that can be returned are `INTR_TYPE_EL3`,
1460`INTR_TYPE_S_EL1` and `INTR_TYPE_NS`.
1461
Dan Handley4a75b842015-03-19 19:24:43 +00001462ARM standard platforms read the _Highest Priority Pending Interrupt
1463Register_ (`GICC_HPPIR`) to determine the id of the pending interrupt. The type
1464of interrupt depends upon the id value as follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001465
14661. id < 1022 is reported as a S-EL1 interrupt
14672. id = 1022 is reported as a Non-secure interrupt.
14683. id = 1023 is reported as an invalid interrupt type.
1469
1470
1471### Function : plat_ic_get_pending_interrupt_id() [mandatory]
1472
1473 Argument : void
1474 Return : uint32_t
1475
1476This API returns the id of the highest priority pending interrupt at the
1477platform IC. The IMF passes the id returned by this API to the registered
1478handler for the pending interrupt if the `IMF_READ_INTERRUPT_ID` build time flag
1479is set. INTR_ID_UNAVAILABLE is returned when there is no interrupt pending.
1480
Dan Handley4a75b842015-03-19 19:24:43 +00001481ARM standard platforms read the _Highest Priority Pending Interrupt
1482Register_ (`GICC_HPPIR`) to determine the id of the pending interrupt. The id
1483that is returned by API depends upon the value of the id read from the interrupt
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001484controller as follows.
1485
14861. id < 1022. id is returned as is.
14872. id = 1022. The _Aliased Highest Priority Pending Interrupt Register_
1488 (`GICC_AHPPIR`) is read to determine the id of the non-secure interrupt. This
1489 id is returned by the API.
14903. id = 1023. `INTR_ID_UNAVAILABLE` is returned.
1491
1492
1493### Function : plat_ic_acknowledge_interrupt() [mandatory]
1494
1495 Argument : void
1496 Return : uint32_t
1497
1498This API is used by the CPU to indicate to the platform IC that processing of
1499the highest pending interrupt has begun. It should return the id of the
1500interrupt which is being processed.
1501
Dan Handley4a75b842015-03-19 19:24:43 +00001502This function in ARM standard platforms reads the _Interrupt Acknowledge
1503Register_ (`GICC_IAR`). This changes the state of the highest priority pending
1504interrupt from pending to active in the interrupt controller. It returns the
1505value read from the `GICC_IAR`. This value is the id of the interrupt whose
1506state has been changed.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001507
1508The TSP uses this API to start processing of the secure physical timer
1509interrupt.
1510
1511
1512### Function : plat_ic_end_of_interrupt() [mandatory]
1513
1514 Argument : uint32_t
1515 Return : void
1516
1517This API is used by the CPU to indicate to the platform IC that processing of
1518the interrupt corresponding to the id (passed as the parameter) has
1519finished. The id should be the same as the id returned by the
1520`plat_ic_acknowledge_interrupt()` API.
1521
Dan Handley4a75b842015-03-19 19:24:43 +00001522ARM standard platforms write the id to the _End of Interrupt Register_
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001523(`GICC_EOIR`). This deactivates the corresponding interrupt in the interrupt
1524controller.
1525
1526The TSP uses this API to finish processing of the secure physical timer
1527interrupt.
1528
1529
1530### Function : plat_ic_get_interrupt_type() [mandatory]
1531
1532 Argument : uint32_t
1533 Return : uint32_t
1534
1535This API returns the type of the interrupt id passed as the parameter.
1536`INTR_TYPE_INVAL` is returned if the id is invalid. If the id is valid, a valid
1537interrupt type (one of `INTR_TYPE_EL3`, `INTR_TYPE_S_EL1` and `INTR_TYPE_NS`) is
1538returned depending upon how the interrupt has been configured by the platform
1539IC.
1540
Dan Handley4a75b842015-03-19 19:24:43 +00001541This function in ARM standard platforms configures S-EL1 interrupts
1542as Group0 interrupts and Non-secure interrupts as Group1 interrupts. It reads
1543the group value corresponding to the interrupt id from the relevant _Interrupt
1544Group Register_ (`GICD_IGROUPRn`). It uses the group value to determine the
1545type of interrupt.
1546
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001547
Soby Mathewc67b09b2014-07-14 16:57:23 +010015483.5 Crash Reporting mechanism (in BL3-1)
1549----------------------------------------------
1550BL3-1 implements a crash reporting mechanism which prints the various registers
Sandrine Bailleux44804252014-08-06 11:27:23 +01001551of the CPU to enable quick crash analysis and debugging. It requires that a
1552console is designated as the crash console by the platform which will be used to
1553print the register dump.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001554
Sandrine Bailleux44804252014-08-06 11:27:23 +01001555The following functions must be implemented by the platform if it wants crash
1556reporting mechanism in BL3-1. The functions are implemented in assembly so that
1557they can be invoked without a C Runtime stack.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001558
1559### Function : plat_crash_console_init
1560
1561 Argument : void
1562 Return : int
1563
Sandrine Bailleux44804252014-08-06 11:27:23 +01001564This API is used by the crash reporting mechanism to initialize the crash
1565console. It should only use the general purpose registers x0 to x2 to do the
1566initialization and returns 1 on success.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001567
Soby Mathewc67b09b2014-07-14 16:57:23 +01001568### Function : plat_crash_console_putc
1569
1570 Argument : int
1571 Return : int
1572
1573This API is used by the crash reporting mechanism to print a character on the
1574designated crash console. It should only use general purpose registers x1 and
1575x2 to do its work. The parameter and the return value are in general purpose
1576register x0.
1577
Soby Mathew27713fb2014-09-08 17:51:01 +010015784. Build flags
1579---------------
1580
Soby Mathew58523c02015-06-08 12:32:50 +01001581* **ENABLE_PLAT_COMPAT**
1582 All the platforms ports conforming to this API specification should define
1583 the build flag `ENABLE_PLAT_COMPAT` to 0 as the compatibility layer should
1584 be disabled. For more details on compatibility layer, refer
1585 [Migration Guide].
1586
Soby Mathew27713fb2014-09-08 17:51:01 +01001587There are some build flags which can be defined by the platform to control
1588inclusion or exclusion of certain BL stages from the FIP image. These flags
1589need to be defined in the platform makefile which will get included by the
1590build system.
1591
Soby Mathew27713fb2014-09-08 17:51:01 +01001592* **NEED_BL33**
1593 By default, this flag is defined `yes` by the build system and `BL33`
1594 build option should be supplied as a build option. The platform has the option
1595 of excluding the BL3-3 image in the `fip` image by defining this flag to
1596 `no`.
1597
15985. C Library
Harry Liebela960f282013-12-12 16:03:44 +00001599-------------
1600
1601To avoid subtle toolchain behavioral dependencies, the header files provided
1602by the compiler are not used. The software is built with the `-nostdinc` flag
1603to ensure no headers are included from the toolchain inadvertently. Instead the
1604required headers are included in the ARM Trusted Firmware source tree. The
1605library only contains those C library definitions required by the local
1606implementation. If more functionality is required, the needed library functions
1607will need to be added to the local implementation.
1608
1609Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
1610headers have been cut down in order to simplify the implementation. In order to
1611minimize changes to the header files, the [FreeBSD] layout has been maintained.
1612The generic C library definitions can be found in `include/stdlib` with more
1613system and machine specific declarations in `include/stdlib/sys` and
1614`include/stdlib/machine`.
1615
1616The local C library implementations can be found in `lib/stdlib`. In order to
1617extend the C library these files may need to be modified. It is recommended to
1618use a release version of [FreeBSD] as a starting point.
1619
1620The C library header files in the [FreeBSD] source tree are located in the
1621`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
1622can be found in the `sys/<machine-type>` directories. These files define things
1623like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
1624port for [FreeBSD] does not yet exist, the machine specific definitions are
1625based on existing machine types with similar properties (for example SPARC64).
1626
1627Where possible, C library function implementations were taken from [FreeBSD]
1628as found in the `lib/libc` directory.
1629
1630A copy of the [FreeBSD] sources can be downloaded with `git`.
1631
1632 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
1633
1634
Soby Mathew27713fb2014-09-08 17:51:01 +010016356. Storage abstraction layer
Harry Liebeld265bd72014-01-31 19:04:10 +00001636-----------------------------
1637
1638In order to improve platform independence and portability an storage abstraction
1639layer is used to load data from non-volatile platform storage.
1640
1641Each platform should register devices and their drivers via the Storage layer.
1642These drivers then need to be initialized by bootloader phases as
1643required in their respective `blx_platform_setup()` functions. Currently
1644storage access is only required by BL1 and BL2 phases. The `load_image()`
1645function uses the storage layer to access non-volatile platform storage.
1646
Dan Handley4a75b842015-03-19 19:24:43 +00001647It is mandatory to implement at least one storage driver. For the ARM
1648development platforms the Firmware Image Package (FIP) driver is provided as
1649the default means to load data from storage (see the "Firmware Image Package"
1650section in the [User Guide]). The storage layer is described in the header file
1651`include/drivers/io/io_storage.h`. The implementation of the common library
Sandrine Bailleux121f2ae2015-01-28 10:11:48 +00001652is in `drivers/io/io_storage.c` and the driver files are located in
1653`drivers/io/`.
Harry Liebeld265bd72014-01-31 19:04:10 +00001654
1655Each IO driver must provide `io_dev_*` structures, as described in
1656`drivers/io/io_driver.h`. These are returned via a mandatory registration
1657function that is called on platform initialization. The semi-hosting driver
1658implementation in `io_semihosting.c` can be used as an example.
1659
1660The Storage layer provides mechanisms to initialize storage devices before
1661IO operations are called. The basic operations supported by the layer
1662include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
1663Drivers do not have to implement all operations, but each platform must
1664provide at least one driver for a device capable of supporting generic
1665operations such as loading a bootloader image.
1666
1667The current implementation only allows for known images to be loaded by the
Juan Castillo16948ae2015-04-13 17:36:19 +01001668firmware. These images are specified by using their identifiers, as defined in
1669[include/plat/common/platform_def.h] (or a separate header file included from
1670there). The platform layer (`plat_get_image_source()`) then returns a reference
1671to a device and a driver-specific `spec` which will be understood by the driver
1672to allow access to the image data.
Harry Liebeld265bd72014-01-31 19:04:10 +00001673
1674The layer is designed in such a way that is it possible to chain drivers with
1675other drivers. For example, file-system drivers may be implemented on top of
1676physical block devices, both represented by IO devices with corresponding
1677drivers. In such a case, the file-system "binding" with the block device may
1678be deferred until the file-system device is initialised.
1679
1680The abstraction currently depends on structures being statically allocated
1681by the drivers and callers, as the system does not yet provide a means of
1682dynamically allocating memory. This may also have the affect of limiting the
1683amount of open resources per driver.
1684
1685
Achin Gupta4f6ad662013-10-25 09:08:21 +01001686- - - - - - - - - - - - - - - - - - - - - - - - - -
1687
Dan Handley4a75b842015-03-19 19:24:43 +00001688_Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01001689
1690
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001691[ARM GIC Architecture Specification]: http://arminfo.emea.arm.com/help/topic/com.arm.doc.ihi0048b/IHI0048B_gic_architecture_specification.pdf
1692[IMF Design Guide]: interrupt-framework-design.md
1693[User Guide]: user-guide.md
1694[FreeBSD]: http://www.freebsd.org
Dan Handley4a75b842015-03-19 19:24:43 +00001695[Firmware Design]: firmware-design.md
Soby Mathew58523c02015-06-08 12:32:50 +01001696[Power Domain Topology Design]: psci-pd-tree.md
1697[PSCI]: http://infocenter.arm.com/help/topic/com.arm.doc.den0022c/DEN0022C_Power_State_Coordination_Interface.pdf
1698[Migration Guide]: platform-migration-guide.md
Achin Gupta4f6ad662013-10-25 09:08:21 +01001699
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001700[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
1701[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
Dan Handley4a75b842015-03-19 19:24:43 +00001702[plat/arm/board/fvp/fvp_pm.c]: ../plat/arm/board/fvp/fvp_pm.c
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001703[include/runtime_svc.h]: ../include/runtime_svc.h
Dan Handley4a75b842015-03-19 19:24:43 +00001704[include/plat/arm/common/arm_def.h]: ../include/plat/arm/common/arm_def.h
1705[include/plat/common/common_def.h]: ../include/plat/common/common_def.h
Dan Handleyb68954c2014-05-29 12:30:24 +01001706[include/plat/common/platform.h]: ../include/plat/common/platform.h
Dan Handley4a75b842015-03-19 19:24:43 +00001707[include/plat/arm/common/plat_arm.h]: ../include/plat/arm/common/plat_arm.h]