blob: 3070775ae449ee389f5f5071a75797c62390d72d [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
71. Introduction
82. Common Modifications
9 * Common mandatory modifications
Vikram Kanigirie452cd82014-05-23 15:56:12 +010010 * Handling reset
Achin Gupta4f6ad662013-10-25 09:08:21 +010011 * Common optional modifications
123. Boot Loader stage specific modifications
13 * Boot Loader stage 1 (BL1)
14 * Boot Loader stage 2 (BL2)
15 * Boot Loader stage 3-1 (BL3-1)
16 * PSCI implementation (in BL3-1)
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010017 * Interrupt Management framework (in BL3-1)
Soby Mathewc67b09b2014-07-14 16:57:23 +010018 * Crash Reporting mechanism (in BL3-1)
Harry Liebeld265bd72014-01-31 19:04:10 +0000194. C Library
205. Storage abstraction layer
Achin Gupta4f6ad662013-10-25 09:08:21 +010021
22- - - - - - - - - - - - - - - - - -
23
241. Introduction
25----------------
26
27Porting the ARM Trusted Firmware to a new platform involves making some
28mandatory and optional modifications for both the cold and warm boot paths.
29Modifications consist of:
30
31* Implementing a platform-specific function or variable,
32* Setting up the execution context in a certain way, or
33* Defining certain constants (for example #defines).
34
Dan Handleyb68954c2014-05-29 12:30:24 +010035The platform-specific functions and variables are all declared in
36[include/plat/common/platform.h]. The firmware provides a default implementation
37of variables and functions to fulfill the optional requirements. These
38implementations are all weakly defined; they are provided to ease the porting
39effort. Each platform port can override them with its own implementation if the
40default implementation is inadequate.
Achin Gupta4f6ad662013-10-25 09:08:21 +010041
42Some modifications are common to all Boot Loader (BL) stages. Section 2
43discusses these in detail. The subsequent sections discuss the remaining
44modifications for each BL stage in detail.
45
46This document should be read in conjunction with the ARM Trusted Firmware
47[User Guide].
48
49
502. Common modifications
51------------------------
52
53This section covers the modifications that should be made by the platform for
54each BL stage to correctly port the firmware stack. They are categorized as
55either mandatory or optional.
56
57
582.1 Common mandatory modifications
59----------------------------------
60A platform port must enable the Memory Management Unit (MMU) with identity
61mapped page tables, and enable both the instruction and data caches for each BL
62stage. In the ARM FVP port, each BL stage configures the MMU in its platform-
63specific architecture setup function, for example `blX_plat_arch_setup()`.
64
65Each platform must allocate a block of identity mapped secure memory with
66Device-nGnRE attributes aligned to page boundary (4K) for each BL stage. This
67memory is identified by the section name `tzfw_coherent_mem` so that its
68possible for the firmware to place variables in it using the following C code
69directive:
70
71 __attribute__ ((section("tzfw_coherent_mem")))
72
73Or alternatively the following assembler code directive:
74
75 .section tzfw_coherent_mem
76
77The `tzfw_coherent_mem` section is used to allocate any data structures that are
78accessed both when a CPU is executing with its MMU and caches enabled, and when
79it's running with its MMU and caches disabled. Examples are given below.
80
81The following variables, functions and constants must be defined by the platform
82for the firmware to work correctly.
83
84
Dan Handleyb68954c2014-05-29 12:30:24 +010085### File : platform_def.h [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +010086
Dan Handleyb68954c2014-05-29 12:30:24 +010087Each platform must ensure that a header file of this name is in the system
88include path with the following constants defined. This may require updating the
89list of `PLAT_INCLUDES` in the `platform.mk` file. In the ARM FVP port, this
90file is found in [plat/fvp/include/platform_def.h].
Achin Gupta4f6ad662013-10-25 09:08:21 +010091
James Morrisseyba3155b2013-10-29 10:56:46 +000092* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +010093
94 Defines the linker format used by the platform, for example
95 `elf64-littleaarch64` used by the FVP.
96
James Morrisseyba3155b2013-10-29 10:56:46 +000097* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +010098
99 Defines the processor architecture for the linker by the platform, for
100 example `aarch64` used by the FVP.
101
James Morrisseyba3155b2013-10-29 10:56:46 +0000102* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100103
104 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000105 by [plat/common/aarch64/platform_mp_stack.S] and
106 [plat/common/aarch64/platform_up_stack.S].
107
James Morrisseyba3155b2013-10-29 10:56:46 +0000108* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100109
110 Defines the character string printed by BL1 upon entry into the `bl1_main()`
111 function.
112
James Morrisseyba3155b2013-10-29 10:56:46 +0000113* **#define : BL2_IMAGE_NAME**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100114
115 Name of the BL2 binary image on the host file-system. This name is used by
Harry Liebeld265bd72014-01-31 19:04:10 +0000116 BL1 to load BL2 into secure memory from non-volatile storage.
117
118* **#define : BL31_IMAGE_NAME**
119
120 Name of the BL3-1 binary image on the host file-system. This name is used by
121 BL2 to load BL3-1 into secure memory from platform storage.
122
123* **#define : BL33_IMAGE_NAME**
124
125 Name of the BL3-3 binary image on the host file-system. This name is used by
126 BL2 to load BL3-3 into non-secure memory from platform storage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100127
James Morrisseyba3155b2013-10-29 10:56:46 +0000128* **#define : PLATFORM_CACHE_LINE_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129
130 Defines the size (in bytes) of the largest cache line across all the cache
131 levels in the platform.
132
James Morrisseyba3155b2013-10-29 10:56:46 +0000133* **#define : PLATFORM_CLUSTER_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100134
135 Defines the total number of clusters implemented by the platform in the
136 system.
137
James Morrisseyba3155b2013-10-29 10:56:46 +0000138* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100139
140 Defines the total number of CPUs implemented by the platform across all
141 clusters in the system.
142
James Morrisseyba3155b2013-10-29 10:56:46 +0000143* **#define : PLATFORM_MAX_CPUS_PER_CLUSTER**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100144
145 Defines the maximum number of CPUs that can be implemented within a cluster
146 on the platform.
147
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100148* **#define : PLATFORM_NUM_AFFS**
149
150 Defines the total number of nodes in the affinity heirarchy at all affinity
151 levels used by the platform.
152
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100153* **#define : BL1_RO_BASE**
154
155 Defines the base address in secure ROM where BL1 originally lives. Must be
156 aligned on a page-size boundary.
157
158* **#define : BL1_RO_LIMIT**
159
160 Defines the maximum address in secure ROM that BL1's actual content (i.e.
161 excluding any data section allocated at runtime) can occupy.
162
163* **#define : BL1_RW_BASE**
164
165 Defines the base address in secure RAM where BL1's read-write data will live
166 at runtime. Must be aligned on a page-size boundary.
167
168* **#define : BL1_RW_LIMIT**
169
170 Defines the maximum address in secure RAM that BL1's read-write data can
171 occupy at runtime.
172
James Morrisseyba3155b2013-10-29 10:56:46 +0000173* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100174
175 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000176 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100177
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100178* **#define : BL2_LIMIT**
179
180 Defines the maximum address in secure RAM that the BL2 image can occupy.
181
James Morrisseyba3155b2013-10-29 10:56:46 +0000182* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100183
184 Defines the base address in secure RAM where BL2 loads the BL3-1 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000185 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100186
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100187* **#define : BL31_LIMIT**
188
189 Defines the maximum address in secure RAM that the BL3-1 image can occupy.
190
Harry Liebeld265bd72014-01-31 19:04:10 +0000191* **#define : NS_IMAGE_OFFSET**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100192
Harry Liebeld265bd72014-01-31 19:04:10 +0000193 Defines the base address in non-secure DRAM where BL2 loads the BL3-3 binary
194 image. Must be aligned on a page-size boundary.
195
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100196If the BL3-2 image is supported by the platform, the following constants must
197be defined as well:
198
199* **#define : TSP_SEC_MEM_BASE**
200
201 Defines the base address of the secure memory used by the BL3-2 image on the
202 platform.
203
204* **#define : TSP_SEC_MEM_SIZE**
205
206 Defines the size of the secure memory used by the BL3-2 image on the
207 platform.
208
209* **#define : BL32_BASE**
210
211 Defines the base address in secure memory where BL2 loads the BL3-2 binary
212 image. Must be inside the secure memory identified by `TSP_SEC_MEM_BASE` and
213 `TSP_SEC_MEM_SIZE` constants. Must also be aligned on a page-size boundary.
214
215* **#define : BL32_LIMIT**
216
217 Defines the maximum address that the BL3-2 image can occupy. Must be inside
218 the secure memory identified by `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE`
219 constants.
220
Dan Handley6d16ce02014-08-04 18:31:43 +0100221If the platform port uses the IO storage framework, the following constants
222must also be defined:
223
224* **#define : MAX_IO_DEVICES**
225
226 Defines the maximum number of registered IO devices. Attempting to register
227 more devices than this value using `io_register_device()` will fail with
228 IO_RESOURCES_EXHAUSTED.
229
230* **#define : MAX_IO_HANDLES**
231
232 Defines the maximum number of open IO handles. Attempting to open more IO
233 entities than this value using `io_open()` will fail with
234 IO_RESOURCES_EXHAUSTED.
235
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100236The following constants are optional. They should be defined when the platform
237memory layout implies some image overlaying like on FVP.
238
239* **#define : BL31_PROGBITS_LIMIT**
240
241 Defines the maximum address in secure RAM that the BL3-1's progbits sections
242 can occupy.
243
244* **#define : BL32_PROGBITS_LIMIT**
245
246 Defines the maximum address that the TSP's progbits sections can occupy.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100247
Dan Handleyb68954c2014-05-29 12:30:24 +0100248### File : plat_macros.S [mandatory]
Soby Mathewa43d4312014-04-07 15:28:55 +0100249
Dan Handleyb68954c2014-05-29 12:30:24 +0100250Each platform must ensure a file of this name is in the system include path with
251the following macro defined. In the ARM FVP port, this file is found in
252[plat/fvp/include/plat_macros.S].
Soby Mathewa43d4312014-04-07 15:28:55 +0100253
254* **Macro : plat_print_gic_regs**
255
256 This macro allows the crash reporting routine to print GIC registers
Soby Mathew8c106902014-07-16 09:23:52 +0100257 in case of an unhandled exception in BL3-1. This aids in debugging and
Soby Mathewa43d4312014-04-07 15:28:55 +0100258 this macro can be defined to be empty in case GIC register reporting is
259 not desired.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100260
Soby Mathew8c106902014-07-16 09:23:52 +0100261* **Macro : plat_print_interconnect_regs**
262
263 This macro allows the crash reporting routine to print interconnect registers
264 in case of an unhandled exception in BL3-1. This aids in debugging and
265 this macro can be defined to be empty in case interconnect register reporting
266 is not desired. In the ARM FVP port, the CCI snoop control registers are
267 reported.
268
Achin Gupta4f6ad662013-10-25 09:08:21 +0100269### Other mandatory modifications
270
James Morrisseyba3155b2013-10-29 10:56:46 +0000271The following mandatory modifications may be implemented in any file
Achin Gupta4f6ad662013-10-25 09:08:21 +0100272the implementer chooses. In the ARM FVP port, they are implemented in
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000273[plat/fvp/aarch64/plat_common.c].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100274
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100275* **Function : uint64_t plat_get_syscnt_freq(void)**
276
277 This function is used by the architecture setup code to retrieve the
278 counter frequency for the CPU's generic timer. This value will be
279 programmed into the `CNTFRQ_EL0` register.
280 In the ARM FVP port, it returns the base frequency of the system counter,
281 which is retrieved from the first entry in the frequency modes table.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100282
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000283
Vikram Kanigirie452cd82014-05-23 15:56:12 +01002842.2 Handling Reset
285------------------
286
287BL1 by default implements the reset vector where execution starts from a cold
288or warm boot. BL3-1 can be optionally set as a reset vector using the
289RESET_TO_BL31 make variable.
290
291For each CPU, the reset vector code is responsible for the following tasks:
292
2931. Distinguishing between a cold boot and a warm boot.
294
2952. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
296 the CPU is placed in a platform-specific state until the primary CPU
297 performs the necessary steps to remove it from this state.
298
2993. In the case of a warm boot, ensuring that the CPU jumps to a platform-
300 specific address in the BL3-1 image in the same processor mode as it was
301 when released from reset.
302
303The following functions need to be implemented by the platform port to enable
304reset vector code to perform the above tasks.
305
306
307### Function : platform_get_entrypoint() [mandatory]
308
309 Argument : unsigned long
310 Return : unsigned int
311
312This function is called with the `SCTLR.M` and `SCTLR.C` bits disabled. The CPU
313is identified by its `MPIDR`, which is passed as the argument. The function is
314responsible for distinguishing between a warm and cold reset using platform-
315specific means. If it's a warm reset then it returns the entrypoint into the
316BL3-1 image that the CPU must jump to. If it's a cold reset then this function
317must return zero.
318
319This function is also responsible for implementing a platform-specific mechanism
320to handle the condition where the CPU has been warm reset but there is no
321entrypoint to jump to.
322
323This function does not follow the Procedure Call Standard used by the
324Application Binary Interface for the ARM 64-bit architecture. The caller should
325not assume that callee saved registers are preserved across a call to this
326function.
327
328This function fulfills requirement 1 and 3 listed above.
329
330
331### Function : plat_secondary_cold_boot_setup() [mandatory]
332
333 Argument : void
334 Return : void
335
336This function is called with the MMU and data caches disabled. It is responsible
337for placing the executing secondary CPU in a platform-specific state until the
338primary CPU performs the necessary actions to bring it out of that state and
339allow entry into the OS.
340
341In the ARM FVP port, each secondary CPU powers itself off. The primary CPU is
342responsible for powering up the secondary CPU when normal world software
343requires them.
344
345This function fulfills requirement 2 above.
346
347
Juan Castillo53fdceb2014-07-16 15:53:43 +0100348### Function : platform_is_primary_cpu() [mandatory]
349
350 Argument : unsigned long
351 Return : unsigned int
352
353This function identifies a CPU by its `MPIDR`, which is passed as the argument,
354to determine whether this CPU is the primary CPU or a secondary CPU. A return
355value of zero indicates that the CPU is not the primary CPU, while a non-zero
356return value indicates that the CPU is the primary CPU.
357
358
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100359### Function : platform_mem_init() [mandatory]
360
361 Argument : void
362 Return : void
363
364This function is called before any access to data is made by the firmware, in
365order to carry out any essential memory initialization.
366
367The ARM FVP port uses this function to initialize the mailbox memory used for
368providing the warm-boot entry-point addresses.
369
370
371
3722.3 Common optional modifications
Achin Gupta4f6ad662013-10-25 09:08:21 +0100373---------------------------------
374
375The following are helper functions implemented by the firmware that perform
376common platform-specific tasks. A platform may choose to override these
377definitions.
378
379
380### Function : platform_get_core_pos()
381
382 Argument : unsigned long
383 Return : int
384
385A platform may need to convert the `MPIDR` of a CPU to an absolute number, which
386can be used as a CPU-specific linear index into blocks of memory (for example
387while allocating per-CPU stacks). This routine contains a simple mechanism
388to perform this conversion, using the assumption that each cluster contains a
389maximum of 4 CPUs:
390
391 linear index = cpu_id + (cluster_id * 4)
392
393 cpu_id = 8-bit value in MPIDR at affinity level 0
394 cluster_id = 8-bit value in MPIDR at affinity level 1
395
396
Achin Gupta4f6ad662013-10-25 09:08:21 +0100397### Function : platform_set_stack()
398
399 Argument : unsigned long
400 Return : void
401
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000402This function sets the current stack pointer to the normal memory stack that
403has been allocated for the CPU specificed by MPIDR. For BL images that only
404require a stack for the primary CPU the parameter is ignored. The size of
405the stack allocated to each CPU is specified by the platform defined constant
406`PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100407
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000408Common implementations of this function for the UP and MP BL images are
409provided in [plat/common/aarch64/platform_up_stack.S] and
410[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100411
412
Achin Guptac8afc782013-11-25 18:45:02 +0000413### Function : platform_get_stack()
414
415 Argument : unsigned long
416 Return : unsigned long
417
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000418This function returns the base address of the normal memory stack that
419has been allocated for the CPU specificed by MPIDR. For BL images that only
420require a stack for the primary CPU the parameter is ignored. The size of
421the stack allocated to each CPU is specified by the platform defined constant
422`PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000423
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000424Common implementations of this function for the UP and MP BL images are
425provided in [plat/common/aarch64/platform_up_stack.S] and
426[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000427
428
Achin Gupta4f6ad662013-10-25 09:08:21 +0100429### Function : plat_report_exception()
430
431 Argument : unsigned int
432 Return : void
433
434A platform may need to report various information about its status when an
435exception is taken, for example the current exception level, the CPU security
436state (secure/non-secure), the exception type, and so on. This function is
437called in the following circumstances:
438
439* In BL1, whenever an exception is taken.
440* In BL2, whenever an exception is taken.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100441
442The default implementation doesn't do anything, to avoid making assumptions
443about the way the platform displays its status information.
444
445This function receives the exception type as its argument. Possible values for
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000446exceptions types are listed in the [include/runtime_svc.h] header file. Note
Achin Gupta4f6ad662013-10-25 09:08:21 +0100447that these constants are not related to any architectural exception code; they
448are just an ARM Trusted Firmware convention.
449
450
4513. Modifications specific to a Boot Loader stage
452-------------------------------------------------
453
4543.1 Boot Loader Stage 1 (BL1)
455-----------------------------
456
457BL1 implements the reset vector where execution starts from after a cold or
458warm boot. For each CPU, BL1 is responsible for the following tasks:
459
Vikram Kanigirie452cd82014-05-23 15:56:12 +01004601. Handling the reset as described in section 2.2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100461
4622. In the case of a cold boot and the CPU being the primary CPU, ensuring that
463 only this CPU executes the remaining BL1 code, including loading and passing
464 control to the BL2 stage.
465
Vikram Kanigirie452cd82014-05-23 15:56:12 +01004663. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100467 address specified by the platform defined constant `BL2_BASE`.
468
Vikram Kanigirie452cd82014-05-23 15:56:12 +01004694. Populating a `meminfo` structure with the following information in memory,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100470 accessible by BL2 immediately upon entry.
471
472 meminfo.total_base = Base address of secure RAM visible to BL2
473 meminfo.total_size = Size of secure RAM visible to BL2
474 meminfo.free_base = Base address of secure RAM available for
475 allocation to BL2
476 meminfo.free_size = Size of secure RAM available for allocation to BL2
477
478 BL1 places this `meminfo` structure at the beginning of the free memory
479 available for its use. Since BL1 cannot allocate memory dynamically at the
480 moment, its free memory will be available for BL2's use as-is. However, this
481 means that BL2 must read the `meminfo` structure before it starts using its
482 free memory (this is discussed in Section 3.2).
483
484 In future releases of the ARM Trusted Firmware it will be possible for
485 the platform to decide where it wants to place the `meminfo` structure for
486 BL2.
487
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100488 BL1 implements the `bl1_init_bl2_mem_layout()` function to populate the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100489 BL2 `meminfo` structure. The platform may override this implementation, for
490 example if the platform wants to restrict the amount of memory visible to
491 BL2. Details of how to do this are given below.
492
493The following functions need to be implemented by the platform port to enable
494BL1 to perform the above tasks.
495
496
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100497### Function : bl1_plat_arch_setup() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100498
499 Argument : void
500 Return : void
501
Achin Gupta4f6ad662013-10-25 09:08:21 +0100502This function performs any platform-specific and architectural setup that the
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100503platform requires. Platform-specific setup might include configuration of
504memory controllers, configuration of the interconnect to allow the cluster
505to service cache snoop requests from another cluster, and so on.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100506
507In the ARM FVP port, this function enables CCI snoops into the cluster that the
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100508primary CPU is part of. It also enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100509
510This function helps fulfill requirement 2 above.
511
512
513### Function : bl1_platform_setup() [mandatory]
514
515 Argument : void
516 Return : void
517
518This function executes with the MMU and data caches enabled. It is responsible
519for performing any remaining platform-specific setup that can occur after the
520MMU and data cache have been enabled.
521
Harry Liebeld265bd72014-01-31 19:04:10 +0000522This function is also responsible for initializing the storage abstraction layer
523which is used to load further bootloader images.
524
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100525This function helps fulfill requirement 3 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100526
527
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000528### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100529
530 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000531 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100532
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000533This function should only be called on the cold boot path. It executes with the
534MMU and data caches enabled. The pointer returned by this function must point to
535a `meminfo` structure containing the extents and availability of secure RAM for
536the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100537
538 meminfo.total_base = Base address of secure RAM visible to BL1
539 meminfo.total_size = Size of secure RAM visible to BL1
540 meminfo.free_base = Base address of secure RAM available for allocation
541 to BL1
542 meminfo.free_size = Size of secure RAM available for allocation to BL1
543
544This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
545populates a similar structure to tell BL2 the extents of memory available for
546its own use.
547
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100548This function helps fulfill requirement 3 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100549
550
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100551### Function : bl1_init_bl2_mem_layout() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100552
553 Argument : meminfo *, meminfo *, unsigned int, unsigned long
554 Return : void
555
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100556BL1 needs to tell the next stage the amount of secure RAM available
557for it to use. This information is populated in a `meminfo`
Achin Gupta4f6ad662013-10-25 09:08:21 +0100558structure.
559
560Depending upon where BL2 has been loaded in secure RAM (determined by
561`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
562BL1 also ensures that its data sections resident in secure RAM are not visible
563to BL2. An illustration of how this is done in the ARM FVP port is given in the
564[User Guide], in the Section "Memory layout on Base FVP".
565
566
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100567### Function : bl1_plat_set_bl2_ep_info() [mandatory]
568
569 Argument : image_info *, entry_point_info *
570 Return : void
571
572This function is called after loading BL2 image and it can be used to overwrite
573the entry point set by loader and also set the security state and SPSR which
574represents the entry point system state for BL2.
575
576On FVP, we are setting the security state and the SPSR for the BL2 entrypoint
577
578
Achin Gupta4f6ad662013-10-25 09:08:21 +01005793.2 Boot Loader Stage 2 (BL2)
580-----------------------------
581
582The BL2 stage is executed only by the primary CPU, which is determined in BL1
583using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
584`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
585
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01005861. (Optional) Loading the BL3-0 binary image (if present) from platform
587 provided non-volatile storage. To load the BL3-0 image, BL2 makes use of
588 the `meminfo` returned by the `bl2_plat_get_bl30_meminfo()` function.
589 The platform also defines the address in memory where BL3-0 is loaded
590 through the optional constant `BL30_BASE`. BL2 uses this information
591 to determine if there is enough memory to load the BL3-0 image.
592 Subsequent handling of the BL3-0 image is platform-specific and is
593 implemented in the `bl2_plat_handle_bl30()` function.
594 If `BL30_BASE` is not defined then this step is not performed.
595
5962. Loading the BL3-1 binary image into secure RAM from non-volatile storage. To
Harry Liebeld265bd72014-01-31 19:04:10 +0000597 load the BL3-1 image, BL2 makes use of the `meminfo` structure passed to it
598 by BL1. This structure allows BL2 to calculate how much secure RAM is
599 available for its use. The platform also defines the address in secure RAM
600 where BL3-1 is loaded through the constant `BL31_BASE`. BL2 uses this
601 information to determine if there is enough memory to load the BL3-1 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100602
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01006033. (Optional) Loading the BL3-2 binary image (if present) from platform
Dan Handley1151c822014-04-15 11:38:38 +0100604 provided non-volatile storage. To load the BL3-2 image, BL2 makes use of
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100605 the `meminfo` returned by the `bl2_plat_get_bl32_meminfo()` function.
606 The platform also defines the address in memory where BL3-2 is loaded
607 through the optional constant `BL32_BASE`. BL2 uses this information
608 to determine if there is enough memory to load the BL3-2 image.
609 If `BL32_BASE` is not defined then this and the next step is not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000610
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01006114. (Optional) Arranging to pass control to the BL3-2 image (if present) that
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100612 has been pre-loaded at `BL32_BASE`. BL2 populates an `entry_point_info`
Dan Handley1151c822014-04-15 11:38:38 +0100613 structure in memory provided by the platform with information about how
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100614 BL3-1 should pass control to the BL3-2 image.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000615
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01006165. Loading the normal world BL3-3 binary image into non-secure DRAM from
617 platform storage and arranging for BL3-1 to pass control to this image. This
618 address is determined using the `plat_get_ns_image_entrypoint()` function
619 described below.
620
6216. BL2 populates an `entry_point_info` structure in memory provided by the
622 platform with information about how BL3-1 should pass control to the
623 other BL images.
624
Achin Gupta4f6ad662013-10-25 09:08:21 +0100625The following functions must be implemented by the platform port to enable BL2
626to perform the above tasks.
627
628
629### Function : bl2_early_platform_setup() [mandatory]
630
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100631 Argument : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100632 Return : void
633
634This function executes with the MMU and data caches disabled. It is only called
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100635by the primary CPU. The arguments to this function is the address of the
636`meminfo` structure populated by BL1.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100637
638The platform must copy the contents of the `meminfo` structure into a private
639variable as the original memory may be subsequently overwritten by BL2. The
640copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +0000641`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100642
643
644### Function : bl2_plat_arch_setup() [mandatory]
645
646 Argument : void
647 Return : void
648
649This function executes with the MMU and data caches disabled. It is only called
650by the primary CPU.
651
652The purpose of this function is to perform any architectural initialization
653that varies across platforms, for example enabling the MMU (since the memory
654map differs across platforms).
655
656
657### Function : bl2_platform_setup() [mandatory]
658
659 Argument : void
660 Return : void
661
662This function may execute with the MMU and data caches enabled if the platform
663port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
664called by the primary CPU.
665
Achin Guptae4d084e2014-02-19 17:18:23 +0000666The purpose of this function is to perform any platform initialization
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100667specific to BL2. Platform security components are configured if required.
668For the Base FVP the TZC-400 TrustZone controller is configured to only
669grant non-secure access to DRAM. This avoids aliasing between secure and
670non-secure accesses in the TLB and cache - secure execution states can use
671the NS attributes in the MMU translation tables to access the DRAM.
Harry Liebelce19cf12014-04-01 19:28:07 +0100672
Harry Liebeld265bd72014-01-31 19:04:10 +0000673This function is also responsible for initializing the storage abstraction layer
674which is used to load further bootloader images.
675
Achin Gupta4f6ad662013-10-25 09:08:21 +0100676
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000677### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100678
679 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000680 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100681
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000682This function should only be called on the cold boot path. It may execute with
683the MMU and data caches enabled if the platform port does the necessary
684initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100685
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000686The purpose of this function is to return a pointer to a `meminfo` structure
687populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100688`bl2_early_platform_setup()` above.
689
690
Sandrine Bailleux93d81d62014-06-24 14:19:36 +0100691### Function : bl2_plat_get_bl30_meminfo() [mandatory]
692
693 Argument : meminfo *
694 Return : void
695
696This function is used to get the memory limits where BL2 can load the
697BL3-0 image. The meminfo provided by this is used by load_image() to
698validate whether the BL3-0 image can be loaded within the given
699memory from the given base.
700
701
702### Function : bl2_plat_handle_bl30() [mandatory]
703
704 Argument : image_info *
705 Return : int
706
707This function is called after loading BL3-0 image and it is used to perform any
708platform-specific actions required to handle the SCP firmware. Typically it
709transfers the image into SCP memory using a platform-specific protocol and waits
710until SCP executes it and signals to the Application Processor (AP) for BL2
711execution to continue.
712
713This function returns 0 on success, a negative error code otherwise.
714
715
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100716### Function : bl2_plat_get_bl31_params() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +0000717
718 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100719 Return : bl31_params *
Harry Liebeld265bd72014-01-31 19:04:10 +0000720
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100721BL2 platform code needs to return a pointer to a `bl31_params` structure it
722will use for passing information to BL3-1. The `bl31_params` structure carries
723the following information.
724 - Header describing the version information for interpreting the bl31_param
725 structure
726 - Information about executing the BL3-3 image in the `bl33_ep_info` field
727 - Information about executing the BL3-2 image in the `bl32_ep_info` field
728 - Information about the type and extents of BL3-1 image in the
729 `bl31_image_info` field
730 - Information about the type and extents of BL3-2 image in the
731 `bl32_image_info` field
732 - Information about the type and extents of BL3-3 image in the
733 `bl33_image_info` field
734
735The memory pointed by this structure and its sub-structures should be
736accessible from BL3-1 initialisation code. BL3-1 might choose to copy the
737necessary content, or maintain the structures until BL3-3 is initialised.
Harry Liebeld265bd72014-01-31 19:04:10 +0000738
739
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100740### Funtion : bl2_plat_get_bl31_ep_info() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100741
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100742 Argument : void
743 Return : entry_point_info *
744
745BL2 platform code returns a pointer which is used to populate the entry point
746information for BL3-1 entry point. The location pointed by it should be
747accessible from BL1 while processing the synchronous exception to run to BL3-1.
748
749On FVP this is allocated inside an bl2_to_bl31_params_mem structure which
750is allocated at an address pointed by PARAMS_BASE.
751
752
753### Function : bl2_plat_set_bl31_ep_info() [mandatory]
754
755 Argument : image_info *, entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100756 Return : void
757
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100758This function is called after loading BL3-1 image and it can be used to
759overwrite the entry point set by loader and also set the security state
760and SPSR which represents the entry point system state for BL3-1.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100761
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100762On FVP, we are setting the security state and the SPSR for the BL3-1
763entrypoint.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100764
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100765### Function : bl2_plat_set_bl32_ep_info() [mandatory]
766
767 Argument : image_info *, entry_point_info *
768 Return : void
769
770This function is called after loading BL3-2 image and it can be used to
771overwrite the entry point set by loader and also set the security state
772and SPSR which represents the entry point system state for BL3-2.
773
774On FVP, we are setting the security state and the SPSR for the BL3-2
775entrypoint
776
777### Function : bl2_plat_set_bl33_ep_info() [mandatory]
778
779 Argument : image_info *, entry_point_info *
780 Return : void
781
782This function is called after loading BL3-3 image and it can be used to
783overwrite the entry point set by loader and also set the security state
784and SPSR which represents the entry point system state for BL3-3.
785
786On FVP, we are setting the security state and the SPSR for the BL3-3
787entrypoint
788
789### Function : bl2_plat_get_bl32_meminfo() [mandatory]
790
791 Argument : meminfo *
792 Return : void
793
794This function is used to get the memory limits where BL2 can load the
795BL3-2 image. The meminfo provided by this is used by load_image() to
796validate whether the BL3-2 image can be loaded with in the given
797memory from the given base.
798
799### Function : bl2_plat_get_bl33_meminfo() [mandatory]
800
801 Argument : meminfo *
802 Return : void
803
804This function is used to get the memory limits where BL2 can load the
805BL3-3 image. The meminfo provided by this is used by load_image() to
806validate whether the BL3-3 image can be loaded with in the given
807memory from the given base.
808
809### Function : bl2_plat_flush_bl31_params() [mandatory]
810
811 Argument : void
812 Return : void
813
814Once BL2 has populated all the structures that needs to be read by BL1
815and BL3-1 including the bl31_params structures and its sub-structures,
816the bl31_ep_info structure and any platform specific data. It flushes
817all these data to the main memory so that it is available when we jump to
818later Bootloader stages with MMU off
Achin Gupta4f6ad662013-10-25 09:08:21 +0100819
820### Function : plat_get_ns_image_entrypoint() [mandatory]
821
822 Argument : void
823 Return : unsigned long
824
825As previously described, BL2 is responsible for arranging for control to be
826passed to a normal world BL image through BL3-1. This function returns the
827entrypoint of that image, which BL3-1 uses to jump to it.
828
Harry Liebeld265bd72014-01-31 19:04:10 +0000829BL2 is responsible for loading the normal world BL3-3 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100830
831
8323.2 Boot Loader Stage 3-1 (BL3-1)
833---------------------------------
834
835During cold boot, the BL3-1 stage is executed only by the primary CPU. This is
836determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
837control to BL3-1 at `BL31_BASE`. During warm boot, BL3-1 is executed by all
838CPUs. BL3-1 executes at EL3 and is responsible for:
839
8401. Re-initializing all architectural and platform state. Although BL1 performs
841 some of this initialization, BL3-1 remains resident in EL3 and must ensure
842 that EL3 architectural and platform state is completely initialized. It
843 should make no assumptions about the system state when it receives control.
844
8452. Passing control to a normal world BL image, pre-loaded at a platform-
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100846 specific address by BL2. BL3-1 uses the `entry_point_info` structure that BL2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100847 populated in memory to do this.
848
8493. Providing runtime firmware services. Currently, BL3-1 only implements a
850 subset of the Power State Coordination Interface (PSCI) API as a runtime
851 service. See Section 3.3 below for details of porting the PSCI
852 implementation.
853
Achin Gupta35ca3512014-02-19 17:58:33 +00008544. Optionally passing control to the BL3-2 image, pre-loaded at a platform-
855 specific address by BL2. BL3-1 exports a set of apis that allow runtime
856 services to specify the security state in which the next image should be
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100857 executed and run the corresponding image. BL3-1 uses the `entry_point_info`
858 structure populated by BL2 to do this.
859
860If BL3-1 is a reset vector, It also needs to handle the reset as specified in
861section 2.2 before the tasks described above.
Achin Gupta35ca3512014-02-19 17:58:33 +0000862
Achin Gupta4f6ad662013-10-25 09:08:21 +0100863The following functions must be implemented by the platform port to enable BL3-1
864to perform the above tasks.
865
866
867### Function : bl31_early_platform_setup() [mandatory]
868
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100869 Argument : bl31_params *, void *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100870 Return : void
871
872This function executes with the MMU and data caches disabled. It is only called
873by the primary CPU. The arguments to this function are:
874
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100875* The address of the `bl31_params` structure populated by BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100876* An opaque pointer that the platform may use as needed.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100877
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100878The platform can copy the contents of the `bl31_params` structure and its
879sub-structures into private variables if the original memory may be
880subsequently overwritten by BL3-1 and similarly the `void *` pointing
881to the platform data also needs to be saved.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100882
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100883On the ARM FVP port, BL2 passes a pointer to a `bl31_params` structure populated
884in the secure DRAM at address `0x6000000` in the bl31_params * argument and it
885does not use opaque pointer mentioned earlier. BL3-1 does not copy this
886information to internal data structures as it guarantees that the secure
887DRAM memory will not be overwritten. It maintains an internal reference to this
888information in the `bl2_to_bl31_params` variable.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100889
890### Function : bl31_plat_arch_setup() [mandatory]
891
892 Argument : void
893 Return : void
894
895This function executes with the MMU and data caches disabled. It is only called
896by the primary CPU.
897
898The purpose of this function is to perform any architectural initialization
899that varies across platforms, for example enabling the MMU (since the memory
900map differs across platforms).
901
902
903### Function : bl31_platform_setup() [mandatory]
904
905 Argument : void
906 Return : void
907
908This function may execute with the MMU and data caches enabled if the platform
909port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
910called by the primary CPU.
911
912The purpose of this function is to complete platform initialization so that both
913BL3-1 runtime services and normal world software can function correctly.
914
915The ARM FVP port does the following:
916* Initializes the generic interrupt controller.
917* Configures the CLCD controller.
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100918* Enables system-level implementation of the generic timer counter.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100919* Grants access to the system counter timer module
920* Initializes the FVP power controller device
921* Detects the system topology.
922
923
924### Function : bl31_get_next_image_info() [mandatory]
925
Achin Gupta35ca3512014-02-19 17:58:33 +0000926 Argument : unsigned int
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100927 Return : entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100928
929This function may execute with the MMU and data caches enabled if the platform
930port does the necessary initializations in `bl31_plat_arch_setup()`.
931
932This function is called by `bl31_main()` to retrieve information provided by
Achin Gupta35ca3512014-02-19 17:58:33 +0000933BL2 for the next image in the security state specified by the argument. BL3-1
934uses this information to pass control to that image in the specified security
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100935state. This function must return a pointer to the `entry_point_info` structure
Achin Gupta35ca3512014-02-19 17:58:33 +0000936(that was copied during `bl31_early_platform_setup()`) if the image exists. It
937should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100938
939
Achin Gupta4f6ad662013-10-25 09:08:21 +01009403.3 Power State Coordination Interface (in BL3-1)
941------------------------------------------------
942
943The ARM Trusted Firmware's implementation of the PSCI API is based around the
944concept of an _affinity instance_. Each _affinity instance_ can be uniquely
945identified in a system by a CPU ID (the processor `MPIDR` is used in the PSCI
946interface) and an _affinity level_. A processing element (for example, a
947CPU) is at level 0. If the CPUs in the system are described in a tree where the
948node above a CPU is a logical grouping of CPUs that share some state, then
949affinity level 1 is that group of CPUs (for example, a cluster), and affinity
950level 2 is a group of clusters (for example, the system). The implementation
951assumes that the affinity level 1 ID can be computed from the affinity level 0
952ID (for example, a unique cluster ID can be computed from the CPU ID). The
953current implementation computes this on the basis of the recommended use of
954`MPIDR` affinity fields in the ARM Architecture Reference Manual.
955
956BL3-1's platform initialization code exports a pointer to the platform-specific
957power management operations required for the PSCI implementation to function
958correctly. This information is populated in the `plat_pm_ops` structure. The
959PSCI implementation calls members of the `plat_pm_ops` structure for performing
960power management operations for each affinity instance. For example, the target
961CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `affinst_on()`
962handler (if present) is called for each affinity instance as the PSCI
963implementation powers up each affinity level implemented in the `MPIDR` (for
964example, CPU, cluster and system).
965
966The following functions must be implemented to initialize PSCI functionality in
967the ARM Trusted Firmware.
968
969
970### Function : plat_get_aff_count() [mandatory]
971
972 Argument : unsigned int, unsigned long
973 Return : unsigned int
974
975This function may execute with the MMU and data caches enabled if the platform
976port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
977called by the primary CPU.
978
979This function is called by the PSCI initialization code to detect the system
980topology. Its purpose is to return the number of affinity instances implemented
981at a given `affinity level` (specified by the first argument) and a given
982`MPIDR` (specified by the second argument). For example, on a dual-cluster
983system where first cluster implements 2 CPUs and the second cluster implements 4
984CPUs, a call to this function with an `MPIDR` corresponding to the first cluster
985(`0x0`) and affinity level 0, would return 2. A call to this function with an
986`MPIDR` corresponding to the second cluster (`0x100`) and affinity level 0,
987would return 4.
988
989
990### Function : plat_get_aff_state() [mandatory]
991
992 Argument : unsigned int, unsigned long
993 Return : unsigned int
994
995This function may execute with the MMU and data caches enabled if the platform
996port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
997called by the primary CPU.
998
999This function is called by the PSCI initialization code. Its purpose is to
1000return the state of an affinity instance. The affinity instance is determined by
1001the affinity ID at a given `affinity level` (specified by the first argument)
1002and an `MPIDR` (specified by the second argument). The state can be one of
1003`PSCI_AFF_PRESENT` or `PSCI_AFF_ABSENT`. The latter state is used to cater for
1004system topologies where certain affinity instances are unimplemented. For
1005example, consider a platform that implements a single cluster with 4 CPUs and
1006another CPU implemented directly on the interconnect with the cluster. The
1007`MPIDR`s of the cluster would range from `0x0-0x3`. The `MPIDR` of the single
1008CPU would be 0x100 to indicate that it does not belong to cluster 0. Cluster 1
1009is missing but needs to be accounted for to reach this single CPU in the
1010topology tree. Hence it is marked as `PSCI_AFF_ABSENT`.
1011
1012
1013### Function : plat_get_max_afflvl() [mandatory]
1014
1015 Argument : void
1016 Return : int
1017
1018This function may execute with the MMU and data caches enabled if the platform
1019port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1020called by the primary CPU.
1021
1022This function is called by the PSCI implementation both during cold and warm
1023boot, to determine the maximum affinity level that the power management
James Morrisseyba3155b2013-10-29 10:56:46 +00001024operations should apply to. ARMv8-A has support for 4 affinity levels. It is
Achin Gupta4f6ad662013-10-25 09:08:21 +01001025likely that hardware will implement fewer affinity levels. This function allows
1026the PSCI implementation to consider only those affinity levels in the system
1027that the platform implements. For example, the Base AEM FVP implements two
1028clusters with a configurable number of CPUs. It reports the maximum affinity
1029level as 1, resulting in PSCI power control up to the cluster level.
1030
1031
1032### Function : platform_setup_pm() [mandatory]
1033
1034 Argument : plat_pm_ops **
1035 Return : int
1036
1037This function may execute with the MMU and data caches enabled if the platform
1038port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1039called by the primary CPU.
1040
1041This function is called by PSCI initialization code. Its purpose is to export
1042handler routines for platform-specific power management actions by populating
1043the passed pointer with a pointer to BL3-1's private `plat_pm_ops` structure.
1044
1045A description of each member of this structure is given below. Please refer to
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001046the ARM FVP specific implementation of these handlers in [plat/fvp/plat_pm.c]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001047as an example. A platform port may choose not implement some of the power
1048management operations. For example, the ARM FVP port does not implement the
1049`affinst_standby()` function.
1050
1051#### plat_pm_ops.affinst_standby()
1052
1053Perform the platform-specific setup to enter the standby state indicated by the
1054passed argument.
1055
1056#### plat_pm_ops.affinst_on()
1057
1058Perform the platform specific setup to power on an affinity instance, specified
1059by the `MPIDR` (first argument) and `affinity level` (fourth argument). The
1060`state` (fifth argument) contains the current state of that affinity instance
1061(ON or OFF). This is useful to determine whether any action must be taken. For
1062example, while powering on a CPU, the cluster that contains this CPU might
1063already be in the ON state. The platform decides what actions must be taken to
1064transition from the current state to the target state (indicated by the power
1065management operation).
1066
1067#### plat_pm_ops.affinst_off()
1068
1069Perform the platform specific setup to power off an affinity instance in the
1070`MPIDR` of the calling CPU. It is called by the PSCI `CPU_OFF` API
1071implementation.
1072
1073The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1074(third argument) have a similar meaning as described in the `affinst_on()`
1075operation. They are used to identify the affinity instance on which the call
1076is made and its current state. This gives the platform port an indication of the
1077state transition it must make to perform the requested action. For example, if
1078the calling CPU is the last powered on CPU in the cluster, after powering down
1079affinity level 0 (CPU), the platform port should power down affinity level 1
1080(the cluster) as well.
1081
Achin Gupta4f6ad662013-10-25 09:08:21 +01001082#### plat_pm_ops.affinst_suspend()
1083
1084Perform the platform specific setup to power off an affinity instance in the
1085`MPIDR` of the calling CPU. It is called by the PSCI `CPU_SUSPEND` API
1086implementation.
1087
1088The `MPIDR` (first argument), `affinity level` (third argument) and `state`
1089(fifth argument) have a similar meaning as described in the `affinst_on()`
1090operation. They are used to identify the affinity instance on which the call
1091is made and its current state. This gives the platform port an indication of the
1092state transition it must make to perform the requested action. For example, if
1093the calling CPU is the last powered on CPU in the cluster, after powering down
1094affinity level 0 (CPU), the platform port should power down affinity level 1
1095(the cluster) as well.
1096
1097The difference between turning an affinity instance off versus suspending it
1098is that in the former case, the affinity instance is expected to re-initialize
1099its state when its next powered on (see `affinst_on_finish()`). In the latter
1100case, the affinity instance is expected to save enough state so that it can
1101resume execution by restoring this state when its powered on (see
1102`affinst_suspend_finish()`).
1103
Achin Gupta4f6ad662013-10-25 09:08:21 +01001104#### plat_pm_ops.affinst_on_finish()
1105
1106This function is called by the PSCI implementation after the calling CPU is
1107powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1108It performs the platform-specific setup required to initialize enough state for
1109this CPU to enter the normal world and also provide secure runtime firmware
1110services.
1111
1112The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1113(third argument) have a similar meaning as described in the previous operations.
1114
Achin Gupta4f6ad662013-10-25 09:08:21 +01001115#### plat_pm_ops.affinst_on_suspend()
1116
1117This function is called by the PSCI implementation after the calling CPU is
1118powered on and released from reset in response to an asynchronous wakeup
1119event, for example a timer interrupt that was programmed by the CPU during the
1120`CPU_SUSPEND` call. It performs the platform-specific setup required to
1121restore the saved state for this CPU to resume execution in the normal world
1122and also provide secure runtime firmware services.
1123
1124The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1125(third argument) have a similar meaning as described in the previous operations.
1126
Achin Gupta4f6ad662013-10-25 09:08:21 +01001127BL3-1 platform initialization code must also detect the system topology and
1128the state of each affinity instance in the topology. This information is
1129critical for the PSCI runtime service to function correctly. More details are
1130provided in the description of the `plat_get_aff_count()` and
1131`plat_get_aff_state()` functions above.
1132
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010011333.4 Interrupt Management framework (in BL3-1)
1134----------------------------------------------
1135BL3-1 implements an Interrupt Management Framework (IMF) to manage interrupts
1136generated in either security state and targeted to EL1 or EL2 in the non-secure
1137state or EL3/S-EL1 in the secure state. The design of this framework is
1138described in the [IMF Design Guide]
1139
1140A platform should export the following APIs to support the IMF. The following
1141text briefly describes each api and its implementation on the FVP port. The API
1142implementation depends upon the type of interrupt controller present in the
1143platform. The FVP implements an ARM Generic Interrupt Controller (ARM GIC) as
1144per the version 2.0 of the [ARM GIC Architecture Specification]
1145
1146### Function : plat_interrupt_type_to_line() [mandatory]
1147
1148 Argument : uint32_t, uint32_t
1149 Return : uint32_t
1150
1151The ARM processor signals an interrupt exception either through the IRQ or FIQ
1152interrupt line. The specific line that is signaled depends on how the interrupt
1153controller (IC) reports different interrupt types from an execution context in
1154either security state. The IMF uses this API to determine which interrupt line
1155the platform IC uses to signal each type of interrupt supported by the framework
1156from a given security state.
1157
1158The first parameter will be one of the `INTR_TYPE_*` values (see [IMF Design
1159Guide]) indicating the target type of the interrupt, the second parameter is the
1160security state of the originating execution context. The return result is the
1161bit position in the `SCR_EL3` register of the respective interrupt trap: IRQ=1,
1162FIQ=2.
1163
1164The FVP port configures the ARM GIC to signal S-EL1 interrupts as FIQs and
1165Non-secure interrupts as IRQs from either security state.
1166
1167
1168### Function : plat_ic_get_pending_interrupt_type() [mandatory]
1169
1170 Argument : void
1171 Return : uint32_t
1172
1173This API returns the type of the highest priority pending interrupt at the
1174platform IC. The IMF uses the interrupt type to retrieve the corresponding
1175handler function. `INTR_TYPE_INVAL` is returned when there is no interrupt
1176pending. The valid interrupt types that can be returned are `INTR_TYPE_EL3`,
1177`INTR_TYPE_S_EL1` and `INTR_TYPE_NS`.
1178
1179The FVP port reads the _Highest Priority Pending Interrupt Register_
1180(`GICC_HPPIR`) to determine the id of the pending interrupt. The type of interrupt
1181depends upon the id value as follows.
1182
11831. id < 1022 is reported as a S-EL1 interrupt
11842. id = 1022 is reported as a Non-secure interrupt.
11853. id = 1023 is reported as an invalid interrupt type.
1186
1187
1188### Function : plat_ic_get_pending_interrupt_id() [mandatory]
1189
1190 Argument : void
1191 Return : uint32_t
1192
1193This API returns the id of the highest priority pending interrupt at the
1194platform IC. The IMF passes the id returned by this API to the registered
1195handler for the pending interrupt if the `IMF_READ_INTERRUPT_ID` build time flag
1196is set. INTR_ID_UNAVAILABLE is returned when there is no interrupt pending.
1197
1198The FVP port reads the _Highest Priority Pending Interrupt Register_
1199(`GICC_HPPIR`) to determine the id of the pending interrupt. The id that is
1200returned by API depends upon the value of the id read from the interrupt
1201controller as follows.
1202
12031. id < 1022. id is returned as is.
12042. id = 1022. The _Aliased Highest Priority Pending Interrupt Register_
1205 (`GICC_AHPPIR`) is read to determine the id of the non-secure interrupt. This
1206 id is returned by the API.
12073. id = 1023. `INTR_ID_UNAVAILABLE` is returned.
1208
1209
1210### Function : plat_ic_acknowledge_interrupt() [mandatory]
1211
1212 Argument : void
1213 Return : uint32_t
1214
1215This API is used by the CPU to indicate to the platform IC that processing of
1216the highest pending interrupt has begun. It should return the id of the
1217interrupt which is being processed.
1218
1219The FVP port reads the _Interrupt Acknowledge Register_ (`GICC_IAR`). This
1220changes the state of the highest priority pending interrupt from pending to
1221active in the interrupt controller. It returns the value read from the
1222`GICC_IAR`. This value is the id of the interrupt whose state has been changed.
1223
1224The TSP uses this API to start processing of the secure physical timer
1225interrupt.
1226
1227
1228### Function : plat_ic_end_of_interrupt() [mandatory]
1229
1230 Argument : uint32_t
1231 Return : void
1232
1233This API is used by the CPU to indicate to the platform IC that processing of
1234the interrupt corresponding to the id (passed as the parameter) has
1235finished. The id should be the same as the id returned by the
1236`plat_ic_acknowledge_interrupt()` API.
1237
1238The FVP port writes the id to the _End of Interrupt Register_
1239(`GICC_EOIR`). This deactivates the corresponding interrupt in the interrupt
1240controller.
1241
1242The TSP uses this API to finish processing of the secure physical timer
1243interrupt.
1244
1245
1246### Function : plat_ic_get_interrupt_type() [mandatory]
1247
1248 Argument : uint32_t
1249 Return : uint32_t
1250
1251This API returns the type of the interrupt id passed as the parameter.
1252`INTR_TYPE_INVAL` is returned if the id is invalid. If the id is valid, a valid
1253interrupt type (one of `INTR_TYPE_EL3`, `INTR_TYPE_S_EL1` and `INTR_TYPE_NS`) is
1254returned depending upon how the interrupt has been configured by the platform
1255IC.
1256
1257The FVP port configures S-EL1 interrupts as Group0 interrupts and Non-secure
1258interrupts as Group1 interrupts. It reads the group value corresponding to the
1259interrupt id from the relevant _Interrupt Group Register_ (`GICD_IGROUPRn`). It
1260uses the group value to determine the type of interrupt.
1261
Soby Mathewc67b09b2014-07-14 16:57:23 +010012623.5 Crash Reporting mechanism (in BL3-1)
1263----------------------------------------------
1264BL3-1 implements a crash reporting mechanism which prints the various registers
1265of the CPU to enable quick crash analysis and debugging. It requires that a console
1266is designated as the crash console by the platform which will used to print the
1267register dump.
1268
1269The following functions must be implemented by the platform if it wants crash reporting
1270mechanism in BL3-1. The functions are implemented in assembly so that they can be
1271invoked without a C Runtime stack.
1272
1273### Function : plat_crash_console_init
1274
1275 Argument : void
1276 Return : int
1277
1278This API is used by the crash reporting mechanism to intialize the crash console.
1279It should only use the general purpose registers x0 to x2 to do the initiaization
1280and returns 1 on success.
1281
1282The FVP port designates the PL011_UART0 as the crash console and calls the
1283console_core_init() to initialize the console.
1284
1285### Function : plat_crash_console_putc
1286
1287 Argument : int
1288 Return : int
1289
1290This API is used by the crash reporting mechanism to print a character on the
1291designated crash console. It should only use general purpose registers x1 and
1292x2 to do its work. The parameter and the return value are in general purpose
1293register x0.
1294
1295The FVP port designates the PL011_UART0 as the crash console and calls the
1296console_core_putc() to print the character on the console.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001297
Harry Liebela960f282013-12-12 16:03:44 +000012984. C Library
1299-------------
1300
1301To avoid subtle toolchain behavioral dependencies, the header files provided
1302by the compiler are not used. The software is built with the `-nostdinc` flag
1303to ensure no headers are included from the toolchain inadvertently. Instead the
1304required headers are included in the ARM Trusted Firmware source tree. The
1305library only contains those C library definitions required by the local
1306implementation. If more functionality is required, the needed library functions
1307will need to be added to the local implementation.
1308
1309Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
1310headers have been cut down in order to simplify the implementation. In order to
1311minimize changes to the header files, the [FreeBSD] layout has been maintained.
1312The generic C library definitions can be found in `include/stdlib` with more
1313system and machine specific declarations in `include/stdlib/sys` and
1314`include/stdlib/machine`.
1315
1316The local C library implementations can be found in `lib/stdlib`. In order to
1317extend the C library these files may need to be modified. It is recommended to
1318use a release version of [FreeBSD] as a starting point.
1319
1320The C library header files in the [FreeBSD] source tree are located in the
1321`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
1322can be found in the `sys/<machine-type>` directories. These files define things
1323like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
1324port for [FreeBSD] does not yet exist, the machine specific definitions are
1325based on existing machine types with similar properties (for example SPARC64).
1326
1327Where possible, C library function implementations were taken from [FreeBSD]
1328as found in the `lib/libc` directory.
1329
1330A copy of the [FreeBSD] sources can be downloaded with `git`.
1331
1332 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
1333
1334
Harry Liebeld265bd72014-01-31 19:04:10 +000013355. Storage abstraction layer
1336-----------------------------
1337
1338In order to improve platform independence and portability an storage abstraction
1339layer is used to load data from non-volatile platform storage.
1340
1341Each platform should register devices and their drivers via the Storage layer.
1342These drivers then need to be initialized by bootloader phases as
1343required in their respective `blx_platform_setup()` functions. Currently
1344storage access is only required by BL1 and BL2 phases. The `load_image()`
1345function uses the storage layer to access non-volatile platform storage.
1346
1347It is mandatory to implement at least one storage driver. For the FVP the
1348Firmware Image Package(FIP) driver is provided as the default means to load data
1349from storage (see the "Firmware Image Package" section in the [User Guide]).
1350The storage layer is described in the header file `include/io_storage.h`. The
1351implementation of the common library is in `lib/io_storage.c` and the driver
1352files are located in `drivers/io/`.
1353
1354Each IO driver must provide `io_dev_*` structures, as described in
1355`drivers/io/io_driver.h`. These are returned via a mandatory registration
1356function that is called on platform initialization. The semi-hosting driver
1357implementation in `io_semihosting.c` can be used as an example.
1358
1359The Storage layer provides mechanisms to initialize storage devices before
1360IO operations are called. The basic operations supported by the layer
1361include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
1362Drivers do not have to implement all operations, but each platform must
1363provide at least one driver for a device capable of supporting generic
1364operations such as loading a bootloader image.
1365
1366The current implementation only allows for known images to be loaded by the
Dan Handleyb68954c2014-05-29 12:30:24 +01001367firmware. These images are specified by using their names, as defined in
1368[include/plat/common/platform.h]. The platform layer (`plat_get_image_source()`)
1369then returns a reference to a device and a driver-specific `spec` which will be
1370understood by the driver to allow access to the image data.
Harry Liebeld265bd72014-01-31 19:04:10 +00001371
1372The layer is designed in such a way that is it possible to chain drivers with
1373other drivers. For example, file-system drivers may be implemented on top of
1374physical block devices, both represented by IO devices with corresponding
1375drivers. In such a case, the file-system "binding" with the block device may
1376be deferred until the file-system device is initialised.
1377
1378The abstraction currently depends on structures being statically allocated
1379by the drivers and callers, as the system does not yet provide a means of
1380dynamically allocating memory. This may also have the affect of limiting the
1381amount of open resources per driver.
1382
1383
Achin Gupta4f6ad662013-10-25 09:08:21 +01001384- - - - - - - - - - - - - - - - - - - - - - - - - -
1385
Dan Handleye83b0ca2014-01-14 18:17:09 +00001386_Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01001387
1388
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001389[ARM GIC Architecture Specification]: http://arminfo.emea.arm.com/help/topic/com.arm.doc.ihi0048b/IHI0048B_gic_architecture_specification.pdf
1390[IMF Design Guide]: interrupt-framework-design.md
1391[User Guide]: user-guide.md
1392[FreeBSD]: http://www.freebsd.org
Achin Gupta4f6ad662013-10-25 09:08:21 +01001393
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001394[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
1395[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
Dan Handleyb68954c2014-05-29 12:30:24 +01001396[plat/fvp/include/platform_def.h]: ../plat/fvp/include/platform_def.h
1397[plat/fvp/include/plat_macros.S]: ../plat/fvp/include/plat_macros.S
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001398[plat/fvp/aarch64/plat_common.c]: ../plat/fvp/aarch64/plat_common.c
1399[plat/fvp/plat_pm.c]: ../plat/fvp/plat_pm.c
1400[include/runtime_svc.h]: ../include/runtime_svc.h
Dan Handleyb68954c2014-05-29 12:30:24 +01001401[include/plat/common/platform.h]: ../include/plat/common/platform.h