blob: 5214dfd94bdd75d098b33c9db492153b91d7d7ff [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
71. Introduction
82. Common Modifications
9 * Common mandatory modifications
Vikram Kanigirie452cd82014-05-23 15:56:12 +010010 * Handling reset
Achin Gupta4f6ad662013-10-25 09:08:21 +010011 * Common optional modifications
123. Boot Loader stage specific modifications
13 * Boot Loader stage 1 (BL1)
14 * Boot Loader stage 2 (BL2)
15 * Boot Loader stage 3-1 (BL3-1)
16 * PSCI implementation (in BL3-1)
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010017 * Interrupt Management framework (in BL3-1)
Harry Liebeld265bd72014-01-31 19:04:10 +0000184. C Library
195. Storage abstraction layer
Achin Gupta4f6ad662013-10-25 09:08:21 +010020
21- - - - - - - - - - - - - - - - - -
22
231. Introduction
24----------------
25
26Porting the ARM Trusted Firmware to a new platform involves making some
27mandatory and optional modifications for both the cold and warm boot paths.
28Modifications consist of:
29
30* Implementing a platform-specific function or variable,
31* Setting up the execution context in a certain way, or
32* Defining certain constants (for example #defines).
33
Dan Handleyb68954c2014-05-29 12:30:24 +010034The platform-specific functions and variables are all declared in
35[include/plat/common/platform.h]. The firmware provides a default implementation
36of variables and functions to fulfill the optional requirements. These
37implementations are all weakly defined; they are provided to ease the porting
38effort. Each platform port can override them with its own implementation if the
39default implementation is inadequate.
Achin Gupta4f6ad662013-10-25 09:08:21 +010040
41Some modifications are common to all Boot Loader (BL) stages. Section 2
42discusses these in detail. The subsequent sections discuss the remaining
43modifications for each BL stage in detail.
44
45This document should be read in conjunction with the ARM Trusted Firmware
46[User Guide].
47
48
492. Common modifications
50------------------------
51
52This section covers the modifications that should be made by the platform for
53each BL stage to correctly port the firmware stack. They are categorized as
54either mandatory or optional.
55
56
572.1 Common mandatory modifications
58----------------------------------
59A platform port must enable the Memory Management Unit (MMU) with identity
60mapped page tables, and enable both the instruction and data caches for each BL
61stage. In the ARM FVP port, each BL stage configures the MMU in its platform-
62specific architecture setup function, for example `blX_plat_arch_setup()`.
63
64Each platform must allocate a block of identity mapped secure memory with
65Device-nGnRE attributes aligned to page boundary (4K) for each BL stage. This
66memory is identified by the section name `tzfw_coherent_mem` so that its
67possible for the firmware to place variables in it using the following C code
68directive:
69
70 __attribute__ ((section("tzfw_coherent_mem")))
71
72Or alternatively the following assembler code directive:
73
74 .section tzfw_coherent_mem
75
76The `tzfw_coherent_mem` section is used to allocate any data structures that are
77accessed both when a CPU is executing with its MMU and caches enabled, and when
78it's running with its MMU and caches disabled. Examples are given below.
79
80The following variables, functions and constants must be defined by the platform
81for the firmware to work correctly.
82
83
Dan Handleyb68954c2014-05-29 12:30:24 +010084### File : platform_def.h [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +010085
Dan Handleyb68954c2014-05-29 12:30:24 +010086Each platform must ensure that a header file of this name is in the system
87include path with the following constants defined. This may require updating the
88list of `PLAT_INCLUDES` in the `platform.mk` file. In the ARM FVP port, this
89file is found in [plat/fvp/include/platform_def.h].
Achin Gupta4f6ad662013-10-25 09:08:21 +010090
James Morrisseyba3155b2013-10-29 10:56:46 +000091* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +010092
93 Defines the linker format used by the platform, for example
94 `elf64-littleaarch64` used by the FVP.
95
James Morrisseyba3155b2013-10-29 10:56:46 +000096* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +010097
98 Defines the processor architecture for the linker by the platform, for
99 example `aarch64` used by the FVP.
100
James Morrisseyba3155b2013-10-29 10:56:46 +0000101* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100102
103 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000104 by [plat/common/aarch64/platform_mp_stack.S] and
105 [plat/common/aarch64/platform_up_stack.S].
106
107* **#define : PCPU_DV_MEM_STACK_SIZE**
108
109 Defines the coherent stack memory available to each CPU. This constant is used
110 by [plat/common/aarch64/platform_mp_stack.S] and
111 [plat/common/aarch64/platform_up_stack.S].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100112
James Morrisseyba3155b2013-10-29 10:56:46 +0000113* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100114
115 Defines the character string printed by BL1 upon entry into the `bl1_main()`
116 function.
117
James Morrisseyba3155b2013-10-29 10:56:46 +0000118* **#define : BL2_IMAGE_NAME**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100119
120 Name of the BL2 binary image on the host file-system. This name is used by
Harry Liebeld265bd72014-01-31 19:04:10 +0000121 BL1 to load BL2 into secure memory from non-volatile storage.
122
123* **#define : BL31_IMAGE_NAME**
124
125 Name of the BL3-1 binary image on the host file-system. This name is used by
126 BL2 to load BL3-1 into secure memory from platform storage.
127
128* **#define : BL33_IMAGE_NAME**
129
130 Name of the BL3-3 binary image on the host file-system. This name is used by
131 BL2 to load BL3-3 into non-secure memory from platform storage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100132
James Morrisseyba3155b2013-10-29 10:56:46 +0000133* **#define : PLATFORM_CACHE_LINE_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100134
135 Defines the size (in bytes) of the largest cache line across all the cache
136 levels in the platform.
137
James Morrisseyba3155b2013-10-29 10:56:46 +0000138* **#define : PLATFORM_CLUSTER_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100139
140 Defines the total number of clusters implemented by the platform in the
141 system.
142
James Morrisseyba3155b2013-10-29 10:56:46 +0000143* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100144
145 Defines the total number of CPUs implemented by the platform across all
146 clusters in the system.
147
James Morrisseyba3155b2013-10-29 10:56:46 +0000148* **#define : PLATFORM_MAX_CPUS_PER_CLUSTER**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100149
150 Defines the maximum number of CPUs that can be implemented within a cluster
151 on the platform.
152
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100153* **#define : PLATFORM_NUM_AFFS**
154
155 Defines the total number of nodes in the affinity heirarchy at all affinity
156 levels used by the platform.
157
James Morrisseyba3155b2013-10-29 10:56:46 +0000158* **#define : PRIMARY_CPU**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100159
160 Defines the `MPIDR` of the primary CPU on the platform. This value is used
161 after a cold boot to distinguish between primary and secondary CPUs.
162
James Morrisseyba3155b2013-10-29 10:56:46 +0000163* **#define : TZROM_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100164
165 Defines the base address of secure ROM on the platform, where the BL1 binary
166 is loaded. This constant is used by the linker scripts to ensure that the
167 BL1 image fits into the available memory.
168
James Morrisseyba3155b2013-10-29 10:56:46 +0000169* **#define : TZROM_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100170
171 Defines the size of secure ROM on the platform. This constant is used by the
172 linker scripts to ensure that the BL1 image fits into the available memory.
173
James Morrisseyba3155b2013-10-29 10:56:46 +0000174* **#define : TZRAM_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100175
176 Defines the base address of the secure RAM on platform, where the data
177 section of the BL1 binary is loaded. The BL2 and BL3-1 images are also
178 loaded in this secure RAM region. This constant is used by the linker
179 scripts to ensure that the BL1 data section and BL2/BL3-1 binary images fit
180 into the available memory.
181
James Morrisseyba3155b2013-10-29 10:56:46 +0000182* **#define : TZRAM_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100183
184 Defines the size of the secure RAM on the platform. This constant is used by
185 the linker scripts to ensure that the BL1 data section and BL2/BL3-1 binary
186 images fit into the available memory.
187
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100188* **#define : BL1_RO_BASE**
189
190 Defines the base address in secure ROM where BL1 originally lives. Must be
191 aligned on a page-size boundary.
192
193* **#define : BL1_RO_LIMIT**
194
195 Defines the maximum address in secure ROM that BL1's actual content (i.e.
196 excluding any data section allocated at runtime) can occupy.
197
198* **#define : BL1_RW_BASE**
199
200 Defines the base address in secure RAM where BL1's read-write data will live
201 at runtime. Must be aligned on a page-size boundary.
202
203* **#define : BL1_RW_LIMIT**
204
205 Defines the maximum address in secure RAM that BL1's read-write data can
206 occupy at runtime.
207
James Morrisseyba3155b2013-10-29 10:56:46 +0000208* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100209
210 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000211 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100212
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100213* **#define : BL2_LIMIT**
214
215 Defines the maximum address in secure RAM that the BL2 image can occupy.
216
James Morrisseyba3155b2013-10-29 10:56:46 +0000217* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100218
219 Defines the base address in secure RAM where BL2 loads the BL3-1 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000220 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100221
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100222* **#define : BL31_LIMIT**
223
224 Defines the maximum address in secure RAM that the BL3-1 image can occupy.
225
Harry Liebeld265bd72014-01-31 19:04:10 +0000226* **#define : NS_IMAGE_OFFSET**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100227
Harry Liebeld265bd72014-01-31 19:04:10 +0000228 Defines the base address in non-secure DRAM where BL2 loads the BL3-3 binary
229 image. Must be aligned on a page-size boundary.
230
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100231If the BL3-2 image is supported by the platform, the following constants must
232be defined as well:
233
234* **#define : TSP_SEC_MEM_BASE**
235
236 Defines the base address of the secure memory used by the BL3-2 image on the
237 platform.
238
239* **#define : TSP_SEC_MEM_SIZE**
240
241 Defines the size of the secure memory used by the BL3-2 image on the
242 platform.
243
244* **#define : BL32_BASE**
245
246 Defines the base address in secure memory where BL2 loads the BL3-2 binary
247 image. Must be inside the secure memory identified by `TSP_SEC_MEM_BASE` and
248 `TSP_SEC_MEM_SIZE` constants. Must also be aligned on a page-size boundary.
249
250* **#define : BL32_LIMIT**
251
252 Defines the maximum address that the BL3-2 image can occupy. Must be inside
253 the secure memory identified by `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE`
254 constants.
255
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100256The following constants are optional. They should be defined when the platform
257memory layout implies some image overlaying like on FVP.
258
259* **#define : BL31_PROGBITS_LIMIT**
260
261 Defines the maximum address in secure RAM that the BL3-1's progbits sections
262 can occupy.
263
264* **#define : BL32_PROGBITS_LIMIT**
265
266 Defines the maximum address that the TSP's progbits sections can occupy.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100267
Dan Handleyb68954c2014-05-29 12:30:24 +0100268### File : plat_macros.S [mandatory]
Soby Mathewa43d4312014-04-07 15:28:55 +0100269
Dan Handleyb68954c2014-05-29 12:30:24 +0100270Each platform must ensure a file of this name is in the system include path with
271the following macro defined. In the ARM FVP port, this file is found in
272[plat/fvp/include/plat_macros.S].
Soby Mathewa43d4312014-04-07 15:28:55 +0100273
274* **Macro : plat_print_gic_regs**
275
276 This macro allows the crash reporting routine to print GIC registers
277 in case of an unhandled IRQ or FIQ in BL3-1. This aids in debugging and
278 this macro can be defined to be empty in case GIC register reporting is
279 not desired.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100280
281### Other mandatory modifications
282
James Morrisseyba3155b2013-10-29 10:56:46 +0000283The following mandatory modifications may be implemented in any file
Achin Gupta4f6ad662013-10-25 09:08:21 +0100284the implementer chooses. In the ARM FVP port, they are implemented in
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000285[plat/fvp/aarch64/plat_common.c].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100286
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100287* **Function : uint64_t plat_get_syscnt_freq(void)**
288
289 This function is used by the architecture setup code to retrieve the
290 counter frequency for the CPU's generic timer. This value will be
291 programmed into the `CNTFRQ_EL0` register.
292 In the ARM FVP port, it returns the base frequency of the system counter,
293 which is retrieved from the first entry in the frequency modes table.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100294
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000295
Vikram Kanigirie452cd82014-05-23 15:56:12 +01002962.2 Handling Reset
297------------------
298
299BL1 by default implements the reset vector where execution starts from a cold
300or warm boot. BL3-1 can be optionally set as a reset vector using the
301RESET_TO_BL31 make variable.
302
303For each CPU, the reset vector code is responsible for the following tasks:
304
3051. Distinguishing between a cold boot and a warm boot.
306
3072. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
308 the CPU is placed in a platform-specific state until the primary CPU
309 performs the necessary steps to remove it from this state.
310
3113. In the case of a warm boot, ensuring that the CPU jumps to a platform-
312 specific address in the BL3-1 image in the same processor mode as it was
313 when released from reset.
314
315The following functions need to be implemented by the platform port to enable
316reset vector code to perform the above tasks.
317
318
319### Function : platform_get_entrypoint() [mandatory]
320
321 Argument : unsigned long
322 Return : unsigned int
323
324This function is called with the `SCTLR.M` and `SCTLR.C` bits disabled. The CPU
325is identified by its `MPIDR`, which is passed as the argument. The function is
326responsible for distinguishing between a warm and cold reset using platform-
327specific means. If it's a warm reset then it returns the entrypoint into the
328BL3-1 image that the CPU must jump to. If it's a cold reset then this function
329must return zero.
330
331This function is also responsible for implementing a platform-specific mechanism
332to handle the condition where the CPU has been warm reset but there is no
333entrypoint to jump to.
334
335This function does not follow the Procedure Call Standard used by the
336Application Binary Interface for the ARM 64-bit architecture. The caller should
337not assume that callee saved registers are preserved across a call to this
338function.
339
340This function fulfills requirement 1 and 3 listed above.
341
342
343### Function : plat_secondary_cold_boot_setup() [mandatory]
344
345 Argument : void
346 Return : void
347
348This function is called with the MMU and data caches disabled. It is responsible
349for placing the executing secondary CPU in a platform-specific state until the
350primary CPU performs the necessary actions to bring it out of that state and
351allow entry into the OS.
352
353In the ARM FVP port, each secondary CPU powers itself off. The primary CPU is
354responsible for powering up the secondary CPU when normal world software
355requires them.
356
357This function fulfills requirement 2 above.
358
359
360### Function : platform_mem_init() [mandatory]
361
362 Argument : void
363 Return : void
364
365This function is called before any access to data is made by the firmware, in
366order to carry out any essential memory initialization.
367
368The ARM FVP port uses this function to initialize the mailbox memory used for
369providing the warm-boot entry-point addresses.
370
371
372
3732.3 Common optional modifications
Achin Gupta4f6ad662013-10-25 09:08:21 +0100374---------------------------------
375
376The following are helper functions implemented by the firmware that perform
377common platform-specific tasks. A platform may choose to override these
378definitions.
379
380
381### Function : platform_get_core_pos()
382
383 Argument : unsigned long
384 Return : int
385
386A platform may need to convert the `MPIDR` of a CPU to an absolute number, which
387can be used as a CPU-specific linear index into blocks of memory (for example
388while allocating per-CPU stacks). This routine contains a simple mechanism
389to perform this conversion, using the assumption that each cluster contains a
390maximum of 4 CPUs:
391
392 linear index = cpu_id + (cluster_id * 4)
393
394 cpu_id = 8-bit value in MPIDR at affinity level 0
395 cluster_id = 8-bit value in MPIDR at affinity level 1
396
397
398### Function : platform_set_coherent_stack()
399
400 Argument : unsigned long
401 Return : void
402
403A platform may need stack memory that is coherent with main memory to perform
404certain operations like:
405
406* Turning the MMU on, or
407* Flushing caches prior to powering down a CPU or cluster.
408
409Each BL stage allocates this coherent stack memory for each CPU in the
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000410`tzfw_coherent_mem` section.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100411
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000412This function sets the current stack pointer to the coherent stack that
413has been allocated for the CPU specified by MPIDR. For BL images that only
414require a stack for the primary CPU the parameter is ignored. The size of
415the stack allocated to each CPU is specified by the platform defined constant
Achin Gupta4f6ad662013-10-25 09:08:21 +0100416`PCPU_DV_MEM_STACK_SIZE`.
417
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000418Common implementations of this function for the UP and MP BL images are
419provided in [plat/common/aarch64/platform_up_stack.S] and
420[plat/common/aarch64/platform_mp_stack.S]
421
Achin Gupta4f6ad662013-10-25 09:08:21 +0100422
423### Function : platform_is_primary_cpu()
424
425 Argument : unsigned long
426 Return : unsigned int
427
428This function identifies a CPU by its `MPIDR`, which is passed as the argument,
429to determine whether this CPU is the primary CPU or a secondary CPU. A return
430value of zero indicates that the CPU is not the primary CPU, while a non-zero
431return value indicates that the CPU is the primary CPU.
432
433
434### Function : platform_set_stack()
435
436 Argument : unsigned long
437 Return : void
438
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000439This function sets the current stack pointer to the normal memory stack that
440has been allocated for the CPU specificed by MPIDR. For BL images that only
441require a stack for the primary CPU the parameter is ignored. The size of
442the stack allocated to each CPU is specified by the platform defined constant
443`PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100444
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000445Common implementations of this function for the UP and MP BL images are
446provided in [plat/common/aarch64/platform_up_stack.S] and
447[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100448
449
Achin Guptac8afc782013-11-25 18:45:02 +0000450### Function : platform_get_stack()
451
452 Argument : unsigned long
453 Return : unsigned long
454
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000455This function returns the base address of the normal memory stack that
456has been allocated for the CPU specificed by MPIDR. For BL images that only
457require a stack for the primary CPU the parameter is ignored. The size of
458the stack allocated to each CPU is specified by the platform defined constant
459`PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000460
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000461Common implementations of this function for the UP and MP BL images are
462provided in [plat/common/aarch64/platform_up_stack.S] and
463[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000464
465
Achin Gupta4f6ad662013-10-25 09:08:21 +0100466### Function : plat_report_exception()
467
468 Argument : unsigned int
469 Return : void
470
471A platform may need to report various information about its status when an
472exception is taken, for example the current exception level, the CPU security
473state (secure/non-secure), the exception type, and so on. This function is
474called in the following circumstances:
475
476* In BL1, whenever an exception is taken.
477* In BL2, whenever an exception is taken.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100478
479The default implementation doesn't do anything, to avoid making assumptions
480about the way the platform displays its status information.
481
482This function receives the exception type as its argument. Possible values for
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000483exceptions types are listed in the [include/runtime_svc.h] header file. Note
Achin Gupta4f6ad662013-10-25 09:08:21 +0100484that these constants are not related to any architectural exception code; they
485are just an ARM Trusted Firmware convention.
486
487
4883. Modifications specific to a Boot Loader stage
489-------------------------------------------------
490
4913.1 Boot Loader Stage 1 (BL1)
492-----------------------------
493
494BL1 implements the reset vector where execution starts from after a cold or
495warm boot. For each CPU, BL1 is responsible for the following tasks:
496
Vikram Kanigirie452cd82014-05-23 15:56:12 +01004971. Handling the reset as described in section 2.2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100498
4992. In the case of a cold boot and the CPU being the primary CPU, ensuring that
500 only this CPU executes the remaining BL1 code, including loading and passing
501 control to the BL2 stage.
502
Vikram Kanigirie452cd82014-05-23 15:56:12 +01005033. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100504 address specified by the platform defined constant `BL2_BASE`.
505
Vikram Kanigirie452cd82014-05-23 15:56:12 +01005064. Populating a `meminfo` structure with the following information in memory,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100507 accessible by BL2 immediately upon entry.
508
509 meminfo.total_base = Base address of secure RAM visible to BL2
510 meminfo.total_size = Size of secure RAM visible to BL2
511 meminfo.free_base = Base address of secure RAM available for
512 allocation to BL2
513 meminfo.free_size = Size of secure RAM available for allocation to BL2
514
515 BL1 places this `meminfo` structure at the beginning of the free memory
516 available for its use. Since BL1 cannot allocate memory dynamically at the
517 moment, its free memory will be available for BL2's use as-is. However, this
518 means that BL2 must read the `meminfo` structure before it starts using its
519 free memory (this is discussed in Section 3.2).
520
521 In future releases of the ARM Trusted Firmware it will be possible for
522 the platform to decide where it wants to place the `meminfo` structure for
523 BL2.
524
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100525 BL1 implements the `bl1_init_bl2_mem_layout()` function to populate the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100526 BL2 `meminfo` structure. The platform may override this implementation, for
527 example if the platform wants to restrict the amount of memory visible to
528 BL2. Details of how to do this are given below.
529
530The following functions need to be implemented by the platform port to enable
531BL1 to perform the above tasks.
532
533
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100534### Function : bl1_plat_arch_setup() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100535
536 Argument : void
537 Return : void
538
Achin Gupta4f6ad662013-10-25 09:08:21 +0100539This function performs any platform-specific and architectural setup that the
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100540platform requires. Platform-specific setup might include configuration of
541memory controllers, configuration of the interconnect to allow the cluster
542to service cache snoop requests from another cluster, and so on.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100543
544In the ARM FVP port, this function enables CCI snoops into the cluster that the
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100545primary CPU is part of. It also enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100546
547This function helps fulfill requirement 2 above.
548
549
550### Function : bl1_platform_setup() [mandatory]
551
552 Argument : void
553 Return : void
554
555This function executes with the MMU and data caches enabled. It is responsible
556for performing any remaining platform-specific setup that can occur after the
557MMU and data cache have been enabled.
558
Harry Liebeld265bd72014-01-31 19:04:10 +0000559This function is also responsible for initializing the storage abstraction layer
560which is used to load further bootloader images.
561
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100562This function helps fulfill requirement 3 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100563
564
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000565### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100566
567 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000568 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100569
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000570This function should only be called on the cold boot path. It executes with the
571MMU and data caches enabled. The pointer returned by this function must point to
572a `meminfo` structure containing the extents and availability of secure RAM for
573the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100574
575 meminfo.total_base = Base address of secure RAM visible to BL1
576 meminfo.total_size = Size of secure RAM visible to BL1
577 meminfo.free_base = Base address of secure RAM available for allocation
578 to BL1
579 meminfo.free_size = Size of secure RAM available for allocation to BL1
580
581This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
582populates a similar structure to tell BL2 the extents of memory available for
583its own use.
584
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100585This function helps fulfill requirement 3 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100586
587
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100588### Function : bl1_init_bl2_mem_layout() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100589
590 Argument : meminfo *, meminfo *, unsigned int, unsigned long
591 Return : void
592
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100593BL1 needs to tell the next stage the amount of secure RAM available
594for it to use. This information is populated in a `meminfo`
Achin Gupta4f6ad662013-10-25 09:08:21 +0100595structure.
596
597Depending upon where BL2 has been loaded in secure RAM (determined by
598`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
599BL1 also ensures that its data sections resident in secure RAM are not visible
600to BL2. An illustration of how this is done in the ARM FVP port is given in the
601[User Guide], in the Section "Memory layout on Base FVP".
602
603
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100604### Function : bl1_plat_set_bl2_ep_info() [mandatory]
605
606 Argument : image_info *, entry_point_info *
607 Return : void
608
609This function is called after loading BL2 image and it can be used to overwrite
610the entry point set by loader and also set the security state and SPSR which
611represents the entry point system state for BL2.
612
613On FVP, we are setting the security state and the SPSR for the BL2 entrypoint
614
615
Achin Gupta4f6ad662013-10-25 09:08:21 +01006163.2 Boot Loader Stage 2 (BL2)
617-----------------------------
618
619The BL2 stage is executed only by the primary CPU, which is determined in BL1
620using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
621`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
622
Harry Liebeld265bd72014-01-31 19:04:10 +00006231. Loading the BL3-1 binary image into secure RAM from non-volatile storage. To
624 load the BL3-1 image, BL2 makes use of the `meminfo` structure passed to it
625 by BL1. This structure allows BL2 to calculate how much secure RAM is
626 available for its use. The platform also defines the address in secure RAM
627 where BL3-1 is loaded through the constant `BL31_BASE`. BL2 uses this
628 information to determine if there is enough memory to load the BL3-1 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100629
Harry Liebeld265bd72014-01-31 19:04:10 +00006302. Loading the normal world BL3-3 binary image into non-secure DRAM from
631 platform storage and arranging for BL3-1 to pass control to this image. This
632 address is determined using the `plat_get_ns_image_entrypoint()` function
633 described below.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100634
Vikram Kanigirie452cd82014-05-23 15:56:12 +01006353. BL2 populates an `entry_point_info` structure in memory provided by the
636 platform with information about how BL3-1 should pass control to the
637 other BL images.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100638
Dan Handley1151c822014-04-15 11:38:38 +01006394. (Optional) Loading the BL3-2 binary image (if present) from platform
640 provided non-volatile storage. To load the BL3-2 image, BL2 makes use of
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100641 the `meminfo` returned by the `bl2_plat_get_bl32_meminfo()` function.
642 The platform also defines the address in memory where BL3-2 is loaded
643 through the optional constant `BL32_BASE`. BL2 uses this information
644 to determine if there is enough memory to load the BL3-2 image.
645 If `BL32_BASE` is not defined then this and the next step is not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000646
Dan Handley1151c822014-04-15 11:38:38 +01006475. (Optional) Arranging to pass control to the BL3-2 image (if present) that
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100648 has been pre-loaded at `BL32_BASE`. BL2 populates an `entry_point_info`
Dan Handley1151c822014-04-15 11:38:38 +0100649 structure in memory provided by the platform with information about how
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100650 BL3-1 should pass control to the BL3-2 image.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000651
Achin Gupta4f6ad662013-10-25 09:08:21 +0100652The following functions must be implemented by the platform port to enable BL2
653to perform the above tasks.
654
655
656### Function : bl2_early_platform_setup() [mandatory]
657
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100658 Argument : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100659 Return : void
660
661This function executes with the MMU and data caches disabled. It is only called
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100662by the primary CPU. The arguments to this function is the address of the
663`meminfo` structure populated by BL1.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100664
665The platform must copy the contents of the `meminfo` structure into a private
666variable as the original memory may be subsequently overwritten by BL2. The
667copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +0000668`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100669
670
671### Function : bl2_plat_arch_setup() [mandatory]
672
673 Argument : void
674 Return : void
675
676This function executes with the MMU and data caches disabled. It is only called
677by the primary CPU.
678
679The purpose of this function is to perform any architectural initialization
680that varies across platforms, for example enabling the MMU (since the memory
681map differs across platforms).
682
683
684### Function : bl2_platform_setup() [mandatory]
685
686 Argument : void
687 Return : void
688
689This function may execute with the MMU and data caches enabled if the platform
690port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
691called by the primary CPU.
692
Achin Guptae4d084e2014-02-19 17:18:23 +0000693The purpose of this function is to perform any platform initialization
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100694specific to BL2. Platform security components are configured if required.
695For the Base FVP the TZC-400 TrustZone controller is configured to only
696grant non-secure access to DRAM. This avoids aliasing between secure and
697non-secure accesses in the TLB and cache - secure execution states can use
698the NS attributes in the MMU translation tables to access the DRAM.
Harry Liebelce19cf12014-04-01 19:28:07 +0100699
Harry Liebeld265bd72014-01-31 19:04:10 +0000700This function is also responsible for initializing the storage abstraction layer
701which is used to load further bootloader images.
702
Achin Gupta4f6ad662013-10-25 09:08:21 +0100703
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000704### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100705
706 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000707 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100708
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000709This function should only be called on the cold boot path. It may execute with
710the MMU and data caches enabled if the platform port does the necessary
711initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100712
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000713The purpose of this function is to return a pointer to a `meminfo` structure
714populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100715`bl2_early_platform_setup()` above.
716
717
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100718### Function : bl2_plat_get_bl31_params() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +0000719
720 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100721 Return : bl31_params *
Harry Liebeld265bd72014-01-31 19:04:10 +0000722
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100723BL2 platform code needs to return a pointer to a `bl31_params` structure it
724will use for passing information to BL3-1. The `bl31_params` structure carries
725the following information.
726 - Header describing the version information for interpreting the bl31_param
727 structure
728 - Information about executing the BL3-3 image in the `bl33_ep_info` field
729 - Information about executing the BL3-2 image in the `bl32_ep_info` field
730 - Information about the type and extents of BL3-1 image in the
731 `bl31_image_info` field
732 - Information about the type and extents of BL3-2 image in the
733 `bl32_image_info` field
734 - Information about the type and extents of BL3-3 image in the
735 `bl33_image_info` field
736
737The memory pointed by this structure and its sub-structures should be
738accessible from BL3-1 initialisation code. BL3-1 might choose to copy the
739necessary content, or maintain the structures until BL3-3 is initialised.
Harry Liebeld265bd72014-01-31 19:04:10 +0000740
741
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100742### Funtion : bl2_plat_get_bl31_ep_info() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100743
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100744 Argument : void
745 Return : entry_point_info *
746
747BL2 platform code returns a pointer which is used to populate the entry point
748information for BL3-1 entry point. The location pointed by it should be
749accessible from BL1 while processing the synchronous exception to run to BL3-1.
750
751On FVP this is allocated inside an bl2_to_bl31_params_mem structure which
752is allocated at an address pointed by PARAMS_BASE.
753
754
755### Function : bl2_plat_set_bl31_ep_info() [mandatory]
756
757 Argument : image_info *, entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100758 Return : void
759
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100760This function is called after loading BL3-1 image and it can be used to
761overwrite the entry point set by loader and also set the security state
762and SPSR which represents the entry point system state for BL3-1.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100763
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100764On FVP, we are setting the security state and the SPSR for the BL3-1
765entrypoint.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100766
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100767### Function : bl2_plat_set_bl32_ep_info() [mandatory]
768
769 Argument : image_info *, entry_point_info *
770 Return : void
771
772This function is called after loading BL3-2 image and it can be used to
773overwrite the entry point set by loader and also set the security state
774and SPSR which represents the entry point system state for BL3-2.
775
776On FVP, we are setting the security state and the SPSR for the BL3-2
777entrypoint
778
779### Function : bl2_plat_set_bl33_ep_info() [mandatory]
780
781 Argument : image_info *, entry_point_info *
782 Return : void
783
784This function is called after loading BL3-3 image and it can be used to
785overwrite the entry point set by loader and also set the security state
786and SPSR which represents the entry point system state for BL3-3.
787
788On FVP, we are setting the security state and the SPSR for the BL3-3
789entrypoint
790
791### Function : bl2_plat_get_bl32_meminfo() [mandatory]
792
793 Argument : meminfo *
794 Return : void
795
796This function is used to get the memory limits where BL2 can load the
797BL3-2 image. The meminfo provided by this is used by load_image() to
798validate whether the BL3-2 image can be loaded with in the given
799memory from the given base.
800
801### Function : bl2_plat_get_bl33_meminfo() [mandatory]
802
803 Argument : meminfo *
804 Return : void
805
806This function is used to get the memory limits where BL2 can load the
807BL3-3 image. The meminfo provided by this is used by load_image() to
808validate whether the BL3-3 image can be loaded with in the given
809memory from the given base.
810
811### Function : bl2_plat_flush_bl31_params() [mandatory]
812
813 Argument : void
814 Return : void
815
816Once BL2 has populated all the structures that needs to be read by BL1
817and BL3-1 including the bl31_params structures and its sub-structures,
818the bl31_ep_info structure and any platform specific data. It flushes
819all these data to the main memory so that it is available when we jump to
820later Bootloader stages with MMU off
Achin Gupta4f6ad662013-10-25 09:08:21 +0100821
822### Function : plat_get_ns_image_entrypoint() [mandatory]
823
824 Argument : void
825 Return : unsigned long
826
827As previously described, BL2 is responsible for arranging for control to be
828passed to a normal world BL image through BL3-1. This function returns the
829entrypoint of that image, which BL3-1 uses to jump to it.
830
Harry Liebeld265bd72014-01-31 19:04:10 +0000831BL2 is responsible for loading the normal world BL3-3 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100832
833
8343.2 Boot Loader Stage 3-1 (BL3-1)
835---------------------------------
836
837During cold boot, the BL3-1 stage is executed only by the primary CPU. This is
838determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
839control to BL3-1 at `BL31_BASE`. During warm boot, BL3-1 is executed by all
840CPUs. BL3-1 executes at EL3 and is responsible for:
841
8421. Re-initializing all architectural and platform state. Although BL1 performs
843 some of this initialization, BL3-1 remains resident in EL3 and must ensure
844 that EL3 architectural and platform state is completely initialized. It
845 should make no assumptions about the system state when it receives control.
846
8472. Passing control to a normal world BL image, pre-loaded at a platform-
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100848 specific address by BL2. BL3-1 uses the `entry_point_info` structure that BL2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100849 populated in memory to do this.
850
8513. Providing runtime firmware services. Currently, BL3-1 only implements a
852 subset of the Power State Coordination Interface (PSCI) API as a runtime
853 service. See Section 3.3 below for details of porting the PSCI
854 implementation.
855
Achin Gupta35ca3512014-02-19 17:58:33 +00008564. Optionally passing control to the BL3-2 image, pre-loaded at a platform-
857 specific address by BL2. BL3-1 exports a set of apis that allow runtime
858 services to specify the security state in which the next image should be
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100859 executed and run the corresponding image. BL3-1 uses the `entry_point_info`
860 structure populated by BL2 to do this.
861
862If BL3-1 is a reset vector, It also needs to handle the reset as specified in
863section 2.2 before the tasks described above.
Achin Gupta35ca3512014-02-19 17:58:33 +0000864
Achin Gupta4f6ad662013-10-25 09:08:21 +0100865The following functions must be implemented by the platform port to enable BL3-1
866to perform the above tasks.
867
868
869### Function : bl31_early_platform_setup() [mandatory]
870
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100871 Argument : bl31_params *, void *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100872 Return : void
873
874This function executes with the MMU and data caches disabled. It is only called
875by the primary CPU. The arguments to this function are:
876
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100877* The address of the `bl31_params` structure populated by BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100878* An opaque pointer that the platform may use as needed.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100879
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100880The platform can copy the contents of the `bl31_params` structure and its
881sub-structures into private variables if the original memory may be
882subsequently overwritten by BL3-1 and similarly the `void *` pointing
883to the platform data also needs to be saved.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100884
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100885On the ARM FVP port, BL2 passes a pointer to a `bl31_params` structure populated
886in the secure DRAM at address `0x6000000` in the bl31_params * argument and it
887does not use opaque pointer mentioned earlier. BL3-1 does not copy this
888information to internal data structures as it guarantees that the secure
889DRAM memory will not be overwritten. It maintains an internal reference to this
890information in the `bl2_to_bl31_params` variable.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100891
892### Function : bl31_plat_arch_setup() [mandatory]
893
894 Argument : void
895 Return : void
896
897This function executes with the MMU and data caches disabled. It is only called
898by the primary CPU.
899
900The purpose of this function is to perform any architectural initialization
901that varies across platforms, for example enabling the MMU (since the memory
902map differs across platforms).
903
904
905### Function : bl31_platform_setup() [mandatory]
906
907 Argument : void
908 Return : void
909
910This function may execute with the MMU and data caches enabled if the platform
911port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
912called by the primary CPU.
913
914The purpose of this function is to complete platform initialization so that both
915BL3-1 runtime services and normal world software can function correctly.
916
917The ARM FVP port does the following:
918* Initializes the generic interrupt controller.
919* Configures the CLCD controller.
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100920* Enables system-level implementation of the generic timer counter.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100921* Grants access to the system counter timer module
922* Initializes the FVP power controller device
923* Detects the system topology.
924
925
926### Function : bl31_get_next_image_info() [mandatory]
927
Achin Gupta35ca3512014-02-19 17:58:33 +0000928 Argument : unsigned int
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100929 Return : entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100930
931This function may execute with the MMU and data caches enabled if the platform
932port does the necessary initializations in `bl31_plat_arch_setup()`.
933
934This function is called by `bl31_main()` to retrieve information provided by
Achin Gupta35ca3512014-02-19 17:58:33 +0000935BL2 for the next image in the security state specified by the argument. BL3-1
936uses this information to pass control to that image in the specified security
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100937state. This function must return a pointer to the `entry_point_info` structure
Achin Gupta35ca3512014-02-19 17:58:33 +0000938(that was copied during `bl31_early_platform_setup()`) if the image exists. It
939should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100940
941
Achin Gupta4f6ad662013-10-25 09:08:21 +01009423.3 Power State Coordination Interface (in BL3-1)
943------------------------------------------------
944
945The ARM Trusted Firmware's implementation of the PSCI API is based around the
946concept of an _affinity instance_. Each _affinity instance_ can be uniquely
947identified in a system by a CPU ID (the processor `MPIDR` is used in the PSCI
948interface) and an _affinity level_. A processing element (for example, a
949CPU) is at level 0. If the CPUs in the system are described in a tree where the
950node above a CPU is a logical grouping of CPUs that share some state, then
951affinity level 1 is that group of CPUs (for example, a cluster), and affinity
952level 2 is a group of clusters (for example, the system). The implementation
953assumes that the affinity level 1 ID can be computed from the affinity level 0
954ID (for example, a unique cluster ID can be computed from the CPU ID). The
955current implementation computes this on the basis of the recommended use of
956`MPIDR` affinity fields in the ARM Architecture Reference Manual.
957
958BL3-1's platform initialization code exports a pointer to the platform-specific
959power management operations required for the PSCI implementation to function
960correctly. This information is populated in the `plat_pm_ops` structure. The
961PSCI implementation calls members of the `plat_pm_ops` structure for performing
962power management operations for each affinity instance. For example, the target
963CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `affinst_on()`
964handler (if present) is called for each affinity instance as the PSCI
965implementation powers up each affinity level implemented in the `MPIDR` (for
966example, CPU, cluster and system).
967
968The following functions must be implemented to initialize PSCI functionality in
969the ARM Trusted Firmware.
970
971
972### Function : plat_get_aff_count() [mandatory]
973
974 Argument : unsigned int, unsigned long
975 Return : unsigned int
976
977This function may execute with the MMU and data caches enabled if the platform
978port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
979called by the primary CPU.
980
981This function is called by the PSCI initialization code to detect the system
982topology. Its purpose is to return the number of affinity instances implemented
983at a given `affinity level` (specified by the first argument) and a given
984`MPIDR` (specified by the second argument). For example, on a dual-cluster
985system where first cluster implements 2 CPUs and the second cluster implements 4
986CPUs, a call to this function with an `MPIDR` corresponding to the first cluster
987(`0x0`) and affinity level 0, would return 2. A call to this function with an
988`MPIDR` corresponding to the second cluster (`0x100`) and affinity level 0,
989would return 4.
990
991
992### Function : plat_get_aff_state() [mandatory]
993
994 Argument : unsigned int, unsigned long
995 Return : unsigned int
996
997This function may execute with the MMU and data caches enabled if the platform
998port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
999called by the primary CPU.
1000
1001This function is called by the PSCI initialization code. Its purpose is to
1002return the state of an affinity instance. The affinity instance is determined by
1003the affinity ID at a given `affinity level` (specified by the first argument)
1004and an `MPIDR` (specified by the second argument). The state can be one of
1005`PSCI_AFF_PRESENT` or `PSCI_AFF_ABSENT`. The latter state is used to cater for
1006system topologies where certain affinity instances are unimplemented. For
1007example, consider a platform that implements a single cluster with 4 CPUs and
1008another CPU implemented directly on the interconnect with the cluster. The
1009`MPIDR`s of the cluster would range from `0x0-0x3`. The `MPIDR` of the single
1010CPU would be 0x100 to indicate that it does not belong to cluster 0. Cluster 1
1011is missing but needs to be accounted for to reach this single CPU in the
1012topology tree. Hence it is marked as `PSCI_AFF_ABSENT`.
1013
1014
1015### Function : plat_get_max_afflvl() [mandatory]
1016
1017 Argument : void
1018 Return : int
1019
1020This function may execute with the MMU and data caches enabled if the platform
1021port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1022called by the primary CPU.
1023
1024This function is called by the PSCI implementation both during cold and warm
1025boot, to determine the maximum affinity level that the power management
James Morrisseyba3155b2013-10-29 10:56:46 +00001026operations should apply to. ARMv8-A has support for 4 affinity levels. It is
Achin Gupta4f6ad662013-10-25 09:08:21 +01001027likely that hardware will implement fewer affinity levels. This function allows
1028the PSCI implementation to consider only those affinity levels in the system
1029that the platform implements. For example, the Base AEM FVP implements two
1030clusters with a configurable number of CPUs. It reports the maximum affinity
1031level as 1, resulting in PSCI power control up to the cluster level.
1032
1033
1034### Function : platform_setup_pm() [mandatory]
1035
1036 Argument : plat_pm_ops **
1037 Return : int
1038
1039This function may execute with the MMU and data caches enabled if the platform
1040port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1041called by the primary CPU.
1042
1043This function is called by PSCI initialization code. Its purpose is to export
1044handler routines for platform-specific power management actions by populating
1045the passed pointer with a pointer to BL3-1's private `plat_pm_ops` structure.
1046
1047A description of each member of this structure is given below. Please refer to
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001048the ARM FVP specific implementation of these handlers in [plat/fvp/plat_pm.c]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001049as an example. A platform port may choose not implement some of the power
1050management operations. For example, the ARM FVP port does not implement the
1051`affinst_standby()` function.
1052
1053#### plat_pm_ops.affinst_standby()
1054
1055Perform the platform-specific setup to enter the standby state indicated by the
1056passed argument.
1057
1058#### plat_pm_ops.affinst_on()
1059
1060Perform the platform specific setup to power on an affinity instance, specified
1061by the `MPIDR` (first argument) and `affinity level` (fourth argument). The
1062`state` (fifth argument) contains the current state of that affinity instance
1063(ON or OFF). This is useful to determine whether any action must be taken. For
1064example, while powering on a CPU, the cluster that contains this CPU might
1065already be in the ON state. The platform decides what actions must be taken to
1066transition from the current state to the target state (indicated by the power
1067management operation).
1068
1069#### plat_pm_ops.affinst_off()
1070
1071Perform the platform specific setup to power off an affinity instance in the
1072`MPIDR` of the calling CPU. It is called by the PSCI `CPU_OFF` API
1073implementation.
1074
1075The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1076(third argument) have a similar meaning as described in the `affinst_on()`
1077operation. They are used to identify the affinity instance on which the call
1078is made and its current state. This gives the platform port an indication of the
1079state transition it must make to perform the requested action. For example, if
1080the calling CPU is the last powered on CPU in the cluster, after powering down
1081affinity level 0 (CPU), the platform port should power down affinity level 1
1082(the cluster) as well.
1083
1084This function is called with coherent stacks. This allows the PSCI
1085implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001086stale stack state after turning off the caches. On ARMv8-A cache hits do not
1087occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001088
1089#### plat_pm_ops.affinst_suspend()
1090
1091Perform the platform specific setup to power off an affinity instance in the
1092`MPIDR` of the calling CPU. It is called by the PSCI `CPU_SUSPEND` API
1093implementation.
1094
1095The `MPIDR` (first argument), `affinity level` (third argument) and `state`
1096(fifth argument) have a similar meaning as described in the `affinst_on()`
1097operation. They are used to identify the affinity instance on which the call
1098is made and its current state. This gives the platform port an indication of the
1099state transition it must make to perform the requested action. For example, if
1100the calling CPU is the last powered on CPU in the cluster, after powering down
1101affinity level 0 (CPU), the platform port should power down affinity level 1
1102(the cluster) as well.
1103
1104The difference between turning an affinity instance off versus suspending it
1105is that in the former case, the affinity instance is expected to re-initialize
1106its state when its next powered on (see `affinst_on_finish()`). In the latter
1107case, the affinity instance is expected to save enough state so that it can
1108resume execution by restoring this state when its powered on (see
1109`affinst_suspend_finish()`).
1110
1111This function is called with coherent stacks. This allows the PSCI
1112implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001113stale stack state after turning off the caches. On ARMv8-A cache hits do not
1114occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001115
1116#### plat_pm_ops.affinst_on_finish()
1117
1118This function is called by the PSCI implementation after the calling CPU is
1119powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1120It performs the platform-specific setup required to initialize enough state for
1121this CPU to enter the normal world and also provide secure runtime firmware
1122services.
1123
1124The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1125(third argument) have a similar meaning as described in the previous operations.
1126
1127This function is called with coherent stacks. This allows the PSCI
1128implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001129stale stack state after turning off the caches. On ARMv8-A cache hits do not
1130occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001131
1132#### plat_pm_ops.affinst_on_suspend()
1133
1134This function is called by the PSCI implementation after the calling CPU is
1135powered on and released from reset in response to an asynchronous wakeup
1136event, for example a timer interrupt that was programmed by the CPU during the
1137`CPU_SUSPEND` call. It performs the platform-specific setup required to
1138restore the saved state for this CPU to resume execution in the normal world
1139and also provide secure runtime firmware services.
1140
1141The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1142(third argument) have a similar meaning as described in the previous operations.
1143
1144This function is called with coherent stacks. This allows the PSCI
1145implementation to flush caches at a given affinity level without running into
James Morrisseyba3155b2013-10-29 10:56:46 +00001146stale stack state after turning off the caches. On ARMv8-A cache hits do not
1147occur after the cache has been turned off.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001148
1149BL3-1 platform initialization code must also detect the system topology and
1150the state of each affinity instance in the topology. This information is
1151critical for the PSCI runtime service to function correctly. More details are
1152provided in the description of the `plat_get_aff_count()` and
1153`plat_get_aff_state()` functions above.
1154
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010011553.4 Interrupt Management framework (in BL3-1)
1156----------------------------------------------
1157BL3-1 implements an Interrupt Management Framework (IMF) to manage interrupts
1158generated in either security state and targeted to EL1 or EL2 in the non-secure
1159state or EL3/S-EL1 in the secure state. The design of this framework is
1160described in the [IMF Design Guide]
1161
1162A platform should export the following APIs to support the IMF. The following
1163text briefly describes each api and its implementation on the FVP port. The API
1164implementation depends upon the type of interrupt controller present in the
1165platform. The FVP implements an ARM Generic Interrupt Controller (ARM GIC) as
1166per the version 2.0 of the [ARM GIC Architecture Specification]
1167
1168### Function : plat_interrupt_type_to_line() [mandatory]
1169
1170 Argument : uint32_t, uint32_t
1171 Return : uint32_t
1172
1173The ARM processor signals an interrupt exception either through the IRQ or FIQ
1174interrupt line. The specific line that is signaled depends on how the interrupt
1175controller (IC) reports different interrupt types from an execution context in
1176either security state. The IMF uses this API to determine which interrupt line
1177the platform IC uses to signal each type of interrupt supported by the framework
1178from a given security state.
1179
1180The first parameter will be one of the `INTR_TYPE_*` values (see [IMF Design
1181Guide]) indicating the target type of the interrupt, the second parameter is the
1182security state of the originating execution context. The return result is the
1183bit position in the `SCR_EL3` register of the respective interrupt trap: IRQ=1,
1184FIQ=2.
1185
1186The FVP port configures the ARM GIC to signal S-EL1 interrupts as FIQs and
1187Non-secure interrupts as IRQs from either security state.
1188
1189
1190### Function : plat_ic_get_pending_interrupt_type() [mandatory]
1191
1192 Argument : void
1193 Return : uint32_t
1194
1195This API returns the type of the highest priority pending interrupt at the
1196platform IC. The IMF uses the interrupt type to retrieve the corresponding
1197handler function. `INTR_TYPE_INVAL` is returned when there is no interrupt
1198pending. The valid interrupt types that can be returned are `INTR_TYPE_EL3`,
1199`INTR_TYPE_S_EL1` and `INTR_TYPE_NS`.
1200
1201The FVP port reads the _Highest Priority Pending Interrupt Register_
1202(`GICC_HPPIR`) to determine the id of the pending interrupt. The type of interrupt
1203depends upon the id value as follows.
1204
12051. id < 1022 is reported as a S-EL1 interrupt
12062. id = 1022 is reported as a Non-secure interrupt.
12073. id = 1023 is reported as an invalid interrupt type.
1208
1209
1210### Function : plat_ic_get_pending_interrupt_id() [mandatory]
1211
1212 Argument : void
1213 Return : uint32_t
1214
1215This API returns the id of the highest priority pending interrupt at the
1216platform IC. The IMF passes the id returned by this API to the registered
1217handler for the pending interrupt if the `IMF_READ_INTERRUPT_ID` build time flag
1218is set. INTR_ID_UNAVAILABLE is returned when there is no interrupt pending.
1219
1220The FVP port reads the _Highest Priority Pending Interrupt Register_
1221(`GICC_HPPIR`) to determine the id of the pending interrupt. The id that is
1222returned by API depends upon the value of the id read from the interrupt
1223controller as follows.
1224
12251. id < 1022. id is returned as is.
12262. id = 1022. The _Aliased Highest Priority Pending Interrupt Register_
1227 (`GICC_AHPPIR`) is read to determine the id of the non-secure interrupt. This
1228 id is returned by the API.
12293. id = 1023. `INTR_ID_UNAVAILABLE` is returned.
1230
1231
1232### Function : plat_ic_acknowledge_interrupt() [mandatory]
1233
1234 Argument : void
1235 Return : uint32_t
1236
1237This API is used by the CPU to indicate to the platform IC that processing of
1238the highest pending interrupt has begun. It should return the id of the
1239interrupt which is being processed.
1240
1241The FVP port reads the _Interrupt Acknowledge Register_ (`GICC_IAR`). This
1242changes the state of the highest priority pending interrupt from pending to
1243active in the interrupt controller. It returns the value read from the
1244`GICC_IAR`. This value is the id of the interrupt whose state has been changed.
1245
1246The TSP uses this API to start processing of the secure physical timer
1247interrupt.
1248
1249
1250### Function : plat_ic_end_of_interrupt() [mandatory]
1251
1252 Argument : uint32_t
1253 Return : void
1254
1255This API is used by the CPU to indicate to the platform IC that processing of
1256the interrupt corresponding to the id (passed as the parameter) has
1257finished. The id should be the same as the id returned by the
1258`plat_ic_acknowledge_interrupt()` API.
1259
1260The FVP port writes the id to the _End of Interrupt Register_
1261(`GICC_EOIR`). This deactivates the corresponding interrupt in the interrupt
1262controller.
1263
1264The TSP uses this API to finish processing of the secure physical timer
1265interrupt.
1266
1267
1268### Function : plat_ic_get_interrupt_type() [mandatory]
1269
1270 Argument : uint32_t
1271 Return : uint32_t
1272
1273This API returns the type of the interrupt id passed as the parameter.
1274`INTR_TYPE_INVAL` is returned if the id is invalid. If the id is valid, a valid
1275interrupt type (one of `INTR_TYPE_EL3`, `INTR_TYPE_S_EL1` and `INTR_TYPE_NS`) is
1276returned depending upon how the interrupt has been configured by the platform
1277IC.
1278
1279The FVP port configures S-EL1 interrupts as Group0 interrupts and Non-secure
1280interrupts as Group1 interrupts. It reads the group value corresponding to the
1281interrupt id from the relevant _Interrupt Group Register_ (`GICD_IGROUPRn`). It
1282uses the group value to determine the type of interrupt.
1283
Achin Gupta4f6ad662013-10-25 09:08:21 +01001284
Harry Liebela960f282013-12-12 16:03:44 +000012854. C Library
1286-------------
1287
1288To avoid subtle toolchain behavioral dependencies, the header files provided
1289by the compiler are not used. The software is built with the `-nostdinc` flag
1290to ensure no headers are included from the toolchain inadvertently. Instead the
1291required headers are included in the ARM Trusted Firmware source tree. The
1292library only contains those C library definitions required by the local
1293implementation. If more functionality is required, the needed library functions
1294will need to be added to the local implementation.
1295
1296Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
1297headers have been cut down in order to simplify the implementation. In order to
1298minimize changes to the header files, the [FreeBSD] layout has been maintained.
1299The generic C library definitions can be found in `include/stdlib` with more
1300system and machine specific declarations in `include/stdlib/sys` and
1301`include/stdlib/machine`.
1302
1303The local C library implementations can be found in `lib/stdlib`. In order to
1304extend the C library these files may need to be modified. It is recommended to
1305use a release version of [FreeBSD] as a starting point.
1306
1307The C library header files in the [FreeBSD] source tree are located in the
1308`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
1309can be found in the `sys/<machine-type>` directories. These files define things
1310like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
1311port for [FreeBSD] does not yet exist, the machine specific definitions are
1312based on existing machine types with similar properties (for example SPARC64).
1313
1314Where possible, C library function implementations were taken from [FreeBSD]
1315as found in the `lib/libc` directory.
1316
1317A copy of the [FreeBSD] sources can be downloaded with `git`.
1318
1319 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
1320
1321
Harry Liebeld265bd72014-01-31 19:04:10 +000013225. Storage abstraction layer
1323-----------------------------
1324
1325In order to improve platform independence and portability an storage abstraction
1326layer is used to load data from non-volatile platform storage.
1327
1328Each platform should register devices and their drivers via the Storage layer.
1329These drivers then need to be initialized by bootloader phases as
1330required in their respective `blx_platform_setup()` functions. Currently
1331storage access is only required by BL1 and BL2 phases. The `load_image()`
1332function uses the storage layer to access non-volatile platform storage.
1333
1334It is mandatory to implement at least one storage driver. For the FVP the
1335Firmware Image Package(FIP) driver is provided as the default means to load data
1336from storage (see the "Firmware Image Package" section in the [User Guide]).
1337The storage layer is described in the header file `include/io_storage.h`. The
1338implementation of the common library is in `lib/io_storage.c` and the driver
1339files are located in `drivers/io/`.
1340
1341Each IO driver must provide `io_dev_*` structures, as described in
1342`drivers/io/io_driver.h`. These are returned via a mandatory registration
1343function that is called on platform initialization. The semi-hosting driver
1344implementation in `io_semihosting.c` can be used as an example.
1345
1346The Storage layer provides mechanisms to initialize storage devices before
1347IO operations are called. The basic operations supported by the layer
1348include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
1349Drivers do not have to implement all operations, but each platform must
1350provide at least one driver for a device capable of supporting generic
1351operations such as loading a bootloader image.
1352
1353The current implementation only allows for known images to be loaded by the
Dan Handleyb68954c2014-05-29 12:30:24 +01001354firmware. These images are specified by using their names, as defined in
1355[include/plat/common/platform.h]. The platform layer (`plat_get_image_source()`)
1356then returns a reference to a device and a driver-specific `spec` which will be
1357understood by the driver to allow access to the image data.
Harry Liebeld265bd72014-01-31 19:04:10 +00001358
1359The layer is designed in such a way that is it possible to chain drivers with
1360other drivers. For example, file-system drivers may be implemented on top of
1361physical block devices, both represented by IO devices with corresponding
1362drivers. In such a case, the file-system "binding" with the block device may
1363be deferred until the file-system device is initialised.
1364
1365The abstraction currently depends on structures being statically allocated
1366by the drivers and callers, as the system does not yet provide a means of
1367dynamically allocating memory. This may also have the affect of limiting the
1368amount of open resources per driver.
1369
1370
Achin Gupta4f6ad662013-10-25 09:08:21 +01001371- - - - - - - - - - - - - - - - - - - - - - - - - -
1372
Dan Handleye83b0ca2014-01-14 18:17:09 +00001373_Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01001374
1375
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001376[ARM GIC Architecture Specification]: http://arminfo.emea.arm.com/help/topic/com.arm.doc.ihi0048b/IHI0048B_gic_architecture_specification.pdf
1377[IMF Design Guide]: interrupt-framework-design.md
1378[User Guide]: user-guide.md
1379[FreeBSD]: http://www.freebsd.org
Achin Gupta4f6ad662013-10-25 09:08:21 +01001380
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001381[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
1382[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
Dan Handleyb68954c2014-05-29 12:30:24 +01001383[plat/fvp/include/platform_def.h]: ../plat/fvp/include/platform_def.h
1384[plat/fvp/include/plat_macros.S]: ../plat/fvp/include/plat_macros.S
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001385[plat/fvp/aarch64/plat_common.c]: ../plat/fvp/aarch64/plat_common.c
1386[plat/fvp/plat_pm.c]: ../plat/fvp/plat_pm.c
1387[include/runtime_svc.h]: ../include/runtime_svc.h
Dan Handleyb68954c2014-05-29 12:30:24 +01001388[include/plat/common/platform.h]: ../include/plat/common/platform.h