blob: eb3b86d968efbd1fa3ad5adb03bdf5560581fa85 [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
71. Introduction
82. Common Modifications
9 * Common mandatory modifications
Vikram Kanigirie452cd82014-05-23 15:56:12 +010010 * Handling reset
Achin Gupta4f6ad662013-10-25 09:08:21 +010011 * Common optional modifications
123. Boot Loader stage specific modifications
13 * Boot Loader stage 1 (BL1)
14 * Boot Loader stage 2 (BL2)
15 * Boot Loader stage 3-1 (BL3-1)
16 * PSCI implementation (in BL3-1)
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010017 * Interrupt Management framework (in BL3-1)
Soby Mathewc67b09b2014-07-14 16:57:23 +010018 * Crash Reporting mechanism (in BL3-1)
Harry Liebeld265bd72014-01-31 19:04:10 +0000194. C Library
205. Storage abstraction layer
Achin Gupta4f6ad662013-10-25 09:08:21 +010021
22- - - - - - - - - - - - - - - - - -
23
241. Introduction
25----------------
26
27Porting the ARM Trusted Firmware to a new platform involves making some
28mandatory and optional modifications for both the cold and warm boot paths.
29Modifications consist of:
30
31* Implementing a platform-specific function or variable,
32* Setting up the execution context in a certain way, or
33* Defining certain constants (for example #defines).
34
Dan Handleyb68954c2014-05-29 12:30:24 +010035The platform-specific functions and variables are all declared in
36[include/plat/common/platform.h]. The firmware provides a default implementation
37of variables and functions to fulfill the optional requirements. These
38implementations are all weakly defined; they are provided to ease the porting
39effort. Each platform port can override them with its own implementation if the
40default implementation is inadequate.
Achin Gupta4f6ad662013-10-25 09:08:21 +010041
42Some modifications are common to all Boot Loader (BL) stages. Section 2
43discusses these in detail. The subsequent sections discuss the remaining
44modifications for each BL stage in detail.
45
46This document should be read in conjunction with the ARM Trusted Firmware
47[User Guide].
48
49
502. Common modifications
51------------------------
52
53This section covers the modifications that should be made by the platform for
54each BL stage to correctly port the firmware stack. They are categorized as
55either mandatory or optional.
56
57
582.1 Common mandatory modifications
59----------------------------------
60A platform port must enable the Memory Management Unit (MMU) with identity
61mapped page tables, and enable both the instruction and data caches for each BL
62stage. In the ARM FVP port, each BL stage configures the MMU in its platform-
63specific architecture setup function, for example `blX_plat_arch_setup()`.
64
65Each platform must allocate a block of identity mapped secure memory with
66Device-nGnRE attributes aligned to page boundary (4K) for each BL stage. This
67memory is identified by the section name `tzfw_coherent_mem` so that its
68possible for the firmware to place variables in it using the following C code
69directive:
70
71 __attribute__ ((section("tzfw_coherent_mem")))
72
73Or alternatively the following assembler code directive:
74
75 .section tzfw_coherent_mem
76
77The `tzfw_coherent_mem` section is used to allocate any data structures that are
78accessed both when a CPU is executing with its MMU and caches enabled, and when
79it's running with its MMU and caches disabled. Examples are given below.
80
81The following variables, functions and constants must be defined by the platform
82for the firmware to work correctly.
83
84
Dan Handleyb68954c2014-05-29 12:30:24 +010085### File : platform_def.h [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +010086
Dan Handleyb68954c2014-05-29 12:30:24 +010087Each platform must ensure that a header file of this name is in the system
88include path with the following constants defined. This may require updating the
89list of `PLAT_INCLUDES` in the `platform.mk` file. In the ARM FVP port, this
90file is found in [plat/fvp/include/platform_def.h].
Achin Gupta4f6ad662013-10-25 09:08:21 +010091
James Morrisseyba3155b2013-10-29 10:56:46 +000092* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +010093
94 Defines the linker format used by the platform, for example
95 `elf64-littleaarch64` used by the FVP.
96
James Morrisseyba3155b2013-10-29 10:56:46 +000097* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +010098
99 Defines the processor architecture for the linker by the platform, for
100 example `aarch64` used by the FVP.
101
James Morrisseyba3155b2013-10-29 10:56:46 +0000102* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100103
104 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000105 by [plat/common/aarch64/platform_mp_stack.S] and
106 [plat/common/aarch64/platform_up_stack.S].
107
James Morrisseyba3155b2013-10-29 10:56:46 +0000108* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100109
110 Defines the character string printed by BL1 upon entry into the `bl1_main()`
111 function.
112
James Morrisseyba3155b2013-10-29 10:56:46 +0000113* **#define : BL2_IMAGE_NAME**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100114
115 Name of the BL2 binary image on the host file-system. This name is used by
Harry Liebeld265bd72014-01-31 19:04:10 +0000116 BL1 to load BL2 into secure memory from non-volatile storage.
117
118* **#define : BL31_IMAGE_NAME**
119
120 Name of the BL3-1 binary image on the host file-system. This name is used by
121 BL2 to load BL3-1 into secure memory from platform storage.
122
123* **#define : BL33_IMAGE_NAME**
124
125 Name of the BL3-3 binary image on the host file-system. This name is used by
126 BL2 to load BL3-3 into non-secure memory from platform storage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100127
James Morrisseyba3155b2013-10-29 10:56:46 +0000128* **#define : PLATFORM_CACHE_LINE_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129
130 Defines the size (in bytes) of the largest cache line across all the cache
131 levels in the platform.
132
James Morrisseyba3155b2013-10-29 10:56:46 +0000133* **#define : PLATFORM_CLUSTER_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100134
135 Defines the total number of clusters implemented by the platform in the
136 system.
137
James Morrisseyba3155b2013-10-29 10:56:46 +0000138* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100139
140 Defines the total number of CPUs implemented by the platform across all
141 clusters in the system.
142
James Morrisseyba3155b2013-10-29 10:56:46 +0000143* **#define : PLATFORM_MAX_CPUS_PER_CLUSTER**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100144
145 Defines the maximum number of CPUs that can be implemented within a cluster
146 on the platform.
147
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100148* **#define : PLATFORM_NUM_AFFS**
149
150 Defines the total number of nodes in the affinity heirarchy at all affinity
151 levels used by the platform.
152
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100153* **#define : BL1_RO_BASE**
154
155 Defines the base address in secure ROM where BL1 originally lives. Must be
156 aligned on a page-size boundary.
157
158* **#define : BL1_RO_LIMIT**
159
160 Defines the maximum address in secure ROM that BL1's actual content (i.e.
161 excluding any data section allocated at runtime) can occupy.
162
163* **#define : BL1_RW_BASE**
164
165 Defines the base address in secure RAM where BL1's read-write data will live
166 at runtime. Must be aligned on a page-size boundary.
167
168* **#define : BL1_RW_LIMIT**
169
170 Defines the maximum address in secure RAM that BL1's read-write data can
171 occupy at runtime.
172
James Morrisseyba3155b2013-10-29 10:56:46 +0000173* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100174
175 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000176 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100177
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100178* **#define : BL2_LIMIT**
179
180 Defines the maximum address in secure RAM that the BL2 image can occupy.
181
James Morrisseyba3155b2013-10-29 10:56:46 +0000182* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100183
184 Defines the base address in secure RAM where BL2 loads the BL3-1 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000185 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100186
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100187* **#define : BL31_LIMIT**
188
189 Defines the maximum address in secure RAM that the BL3-1 image can occupy.
190
Harry Liebeld265bd72014-01-31 19:04:10 +0000191* **#define : NS_IMAGE_OFFSET**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100192
Harry Liebeld265bd72014-01-31 19:04:10 +0000193 Defines the base address in non-secure DRAM where BL2 loads the BL3-3 binary
194 image. Must be aligned on a page-size boundary.
195
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100196If the BL3-2 image is supported by the platform, the following constants must
197be defined as well:
198
199* **#define : TSP_SEC_MEM_BASE**
200
201 Defines the base address of the secure memory used by the BL3-2 image on the
202 platform.
203
204* **#define : TSP_SEC_MEM_SIZE**
205
206 Defines the size of the secure memory used by the BL3-2 image on the
207 platform.
208
209* **#define : BL32_BASE**
210
211 Defines the base address in secure memory where BL2 loads the BL3-2 binary
212 image. Must be inside the secure memory identified by `TSP_SEC_MEM_BASE` and
213 `TSP_SEC_MEM_SIZE` constants. Must also be aligned on a page-size boundary.
214
215* **#define : BL32_LIMIT**
216
217 Defines the maximum address that the BL3-2 image can occupy. Must be inside
218 the secure memory identified by `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE`
219 constants.
220
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100221The following constants are optional. They should be defined when the platform
222memory layout implies some image overlaying like on FVP.
223
224* **#define : BL31_PROGBITS_LIMIT**
225
226 Defines the maximum address in secure RAM that the BL3-1's progbits sections
227 can occupy.
228
229* **#define : BL32_PROGBITS_LIMIT**
230
231 Defines the maximum address that the TSP's progbits sections can occupy.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100232
Dan Handleyb68954c2014-05-29 12:30:24 +0100233### File : plat_macros.S [mandatory]
Soby Mathewa43d4312014-04-07 15:28:55 +0100234
Dan Handleyb68954c2014-05-29 12:30:24 +0100235Each platform must ensure a file of this name is in the system include path with
236the following macro defined. In the ARM FVP port, this file is found in
237[plat/fvp/include/plat_macros.S].
Soby Mathewa43d4312014-04-07 15:28:55 +0100238
239* **Macro : plat_print_gic_regs**
240
241 This macro allows the crash reporting routine to print GIC registers
Soby Mathew8c106902014-07-16 09:23:52 +0100242 in case of an unhandled exception in BL3-1. This aids in debugging and
Soby Mathewa43d4312014-04-07 15:28:55 +0100243 this macro can be defined to be empty in case GIC register reporting is
244 not desired.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100245
Soby Mathew8c106902014-07-16 09:23:52 +0100246* **Macro : plat_print_interconnect_regs**
247
248 This macro allows the crash reporting routine to print interconnect registers
249 in case of an unhandled exception in BL3-1. This aids in debugging and
250 this macro can be defined to be empty in case interconnect register reporting
251 is not desired. In the ARM FVP port, the CCI snoop control registers are
252 reported.
253
Achin Gupta4f6ad662013-10-25 09:08:21 +0100254### Other mandatory modifications
255
James Morrisseyba3155b2013-10-29 10:56:46 +0000256The following mandatory modifications may be implemented in any file
Achin Gupta4f6ad662013-10-25 09:08:21 +0100257the implementer chooses. In the ARM FVP port, they are implemented in
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000258[plat/fvp/aarch64/plat_common.c].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100259
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100260* **Function : uint64_t plat_get_syscnt_freq(void)**
261
262 This function is used by the architecture setup code to retrieve the
263 counter frequency for the CPU's generic timer. This value will be
264 programmed into the `CNTFRQ_EL0` register.
265 In the ARM FVP port, it returns the base frequency of the system counter,
266 which is retrieved from the first entry in the frequency modes table.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100267
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000268
Vikram Kanigirie452cd82014-05-23 15:56:12 +01002692.2 Handling Reset
270------------------
271
272BL1 by default implements the reset vector where execution starts from a cold
273or warm boot. BL3-1 can be optionally set as a reset vector using the
274RESET_TO_BL31 make variable.
275
276For each CPU, the reset vector code is responsible for the following tasks:
277
2781. Distinguishing between a cold boot and a warm boot.
279
2802. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
281 the CPU is placed in a platform-specific state until the primary CPU
282 performs the necessary steps to remove it from this state.
283
2843. In the case of a warm boot, ensuring that the CPU jumps to a platform-
285 specific address in the BL3-1 image in the same processor mode as it was
286 when released from reset.
287
288The following functions need to be implemented by the platform port to enable
289reset vector code to perform the above tasks.
290
291
292### Function : platform_get_entrypoint() [mandatory]
293
294 Argument : unsigned long
295 Return : unsigned int
296
297This function is called with the `SCTLR.M` and `SCTLR.C` bits disabled. The CPU
298is identified by its `MPIDR`, which is passed as the argument. The function is
299responsible for distinguishing between a warm and cold reset using platform-
300specific means. If it's a warm reset then it returns the entrypoint into the
301BL3-1 image that the CPU must jump to. If it's a cold reset then this function
302must return zero.
303
304This function is also responsible for implementing a platform-specific mechanism
305to handle the condition where the CPU has been warm reset but there is no
306entrypoint to jump to.
307
308This function does not follow the Procedure Call Standard used by the
309Application Binary Interface for the ARM 64-bit architecture. The caller should
310not assume that callee saved registers are preserved across a call to this
311function.
312
313This function fulfills requirement 1 and 3 listed above.
314
315
316### Function : plat_secondary_cold_boot_setup() [mandatory]
317
318 Argument : void
319 Return : void
320
321This function is called with the MMU and data caches disabled. It is responsible
322for placing the executing secondary CPU in a platform-specific state until the
323primary CPU performs the necessary actions to bring it out of that state and
324allow entry into the OS.
325
326In the ARM FVP port, each secondary CPU powers itself off. The primary CPU is
327responsible for powering up the secondary CPU when normal world software
328requires them.
329
330This function fulfills requirement 2 above.
331
332
Juan Castillo53fdceb2014-07-16 15:53:43 +0100333### Function : platform_is_primary_cpu() [mandatory]
334
335 Argument : unsigned long
336 Return : unsigned int
337
338This function identifies a CPU by its `MPIDR`, which is passed as the argument,
339to determine whether this CPU is the primary CPU or a secondary CPU. A return
340value of zero indicates that the CPU is not the primary CPU, while a non-zero
341return value indicates that the CPU is the primary CPU.
342
343
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100344### Function : platform_mem_init() [mandatory]
345
346 Argument : void
347 Return : void
348
349This function is called before any access to data is made by the firmware, in
350order to carry out any essential memory initialization.
351
352The ARM FVP port uses this function to initialize the mailbox memory used for
353providing the warm-boot entry-point addresses.
354
355
356
3572.3 Common optional modifications
Achin Gupta4f6ad662013-10-25 09:08:21 +0100358---------------------------------
359
360The following are helper functions implemented by the firmware that perform
361common platform-specific tasks. A platform may choose to override these
362definitions.
363
364
365### Function : platform_get_core_pos()
366
367 Argument : unsigned long
368 Return : int
369
370A platform may need to convert the `MPIDR` of a CPU to an absolute number, which
371can be used as a CPU-specific linear index into blocks of memory (for example
372while allocating per-CPU stacks). This routine contains a simple mechanism
373to perform this conversion, using the assumption that each cluster contains a
374maximum of 4 CPUs:
375
376 linear index = cpu_id + (cluster_id * 4)
377
378 cpu_id = 8-bit value in MPIDR at affinity level 0
379 cluster_id = 8-bit value in MPIDR at affinity level 1
380
381
Achin Gupta4f6ad662013-10-25 09:08:21 +0100382### Function : platform_set_stack()
383
384 Argument : unsigned long
385 Return : void
386
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000387This function sets the current stack pointer to the normal memory stack that
388has been allocated for the CPU specificed by MPIDR. For BL images that only
389require a stack for the primary CPU the parameter is ignored. The size of
390the stack allocated to each CPU is specified by the platform defined constant
391`PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100392
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000393Common implementations of this function for the UP and MP BL images are
394provided in [plat/common/aarch64/platform_up_stack.S] and
395[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100396
397
Achin Guptac8afc782013-11-25 18:45:02 +0000398### Function : platform_get_stack()
399
400 Argument : unsigned long
401 Return : unsigned long
402
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000403This function returns the base address of the normal memory stack that
404has been allocated for the CPU specificed by MPIDR. For BL images that only
405require a stack for the primary CPU the parameter is ignored. The size of
406the stack allocated to each CPU is specified by the platform defined constant
407`PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000408
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000409Common implementations of this function for the UP and MP BL images are
410provided in [plat/common/aarch64/platform_up_stack.S] and
411[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000412
413
Achin Gupta4f6ad662013-10-25 09:08:21 +0100414### Function : plat_report_exception()
415
416 Argument : unsigned int
417 Return : void
418
419A platform may need to report various information about its status when an
420exception is taken, for example the current exception level, the CPU security
421state (secure/non-secure), the exception type, and so on. This function is
422called in the following circumstances:
423
424* In BL1, whenever an exception is taken.
425* In BL2, whenever an exception is taken.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100426
427The default implementation doesn't do anything, to avoid making assumptions
428about the way the platform displays its status information.
429
430This function receives the exception type as its argument. Possible values for
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000431exceptions types are listed in the [include/runtime_svc.h] header file. Note
Achin Gupta4f6ad662013-10-25 09:08:21 +0100432that these constants are not related to any architectural exception code; they
433are just an ARM Trusted Firmware convention.
434
435
4363. Modifications specific to a Boot Loader stage
437-------------------------------------------------
438
4393.1 Boot Loader Stage 1 (BL1)
440-----------------------------
441
442BL1 implements the reset vector where execution starts from after a cold or
443warm boot. For each CPU, BL1 is responsible for the following tasks:
444
Vikram Kanigirie452cd82014-05-23 15:56:12 +01004451. Handling the reset as described in section 2.2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100446
4472. In the case of a cold boot and the CPU being the primary CPU, ensuring that
448 only this CPU executes the remaining BL1 code, including loading and passing
449 control to the BL2 stage.
450
Vikram Kanigirie452cd82014-05-23 15:56:12 +01004513. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100452 address specified by the platform defined constant `BL2_BASE`.
453
Vikram Kanigirie452cd82014-05-23 15:56:12 +01004544. Populating a `meminfo` structure with the following information in memory,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100455 accessible by BL2 immediately upon entry.
456
457 meminfo.total_base = Base address of secure RAM visible to BL2
458 meminfo.total_size = Size of secure RAM visible to BL2
459 meminfo.free_base = Base address of secure RAM available for
460 allocation to BL2
461 meminfo.free_size = Size of secure RAM available for allocation to BL2
462
463 BL1 places this `meminfo` structure at the beginning of the free memory
464 available for its use. Since BL1 cannot allocate memory dynamically at the
465 moment, its free memory will be available for BL2's use as-is. However, this
466 means that BL2 must read the `meminfo` structure before it starts using its
467 free memory (this is discussed in Section 3.2).
468
469 In future releases of the ARM Trusted Firmware it will be possible for
470 the platform to decide where it wants to place the `meminfo` structure for
471 BL2.
472
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100473 BL1 implements the `bl1_init_bl2_mem_layout()` function to populate the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100474 BL2 `meminfo` structure. The platform may override this implementation, for
475 example if the platform wants to restrict the amount of memory visible to
476 BL2. Details of how to do this are given below.
477
478The following functions need to be implemented by the platform port to enable
479BL1 to perform the above tasks.
480
481
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100482### Function : bl1_plat_arch_setup() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100483
484 Argument : void
485 Return : void
486
Achin Gupta4f6ad662013-10-25 09:08:21 +0100487This function performs any platform-specific and architectural setup that the
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100488platform requires. Platform-specific setup might include configuration of
489memory controllers, configuration of the interconnect to allow the cluster
490to service cache snoop requests from another cluster, and so on.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100491
492In the ARM FVP port, this function enables CCI snoops into the cluster that the
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100493primary CPU is part of. It also enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100494
495This function helps fulfill requirement 2 above.
496
497
498### Function : bl1_platform_setup() [mandatory]
499
500 Argument : void
501 Return : void
502
503This function executes with the MMU and data caches enabled. It is responsible
504for performing any remaining platform-specific setup that can occur after the
505MMU and data cache have been enabled.
506
Harry Liebeld265bd72014-01-31 19:04:10 +0000507This function is also responsible for initializing the storage abstraction layer
508which is used to load further bootloader images.
509
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100510This function helps fulfill requirement 3 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100511
512
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000513### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100514
515 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000516 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100517
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000518This function should only be called on the cold boot path. It executes with the
519MMU and data caches enabled. The pointer returned by this function must point to
520a `meminfo` structure containing the extents and availability of secure RAM for
521the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100522
523 meminfo.total_base = Base address of secure RAM visible to BL1
524 meminfo.total_size = Size of secure RAM visible to BL1
525 meminfo.free_base = Base address of secure RAM available for allocation
526 to BL1
527 meminfo.free_size = Size of secure RAM available for allocation to BL1
528
529This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
530populates a similar structure to tell BL2 the extents of memory available for
531its own use.
532
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100533This function helps fulfill requirement 3 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100534
535
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100536### Function : bl1_init_bl2_mem_layout() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100537
538 Argument : meminfo *, meminfo *, unsigned int, unsigned long
539 Return : void
540
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100541BL1 needs to tell the next stage the amount of secure RAM available
542for it to use. This information is populated in a `meminfo`
Achin Gupta4f6ad662013-10-25 09:08:21 +0100543structure.
544
545Depending upon where BL2 has been loaded in secure RAM (determined by
546`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
547BL1 also ensures that its data sections resident in secure RAM are not visible
548to BL2. An illustration of how this is done in the ARM FVP port is given in the
549[User Guide], in the Section "Memory layout on Base FVP".
550
551
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100552### Function : bl1_plat_set_bl2_ep_info() [mandatory]
553
554 Argument : image_info *, entry_point_info *
555 Return : void
556
557This function is called after loading BL2 image and it can be used to overwrite
558the entry point set by loader and also set the security state and SPSR which
559represents the entry point system state for BL2.
560
561On FVP, we are setting the security state and the SPSR for the BL2 entrypoint
562
563
Achin Gupta4f6ad662013-10-25 09:08:21 +01005643.2 Boot Loader Stage 2 (BL2)
565-----------------------------
566
567The BL2 stage is executed only by the primary CPU, which is determined in BL1
568using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
569`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
570
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01005711. (Optional) Loading the BL3-0 binary image (if present) from platform
572 provided non-volatile storage. To load the BL3-0 image, BL2 makes use of
573 the `meminfo` returned by the `bl2_plat_get_bl30_meminfo()` function.
574 The platform also defines the address in memory where BL3-0 is loaded
575 through the optional constant `BL30_BASE`. BL2 uses this information
576 to determine if there is enough memory to load the BL3-0 image.
577 Subsequent handling of the BL3-0 image is platform-specific and is
578 implemented in the `bl2_plat_handle_bl30()` function.
579 If `BL30_BASE` is not defined then this step is not performed.
580
5812. Loading the BL3-1 binary image into secure RAM from non-volatile storage. To
Harry Liebeld265bd72014-01-31 19:04:10 +0000582 load the BL3-1 image, BL2 makes use of the `meminfo` structure passed to it
583 by BL1. This structure allows BL2 to calculate how much secure RAM is
584 available for its use. The platform also defines the address in secure RAM
585 where BL3-1 is loaded through the constant `BL31_BASE`. BL2 uses this
586 information to determine if there is enough memory to load the BL3-1 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100587
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01005883. (Optional) Loading the BL3-2 binary image (if present) from platform
Dan Handley1151c822014-04-15 11:38:38 +0100589 provided non-volatile storage. To load the BL3-2 image, BL2 makes use of
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100590 the `meminfo` returned by the `bl2_plat_get_bl32_meminfo()` function.
591 The platform also defines the address in memory where BL3-2 is loaded
592 through the optional constant `BL32_BASE`. BL2 uses this information
593 to determine if there is enough memory to load the BL3-2 image.
594 If `BL32_BASE` is not defined then this and the next step is not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000595
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01005964. (Optional) Arranging to pass control to the BL3-2 image (if present) that
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100597 has been pre-loaded at `BL32_BASE`. BL2 populates an `entry_point_info`
Dan Handley1151c822014-04-15 11:38:38 +0100598 structure in memory provided by the platform with information about how
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100599 BL3-1 should pass control to the BL3-2 image.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000600
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01006015. Loading the normal world BL3-3 binary image into non-secure DRAM from
602 platform storage and arranging for BL3-1 to pass control to this image. This
603 address is determined using the `plat_get_ns_image_entrypoint()` function
604 described below.
605
6066. BL2 populates an `entry_point_info` structure in memory provided by the
607 platform with information about how BL3-1 should pass control to the
608 other BL images.
609
Achin Gupta4f6ad662013-10-25 09:08:21 +0100610The following functions must be implemented by the platform port to enable BL2
611to perform the above tasks.
612
613
614### Function : bl2_early_platform_setup() [mandatory]
615
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100616 Argument : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100617 Return : void
618
619This function executes with the MMU and data caches disabled. It is only called
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100620by the primary CPU. The arguments to this function is the address of the
621`meminfo` structure populated by BL1.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100622
623The platform must copy the contents of the `meminfo` structure into a private
624variable as the original memory may be subsequently overwritten by BL2. The
625copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +0000626`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100627
628
629### Function : bl2_plat_arch_setup() [mandatory]
630
631 Argument : void
632 Return : void
633
634This function executes with the MMU and data caches disabled. It is only called
635by the primary CPU.
636
637The purpose of this function is to perform any architectural initialization
638that varies across platforms, for example enabling the MMU (since the memory
639map differs across platforms).
640
641
642### Function : bl2_platform_setup() [mandatory]
643
644 Argument : void
645 Return : void
646
647This function may execute with the MMU and data caches enabled if the platform
648port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
649called by the primary CPU.
650
Achin Guptae4d084e2014-02-19 17:18:23 +0000651The purpose of this function is to perform any platform initialization
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100652specific to BL2. Platform security components are configured if required.
653For the Base FVP the TZC-400 TrustZone controller is configured to only
654grant non-secure access to DRAM. This avoids aliasing between secure and
655non-secure accesses in the TLB and cache - secure execution states can use
656the NS attributes in the MMU translation tables to access the DRAM.
Harry Liebelce19cf12014-04-01 19:28:07 +0100657
Harry Liebeld265bd72014-01-31 19:04:10 +0000658This function is also responsible for initializing the storage abstraction layer
659which is used to load further bootloader images.
660
Achin Gupta4f6ad662013-10-25 09:08:21 +0100661
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000662### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100663
664 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000665 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100666
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000667This function should only be called on the cold boot path. It may execute with
668the MMU and data caches enabled if the platform port does the necessary
669initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100670
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000671The purpose of this function is to return a pointer to a `meminfo` structure
672populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +0100673`bl2_early_platform_setup()` above.
674
675
Sandrine Bailleux93d81d62014-06-24 14:19:36 +0100676### Function : bl2_plat_get_bl30_meminfo() [mandatory]
677
678 Argument : meminfo *
679 Return : void
680
681This function is used to get the memory limits where BL2 can load the
682BL3-0 image. The meminfo provided by this is used by load_image() to
683validate whether the BL3-0 image can be loaded within the given
684memory from the given base.
685
686
687### Function : bl2_plat_handle_bl30() [mandatory]
688
689 Argument : image_info *
690 Return : int
691
692This function is called after loading BL3-0 image and it is used to perform any
693platform-specific actions required to handle the SCP firmware. Typically it
694transfers the image into SCP memory using a platform-specific protocol and waits
695until SCP executes it and signals to the Application Processor (AP) for BL2
696execution to continue.
697
698This function returns 0 on success, a negative error code otherwise.
699
700
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100701### Function : bl2_plat_get_bl31_params() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +0000702
703 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100704 Return : bl31_params *
Harry Liebeld265bd72014-01-31 19:04:10 +0000705
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100706BL2 platform code needs to return a pointer to a `bl31_params` structure it
707will use for passing information to BL3-1. The `bl31_params` structure carries
708the following information.
709 - Header describing the version information for interpreting the bl31_param
710 structure
711 - Information about executing the BL3-3 image in the `bl33_ep_info` field
712 - Information about executing the BL3-2 image in the `bl32_ep_info` field
713 - Information about the type and extents of BL3-1 image in the
714 `bl31_image_info` field
715 - Information about the type and extents of BL3-2 image in the
716 `bl32_image_info` field
717 - Information about the type and extents of BL3-3 image in the
718 `bl33_image_info` field
719
720The memory pointed by this structure and its sub-structures should be
721accessible from BL3-1 initialisation code. BL3-1 might choose to copy the
722necessary content, or maintain the structures until BL3-3 is initialised.
Harry Liebeld265bd72014-01-31 19:04:10 +0000723
724
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100725### Funtion : bl2_plat_get_bl31_ep_info() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100726
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100727 Argument : void
728 Return : entry_point_info *
729
730BL2 platform code returns a pointer which is used to populate the entry point
731information for BL3-1 entry point. The location pointed by it should be
732accessible from BL1 while processing the synchronous exception to run to BL3-1.
733
734On FVP this is allocated inside an bl2_to_bl31_params_mem structure which
735is allocated at an address pointed by PARAMS_BASE.
736
737
738### Function : bl2_plat_set_bl31_ep_info() [mandatory]
739
740 Argument : image_info *, entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100741 Return : void
742
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100743This function is called after loading BL3-1 image and it can be used to
744overwrite the entry point set by loader and also set the security state
745and SPSR which represents the entry point system state for BL3-1.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100746
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100747On FVP, we are setting the security state and the SPSR for the BL3-1
748entrypoint.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100749
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100750### Function : bl2_plat_set_bl32_ep_info() [mandatory]
751
752 Argument : image_info *, entry_point_info *
753 Return : void
754
755This function is called after loading BL3-2 image and it can be used to
756overwrite the entry point set by loader and also set the security state
757and SPSR which represents the entry point system state for BL3-2.
758
759On FVP, we are setting the security state and the SPSR for the BL3-2
760entrypoint
761
762### Function : bl2_plat_set_bl33_ep_info() [mandatory]
763
764 Argument : image_info *, entry_point_info *
765 Return : void
766
767This function is called after loading BL3-3 image and it can be used to
768overwrite the entry point set by loader and also set the security state
769and SPSR which represents the entry point system state for BL3-3.
770
771On FVP, we are setting the security state and the SPSR for the BL3-3
772entrypoint
773
774### Function : bl2_plat_get_bl32_meminfo() [mandatory]
775
776 Argument : meminfo *
777 Return : void
778
779This function is used to get the memory limits where BL2 can load the
780BL3-2 image. The meminfo provided by this is used by load_image() to
781validate whether the BL3-2 image can be loaded with in the given
782memory from the given base.
783
784### Function : bl2_plat_get_bl33_meminfo() [mandatory]
785
786 Argument : meminfo *
787 Return : void
788
789This function is used to get the memory limits where BL2 can load the
790BL3-3 image. The meminfo provided by this is used by load_image() to
791validate whether the BL3-3 image can be loaded with in the given
792memory from the given base.
793
794### Function : bl2_plat_flush_bl31_params() [mandatory]
795
796 Argument : void
797 Return : void
798
799Once BL2 has populated all the structures that needs to be read by BL1
800and BL3-1 including the bl31_params structures and its sub-structures,
801the bl31_ep_info structure and any platform specific data. It flushes
802all these data to the main memory so that it is available when we jump to
803later Bootloader stages with MMU off
Achin Gupta4f6ad662013-10-25 09:08:21 +0100804
805### Function : plat_get_ns_image_entrypoint() [mandatory]
806
807 Argument : void
808 Return : unsigned long
809
810As previously described, BL2 is responsible for arranging for control to be
811passed to a normal world BL image through BL3-1. This function returns the
812entrypoint of that image, which BL3-1 uses to jump to it.
813
Harry Liebeld265bd72014-01-31 19:04:10 +0000814BL2 is responsible for loading the normal world BL3-3 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +0100815
816
8173.2 Boot Loader Stage 3-1 (BL3-1)
818---------------------------------
819
820During cold boot, the BL3-1 stage is executed only by the primary CPU. This is
821determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
822control to BL3-1 at `BL31_BASE`. During warm boot, BL3-1 is executed by all
823CPUs. BL3-1 executes at EL3 and is responsible for:
824
8251. Re-initializing all architectural and platform state. Although BL1 performs
826 some of this initialization, BL3-1 remains resident in EL3 and must ensure
827 that EL3 architectural and platform state is completely initialized. It
828 should make no assumptions about the system state when it receives control.
829
8302. Passing control to a normal world BL image, pre-loaded at a platform-
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100831 specific address by BL2. BL3-1 uses the `entry_point_info` structure that BL2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100832 populated in memory to do this.
833
8343. Providing runtime firmware services. Currently, BL3-1 only implements a
835 subset of the Power State Coordination Interface (PSCI) API as a runtime
836 service. See Section 3.3 below for details of porting the PSCI
837 implementation.
838
Achin Gupta35ca3512014-02-19 17:58:33 +00008394. Optionally passing control to the BL3-2 image, pre-loaded at a platform-
840 specific address by BL2. BL3-1 exports a set of apis that allow runtime
841 services to specify the security state in which the next image should be
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100842 executed and run the corresponding image. BL3-1 uses the `entry_point_info`
843 structure populated by BL2 to do this.
844
845If BL3-1 is a reset vector, It also needs to handle the reset as specified in
846section 2.2 before the tasks described above.
Achin Gupta35ca3512014-02-19 17:58:33 +0000847
Achin Gupta4f6ad662013-10-25 09:08:21 +0100848The following functions must be implemented by the platform port to enable BL3-1
849to perform the above tasks.
850
851
852### Function : bl31_early_platform_setup() [mandatory]
853
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100854 Argument : bl31_params *, void *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100855 Return : void
856
857This function executes with the MMU and data caches disabled. It is only called
858by the primary CPU. The arguments to this function are:
859
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100860* The address of the `bl31_params` structure populated by BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100861* An opaque pointer that the platform may use as needed.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100862
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100863The platform can copy the contents of the `bl31_params` structure and its
864sub-structures into private variables if the original memory may be
865subsequently overwritten by BL3-1 and similarly the `void *` pointing
866to the platform data also needs to be saved.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100867
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100868On the ARM FVP port, BL2 passes a pointer to a `bl31_params` structure populated
869in the secure DRAM at address `0x6000000` in the bl31_params * argument and it
870does not use opaque pointer mentioned earlier. BL3-1 does not copy this
871information to internal data structures as it guarantees that the secure
872DRAM memory will not be overwritten. It maintains an internal reference to this
873information in the `bl2_to_bl31_params` variable.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100874
875### Function : bl31_plat_arch_setup() [mandatory]
876
877 Argument : void
878 Return : void
879
880This function executes with the MMU and data caches disabled. It is only called
881by the primary CPU.
882
883The purpose of this function is to perform any architectural initialization
884that varies across platforms, for example enabling the MMU (since the memory
885map differs across platforms).
886
887
888### Function : bl31_platform_setup() [mandatory]
889
890 Argument : void
891 Return : void
892
893This function may execute with the MMU and data caches enabled if the platform
894port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
895called by the primary CPU.
896
897The purpose of this function is to complete platform initialization so that both
898BL3-1 runtime services and normal world software can function correctly.
899
900The ARM FVP port does the following:
901* Initializes the generic interrupt controller.
902* Configures the CLCD controller.
Sandrine Bailleux9e864902014-03-31 11:25:18 +0100903* Enables system-level implementation of the generic timer counter.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100904* Grants access to the system counter timer module
905* Initializes the FVP power controller device
906* Detects the system topology.
907
908
909### Function : bl31_get_next_image_info() [mandatory]
910
Achin Gupta35ca3512014-02-19 17:58:33 +0000911 Argument : unsigned int
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100912 Return : entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100913
914This function may execute with the MMU and data caches enabled if the platform
915port does the necessary initializations in `bl31_plat_arch_setup()`.
916
917This function is called by `bl31_main()` to retrieve information provided by
Achin Gupta35ca3512014-02-19 17:58:33 +0000918BL2 for the next image in the security state specified by the argument. BL3-1
919uses this information to pass control to that image in the specified security
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100920state. This function must return a pointer to the `entry_point_info` structure
Achin Gupta35ca3512014-02-19 17:58:33 +0000921(that was copied during `bl31_early_platform_setup()`) if the image exists. It
922should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100923
924
Achin Gupta4f6ad662013-10-25 09:08:21 +01009253.3 Power State Coordination Interface (in BL3-1)
926------------------------------------------------
927
928The ARM Trusted Firmware's implementation of the PSCI API is based around the
929concept of an _affinity instance_. Each _affinity instance_ can be uniquely
930identified in a system by a CPU ID (the processor `MPIDR` is used in the PSCI
931interface) and an _affinity level_. A processing element (for example, a
932CPU) is at level 0. If the CPUs in the system are described in a tree where the
933node above a CPU is a logical grouping of CPUs that share some state, then
934affinity level 1 is that group of CPUs (for example, a cluster), and affinity
935level 2 is a group of clusters (for example, the system). The implementation
936assumes that the affinity level 1 ID can be computed from the affinity level 0
937ID (for example, a unique cluster ID can be computed from the CPU ID). The
938current implementation computes this on the basis of the recommended use of
939`MPIDR` affinity fields in the ARM Architecture Reference Manual.
940
941BL3-1's platform initialization code exports a pointer to the platform-specific
942power management operations required for the PSCI implementation to function
943correctly. This information is populated in the `plat_pm_ops` structure. The
944PSCI implementation calls members of the `plat_pm_ops` structure for performing
945power management operations for each affinity instance. For example, the target
946CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `affinst_on()`
947handler (if present) is called for each affinity instance as the PSCI
948implementation powers up each affinity level implemented in the `MPIDR` (for
949example, CPU, cluster and system).
950
951The following functions must be implemented to initialize PSCI functionality in
952the ARM Trusted Firmware.
953
954
955### Function : plat_get_aff_count() [mandatory]
956
957 Argument : unsigned int, unsigned long
958 Return : unsigned int
959
960This function may execute with the MMU and data caches enabled if the platform
961port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
962called by the primary CPU.
963
964This function is called by the PSCI initialization code to detect the system
965topology. Its purpose is to return the number of affinity instances implemented
966at a given `affinity level` (specified by the first argument) and a given
967`MPIDR` (specified by the second argument). For example, on a dual-cluster
968system where first cluster implements 2 CPUs and the second cluster implements 4
969CPUs, a call to this function with an `MPIDR` corresponding to the first cluster
970(`0x0`) and affinity level 0, would return 2. A call to this function with an
971`MPIDR` corresponding to the second cluster (`0x100`) and affinity level 0,
972would return 4.
973
974
975### Function : plat_get_aff_state() [mandatory]
976
977 Argument : unsigned int, unsigned long
978 Return : unsigned int
979
980This function may execute with the MMU and data caches enabled if the platform
981port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
982called by the primary CPU.
983
984This function is called by the PSCI initialization code. Its purpose is to
985return the state of an affinity instance. The affinity instance is determined by
986the affinity ID at a given `affinity level` (specified by the first argument)
987and an `MPIDR` (specified by the second argument). The state can be one of
988`PSCI_AFF_PRESENT` or `PSCI_AFF_ABSENT`. The latter state is used to cater for
989system topologies where certain affinity instances are unimplemented. For
990example, consider a platform that implements a single cluster with 4 CPUs and
991another CPU implemented directly on the interconnect with the cluster. The
992`MPIDR`s of the cluster would range from `0x0-0x3`. The `MPIDR` of the single
993CPU would be 0x100 to indicate that it does not belong to cluster 0. Cluster 1
994is missing but needs to be accounted for to reach this single CPU in the
995topology tree. Hence it is marked as `PSCI_AFF_ABSENT`.
996
997
998### Function : plat_get_max_afflvl() [mandatory]
999
1000 Argument : void
1001 Return : int
1002
1003This function may execute with the MMU and data caches enabled if the platform
1004port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1005called by the primary CPU.
1006
1007This function is called by the PSCI implementation both during cold and warm
1008boot, to determine the maximum affinity level that the power management
James Morrisseyba3155b2013-10-29 10:56:46 +00001009operations should apply to. ARMv8-A has support for 4 affinity levels. It is
Achin Gupta4f6ad662013-10-25 09:08:21 +01001010likely that hardware will implement fewer affinity levels. This function allows
1011the PSCI implementation to consider only those affinity levels in the system
1012that the platform implements. For example, the Base AEM FVP implements two
1013clusters with a configurable number of CPUs. It reports the maximum affinity
1014level as 1, resulting in PSCI power control up to the cluster level.
1015
1016
1017### Function : platform_setup_pm() [mandatory]
1018
1019 Argument : plat_pm_ops **
1020 Return : int
1021
1022This function may execute with the MMU and data caches enabled if the platform
1023port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1024called by the primary CPU.
1025
1026This function is called by PSCI initialization code. Its purpose is to export
1027handler routines for platform-specific power management actions by populating
1028the passed pointer with a pointer to BL3-1's private `plat_pm_ops` structure.
1029
1030A description of each member of this structure is given below. Please refer to
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001031the ARM FVP specific implementation of these handlers in [plat/fvp/plat_pm.c]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001032as an example. A platform port may choose not implement some of the power
1033management operations. For example, the ARM FVP port does not implement the
1034`affinst_standby()` function.
1035
1036#### plat_pm_ops.affinst_standby()
1037
1038Perform the platform-specific setup to enter the standby state indicated by the
1039passed argument.
1040
1041#### plat_pm_ops.affinst_on()
1042
1043Perform the platform specific setup to power on an affinity instance, specified
1044by the `MPIDR` (first argument) and `affinity level` (fourth argument). The
1045`state` (fifth argument) contains the current state of that affinity instance
1046(ON or OFF). This is useful to determine whether any action must be taken. For
1047example, while powering on a CPU, the cluster that contains this CPU might
1048already be in the ON state. The platform decides what actions must be taken to
1049transition from the current state to the target state (indicated by the power
1050management operation).
1051
1052#### plat_pm_ops.affinst_off()
1053
1054Perform the platform specific setup to power off an affinity instance in the
1055`MPIDR` of the calling CPU. It is called by the PSCI `CPU_OFF` API
1056implementation.
1057
1058The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1059(third argument) have a similar meaning as described in the `affinst_on()`
1060operation. They are used to identify the affinity instance on which the call
1061is made and its current state. This gives the platform port an indication of the
1062state transition it must make to perform the requested action. For example, if
1063the calling CPU is the last powered on CPU in the cluster, after powering down
1064affinity level 0 (CPU), the platform port should power down affinity level 1
1065(the cluster) as well.
1066
Achin Gupta4f6ad662013-10-25 09:08:21 +01001067#### plat_pm_ops.affinst_suspend()
1068
1069Perform the platform specific setup to power off an affinity instance in the
1070`MPIDR` of the calling CPU. It is called by the PSCI `CPU_SUSPEND` API
1071implementation.
1072
1073The `MPIDR` (first argument), `affinity level` (third argument) and `state`
1074(fifth argument) have a similar meaning as described in the `affinst_on()`
1075operation. They are used to identify the affinity instance on which the call
1076is made and its current state. This gives the platform port an indication of the
1077state transition it must make to perform the requested action. For example, if
1078the calling CPU is the last powered on CPU in the cluster, after powering down
1079affinity level 0 (CPU), the platform port should power down affinity level 1
1080(the cluster) as well.
1081
1082The difference between turning an affinity instance off versus suspending it
1083is that in the former case, the affinity instance is expected to re-initialize
1084its state when its next powered on (see `affinst_on_finish()`). In the latter
1085case, the affinity instance is expected to save enough state so that it can
1086resume execution by restoring this state when its powered on (see
1087`affinst_suspend_finish()`).
1088
Achin Gupta4f6ad662013-10-25 09:08:21 +01001089#### plat_pm_ops.affinst_on_finish()
1090
1091This function is called by the PSCI implementation after the calling CPU is
1092powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1093It performs the platform-specific setup required to initialize enough state for
1094this CPU to enter the normal world and also provide secure runtime firmware
1095services.
1096
1097The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1098(third argument) have a similar meaning as described in the previous operations.
1099
Achin Gupta4f6ad662013-10-25 09:08:21 +01001100#### plat_pm_ops.affinst_on_suspend()
1101
1102This function is called by the PSCI implementation after the calling CPU is
1103powered on and released from reset in response to an asynchronous wakeup
1104event, for example a timer interrupt that was programmed by the CPU during the
1105`CPU_SUSPEND` call. It performs the platform-specific setup required to
1106restore the saved state for this CPU to resume execution in the normal world
1107and also provide secure runtime firmware services.
1108
1109The `MPIDR` (first argument), `affinity level` (second argument) and `state`
1110(third argument) have a similar meaning as described in the previous operations.
1111
Achin Gupta4f6ad662013-10-25 09:08:21 +01001112BL3-1 platform initialization code must also detect the system topology and
1113the state of each affinity instance in the topology. This information is
1114critical for the PSCI runtime service to function correctly. More details are
1115provided in the description of the `plat_get_aff_count()` and
1116`plat_get_aff_state()` functions above.
1117
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010011183.4 Interrupt Management framework (in BL3-1)
1119----------------------------------------------
1120BL3-1 implements an Interrupt Management Framework (IMF) to manage interrupts
1121generated in either security state and targeted to EL1 or EL2 in the non-secure
1122state or EL3/S-EL1 in the secure state. The design of this framework is
1123described in the [IMF Design Guide]
1124
1125A platform should export the following APIs to support the IMF. The following
1126text briefly describes each api and its implementation on the FVP port. The API
1127implementation depends upon the type of interrupt controller present in the
1128platform. The FVP implements an ARM Generic Interrupt Controller (ARM GIC) as
1129per the version 2.0 of the [ARM GIC Architecture Specification]
1130
1131### Function : plat_interrupt_type_to_line() [mandatory]
1132
1133 Argument : uint32_t, uint32_t
1134 Return : uint32_t
1135
1136The ARM processor signals an interrupt exception either through the IRQ or FIQ
1137interrupt line. The specific line that is signaled depends on how the interrupt
1138controller (IC) reports different interrupt types from an execution context in
1139either security state. The IMF uses this API to determine which interrupt line
1140the platform IC uses to signal each type of interrupt supported by the framework
1141from a given security state.
1142
1143The first parameter will be one of the `INTR_TYPE_*` values (see [IMF Design
1144Guide]) indicating the target type of the interrupt, the second parameter is the
1145security state of the originating execution context. The return result is the
1146bit position in the `SCR_EL3` register of the respective interrupt trap: IRQ=1,
1147FIQ=2.
1148
1149The FVP port configures the ARM GIC to signal S-EL1 interrupts as FIQs and
1150Non-secure interrupts as IRQs from either security state.
1151
1152
1153### Function : plat_ic_get_pending_interrupt_type() [mandatory]
1154
1155 Argument : void
1156 Return : uint32_t
1157
1158This API returns the type of the highest priority pending interrupt at the
1159platform IC. The IMF uses the interrupt type to retrieve the corresponding
1160handler function. `INTR_TYPE_INVAL` is returned when there is no interrupt
1161pending. The valid interrupt types that can be returned are `INTR_TYPE_EL3`,
1162`INTR_TYPE_S_EL1` and `INTR_TYPE_NS`.
1163
1164The FVP port reads the _Highest Priority Pending Interrupt Register_
1165(`GICC_HPPIR`) to determine the id of the pending interrupt. The type of interrupt
1166depends upon the id value as follows.
1167
11681. id < 1022 is reported as a S-EL1 interrupt
11692. id = 1022 is reported as a Non-secure interrupt.
11703. id = 1023 is reported as an invalid interrupt type.
1171
1172
1173### Function : plat_ic_get_pending_interrupt_id() [mandatory]
1174
1175 Argument : void
1176 Return : uint32_t
1177
1178This API returns the id of the highest priority pending interrupt at the
1179platform IC. The IMF passes the id returned by this API to the registered
1180handler for the pending interrupt if the `IMF_READ_INTERRUPT_ID` build time flag
1181is set. INTR_ID_UNAVAILABLE is returned when there is no interrupt pending.
1182
1183The FVP port reads the _Highest Priority Pending Interrupt Register_
1184(`GICC_HPPIR`) to determine the id of the pending interrupt. The id that is
1185returned by API depends upon the value of the id read from the interrupt
1186controller as follows.
1187
11881. id < 1022. id is returned as is.
11892. id = 1022. The _Aliased Highest Priority Pending Interrupt Register_
1190 (`GICC_AHPPIR`) is read to determine the id of the non-secure interrupt. This
1191 id is returned by the API.
11923. id = 1023. `INTR_ID_UNAVAILABLE` is returned.
1193
1194
1195### Function : plat_ic_acknowledge_interrupt() [mandatory]
1196
1197 Argument : void
1198 Return : uint32_t
1199
1200This API is used by the CPU to indicate to the platform IC that processing of
1201the highest pending interrupt has begun. It should return the id of the
1202interrupt which is being processed.
1203
1204The FVP port reads the _Interrupt Acknowledge Register_ (`GICC_IAR`). This
1205changes the state of the highest priority pending interrupt from pending to
1206active in the interrupt controller. It returns the value read from the
1207`GICC_IAR`. This value is the id of the interrupt whose state has been changed.
1208
1209The TSP uses this API to start processing of the secure physical timer
1210interrupt.
1211
1212
1213### Function : plat_ic_end_of_interrupt() [mandatory]
1214
1215 Argument : uint32_t
1216 Return : void
1217
1218This API is used by the CPU to indicate to the platform IC that processing of
1219the interrupt corresponding to the id (passed as the parameter) has
1220finished. The id should be the same as the id returned by the
1221`plat_ic_acknowledge_interrupt()` API.
1222
1223The FVP port writes the id to the _End of Interrupt Register_
1224(`GICC_EOIR`). This deactivates the corresponding interrupt in the interrupt
1225controller.
1226
1227The TSP uses this API to finish processing of the secure physical timer
1228interrupt.
1229
1230
1231### Function : plat_ic_get_interrupt_type() [mandatory]
1232
1233 Argument : uint32_t
1234 Return : uint32_t
1235
1236This API returns the type of the interrupt id passed as the parameter.
1237`INTR_TYPE_INVAL` is returned if the id is invalid. If the id is valid, a valid
1238interrupt type (one of `INTR_TYPE_EL3`, `INTR_TYPE_S_EL1` and `INTR_TYPE_NS`) is
1239returned depending upon how the interrupt has been configured by the platform
1240IC.
1241
1242The FVP port configures S-EL1 interrupts as Group0 interrupts and Non-secure
1243interrupts as Group1 interrupts. It reads the group value corresponding to the
1244interrupt id from the relevant _Interrupt Group Register_ (`GICD_IGROUPRn`). It
1245uses the group value to determine the type of interrupt.
1246
Soby Mathewc67b09b2014-07-14 16:57:23 +010012473.5 Crash Reporting mechanism (in BL3-1)
1248----------------------------------------------
1249BL3-1 implements a crash reporting mechanism which prints the various registers
1250of the CPU to enable quick crash analysis and debugging. It requires that a console
1251is designated as the crash console by the platform which will used to print the
1252register dump.
1253
1254The following functions must be implemented by the platform if it wants crash reporting
1255mechanism in BL3-1. The functions are implemented in assembly so that they can be
1256invoked without a C Runtime stack.
1257
1258### Function : plat_crash_console_init
1259
1260 Argument : void
1261 Return : int
1262
1263This API is used by the crash reporting mechanism to intialize the crash console.
1264It should only use the general purpose registers x0 to x2 to do the initiaization
1265and returns 1 on success.
1266
1267The FVP port designates the PL011_UART0 as the crash console and calls the
1268console_core_init() to initialize the console.
1269
1270### Function : plat_crash_console_putc
1271
1272 Argument : int
1273 Return : int
1274
1275This API is used by the crash reporting mechanism to print a character on the
1276designated crash console. It should only use general purpose registers x1 and
1277x2 to do its work. The parameter and the return value are in general purpose
1278register x0.
1279
1280The FVP port designates the PL011_UART0 as the crash console and calls the
1281console_core_putc() to print the character on the console.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001282
Harry Liebela960f282013-12-12 16:03:44 +000012834. C Library
1284-------------
1285
1286To avoid subtle toolchain behavioral dependencies, the header files provided
1287by the compiler are not used. The software is built with the `-nostdinc` flag
1288to ensure no headers are included from the toolchain inadvertently. Instead the
1289required headers are included in the ARM Trusted Firmware source tree. The
1290library only contains those C library definitions required by the local
1291implementation. If more functionality is required, the needed library functions
1292will need to be added to the local implementation.
1293
1294Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
1295headers have been cut down in order to simplify the implementation. In order to
1296minimize changes to the header files, the [FreeBSD] layout has been maintained.
1297The generic C library definitions can be found in `include/stdlib` with more
1298system and machine specific declarations in `include/stdlib/sys` and
1299`include/stdlib/machine`.
1300
1301The local C library implementations can be found in `lib/stdlib`. In order to
1302extend the C library these files may need to be modified. It is recommended to
1303use a release version of [FreeBSD] as a starting point.
1304
1305The C library header files in the [FreeBSD] source tree are located in the
1306`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
1307can be found in the `sys/<machine-type>` directories. These files define things
1308like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
1309port for [FreeBSD] does not yet exist, the machine specific definitions are
1310based on existing machine types with similar properties (for example SPARC64).
1311
1312Where possible, C library function implementations were taken from [FreeBSD]
1313as found in the `lib/libc` directory.
1314
1315A copy of the [FreeBSD] sources can be downloaded with `git`.
1316
1317 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
1318
1319
Harry Liebeld265bd72014-01-31 19:04:10 +000013205. Storage abstraction layer
1321-----------------------------
1322
1323In order to improve platform independence and portability an storage abstraction
1324layer is used to load data from non-volatile platform storage.
1325
1326Each platform should register devices and their drivers via the Storage layer.
1327These drivers then need to be initialized by bootloader phases as
1328required in their respective `blx_platform_setup()` functions. Currently
1329storage access is only required by BL1 and BL2 phases. The `load_image()`
1330function uses the storage layer to access non-volatile platform storage.
1331
1332It is mandatory to implement at least one storage driver. For the FVP the
1333Firmware Image Package(FIP) driver is provided as the default means to load data
1334from storage (see the "Firmware Image Package" section in the [User Guide]).
1335The storage layer is described in the header file `include/io_storage.h`. The
1336implementation of the common library is in `lib/io_storage.c` and the driver
1337files are located in `drivers/io/`.
1338
1339Each IO driver must provide `io_dev_*` structures, as described in
1340`drivers/io/io_driver.h`. These are returned via a mandatory registration
1341function that is called on platform initialization. The semi-hosting driver
1342implementation in `io_semihosting.c` can be used as an example.
1343
1344The Storage layer provides mechanisms to initialize storage devices before
1345IO operations are called. The basic operations supported by the layer
1346include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
1347Drivers do not have to implement all operations, but each platform must
1348provide at least one driver for a device capable of supporting generic
1349operations such as loading a bootloader image.
1350
1351The current implementation only allows for known images to be loaded by the
Dan Handleyb68954c2014-05-29 12:30:24 +01001352firmware. These images are specified by using their names, as defined in
1353[include/plat/common/platform.h]. The platform layer (`plat_get_image_source()`)
1354then returns a reference to a device and a driver-specific `spec` which will be
1355understood by the driver to allow access to the image data.
Harry Liebeld265bd72014-01-31 19:04:10 +00001356
1357The layer is designed in such a way that is it possible to chain drivers with
1358other drivers. For example, file-system drivers may be implemented on top of
1359physical block devices, both represented by IO devices with corresponding
1360drivers. In such a case, the file-system "binding" with the block device may
1361be deferred until the file-system device is initialised.
1362
1363The abstraction currently depends on structures being statically allocated
1364by the drivers and callers, as the system does not yet provide a means of
1365dynamically allocating memory. This may also have the affect of limiting the
1366amount of open resources per driver.
1367
1368
Achin Gupta4f6ad662013-10-25 09:08:21 +01001369- - - - - - - - - - - - - - - - - - - - - - - - - -
1370
Dan Handleye83b0ca2014-01-14 18:17:09 +00001371_Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01001372
1373
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001374[ARM GIC Architecture Specification]: http://arminfo.emea.arm.com/help/topic/com.arm.doc.ihi0048b/IHI0048B_gic_architecture_specification.pdf
1375[IMF Design Guide]: interrupt-framework-design.md
1376[User Guide]: user-guide.md
1377[FreeBSD]: http://www.freebsd.org
Achin Gupta4f6ad662013-10-25 09:08:21 +01001378
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001379[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
1380[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
Dan Handleyb68954c2014-05-29 12:30:24 +01001381[plat/fvp/include/platform_def.h]: ../plat/fvp/include/platform_def.h
1382[plat/fvp/include/plat_macros.S]: ../plat/fvp/include/plat_macros.S
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001383[plat/fvp/aarch64/plat_common.c]: ../plat/fvp/aarch64/plat_common.c
1384[plat/fvp/plat_pm.c]: ../plat/fvp/plat_pm.c
1385[include/runtime_svc.h]: ../include/runtime_svc.h
Dan Handleyb68954c2014-05-29 12:30:24 +01001386[include/plat/common/platform.h]: ../include/plat/common/platform.h