blob: d19811d19f00f56aafd6064427ee6c9ffb2a49f8 [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
Joakim Bech14a5b342014-11-25 10:55:26 +010071. [Introduction](#1--introduction)
82. [Common Modifications](#2--common-modifications)
9 * [Common mandatory modifications](#21-common-mandatory-modifications)
10 * [Handling reset](#22-handling-reset)
Soby Mathew58523c02015-06-08 12:32:50 +010011 * [Common mandatory modifications](#23-common-mandatory-modifications)
12 * [Common optional modifications](#24-common-optional-modifications)
Joakim Bech14a5b342014-11-25 10:55:26 +0100133. [Boot Loader stage specific modifications](#3--modifications-specific-to-a-boot-loader-stage)
14 * [Boot Loader stage 1 (BL1)](#31-boot-loader-stage-1-bl1)
15 * [Boot Loader stage 2 (BL2)](#32-boot-loader-stage-2-bl2)
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000016 * [FWU Boot Loader stage 2 (BL2U)](#33-fwu-boot-loader-stage-2-bl2u)
17 * [Boot Loader stage 3-1 (BL31)](#34-boot-loader-stage-3-1-bl31)
18 * [PSCI implementation (in BL31)](#35-power-state-coordination-interface-in-bl31)
19 * [Interrupt Management framework (in BL31)](#36--interrupt-management-framework-in-bl31)
20 * [Crash Reporting mechanism (in BL31)](#37--crash-reporting-mechanism-in-bl31)
Joakim Bech14a5b342014-11-25 10:55:26 +0100214. [Build flags](#4--build-flags)
225. [C Library](#5--c-library)
236. [Storage abstraction layer](#6--storage-abstraction-layer)
Achin Gupta4f6ad662013-10-25 09:08:21 +010024
25- - - - - - - - - - - - - - - - - -
26
271. Introduction
28----------------
29
Soby Mathew58523c02015-06-08 12:32:50 +010030Please note that this document has been updated for the new platform API
31as required by the PSCI v1.0 implementation. Please refer to the
32[Migration Guide] for the previous platform API.
33
Achin Gupta4f6ad662013-10-25 09:08:21 +010034Porting the ARM Trusted Firmware to a new platform involves making some
35mandatory and optional modifications for both the cold and warm boot paths.
36Modifications consist of:
37
38* Implementing a platform-specific function or variable,
39* Setting up the execution context in a certain way, or
40* Defining certain constants (for example #defines).
41
Dan Handley4a75b842015-03-19 19:24:43 +000042The platform-specific functions and variables are declared in
Dan Handleyb68954c2014-05-29 12:30:24 +010043[include/plat/common/platform.h]. The firmware provides a default implementation
44of variables and functions to fulfill the optional requirements. These
45implementations are all weakly defined; they are provided to ease the porting
46effort. Each platform port can override them with its own implementation if the
47default implementation is inadequate.
Achin Gupta4f6ad662013-10-25 09:08:21 +010048
Dan Handley4a75b842015-03-19 19:24:43 +000049Platform ports that want to be aligned with standard ARM platforms (for example
50FVP and Juno) may also use [include/plat/arm/common/plat_arm.h] and the
51corresponding source files in `plat/arm/common/`. These provide standard
52implementations for some of the required platform porting functions. However,
53using these functions requires the platform port to implement additional
54ARM standard platform porting functions. These additional functions are not
55documented here.
56
Achin Gupta4f6ad662013-10-25 09:08:21 +010057Some modifications are common to all Boot Loader (BL) stages. Section 2
58discusses these in detail. The subsequent sections discuss the remaining
59modifications for each BL stage in detail.
60
61This document should be read in conjunction with the ARM Trusted Firmware
62[User Guide].
63
64
652. Common modifications
66------------------------
67
68This section covers the modifications that should be made by the platform for
69each BL stage to correctly port the firmware stack. They are categorized as
70either mandatory or optional.
71
72
732.1 Common mandatory modifications
74----------------------------------
Sandrine Bailleuxef7fb9e2015-12-02 10:19:06 +000075
76A platform port must enable the Memory Management Unit (MMU) as well as the
77instruction and data caches for each BL stage. Setting up the translation
78tables is the responsibility of the platform port because memory maps differ
79across platforms. A memory translation library (see `lib/aarch64/xlat_helpers.c`
80and `lib/aarch64/xlat_tables.c`) is provided to help in this setup. Note that
81although this library supports non-identity mappings, this is intended only for
82re-mapping peripheral physical addresses and allows platforms with high I/O
83addresses to reduce their virtual address space. All other addresses
84corresponding to code and data must currently use an identity mapping.
85
86In ARM standard platforms, each BL stage configures the MMU in the
87platform-specific architecture setup function, `blX_plat_arch_setup()`, and uses
88an identity mapping for all addresses.
Achin Gupta4f6ad662013-10-25 09:08:21 +010089
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010090If the build option `USE_COHERENT_MEM` is enabled, each platform can allocate a
Soby Mathewab8707e2015-01-08 18:02:44 +000091block of identity mapped secure memory with Device-nGnRE attributes aligned to
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010092page boundary (4K) for each BL stage. All sections which allocate coherent
93memory are grouped under `coherent_ram`. For ex: Bakery locks are placed in a
94section identified by name `bakery_lock` inside `coherent_ram` so that its
95possible for the firmware to place variables in it using the following C code
96directive:
Achin Gupta4f6ad662013-10-25 09:08:21 +010097
Soren Brinkmann65cd2992016-01-14 10:11:05 -080098 __section("bakery_lock")
Achin Gupta4f6ad662013-10-25 09:08:21 +010099
100Or alternatively the following assembler code directive:
101
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +0100102 .section bakery_lock
Achin Gupta4f6ad662013-10-25 09:08:21 +0100103
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +0100104The `coherent_ram` section is a sum of all sections like `bakery_lock` which are
105used to allocate any data structures that are accessed both when a CPU is
106executing with its MMU and caches enabled, and when it's running with its MMU
107and caches disabled. Examples are given below.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100108
109The following variables, functions and constants must be defined by the platform
110for the firmware to work correctly.
111
112
Dan Handleyb68954c2014-05-29 12:30:24 +0100113### File : platform_def.h [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100114
Dan Handleyb68954c2014-05-29 12:30:24 +0100115Each platform must ensure that a header file of this name is in the system
116include path with the following constants defined. This may require updating the
Dan Handley4a75b842015-03-19 19:24:43 +0000117list of `PLAT_INCLUDES` in the `platform.mk` file. In the ARM development
118platforms, this file is found in `plat/arm/board/<plat_name>/include/`.
119
120Platform ports may optionally use the file [include/plat/common/common_def.h],
121which provides typical values for some of the constants below. These values are
122likely to be suitable for all platform ports.
123
124Platform ports that want to be aligned with standard ARM platforms (for example
125FVP and Juno) may also use [include/plat/arm/common/arm_def.h], which provides
126standard values for some of the constants below. However, this requires the
127platform port to define additional platform porting constants in
128`platform_def.h`. These additional constants are not documented here.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129
James Morrisseyba3155b2013-10-29 10:56:46 +0000130* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100131
132 Defines the linker format used by the platform, for example
Dan Handley4a75b842015-03-19 19:24:43 +0000133 `elf64-littleaarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100134
James Morrisseyba3155b2013-10-29 10:56:46 +0000135* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100136
137 Defines the processor architecture for the linker by the platform, for
Dan Handley4a75b842015-03-19 19:24:43 +0000138 example `aarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100139
James Morrisseyba3155b2013-10-29 10:56:46 +0000140* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100141
142 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000143 by [plat/common/aarch64/platform_mp_stack.S] and
144 [plat/common/aarch64/platform_up_stack.S].
145
Dan Handley4a75b842015-03-19 19:24:43 +0000146* **define : CACHE_WRITEBACK_GRANULE**
147
148 Defines the size in bits of the largest cache line across all the cache
149 levels in the platform.
150
James Morrisseyba3155b2013-10-29 10:56:46 +0000151* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100152
153 Defines the character string printed by BL1 upon entry into the `bl1_main()`
154 function.
155
James Morrisseyba3155b2013-10-29 10:56:46 +0000156* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100157
158 Defines the total number of CPUs implemented by the platform across all
159 clusters in the system.
160
Soby Mathew58523c02015-06-08 12:32:50 +0100161* **#define : PLAT_NUM_PWR_DOMAINS**
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100162
Soby Mathew58523c02015-06-08 12:32:50 +0100163 Defines the total number of nodes in the power domain topology
164 tree at all the power domain levels used by the platform.
165 This macro is used by the PSCI implementation to allocate
166 data structures to represent power domain topology.
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100167
Soby Mathew58523c02015-06-08 12:32:50 +0100168* **#define : PLAT_MAX_PWR_LVL**
Soby Mathew8c32bc22015-02-12 14:45:02 +0000169
Soby Mathew58523c02015-06-08 12:32:50 +0100170 Defines the maximum power domain level that the power management operations
171 should apply to. More often, but not always, the power domain level
172 corresponds to affinity level. This macro allows the PSCI implementation
173 to know the highest power domain level that it should consider for power
174 management operations in the system that the platform implements. For
175 example, the Base AEM FVP implements two clusters with a configurable
176 number of CPUs and it reports the maximum power domain level as 1.
177
178* **#define : PLAT_MAX_OFF_STATE**
179
180 Defines the local power state corresponding to the deepest power down
181 possible at every power domain level in the platform. The local power
182 states for each level may be sparsely allocated between 0 and this value
183 with 0 being reserved for the RUN state. The PSCI implementation uses this
184 value to initialize the local power states of the power domain nodes and
185 to specify the requested power state for a PSCI_CPU_OFF call.
186
187* **#define : PLAT_MAX_RET_STATE**
188
189 Defines the local power state corresponding to the deepest retention state
190 possible at every power domain level in the platform. This macro should be
191 a value less than PLAT_MAX_OFF_STATE and greater than 0. It is used by the
192 PSCI implementation to distuiguish between retention and power down local
193 power states within PSCI_CPU_SUSPEND call.
Soby Mathew8c32bc22015-02-12 14:45:02 +0000194
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100195* **#define : BL1_RO_BASE**
196
197 Defines the base address in secure ROM where BL1 originally lives. Must be
198 aligned on a page-size boundary.
199
200* **#define : BL1_RO_LIMIT**
201
202 Defines the maximum address in secure ROM that BL1's actual content (i.e.
203 excluding any data section allocated at runtime) can occupy.
204
205* **#define : BL1_RW_BASE**
206
207 Defines the base address in secure RAM where BL1's read-write data will live
208 at runtime. Must be aligned on a page-size boundary.
209
210* **#define : BL1_RW_LIMIT**
211
212 Defines the maximum address in secure RAM that BL1's read-write data can
213 occupy at runtime.
214
James Morrisseyba3155b2013-10-29 10:56:46 +0000215* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100216
217 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000218 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100219
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100220* **#define : BL2_LIMIT**
221
222 Defines the maximum address in secure RAM that the BL2 image can occupy.
223
James Morrisseyba3155b2013-10-29 10:56:46 +0000224* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100225
Juan Castillod1786372015-12-14 09:35:25 +0000226 Defines the base address in secure RAM where BL2 loads the BL31 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000227 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100228
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100229* **#define : BL31_LIMIT**
230
Juan Castillod1786372015-12-14 09:35:25 +0000231 Defines the maximum address in secure RAM that the BL31 image can occupy.
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100232
Harry Liebeld265bd72014-01-31 19:04:10 +0000233* **#define : NS_IMAGE_OFFSET**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100234
Juan Castillod1786372015-12-14 09:35:25 +0000235 Defines the base address in non-secure DRAM where BL2 loads the BL33 binary
Harry Liebeld265bd72014-01-31 19:04:10 +0000236 image. Must be aligned on a page-size boundary.
237
Juan Castillo16948ae2015-04-13 17:36:19 +0100238For every image, the platform must define individual identifiers that will be
239used by BL1 or BL2 to load the corresponding image into memory from non-volatile
240storage. For the sake of performance, integer numbers will be used as
241identifiers. The platform will use those identifiers to return the relevant
242information about the image to be loaded (file handler, load address,
243authentication information, etc.). The following image identifiers are
244mandatory:
245
246* **#define : BL2_IMAGE_ID**
247
248 BL2 image identifier, used by BL1 to load BL2.
249
250* **#define : BL31_IMAGE_ID**
251
Juan Castillod1786372015-12-14 09:35:25 +0000252 BL31 image identifier, used by BL2 to load BL31.
Juan Castillo16948ae2015-04-13 17:36:19 +0100253
254* **#define : BL33_IMAGE_ID**
255
Juan Castillod1786372015-12-14 09:35:25 +0000256 BL33 image identifier, used by BL2 to load BL33.
Juan Castillo16948ae2015-04-13 17:36:19 +0100257
258If Trusted Board Boot is enabled, the following certificate identifiers must
259also be defined:
260
Juan Castillo516beb52015-12-03 10:19:21 +0000261* **#define : TRUSTED_BOOT_FW_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100262
263 BL2 content certificate identifier, used by BL1 to load the BL2 content
264 certificate.
265
266* **#define : TRUSTED_KEY_CERT_ID**
267
268 Trusted key certificate identifier, used by BL2 to load the trusted key
269 certificate.
270
Juan Castillo516beb52015-12-03 10:19:21 +0000271* **#define : SOC_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100272
Juan Castillod1786372015-12-14 09:35:25 +0000273 BL31 key certificate identifier, used by BL2 to load the BL31 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100274 certificate.
275
Juan Castillo516beb52015-12-03 10:19:21 +0000276* **#define : SOC_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100277
Juan Castillod1786372015-12-14 09:35:25 +0000278 BL31 content certificate identifier, used by BL2 to load the BL31 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100279 certificate.
280
Juan Castillo516beb52015-12-03 10:19:21 +0000281* **#define : NON_TRUSTED_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100282
Juan Castillod1786372015-12-14 09:35:25 +0000283 BL33 key certificate identifier, used by BL2 to load the BL33 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100284 certificate.
285
Juan Castillo516beb52015-12-03 10:19:21 +0000286* **#define : NON_TRUSTED_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100287
Juan Castillod1786372015-12-14 09:35:25 +0000288 BL33 content certificate identifier, used by BL2 to load the BL33 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100289 certificate.
290
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000291* **#define : FWU_CERT_ID**
292
293 Firmware Update (FWU) certificate identifier, used by NS_BL1U to load the
294 FWU content certificate.
295
296
297If the AP Firmware Updater Configuration image, BL2U is used, the following
298must also be defined:
299
300* **#define : BL2U_BASE**
301
302 Defines the base address in secure memory where BL1 copies the BL2U binary
303 image. Must be aligned on a page-size boundary.
304
305* **#define : BL2U_LIMIT**
306
307 Defines the maximum address in secure memory that the BL2U image can occupy.
308
309* **#define : BL2U_IMAGE_ID**
310
311 BL2U image identifier, used by BL1 to fetch an image descriptor
312 corresponding to BL2U.
313
314If the SCP Firmware Update Configuration Image, SCP_BL2U is used, the following
315must also be defined:
316
317* **#define : SCP_BL2U_IMAGE_ID**
318
319 SCP_BL2U image identifier, used by BL1 to fetch an image descriptor
320 corresponding to SCP_BL2U.
321 NOTE: TF does not provide source code for this image.
322
323If the Non-Secure Firmware Updater ROM, NS_BL1U is used, the following must
324also be defined:
325
326* **#define : NS_BL1U_BASE**
327
328 Defines the base address in non-secure ROM where NS_BL1U executes.
329 Must be aligned on a page-size boundary.
330 NOTE: TF does not provide source code for this image.
331
332* **#define : NS_BL1U_IMAGE_ID**
333
334 NS_BL1U image identifier, used by BL1 to fetch an image descriptor
335 corresponding to NS_BL1U.
336
337If the Non-Secure Firmware Updater, NS_BL2U is used, the following must also
338be defined:
339
340* **#define : NS_BL2U_BASE**
341
342 Defines the base address in non-secure memory where NS_BL2U executes.
343 Must be aligned on a page-size boundary.
344 NOTE: TF does not provide source code for this image.
345
346* **#define : NS_BL2U_IMAGE_ID**
347
348 NS_BL2U image identifier, used by BL1 to fetch an image descriptor
349 corresponding to NS_BL2U.
350
351
Juan Castillof59821d2015-12-10 15:49:17 +0000352If a SCP_BL2 image is supported by the platform, the following constants must
Achin Gupta8d35f612015-01-25 22:44:23 +0000353also be defined:
354
Juan Castillof59821d2015-12-10 15:49:17 +0000355* **#define : SCP_BL2_IMAGE_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000356
Juan Castillof59821d2015-12-10 15:49:17 +0000357 SCP_BL2 image identifier, used by BL2 to load SCP_BL2 into secure memory
358 from platform storage before being transfered to the SCP.
Achin Gupta8d35f612015-01-25 22:44:23 +0000359
Juan Castillo516beb52015-12-03 10:19:21 +0000360* **#define : SCP_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000361
Juan Castillof59821d2015-12-10 15:49:17 +0000362 SCP_BL2 key certificate identifier, used by BL2 to load the SCP_BL2 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100363 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000364
Juan Castillo516beb52015-12-03 10:19:21 +0000365* **#define : SCP_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000366
Juan Castillof59821d2015-12-10 15:49:17 +0000367 SCP_BL2 content certificate identifier, used by BL2 to load the SCP_BL2
368 content certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000369
Juan Castillod1786372015-12-14 09:35:25 +0000370If a BL32 image is supported by the platform, the following constants must
Dan Handley5a06bb72014-08-04 11:41:20 +0100371also be defined:
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100372
Juan Castillo16948ae2015-04-13 17:36:19 +0100373* **#define : BL32_IMAGE_ID**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100374
Juan Castillod1786372015-12-14 09:35:25 +0000375 BL32 image identifier, used by BL2 to load BL32.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100376
Juan Castillo516beb52015-12-03 10:19:21 +0000377* **#define : TRUSTED_OS_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000378
Juan Castillod1786372015-12-14 09:35:25 +0000379 BL32 key certificate identifier, used by BL2 to load the BL32 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100380 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000381
Juan Castillo516beb52015-12-03 10:19:21 +0000382* **#define : TRUSTED_OS_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000383
Juan Castillod1786372015-12-14 09:35:25 +0000384 BL32 content certificate identifier, used by BL2 to load the BL32 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100385 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000386
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100387* **#define : BL32_BASE**
388
Juan Castillod1786372015-12-14 09:35:25 +0000389 Defines the base address in secure memory where BL2 loads the BL32 binary
Dan Handley5a06bb72014-08-04 11:41:20 +0100390 image. Must be aligned on a page-size boundary.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100391
392* **#define : BL32_LIMIT**
393
Juan Castillod1786372015-12-14 09:35:25 +0000394 Defines the maximum address that the BL32 image can occupy.
Dan Handley5a06bb72014-08-04 11:41:20 +0100395
Juan Castillod1786372015-12-14 09:35:25 +0000396If the Test Secure-EL1 Payload (TSP) instantiation of BL32 is supported by the
Dan Handley5a06bb72014-08-04 11:41:20 +0100397platform, the following constants must also be defined:
398
399* **#define : TSP_SEC_MEM_BASE**
400
401 Defines the base address of the secure memory used by the TSP image on the
402 platform. This must be at the same address or below `BL32_BASE`.
403
404* **#define : TSP_SEC_MEM_SIZE**
405
Juan Castillod1786372015-12-14 09:35:25 +0000406 Defines the size of the secure memory used by the BL32 image on the
Dan Handley5a06bb72014-08-04 11:41:20 +0100407 platform. `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE` must fully accomodate
Juan Castillod1786372015-12-14 09:35:25 +0000408 the memory required by the BL32 image, defined by `BL32_BASE` and
Dan Handley5a06bb72014-08-04 11:41:20 +0100409 `BL32_LIMIT`.
410
411* **#define : TSP_IRQ_SEC_PHY_TIMER**
412
413 Defines the ID of the secure physical generic timer interrupt used by the
414 TSP's interrupt handling code.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100415
Dan Handley4a75b842015-03-19 19:24:43 +0000416If the platform port uses the translation table library code, the following
417constant must also be defined:
418
419* **#define : MAX_XLAT_TABLES**
420
421 Defines the maximum number of translation tables that are allocated by the
422 translation table library code. To minimize the amount of runtime memory
423 used, choose the smallest value needed to map the required virtual addresses
424 for each BL stage.
425
Juan Castillo359b60d2016-01-07 11:29:15 +0000426* **#define : MAX_MMAP_REGIONS**
427
428 Defines the maximum number of regions that are allocated by the translation
429 table library code. A region consists of physical base address, virtual base
430 address, size and attributes (Device/Memory, RO/RW, Secure/Non-Secure), as
431 defined in the `mmap_region_t` structure. The platform defines the regions
432 that should be mapped. Then, the translation table library will create the
433 corresponding tables and descriptors at runtime. To minimize the amount of
434 runtime memory used, choose the smallest value needed to register the
435 required regions for each BL stage.
436
437* **#define : ADDR_SPACE_SIZE**
438
439 Defines the total size of the address space in bytes. For example, for a 32
440 bit address space, this value should be `(1ull << 32)`.
441
Dan Handley6d16ce02014-08-04 18:31:43 +0100442If the platform port uses the IO storage framework, the following constants
443must also be defined:
444
445* **#define : MAX_IO_DEVICES**
446
447 Defines the maximum number of registered IO devices. Attempting to register
448 more devices than this value using `io_register_device()` will fail with
Juan Castillo7e26fe12015-10-01 17:55:11 +0100449 -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100450
451* **#define : MAX_IO_HANDLES**
452
453 Defines the maximum number of open IO handles. Attempting to open more IO
Juan Castillo7e26fe12015-10-01 17:55:11 +0100454 entities than this value using `io_open()` will fail with -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100455
Soby Mathewab8707e2015-01-08 18:02:44 +0000456If the platform needs to allocate data within the per-cpu data framework in
Juan Castillod1786372015-12-14 09:35:25 +0000457BL31, it should define the following macro. Currently this is only required if
Soby Mathewab8707e2015-01-08 18:02:44 +0000458the platform decides not to use the coherent memory section by undefining the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000459`USE_COHERENT_MEM` build flag. In this case, the framework allocates the
460required memory within the the per-cpu data to minimize wastage.
Soby Mathewab8707e2015-01-08 18:02:44 +0000461
462* **#define : PLAT_PCPU_DATA_SIZE**
463
464 Defines the memory (in bytes) to be reserved within the per-cpu data
465 structure for use by the platform layer.
466
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100467The following constants are optional. They should be defined when the platform
Dan Handley4a75b842015-03-19 19:24:43 +0000468memory layout implies some image overlaying like in ARM standard platforms.
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100469
470* **#define : BL31_PROGBITS_LIMIT**
471
Juan Castillod1786372015-12-14 09:35:25 +0000472 Defines the maximum address in secure RAM that the BL31's progbits sections
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100473 can occupy.
474
Dan Handley5a06bb72014-08-04 11:41:20 +0100475* **#define : TSP_PROGBITS_LIMIT**
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100476
477 Defines the maximum address that the TSP's progbits sections can occupy.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100478
Dan Handleyb68954c2014-05-29 12:30:24 +0100479### File : plat_macros.S [mandatory]
Soby Mathewa43d4312014-04-07 15:28:55 +0100480
Dan Handleyb68954c2014-05-29 12:30:24 +0100481Each platform must ensure a file of this name is in the system include path with
Dan Handley4a75b842015-03-19 19:24:43 +0000482the following macro defined. In the ARM development platforms, this file is
483found in `plat/arm/board/<plat_name>/include/plat_macros.S`.
Soby Mathewa43d4312014-04-07 15:28:55 +0100484
485* **Macro : plat_print_gic_regs**
486
487 This macro allows the crash reporting routine to print GIC registers
Juan Castillod1786372015-12-14 09:35:25 +0000488 in case of an unhandled exception in BL31. This aids in debugging and
Soby Mathewa43d4312014-04-07 15:28:55 +0100489 this macro can be defined to be empty in case GIC register reporting is
490 not desired.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100491
Soby Mathew8c106902014-07-16 09:23:52 +0100492* **Macro : plat_print_interconnect_regs**
493
Dan Handley4a75b842015-03-19 19:24:43 +0000494 This macro allows the crash reporting routine to print interconnect
Juan Castillod1786372015-12-14 09:35:25 +0000495 registers in case of an unhandled exception in BL31. This aids in debugging
Dan Handley4a75b842015-03-19 19:24:43 +0000496 and this macro can be defined to be empty in case interconnect register
497 reporting is not desired. In ARM standard platforms, the CCI snoop
498 control registers are reported.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100499
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000500
Vikram Kanigirie452cd82014-05-23 15:56:12 +01005012.2 Handling Reset
502------------------
503
504BL1 by default implements the reset vector where execution starts from a cold
Juan Castillod1786372015-12-14 09:35:25 +0000505or warm boot. BL31 can be optionally set as a reset vector using the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000506`RESET_TO_BL31` make variable.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100507
508For each CPU, the reset vector code is responsible for the following tasks:
509
5101. Distinguishing between a cold boot and a warm boot.
511
5122. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
513 the CPU is placed in a platform-specific state until the primary CPU
514 performs the necessary steps to remove it from this state.
515
5163. In the case of a warm boot, ensuring that the CPU jumps to a platform-
Juan Castillod1786372015-12-14 09:35:25 +0000517 specific address in the BL31 image in the same processor mode as it was
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100518 when released from reset.
519
520The following functions need to be implemented by the platform port to enable
521reset vector code to perform the above tasks.
522
523
Soby Mathew58523c02015-06-08 12:32:50 +0100524### Function : plat_get_my_entrypoint() [mandatory when PROGRAMMABLE_RESET_ADDRESS == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100525
Soby Mathew58523c02015-06-08 12:32:50 +0100526 Argument : void
527 Return : unsigned long
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100528
Soby Mathew58523c02015-06-08 12:32:50 +0100529This function is called with the called with the MMU and caches disabled
530(`SCTLR_EL3.M` = 0 and `SCTLR_EL3.C` = 0). The function is responsible for
531distinguishing between a warm and cold reset for the current CPU using
532platform-specific means. If it's a warm reset, then it returns the warm
533reset entrypoint point provided to `plat_setup_psci_ops()` during
Juan Castillod1786372015-12-14 09:35:25 +0000534BL31 initialization. If it's a cold reset then this function must return zero.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100535
536This function does not follow the Procedure Call Standard used by the
537Application Binary Interface for the ARM 64-bit architecture. The caller should
538not assume that callee saved registers are preserved across a call to this
539function.
540
541This function fulfills requirement 1 and 3 listed above.
542
Soby Mathew58523c02015-06-08 12:32:50 +0100543Note that for platforms that support programming the reset address, it is
544expected that a CPU will start executing code directly at the right address,
545both on a cold and warm reset. In this case, there is no need to identify the
546type of reset nor to query the warm reset entrypoint. Therefore, implementing
547this function is not required on such platforms.
548
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100549
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000550### Function : plat_secondary_cold_boot_setup() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100551
552 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100553
554This function is called with the MMU and data caches disabled. It is responsible
555for placing the executing secondary CPU in a platform-specific state until the
556primary CPU performs the necessary actions to bring it out of that state and
Sandrine Bailleux52010cc2015-05-19 11:54:45 +0100557allow entry into the OS. This function must not return.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100558
Sandrine Bailleuxcdf14082015-10-02 14:35:25 +0100559In the ARM FVP port, when using the normal boot flow, each secondary CPU powers
560itself off. The primary CPU is responsible for powering up the secondary CPUs
561when normal world software requires them. When booting an EL3 payload instead,
562they stay powered on and are put in a holding pen until their mailbox gets
563populated.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100564
565This function fulfills requirement 2 above.
566
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000567Note that for platforms that can't release secondary CPUs out of reset, only the
568primary CPU will execute the cold boot code. Therefore, implementing this
569function is not required on such platforms.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100570
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000571
572### Function : plat_is_my_cpu_primary() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Juan Castillo53fdceb2014-07-16 15:53:43 +0100573
Soby Mathew58523c02015-06-08 12:32:50 +0100574 Argument : void
Juan Castillo53fdceb2014-07-16 15:53:43 +0100575 Return : unsigned int
576
Soby Mathew58523c02015-06-08 12:32:50 +0100577This function identifies whether the current CPU is the primary CPU or a
578secondary CPU. A return value of zero indicates that the CPU is not the
579primary CPU, while a non-zero return value indicates that the CPU is the
580primary CPU.
Juan Castillo53fdceb2014-07-16 15:53:43 +0100581
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000582Note that for platforms that can't release secondary CPUs out of reset, only the
583primary CPU will execute the cold boot code. Therefore, there is no need to
584distinguish between primary and secondary CPUs and implementing this function is
585not required.
586
Juan Castillo53fdceb2014-07-16 15:53:43 +0100587
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100588### Function : platform_mem_init() [mandatory]
589
590 Argument : void
591 Return : void
592
593This function is called before any access to data is made by the firmware, in
594order to carry out any essential memory initialization.
595
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100596
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100597### Function: plat_get_rotpk_info()
598
599 Argument : void *, void **, unsigned int *, unsigned int *
600 Return : int
601
602This function is mandatory when Trusted Board Boot is enabled. It returns a
603pointer to the ROTPK stored in the platform (or a hash of it) and its length.
604The ROTPK must be encoded in DER format according to the following ASN.1
605structure:
606
607 AlgorithmIdentifier ::= SEQUENCE {
608 algorithm OBJECT IDENTIFIER,
609 parameters ANY DEFINED BY algorithm OPTIONAL
610 }
611
612 SubjectPublicKeyInfo ::= SEQUENCE {
613 algorithm AlgorithmIdentifier,
614 subjectPublicKey BIT STRING
615 }
616
617In case the function returns a hash of the key:
618
619 DigestInfo ::= SEQUENCE {
620 digestAlgorithm AlgorithmIdentifier,
621 digest OCTET STRING
622 }
623
624The function returns 0 on success. Any other value means the ROTPK could not be
625retrieved from the platform. The function also reports extra information related
626to the ROTPK in the flags parameter.
627
628
Soby Mathew58523c02015-06-08 12:32:50 +01006292.3 Common mandatory modifications
630---------------------------------
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100631
Soby Mathew58523c02015-06-08 12:32:50 +0100632The following functions are mandatory functions which need to be implemented
633by the platform port.
634
635### Function : plat_my_core_pos()
636
637 Argument : void
638 Return : unsigned int
639
640This funtion returns the index of the calling CPU which is used as a
641CPU-specific linear index into blocks of memory (for example while allocating
642per-CPU stacks). This function will be invoked very early in the
643initialization sequence which mandates that this function should be
644implemented in assembly and should not rely on the avalability of a C
Antonio Nino Diaze5846732016-02-08 10:39:42 +0000645runtime environment. This function can clobber x0 - x8 and must preserve
646x9 - x29.
Soby Mathew58523c02015-06-08 12:32:50 +0100647
648This function plays a crucial role in the power domain topology framework in
649PSCI and details of this can be found in [Power Domain Topology Design].
650
651### Function : plat_core_pos_by_mpidr()
652
653 Argument : u_register_t
654 Return : int
655
656This function validates the `MPIDR` of a CPU and converts it to an index,
657which can be used as a CPU-specific linear index into blocks of memory. In
658case the `MPIDR` is invalid, this function returns -1. This function will only
Juan Castillod1786372015-12-14 09:35:25 +0000659be invoked by BL31 after the power domain topology is initialized and can
Soby Mathew58523c02015-06-08 12:32:50 +0100660utilize the C runtime environment. For further details about how ARM Trusted
661Firmware represents the power domain topology and how this relates to the
662linear CPU index, please refer [Power Domain Topology Design].
663
664
665
6662.4 Common optional modifications
Achin Gupta4f6ad662013-10-25 09:08:21 +0100667---------------------------------
668
669The following are helper functions implemented by the firmware that perform
670common platform-specific tasks. A platform may choose to override these
671definitions.
672
Soby Mathew58523c02015-06-08 12:32:50 +0100673### Function : plat_set_my_stack()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100674
Soby Mathew58523c02015-06-08 12:32:50 +0100675 Argument : void
Achin Gupta4f6ad662013-10-25 09:08:21 +0100676 Return : void
677
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000678This function sets the current stack pointer to the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100679has been allocated for the current CPU. For BL images that only require a
680stack for the primary CPU, the UP version of the function is used. The size
681of the stack allocated to each CPU is specified by the platform defined
682constant `PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100683
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000684Common implementations of this function for the UP and MP BL images are
685provided in [plat/common/aarch64/platform_up_stack.S] and
686[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100687
688
Soby Mathew58523c02015-06-08 12:32:50 +0100689### Function : plat_get_my_stack()
Achin Guptac8afc782013-11-25 18:45:02 +0000690
Soby Mathew58523c02015-06-08 12:32:50 +0100691 Argument : void
Achin Guptac8afc782013-11-25 18:45:02 +0000692 Return : unsigned long
693
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000694This function returns the base address of the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100695has been allocated for the current CPU. For BL images that only require a
696stack for the primary CPU, the UP version of the function is used. The size
697of the stack allocated to each CPU is specified by the platform defined
698constant `PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000699
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000700Common implementations of this function for the UP and MP BL images are
701provided in [plat/common/aarch64/platform_up_stack.S] and
702[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000703
704
Achin Gupta4f6ad662013-10-25 09:08:21 +0100705### Function : plat_report_exception()
706
707 Argument : unsigned int
708 Return : void
709
710A platform may need to report various information about its status when an
711exception is taken, for example the current exception level, the CPU security
712state (secure/non-secure), the exception type, and so on. This function is
713called in the following circumstances:
714
715* In BL1, whenever an exception is taken.
716* In BL2, whenever an exception is taken.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100717
718The default implementation doesn't do anything, to avoid making assumptions
719about the way the platform displays its status information.
720
721This function receives the exception type as its argument. Possible values for
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000722exceptions types are listed in the [include/common/bl_common.h] header file.
723Note that these constants are not related to any architectural exception code;
724they are just an ARM Trusted Firmware convention.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100725
726
Soby Mathew24fb8382014-08-14 12:22:32 +0100727### Function : plat_reset_handler()
728
729 Argument : void
730 Return : void
731
732A platform may need to do additional initialization after reset. This function
733allows the platform to do the platform specific intializations. Platform
734specific errata workarounds could also be implemented here. The api should
Soby Mathew683f7882015-01-29 12:00:58 +0000735preserve the values of callee saved registers x19 to x29.
Soby Mathew24fb8382014-08-14 12:22:32 +0100736
Yatharth Kochar79a97b22014-11-20 18:09:41 +0000737The default implementation doesn't do anything. If a platform needs to override
Dan Handley4a75b842015-03-19 19:24:43 +0000738the default implementation, refer to the [Firmware Design] for general
Sandrine Bailleux452b7fa2015-05-27 17:14:22 +0100739guidelines.
Soby Mathew24fb8382014-08-14 12:22:32 +0100740
Soby Mathewadd40352014-08-14 12:49:05 +0100741### Function : plat_disable_acp()
742
743 Argument : void
744 Return : void
745
746This api allows a platform to disable the Accelerator Coherency Port (if
747present) during a cluster power down sequence. The default weak implementation
748doesn't do anything. Since this api is called during the power down sequence,
749it has restrictions for stack usage and it can use the registers x0 - x17 as
750scratch registers. It should preserve the value in x18 register as it is used
751by the caller to store the return address.
752
Juan Castillo40fc6cd2015-09-25 15:41:14 +0100753### Function : plat_error_handler()
754
755 Argument : int
756 Return : void
757
758This API is called when the generic code encounters an error situation from
759which it cannot continue. It allows the platform to perform error reporting or
760recovery actions (for example, reset the system). This function must not return.
761
762The parameter indicates the type of error using standard codes from `errno.h`.
763Possible errors reported by the generic code are:
764
765* `-EAUTH`: a certificate or image could not be authenticated (when Trusted
766 Board Boot is enabled)
767* `-ENOENT`: the requested image or certificate could not be found or an IO
768 error was detected
769* `-ENOMEM`: resources exhausted. Trusted Firmware does not use dynamic
770 memory, so this error is usually an indication of an incorrect array size
771
772The default implementation simply spins.
773
Soby Mathew24fb8382014-08-14 12:22:32 +0100774
Achin Gupta4f6ad662013-10-25 09:08:21 +01007753. Modifications specific to a Boot Loader stage
776-------------------------------------------------
777
7783.1 Boot Loader Stage 1 (BL1)
779-----------------------------
780
781BL1 implements the reset vector where execution starts from after a cold or
782warm boot. For each CPU, BL1 is responsible for the following tasks:
783
Vikram Kanigirie452cd82014-05-23 15:56:12 +01007841. Handling the reset as described in section 2.2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100785
7862. In the case of a cold boot and the CPU being the primary CPU, ensuring that
787 only this CPU executes the remaining BL1 code, including loading and passing
788 control to the BL2 stage.
789
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00007903. Identifying and starting the Firmware Update process (if required).
791
7924. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100793 address specified by the platform defined constant `BL2_BASE`.
794
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00007955. Populating a `meminfo` structure with the following information in memory,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100796 accessible by BL2 immediately upon entry.
797
798 meminfo.total_base = Base address of secure RAM visible to BL2
799 meminfo.total_size = Size of secure RAM visible to BL2
800 meminfo.free_base = Base address of secure RAM available for
801 allocation to BL2
802 meminfo.free_size = Size of secure RAM available for allocation to BL2
803
804 BL1 places this `meminfo` structure at the beginning of the free memory
805 available for its use. Since BL1 cannot allocate memory dynamically at the
806 moment, its free memory will be available for BL2's use as-is. However, this
807 means that BL2 must read the `meminfo` structure before it starts using its
808 free memory (this is discussed in Section 3.2).
809
810 In future releases of the ARM Trusted Firmware it will be possible for
811 the platform to decide where it wants to place the `meminfo` structure for
812 BL2.
813
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100814 BL1 implements the `bl1_init_bl2_mem_layout()` function to populate the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100815 BL2 `meminfo` structure. The platform may override this implementation, for
816 example if the platform wants to restrict the amount of memory visible to
817 BL2. Details of how to do this are given below.
818
819The following functions need to be implemented by the platform port to enable
820BL1 to perform the above tasks.
821
822
Dan Handley4a75b842015-03-19 19:24:43 +0000823### Function : bl1_early_platform_setup() [mandatory]
824
825 Argument : void
826 Return : void
827
828This function executes with the MMU and data caches disabled. It is only called
829by the primary CPU.
830
831In ARM standard platforms, this function initializes the console and enables
832snoop requests into the primary CPU's cluster.
833
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100834### Function : bl1_plat_arch_setup() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100835
836 Argument : void
837 Return : void
838
Achin Gupta4f6ad662013-10-25 09:08:21 +0100839This function performs any platform-specific and architectural setup that the
Dan Handley4a75b842015-03-19 19:24:43 +0000840platform requires. Platform-specific setup might include configuration of
841memory controllers and the interconnect.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100842
Dan Handley4a75b842015-03-19 19:24:43 +0000843In ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100844
845This function helps fulfill requirement 2 above.
846
847
848### Function : bl1_platform_setup() [mandatory]
849
850 Argument : void
851 Return : void
852
853This function executes with the MMU and data caches enabled. It is responsible
854for performing any remaining platform-specific setup that can occur after the
855MMU and data cache have been enabled.
856
Dan Handley4a75b842015-03-19 19:24:43 +0000857In ARM standard platforms, this function initializes the storage abstraction
858layer used to load the next bootloader image.
Harry Liebeld265bd72014-01-31 19:04:10 +0000859
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000860This function helps fulfill requirement 4 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100861
862
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000863### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100864
865 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000866 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100867
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000868This function should only be called on the cold boot path. It executes with the
869MMU and data caches enabled. The pointer returned by this function must point to
870a `meminfo` structure containing the extents and availability of secure RAM for
871the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100872
873 meminfo.total_base = Base address of secure RAM visible to BL1
874 meminfo.total_size = Size of secure RAM visible to BL1
875 meminfo.free_base = Base address of secure RAM available for allocation
876 to BL1
877 meminfo.free_size = Size of secure RAM available for allocation to BL1
878
879This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
880populates a similar structure to tell BL2 the extents of memory available for
881its own use.
882
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000883This function helps fulfill requirements 4 and 5 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100884
885
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100886### Function : bl1_init_bl2_mem_layout() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100887
888 Argument : meminfo *, meminfo *, unsigned int, unsigned long
889 Return : void
890
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100891BL1 needs to tell the next stage the amount of secure RAM available
892for it to use. This information is populated in a `meminfo`
Achin Gupta4f6ad662013-10-25 09:08:21 +0100893structure.
894
895Depending upon where BL2 has been loaded in secure RAM (determined by
896`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
897BL1 also ensures that its data sections resident in secure RAM are not visible
Dan Handley4a75b842015-03-19 19:24:43 +0000898to BL2. An illustration of how this is done in ARM standard platforms is given
899in the **Memory layout on ARM development platforms** section in the
900[Firmware Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100901
902
Juan Castilloe3f67122015-10-05 16:59:38 +0100903### Function : bl1_plat_prepare_exit() [optional]
904
Sandrine Bailleux862b5dc2015-11-10 15:01:57 +0000905 Argument : entry_point_info_t *
Juan Castilloe3f67122015-10-05 16:59:38 +0100906 Return : void
907
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000908This function is called prior to exiting BL1 in response to the
909`BL1_SMC_RUN_IMAGE` SMC request raised by BL2. It should be used to perform
910platform specific clean up or bookkeeping operations before transferring
911control to the next image. It receives the address of the `entry_point_info_t`
912structure passed from BL2. This function runs with MMU disabled.
913
914### Function : bl1_plat_set_ep_info() [optional]
915
916 Argument : unsigned int image_id, entry_point_info_t *ep_info
917 Return : void
918
919This function allows platforms to override `ep_info` for the given `image_id`.
920
921The default implementation just returns.
922
923### Function : bl1_plat_get_next_image_id() [optional]
924
925 Argument : void
926 Return : unsigned int
927
928This and the following function must be overridden to enable the FWU feature.
929
930BL1 calls this function after platform setup to identify the next image to be
931loaded and executed. If the platform returns `BL2_IMAGE_ID` then BL1 proceeds
932with the normal boot sequence, which loads and executes BL2. If the platform
933returns a different image id, BL1 assumes that Firmware Update is required.
934
935The default implementation always returns `BL2_IMAGE_ID`. The ARM development
936platforms override this function to detect if firmware update is required, and
937if so, return the first image in the firmware update process.
938
939### Function : bl1_plat_get_image_desc() [optional]
940
941 Argument : unsigned int image_id
942 Return : image_desc_t *
943
944BL1 calls this function to get the image descriptor information `image_desc_t`
945for the provided `image_id` from the platform.
946
947The default implementation always returns a common BL2 image descriptor. ARM
948standard platforms return an image descriptor corresponding to BL2 or one of
949the firmware update images defined in the Trusted Board Boot Requirements
950specification.
951
952### Function : bl1_plat_fwu_done() [optional]
953
954 Argument : unsigned int image_id, uintptr_t image_src,
955 unsigned int image_size
956 Return : void
957
958BL1 calls this function when the FWU process is complete. It must not return.
959The platform may override this function to take platform specific action, for
960example to initiate the normal boot flow.
961
962The default implementation spins forever.
963
964### Function : bl1_plat_mem_check() [mandatory]
965
966 Argument : uintptr_t mem_base, unsigned int mem_size,
967 unsigned int flags
968 Return : void
969
970BL1 calls this function while handling FWU copy and authenticate SMCs. The
971platform must ensure that the provided `mem_base` and `mem_size` are mapped into
972BL1, and that this memory corresponds to either a secure or non-secure memory
973region as indicated by the security state of the `flags` argument.
974
975The default implementation of this function asserts therefore platforms must
976override it when using the FWU feature.
Juan Castilloe3f67122015-10-05 16:59:38 +0100977
978
Achin Gupta4f6ad662013-10-25 09:08:21 +01009793.2 Boot Loader Stage 2 (BL2)
980-----------------------------
981
982The BL2 stage is executed only by the primary CPU, which is determined in BL1
983using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
984`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
985
Juan Castillof59821d2015-12-10 15:49:17 +00009861. (Optional) Loading the SCP_BL2 binary image (if present) from platform
987 provided non-volatile storage. To load the SCP_BL2 image, BL2 makes use of
988 the `meminfo` returned by the `bl2_plat_get_scp_bl2_meminfo()` function.
989 The platform also defines the address in memory where SCP_BL2 is loaded
990 through the optional constant `SCP_BL2_BASE`. BL2 uses this information
991 to determine if there is enough memory to load the SCP_BL2 image.
992 Subsequent handling of the SCP_BL2 image is platform-specific and is
993 implemented in the `bl2_plat_handle_scp_bl2()` function.
994 If `SCP_BL2_BASE` is not defined then this step is not performed.
Sandrine Bailleux93d81d62014-06-24 14:19:36 +0100995
Juan Castillod1786372015-12-14 09:35:25 +00009962. Loading the BL31 binary image into secure RAM from non-volatile storage. To
997 load the BL31 image, BL2 makes use of the `meminfo` structure passed to it
Harry Liebeld265bd72014-01-31 19:04:10 +0000998 by BL1. This structure allows BL2 to calculate how much secure RAM is
999 available for its use. The platform also defines the address in secure RAM
Juan Castillod1786372015-12-14 09:35:25 +00001000 where BL31 is loaded through the constant `BL31_BASE`. BL2 uses this
1001 information to determine if there is enough memory to load the BL31 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001002
Juan Castillod1786372015-12-14 09:35:25 +000010033. (Optional) Loading the BL32 binary image (if present) from platform
1004 provided non-volatile storage. To load the BL32 image, BL2 makes use of
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001005 the `meminfo` returned by the `bl2_plat_get_bl32_meminfo()` function.
Juan Castillod1786372015-12-14 09:35:25 +00001006 The platform also defines the address in memory where BL32 is loaded
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001007 through the optional constant `BL32_BASE`. BL2 uses this information
Juan Castillod1786372015-12-14 09:35:25 +00001008 to determine if there is enough memory to load the BL32 image.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001009 If `BL32_BASE` is not defined then this and the next step is not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +00001010
Juan Castillod1786372015-12-14 09:35:25 +000010114. (Optional) Arranging to pass control to the BL32 image (if present) that
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001012 has been pre-loaded at `BL32_BASE`. BL2 populates an `entry_point_info`
Dan Handley1151c822014-04-15 11:38:38 +01001013 structure in memory provided by the platform with information about how
Juan Castillod1786372015-12-14 09:35:25 +00001014 BL31 should pass control to the BL32 image.
Achin Guptaa3050ed2014-02-19 17:52:35 +00001015
Juan Castillod1786372015-12-14 09:35:25 +000010165. Loading the normal world BL33 binary image into non-secure DRAM from
1017 platform storage and arranging for BL31 to pass control to this image. This
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001018 address is determined using the `plat_get_ns_image_entrypoint()` function
1019 described below.
1020
10216. BL2 populates an `entry_point_info` structure in memory provided by the
Juan Castillod1786372015-12-14 09:35:25 +00001022 platform with information about how BL31 should pass control to the
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001023 other BL images.
1024
Achin Gupta4f6ad662013-10-25 09:08:21 +01001025The following functions must be implemented by the platform port to enable BL2
1026to perform the above tasks.
1027
1028
1029### Function : bl2_early_platform_setup() [mandatory]
1030
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001031 Argument : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001032 Return : void
1033
1034This function executes with the MMU and data caches disabled. It is only called
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001035by the primary CPU. The arguments to this function is the address of the
1036`meminfo` structure populated by BL1.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001037
1038The platform must copy the contents of the `meminfo` structure into a private
1039variable as the original memory may be subsequently overwritten by BL2. The
1040copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +00001041`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001042
Dan Handley4a75b842015-03-19 19:24:43 +00001043In ARM standard platforms, this function also initializes the storage
1044abstraction layer used to load further bootloader images. It is necessary to do
Juan Castillof59821d2015-12-10 15:49:17 +00001045this early on platforms with a SCP_BL2 image, since the later
1046`bl2_platform_setup` must be done after SCP_BL2 is loaded.
Dan Handley4a75b842015-03-19 19:24:43 +00001047
Achin Gupta4f6ad662013-10-25 09:08:21 +01001048
1049### Function : bl2_plat_arch_setup() [mandatory]
1050
1051 Argument : void
1052 Return : void
1053
1054This function executes with the MMU and data caches disabled. It is only called
1055by the primary CPU.
1056
1057The purpose of this function is to perform any architectural initialization
1058that varies across platforms, for example enabling the MMU (since the memory
1059map differs across platforms).
1060
1061
1062### Function : bl2_platform_setup() [mandatory]
1063
1064 Argument : void
1065 Return : void
1066
1067This function may execute with the MMU and data caches enabled if the platform
1068port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
1069called by the primary CPU.
1070
Achin Guptae4d084e2014-02-19 17:18:23 +00001071The purpose of this function is to perform any platform initialization
Dan Handley4a75b842015-03-19 19:24:43 +00001072specific to BL2.
Harry Liebelce19cf12014-04-01 19:28:07 +01001073
Dan Handley4a75b842015-03-19 19:24:43 +00001074In ARM standard platforms, this function performs security setup, including
1075configuration of the TrustZone controller to allow non-secure masters access
1076to most of DRAM. Part of DRAM is reserved for secure world use.
Harry Liebeld265bd72014-01-31 19:04:10 +00001077
Achin Gupta4f6ad662013-10-25 09:08:21 +01001078
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001079### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001080
1081 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001082 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001083
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001084This function should only be called on the cold boot path. It may execute with
1085the MMU and data caches enabled if the platform port does the necessary
1086initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001087
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001088The purpose of this function is to return a pointer to a `meminfo` structure
1089populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +01001090`bl2_early_platform_setup()` above.
1091
1092
Juan Castillof59821d2015-12-10 15:49:17 +00001093### Function : bl2_plat_get_scp_bl2_meminfo() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001094
1095 Argument : meminfo *
1096 Return : void
1097
1098This function is used to get the memory limits where BL2 can load the
Juan Castillof59821d2015-12-10 15:49:17 +00001099SCP_BL2 image. The meminfo provided by this is used by load_image() to
1100validate whether the SCP_BL2 image can be loaded within the given
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001101memory from the given base.
1102
1103
Juan Castillof59821d2015-12-10 15:49:17 +00001104### Function : bl2_plat_handle_scp_bl2() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001105
1106 Argument : image_info *
1107 Return : int
1108
Juan Castillof59821d2015-12-10 15:49:17 +00001109This function is called after loading SCP_BL2 image and it is used to perform
1110any platform-specific actions required to handle the SCP firmware. Typically it
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001111transfers the image into SCP memory using a platform-specific protocol and waits
1112until SCP executes it and signals to the Application Processor (AP) for BL2
1113execution to continue.
1114
1115This function returns 0 on success, a negative error code otherwise.
1116
1117
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001118### Function : bl2_plat_get_bl31_params() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +00001119
1120 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001121 Return : bl31_params *
Harry Liebeld265bd72014-01-31 19:04:10 +00001122
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001123BL2 platform code needs to return a pointer to a `bl31_params` structure it
Juan Castillod1786372015-12-14 09:35:25 +00001124will use for passing information to BL31. The `bl31_params` structure carries
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001125the following information.
1126 - Header describing the version information for interpreting the bl31_param
1127 structure
Juan Castillod1786372015-12-14 09:35:25 +00001128 - Information about executing the BL33 image in the `bl33_ep_info` field
1129 - Information about executing the BL32 image in the `bl32_ep_info` field
1130 - Information about the type and extents of BL31 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001131 `bl31_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001132 - Information about the type and extents of BL32 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001133 `bl32_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001134 - Information about the type and extents of BL33 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001135 `bl33_image_info` field
1136
1137The memory pointed by this structure and its sub-structures should be
Juan Castillod1786372015-12-14 09:35:25 +00001138accessible from BL31 initialisation code. BL31 might choose to copy the
1139necessary content, or maintain the structures until BL33 is initialised.
Harry Liebeld265bd72014-01-31 19:04:10 +00001140
1141
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001142### Funtion : bl2_plat_get_bl31_ep_info() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001143
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001144 Argument : void
1145 Return : entry_point_info *
1146
1147BL2 platform code returns a pointer which is used to populate the entry point
Juan Castillod1786372015-12-14 09:35:25 +00001148information for BL31 entry point. The location pointed by it should be
1149accessible from BL1 while processing the synchronous exception to run to BL31.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001150
Dan Handley4a75b842015-03-19 19:24:43 +00001151In ARM standard platforms this is allocated inside a bl2_to_bl31_params_mem
1152structure in BL2 memory.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001153
1154
1155### Function : bl2_plat_set_bl31_ep_info() [mandatory]
1156
1157 Argument : image_info *, entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001158 Return : void
1159
Juan Castillod1786372015-12-14 09:35:25 +00001160In the normal boot flow, this function is called after loading BL31 image and
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001161it can be used to overwrite the entry point set by loader and also set the
Juan Castillod1786372015-12-14 09:35:25 +00001162security state and SPSR which represents the entry point system state for BL31.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001163
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001164When booting an EL3 payload instead, this function is called after populating
1165its entry point address and can be used for the same purpose for the payload
1166image. It receives a null pointer as its first argument in this case.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001167
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001168### Function : bl2_plat_set_bl32_ep_info() [mandatory]
1169
1170 Argument : image_info *, entry_point_info *
1171 Return : void
1172
Juan Castillod1786372015-12-14 09:35:25 +00001173This function is called after loading BL32 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001174overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001175and SPSR which represents the entry point system state for BL32.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001176
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001177
1178### Function : bl2_plat_set_bl33_ep_info() [mandatory]
1179
1180 Argument : image_info *, entry_point_info *
1181 Return : void
1182
Juan Castillod1786372015-12-14 09:35:25 +00001183This function is called after loading BL33 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001184overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001185and SPSR which represents the entry point system state for BL33.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001186
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001187
1188### Function : bl2_plat_get_bl32_meminfo() [mandatory]
1189
1190 Argument : meminfo *
1191 Return : void
1192
1193This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001194BL32 image. The meminfo provided by this is used by load_image() to
1195validate whether the BL32 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001196memory from the given base.
1197
1198### Function : bl2_plat_get_bl33_meminfo() [mandatory]
1199
1200 Argument : meminfo *
1201 Return : void
1202
1203This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001204BL33 image. The meminfo provided by this is used by load_image() to
1205validate whether the BL33 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001206memory from the given base.
1207
1208### Function : bl2_plat_flush_bl31_params() [mandatory]
1209
1210 Argument : void
1211 Return : void
1212
1213Once BL2 has populated all the structures that needs to be read by BL1
Juan Castillod1786372015-12-14 09:35:25 +00001214and BL31 including the bl31_params structures and its sub-structures,
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001215the bl31_ep_info structure and any platform specific data. It flushes
1216all these data to the main memory so that it is available when we jump to
1217later Bootloader stages with MMU off
Achin Gupta4f6ad662013-10-25 09:08:21 +01001218
1219### Function : plat_get_ns_image_entrypoint() [mandatory]
1220
1221 Argument : void
1222 Return : unsigned long
1223
1224As previously described, BL2 is responsible for arranging for control to be
Juan Castillod1786372015-12-14 09:35:25 +00001225passed to a normal world BL image through BL31. This function returns the
1226entrypoint of that image, which BL31 uses to jump to it.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001227
Juan Castillod1786372015-12-14 09:35:25 +00001228BL2 is responsible for loading the normal world BL33 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001229
1230
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000012313.3 FWU Boot Loader Stage 2 (BL2U)
1232----------------------------------
1233
1234The AP Firmware Updater Configuration, BL2U, is an optional part of the FWU
1235process and is executed only by the primary CPU. BL1 passes control to BL2U at
1236`BL2U_BASE`. BL2U executes in Secure-EL1 and is responsible for:
1237
12381. (Optional) Transfering the optional SCP_BL2U binary image from AP secure
1239 memory to SCP RAM. BL2U uses the SCP_BL2U `image_info` passed by BL1.
1240 `SCP_BL2U_BASE` defines the address in AP secure memory where SCP_BL2U
1241 should be copied from. Subsequent handling of the SCP_BL2U image is
1242 implemented by the platform specific `bl2u_plat_handle_scp_bl2u()` function.
1243 If `SCP_BL2U_BASE` is not defined then this step is not performed.
1244
12452. Any platform specific setup required to perform the FWU process. For
1246 example, ARM standard platforms initialize the TZC controller so that the
1247 normal world can access DDR memory.
1248
1249The following functions must be implemented by the platform port to enable
1250BL2U to perform the tasks mentioned above.
1251
1252### Function : bl2u_early_platform_setup() [mandatory]
1253
1254 Argument : meminfo *mem_info, void *plat_info
1255 Return : void
1256
1257This function executes with the MMU and data caches disabled. It is only
1258called by the primary CPU. The arguments to this function is the address
1259of the `meminfo` structure and platform specific info provided by BL1.
1260
1261The platform must copy the contents of the `mem_info` and `plat_info` into
1262private storage as the original memory may be subsequently overwritten by BL2U.
1263
1264On ARM CSS platforms `plat_info` is interpreted as an `image_info_t` structure,
1265to extract SCP_BL2U image information, which is then copied into a private
1266variable.
1267
1268### Function : bl2u_plat_arch_setup() [mandatory]
1269
1270 Argument : void
1271 Return : void
1272
1273This function executes with the MMU and data caches disabled. It is only
1274called by the primary CPU.
1275
1276The purpose of this function is to perform any architectural initialization
1277that varies across platforms, for example enabling the MMU (since the memory
1278map differs across platforms).
1279
1280### Function : bl2u_platform_setup() [mandatory]
1281
1282 Argument : void
1283 Return : void
1284
1285This function may execute with the MMU and data caches enabled if the platform
1286port does the necessary initialization in `bl2u_plat_arch_setup()`. It is only
1287called by the primary CPU.
1288
1289The purpose of this function is to perform any platform initialization
1290specific to BL2U.
1291
1292In ARM standard platforms, this function performs security setup, including
1293configuration of the TrustZone controller to allow non-secure masters access
1294to most of DRAM. Part of DRAM is reserved for secure world use.
1295
1296### Function : bl2u_plat_handle_scp_bl2u() [optional]
1297
1298 Argument : void
1299 Return : int
1300
1301This function is used to perform any platform-specific actions required to
1302handle the SCP firmware. Typically it transfers the image into SCP memory using
1303a platform-specific protocol and waits until SCP executes it and signals to the
1304Application Processor (AP) for BL2U execution to continue.
1305
1306This function returns 0 on success, a negative error code otherwise.
1307This function is included if SCP_BL2U_BASE is defined.
1308
1309
13103.4 Boot Loader Stage 3-1 (BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001311---------------------------------
1312
Juan Castillod1786372015-12-14 09:35:25 +00001313During cold boot, the BL31 stage is executed only by the primary CPU. This is
Achin Gupta4f6ad662013-10-25 09:08:21 +01001314determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
Juan Castillod1786372015-12-14 09:35:25 +00001315control to BL31 at `BL31_BASE`. During warm boot, BL31 is executed by all
1316CPUs. BL31 executes at EL3 and is responsible for:
Achin Gupta4f6ad662013-10-25 09:08:21 +01001317
13181. Re-initializing all architectural and platform state. Although BL1 performs
Juan Castillod1786372015-12-14 09:35:25 +00001319 some of this initialization, BL31 remains resident in EL3 and must ensure
Achin Gupta4f6ad662013-10-25 09:08:21 +01001320 that EL3 architectural and platform state is completely initialized. It
1321 should make no assumptions about the system state when it receives control.
1322
13232. Passing control to a normal world BL image, pre-loaded at a platform-
Juan Castillod1786372015-12-14 09:35:25 +00001324 specific address by BL2. BL31 uses the `entry_point_info` structure that BL2
Achin Gupta4f6ad662013-10-25 09:08:21 +01001325 populated in memory to do this.
1326
Juan Castillod1786372015-12-14 09:35:25 +000013273. Providing runtime firmware services. Currently, BL31 only implements a
Achin Gupta4f6ad662013-10-25 09:08:21 +01001328 subset of the Power State Coordination Interface (PSCI) API as a runtime
1329 service. See Section 3.3 below for details of porting the PSCI
1330 implementation.
1331
Juan Castillod1786372015-12-14 09:35:25 +000013324. Optionally passing control to the BL32 image, pre-loaded at a platform-
1333 specific address by BL2. BL31 exports a set of apis that allow runtime
Achin Gupta35ca3512014-02-19 17:58:33 +00001334 services to specify the security state in which the next image should be
Juan Castillod1786372015-12-14 09:35:25 +00001335 executed and run the corresponding image. BL31 uses the `entry_point_info`
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001336 structure populated by BL2 to do this.
1337
Juan Castillod1786372015-12-14 09:35:25 +00001338If BL31 is a reset vector, It also needs to handle the reset as specified in
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001339section 2.2 before the tasks described above.
Achin Gupta35ca3512014-02-19 17:58:33 +00001340
Juan Castillod1786372015-12-14 09:35:25 +00001341The following functions must be implemented by the platform port to enable BL31
Achin Gupta4f6ad662013-10-25 09:08:21 +01001342to perform the above tasks.
1343
1344
1345### Function : bl31_early_platform_setup() [mandatory]
1346
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001347 Argument : bl31_params *, void *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001348 Return : void
1349
1350This function executes with the MMU and data caches disabled. It is only called
1351by the primary CPU. The arguments to this function are:
1352
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001353* The address of the `bl31_params` structure populated by BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001354* An opaque pointer that the platform may use as needed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001355
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001356The platform can copy the contents of the `bl31_params` structure and its
1357sub-structures into private variables if the original memory may be
Juan Castillod1786372015-12-14 09:35:25 +00001358subsequently overwritten by BL31 and similarly the `void *` pointing
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001359to the platform data also needs to be saved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001360
Dan Handley4a75b842015-03-19 19:24:43 +00001361In ARM standard platforms, BL2 passes a pointer to a `bl31_params` structure
Juan Castillod1786372015-12-14 09:35:25 +00001362in BL2 memory. BL31 copies the information in this pointer to internal data
Dan Handley4a75b842015-03-19 19:24:43 +00001363structures.
1364
Achin Gupta4f6ad662013-10-25 09:08:21 +01001365
1366### Function : bl31_plat_arch_setup() [mandatory]
1367
1368 Argument : void
1369 Return : void
1370
1371This function executes with the MMU and data caches disabled. It is only called
1372by the primary CPU.
1373
1374The purpose of this function is to perform any architectural initialization
1375that varies across platforms, for example enabling the MMU (since the memory
1376map differs across platforms).
1377
1378
1379### Function : bl31_platform_setup() [mandatory]
1380
1381 Argument : void
1382 Return : void
1383
1384This function may execute with the MMU and data caches enabled if the platform
1385port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
1386called by the primary CPU.
1387
1388The purpose of this function is to complete platform initialization so that both
Juan Castillod1786372015-12-14 09:35:25 +00001389BL31 runtime services and normal world software can function correctly.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001390
Dan Handley4a75b842015-03-19 19:24:43 +00001391In ARM standard platforms, this function does the following:
Achin Gupta4f6ad662013-10-25 09:08:21 +01001392* Initializes the generic interrupt controller.
Sandrine Bailleux9e864902014-03-31 11:25:18 +01001393* Enables system-level implementation of the generic timer counter.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001394* Grants access to the system counter timer module
Dan Handley4a75b842015-03-19 19:24:43 +00001395* Initializes the power controller device
Achin Gupta4f6ad662013-10-25 09:08:21 +01001396* Detects the system topology.
1397
1398
Soby Mathew78e61612015-12-09 11:28:43 +00001399### Function : bl31_plat_runtime_setup() [optional]
1400
1401 Argument : void
1402 Return : void
1403
1404The purpose of this function is allow the platform to perform any BL31 runtime
1405setup just prior to BL31 exit during cold boot. The default weak
1406implementation of this function will invoke `console_uninit()` which will
1407suppress any BL31 runtime logs.
1408
Soby Mathew080225d2015-12-09 11:38:43 +00001409In ARM Standard platforms, this function will initialize the BL31 runtime
1410console which will cause all further BL31 logs to be output to the
1411runtime console.
1412
Soby Mathew78e61612015-12-09 11:28:43 +00001413
Achin Gupta4f6ad662013-10-25 09:08:21 +01001414### Function : bl31_get_next_image_info() [mandatory]
1415
Achin Gupta35ca3512014-02-19 17:58:33 +00001416 Argument : unsigned int
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001417 Return : entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001418
1419This function may execute with the MMU and data caches enabled if the platform
1420port does the necessary initializations in `bl31_plat_arch_setup()`.
1421
1422This function is called by `bl31_main()` to retrieve information provided by
Juan Castillod1786372015-12-14 09:35:25 +00001423BL2 for the next image in the security state specified by the argument. BL31
Achin Gupta35ca3512014-02-19 17:58:33 +00001424uses this information to pass control to that image in the specified security
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001425state. This function must return a pointer to the `entry_point_info` structure
Achin Gupta35ca3512014-02-19 17:58:33 +00001426(that was copied during `bl31_early_platform_setup()`) if the image exists. It
1427should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001428
Dan Handley4a75b842015-03-19 19:24:43 +00001429### Function : plat_get_syscnt_freq() [mandatory]
1430
1431 Argument : void
1432 Return : uint64_t
1433
1434This function is used by the architecture setup code to retrieve the counter
1435frequency for the CPU's generic timer. This value will be programmed into the
1436`CNTFRQ_EL0` register. In ARM standard platforms, it returns the base frequency
1437of the system counter, which is retrieved from the first entry in the frequency
1438modes table.
1439
Achin Gupta4f6ad662013-10-25 09:08:21 +01001440
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001441### #define : PLAT_PERCPU_BAKERY_LOCK_SIZE [optional]
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001442
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001443 When `USE_COHERENT_MEM = 0`, this constant defines the total memory (in
1444 bytes) aligned to the cache line boundary that should be allocated per-cpu to
1445 accommodate all the bakery locks.
1446
1447 If this constant is not defined when `USE_COHERENT_MEM = 0`, the linker
1448 calculates the size of the `bakery_lock` input section, aligns it to the
1449 nearest `CACHE_WRITEBACK_GRANULE`, multiplies it with `PLATFORM_CORE_COUNT`
1450 and stores the result in a linker symbol. This constant prevents a platform
1451 from relying on the linker and provide a more efficient mechanism for
1452 accessing per-cpu bakery lock information.
1453
1454 If this constant is defined and its value is not equal to the value
1455 calculated by the linker then a link time assertion is raised. A compile time
1456 assertion is raised if the value of the constant is not aligned to the cache
1457 line boundary.
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001458
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000014593.5 Power State Coordination Interface (in BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001460------------------------------------------------
1461
1462The ARM Trusted Firmware's implementation of the PSCI API is based around the
Soby Mathew58523c02015-06-08 12:32:50 +01001463concept of a _power domain_. A _power domain_ is a CPU or a logical group of
1464CPUs which share some state on which power management operations can be
1465performed as specified by [PSCI]. Each CPU in the system is assigned a cpu
1466index which is a unique number between `0` and `PLATFORM_CORE_COUNT - 1`.
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00001467The _power domains_ are arranged in a hierarchical tree structure and
Soby Mathew58523c02015-06-08 12:32:50 +01001468each _power domain_ can be identified in a system by the cpu index of any CPU
1469that is part of that domain and a _power domain level_. A processing element
1470(for example, a CPU) is at level 0. If the _power domain_ node above a CPU is
1471a logical grouping of CPUs that share some state, then level 1 is that group
1472of CPUs (for example, a cluster), and level 2 is a group of clusters
1473(for example, the system). More details on the power domain topology and its
1474organization can be found in [Power Domain Topology Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +01001475
Juan Castillod1786372015-12-14 09:35:25 +00001476BL31's platform initialization code exports a pointer to the platform-specific
Achin Gupta4f6ad662013-10-25 09:08:21 +01001477power management operations required for the PSCI implementation to function
Soby Mathew58523c02015-06-08 12:32:50 +01001478correctly. This information is populated in the `plat_psci_ops` structure. The
1479PSCI implementation calls members of the `plat_psci_ops` structure for performing
1480power management operations on the power domains. For example, the target
1481CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `pwr_domain_on()`
1482handler (if present) is called for the CPU power domain.
1483
1484The `power-state` parameter of a PSCI `CPU_SUSPEND` call can be used to
1485describe composite power states specific to a platform. The PSCI implementation
1486defines a generic representation of the power-state parameter viz which is an
1487array of local power states where each index corresponds to a power domain
1488level. Each entry contains the local power state the power domain at that power
1489level could enter. It depends on the `validate_power_state()` handler to
1490convert the power-state parameter (possibly encoding a composite power state)
1491passed in a PSCI `CPU_SUSPEND` call to this representation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001492
1493The following functions must be implemented to initialize PSCI functionality in
1494the ARM Trusted Firmware.
1495
1496
Soby Mathew58523c02015-06-08 12:32:50 +01001497### Function : plat_get_target_pwr_state() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001498
Soby Mathew58523c02015-06-08 12:32:50 +01001499 Argument : unsigned int, const plat_local_state_t *, unsigned int
1500 Return : plat_local_state_t
Achin Gupta4f6ad662013-10-25 09:08:21 +01001501
Soby Mathew58523c02015-06-08 12:32:50 +01001502The PSCI generic code uses this function to let the platform participate in
1503state coordination during a power management operation. The function is passed
1504a pointer to an array of platform specific local power state `states` (second
1505argument) which contains the requested power state for each CPU at a particular
1506power domain level `lvl` (first argument) within the power domain. The function
1507is expected to traverse this array of upto `ncpus` (third argument) and return
1508a coordinated target power state by the comparing all the requested power
1509states. The target power state should not be deeper than any of the requested
1510power states.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001511
Soby Mathew58523c02015-06-08 12:32:50 +01001512A weak definition of this API is provided by default wherein it assumes
1513that the platform assigns a local state value in order of increasing depth
1514of the power state i.e. for two power states X & Y, if X < Y
1515then X represents a shallower power state than Y. As a result, the
1516coordinated target local power state for a power domain will be the minimum
1517of the requested local power state values.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001518
1519
Soby Mathew58523c02015-06-08 12:32:50 +01001520### Function : plat_get_power_domain_tree_desc() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001521
Soby Mathew58523c02015-06-08 12:32:50 +01001522 Argument : void
1523 Return : const unsigned char *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001524
Soby Mathew58523c02015-06-08 12:32:50 +01001525This function returns a pointer to the byte array containing the power domain
1526topology tree description. The format and method to construct this array are
Juan Castillod1786372015-12-14 09:35:25 +00001527described in [Power Domain Topology Design]. The BL31 PSCI initilization code
Soby Mathew58523c02015-06-08 12:32:50 +01001528requires this array to be described by the platform, either statically or
1529dynamically, to initialize the power domain topology tree. In case the array
1530is populated dynamically, then plat_core_pos_by_mpidr() and
1531plat_my_core_pos() should also be implemented suitably so that the topology
1532tree description matches the CPU indices returned by these APIs. These APIs
1533together form the platform interface for the PSCI topology framework.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001534
1535
Soby Mathew58523c02015-06-08 12:32:50 +01001536## Function : plat_setup_psci_ops() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001537
Soby Mathew58523c02015-06-08 12:32:50 +01001538 Argument : uintptr_t, const plat_psci_ops **
Achin Gupta4f6ad662013-10-25 09:08:21 +01001539 Return : int
1540
1541This function may execute with the MMU and data caches enabled if the platform
1542port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1543called by the primary CPU.
1544
Soby Mathew58523c02015-06-08 12:32:50 +01001545This function is called by PSCI initialization code. Its purpose is to let
1546the platform layer know about the warm boot entrypoint through the
1547`sec_entrypoint` (first argument) and to export handler routines for
1548platform-specific psci power management actions by populating the passed
Juan Castillod1786372015-12-14 09:35:25 +00001549pointer with a pointer to BL31's private `plat_psci_ops` structure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001550
1551A description of each member of this structure is given below. Please refer to
Dan Handley4a75b842015-03-19 19:24:43 +00001552the ARM FVP specific implementation of these handlers in
Soby Mathew58523c02015-06-08 12:32:50 +01001553[plat/arm/board/fvp/fvp_pm.c] as an example. For each PSCI function that the
1554platform wants to support, the associated operation or operations in this
1555structure must be provided and implemented (Refer section 4 of
1556[Firmware Design] for the PSCI API supported in Trusted Firmware). To disable
1557a PSCI function in a platform port, the operation should be removed from this
1558structure instead of providing an empty implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001559
Soby Mathew58523c02015-06-08 12:32:50 +01001560#### plat_psci_ops.cpu_standby()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001561
Soby Mathew58523c02015-06-08 12:32:50 +01001562Perform the platform-specific actions to enter the standby state for a cpu
1563indicated by the passed argument. This provides a fast path for CPU standby
1564wherein overheads of PSCI state management and lock acquistion is avoided.
1565For this handler to be invoked by the PSCI `CPU_SUSPEND` API implementation,
1566the suspend state type specified in the `power-state` parameter should be
1567STANDBY and the target power domain level specified should be the CPU. The
1568handler should put the CPU into a low power retention state (usually by
1569issuing a wfi instruction) and ensure that it can be woken up from that
1570state by a normal interrupt. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001571
Soby Mathew58523c02015-06-08 12:32:50 +01001572#### plat_psci_ops.pwr_domain_on()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001573
Soby Mathew58523c02015-06-08 12:32:50 +01001574Perform the platform specific actions to power on a CPU, specified
1575by the `MPIDR` (first argument). The generic code expects the platform to
1576return PSCI_E_SUCCESS on success or PSCI_E_INTERN_FAIL for any failure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001577
Soby Mathew58523c02015-06-08 12:32:50 +01001578#### plat_psci_ops.pwr_domain_off()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001579
Soby Mathew58523c02015-06-08 12:32:50 +01001580Perform the platform specific actions to prepare to power off the calling CPU
1581and its higher parent power domain levels as indicated by the `target_state`
1582(first argument). It is called by the PSCI `CPU_OFF` API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001583
Soby Mathew58523c02015-06-08 12:32:50 +01001584The `target_state` encodes the platform coordinated target local power states
1585for the CPU power domain and its parent power domain levels. The handler
1586needs to perform power management operation corresponding to the local state
1587at each power level.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001588
Soby Mathew58523c02015-06-08 12:32:50 +01001589For this handler, the local power state for the CPU power domain will be a
1590power down state where as it could be either power down, retention or run state
1591for the higher power domain levels depending on the result of state
1592coordination. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001593
Soby Mathew58523c02015-06-08 12:32:50 +01001594#### plat_psci_ops.pwr_domain_suspend()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001595
Soby Mathew58523c02015-06-08 12:32:50 +01001596Perform the platform specific actions to prepare to suspend the calling
1597CPU and its higher parent power domain levels as indicated by the
1598`target_state` (first argument). It is called by the PSCI `CPU_SUSPEND`
1599API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001600
Soby Mathew58523c02015-06-08 12:32:50 +01001601The `target_state` has a similar meaning as described in
1602the `pwr_domain_off()` operation. It encodes the platform coordinated
1603target local power states for the CPU power domain and its parent
1604power domain levels. The handler needs to perform power management operation
1605corresponding to the local state at each power level. The generic code
1606expects the handler to succeed.
1607
1608The difference between turning a power domain off versus suspending it
1609is that in the former case, the power domain is expected to re-initialize
1610its state when it is next powered on (see `pwr_domain_on_finish()`). In the
1611latter case, the power domain is expected to save enough state so that it can
Achin Gupta4f6ad662013-10-25 09:08:21 +01001612resume execution by restoring this state when its powered on (see
Soby Mathew58523c02015-06-08 12:32:50 +01001613`pwr_domain_suspend_finish()`).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001614
Soby Mathew58523c02015-06-08 12:32:50 +01001615#### plat_psci_ops.pwr_domain_on_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001616
1617This function is called by the PSCI implementation after the calling CPU is
1618powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1619It performs the platform-specific setup required to initialize enough state for
1620this CPU to enter the normal world and also provide secure runtime firmware
1621services.
1622
Soby Mathew58523c02015-06-08 12:32:50 +01001623The `target_state` (first argument) is the prior state of the power domains
1624immediately before the CPU was turned on. It indicates which power domains
1625above the CPU might require initialization due to having previously been in
1626low power states. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001627
Soby Mathew58523c02015-06-08 12:32:50 +01001628#### plat_psci_ops.pwr_domain_suspend_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001629
1630This function is called by the PSCI implementation after the calling CPU is
1631powered on and released from reset in response to an asynchronous wakeup
1632event, for example a timer interrupt that was programmed by the CPU during the
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001633`CPU_SUSPEND` call or `SYSTEM_SUSPEND` call. It performs the platform-specific
1634setup required to restore the saved state for this CPU to resume execution
1635in the normal world and also provide secure runtime firmware services.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001636
Soby Mathew58523c02015-06-08 12:32:50 +01001637The `target_state` (first argument) has a similar meaning as described in
1638the `pwr_domain_on_finish()` operation. The generic code expects the platform
1639to succeed.
Soby Mathew539dced2014-10-02 16:56:51 +01001640
Soby Mathew58523c02015-06-08 12:32:50 +01001641#### plat_psci_ops.validate_power_state()
Soby Mathew539dced2014-10-02 16:56:51 +01001642
1643This function is called by the PSCI implementation during the `CPU_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001644call to validate the `power_state` parameter of the PSCI API and if valid,
1645populate it in `req_state` (second argument) array as power domain level
1646specific local states. If the `power_state` is invalid, the platform must
1647return PSCI_E_INVALID_PARAMS as error, which is propagated back to the
1648normal world PSCI client.
Soby Mathew539dced2014-10-02 16:56:51 +01001649
Soby Mathew58523c02015-06-08 12:32:50 +01001650#### plat_psci_ops.validate_ns_entrypoint()
Soby Mathew539dced2014-10-02 16:56:51 +01001651
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001652This function is called by the PSCI implementation during the `CPU_SUSPEND`,
1653`SYSTEM_SUSPEND` and `CPU_ON` calls to validate the non-secure `entry_point`
Soby Mathew58523c02015-06-08 12:32:50 +01001654parameter passed by the normal world. If the `entry_point` is invalid,
1655the platform must return PSCI_E_INVALID_ADDRESS as error, which is
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001656propagated back to the normal world PSCI client.
1657
Soby Mathew58523c02015-06-08 12:32:50 +01001658#### plat_psci_ops.get_sys_suspend_power_state()
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001659
1660This function is called by the PSCI implementation during the `SYSTEM_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001661call to get the `req_state` parameter from platform which encodes the power
1662domain level specific local states to suspend to system affinity level. The
1663`req_state` will be utilized to do the PSCI state coordination and
1664`pwr_domain_suspend()` will be invoked with the coordinated target state to
1665enter system suspend.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001666
Achin Gupta4f6ad662013-10-25 09:08:21 +01001667
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000016683.6 Interrupt Management framework (in BL31)
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001669----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00001670BL31 implements an Interrupt Management Framework (IMF) to manage interrupts
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001671generated in either security state and targeted to EL1 or EL2 in the non-secure
1672state or EL3/S-EL1 in the secure state. The design of this framework is
1673described in the [IMF Design Guide]
1674
1675A platform should export the following APIs to support the IMF. The following
Dan Handley4a75b842015-03-19 19:24:43 +00001676text briefly describes each api and its implementation in ARM standard
1677platforms. The API implementation depends upon the type of interrupt controller
Soby Mathew81123e82015-11-23 14:01:21 +00001678present in the platform. ARM standard platform layer supports both [ARM Generic
1679Interrupt Controller version 2.0 (GICv2)][ARM GIC Architecture Specification 2.0]
1680and [3.0 (GICv3)][ARM GIC Architecture Specification 3.0]. Juno builds the ARM
1681Standard layer to use GICv2 and the FVP can be configured to use either GICv2 or
1682GICv3 depending on the build flag `FVP_USE_GIC_DRIVER` (See FVP platform
1683specific build options in [User Guide] for more details).
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001684
1685### Function : plat_interrupt_type_to_line() [mandatory]
1686
1687 Argument : uint32_t, uint32_t
1688 Return : uint32_t
1689
1690The ARM processor signals an interrupt exception either through the IRQ or FIQ
1691interrupt line. The specific line that is signaled depends on how the interrupt
1692controller (IC) reports different interrupt types from an execution context in
1693either security state. The IMF uses this API to determine which interrupt line
1694the platform IC uses to signal each type of interrupt supported by the framework
Soby Mathew81123e82015-11-23 14:01:21 +00001695from a given security state. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001696
1697The first parameter will be one of the `INTR_TYPE_*` values (see [IMF Design
1698Guide]) indicating the target type of the interrupt, the second parameter is the
1699security state of the originating execution context. The return result is the
1700bit position in the `SCR_EL3` register of the respective interrupt trap: IRQ=1,
1701FIQ=2.
1702
Soby Mathew81123e82015-11-23 14:01:21 +00001703In the case of ARM standard platforms using GICv2, S-EL1 interrupts are
1704configured as FIQs and Non-secure interrupts as IRQs from either security
1705state.
1706
1707In the case of ARM standard platforms using GICv3, the interrupt line to be
1708configured depends on the security state of the execution context when the
1709interrupt is signalled and are as follows:
1710* The S-EL1 interrupts are signaled as IRQ in S-EL0/1 context and as FIQ in
1711 NS-EL0/1/2 context.
1712* The Non secure interrupts are signaled as FIQ in S-EL0/1 context and as IRQ
1713 in the NS-EL0/1/2 context.
1714* The EL3 interrupts are signaled as FIQ in both S-EL0/1 and NS-EL0/1/2
1715 context.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001716
1717
1718### Function : plat_ic_get_pending_interrupt_type() [mandatory]
1719
1720 Argument : void
1721 Return : uint32_t
1722
1723This API returns the type of the highest priority pending interrupt at the
1724platform IC. The IMF uses the interrupt type to retrieve the corresponding
1725handler function. `INTR_TYPE_INVAL` is returned when there is no interrupt
1726pending. The valid interrupt types that can be returned are `INTR_TYPE_EL3`,
Soby Mathew81123e82015-11-23 14:01:21 +00001727`INTR_TYPE_S_EL1` and `INTR_TYPE_NS`. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001728
Soby Mathew81123e82015-11-23 14:01:21 +00001729In the case of ARM standard platforms using GICv2, the _Highest Priority
1730Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of
1731the pending interrupt. The type of interrupt depends upon the id value as
1732follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001733
17341. id < 1022 is reported as a S-EL1 interrupt
17352. id = 1022 is reported as a Non-secure interrupt.
17363. id = 1023 is reported as an invalid interrupt type.
1737
Soby Mathew81123e82015-11-23 14:01:21 +00001738In the case of ARM standard platforms using GICv3, the system register
1739`ICC_HPPIR0_EL1`, _Highest Priority Pending group 0 Interrupt Register_,
1740is read to determine the id of the pending interrupt. The type of interrupt
1741depends upon the id value as follows.
1742
17431. id = `PENDING_G1S_INTID` (1020) is reported as a S-EL1 interrupt
17442. id = `PENDING_G1NS_INTID` (1021) is reported as a Non-secure interrupt.
17453. id = `GIC_SPURIOUS_INTERRUPT` (1023) is reported as an invalid interrupt type.
17464. All other interrupt id's are reported as EL3 interrupt.
1747
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001748
1749### Function : plat_ic_get_pending_interrupt_id() [mandatory]
1750
1751 Argument : void
1752 Return : uint32_t
1753
1754This API returns the id of the highest priority pending interrupt at the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00001755platform IC. `INTR_ID_UNAVAILABLE` is returned when there is no interrupt
Soby Mathew54718412015-10-27 10:01:06 +00001756pending.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001757
Soby Mathew81123e82015-11-23 14:01:21 +00001758In the case of ARM standard platforms using GICv2, the _Highest Priority
1759Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of the
1760pending interrupt. The id that is returned by API depends upon the value of
1761the id read from the interrupt controller as follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001762
17631. id < 1022. id is returned as is.
17642. id = 1022. The _Aliased Highest Priority Pending Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00001765 (`GICC_AHPPIR`) is read to determine the id of the non-secure interrupt.
1766 This id is returned by the API.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010017673. id = 1023. `INTR_ID_UNAVAILABLE` is returned.
1768
Soby Mathew81123e82015-11-23 14:01:21 +00001769In the case of ARM standard platforms using GICv3, if the API is invoked from
1770EL3, the system register `ICC_HPPIR0_EL1`, _Highest Priority Pending Interrupt
1771group 0 Register_, is read to determine the id of the pending interrupt. The id
1772that is returned by API depends upon the value of the id read from the
1773interrupt controller as follows.
1774
17751. id < `PENDING_G1S_INTID` (1020). id is returned as is.
17762. id = `PENDING_G1S_INTID` (1020) or `PENDING_G1NS_INTID` (1021). The system
1777 register `ICC_HPPIR1_EL1`, _Highest Priority Pending Interrupt group 1
1778 Register_ is read to determine the id of the group 1 interrupt. This id
1779 is returned by the API as long as it is a valid interrupt id
17803. If the id is any of the special interrupt identifiers,
1781 `INTR_ID_UNAVAILABLE` is returned.
1782
1783When the API invoked from S-EL1 for GICv3 systems, the id read from system
1784register `ICC_HPPIR1_EL1`, _Highest Priority Pending group 1 Interrupt
1785Register_, is returned if is not equal to GIC_SPURIOUS_INTERRUPT (1023) else
1786`INTR_ID_UNAVAILABLE` is returned.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001787
1788### Function : plat_ic_acknowledge_interrupt() [mandatory]
1789
1790 Argument : void
1791 Return : uint32_t
1792
1793This API is used by the CPU to indicate to the platform IC that processing of
1794the highest pending interrupt has begun. It should return the id of the
1795interrupt which is being processed.
1796
Soby Mathew81123e82015-11-23 14:01:21 +00001797This function in ARM standard platforms using GICv2, reads the _Interrupt
1798Acknowledge Register_ (`GICC_IAR`). This changes the state of the highest
1799priority pending interrupt from pending to active in the interrupt controller.
1800It returns the value read from the `GICC_IAR`. This value is the id of the
1801interrupt whose state has been changed.
1802
1803In the case of ARM standard platforms using GICv3, if the API is invoked
1804from EL3, the function reads the system register `ICC_IAR0_EL1`, _Interrupt
1805Acknowledge Register group 0_. If the API is invoked from S-EL1, the function
1806reads the system register `ICC_IAR1_EL1`, _Interrupt Acknowledge Register
1807group 1_. The read changes the state of the highest pending interrupt from
1808pending to active in the interrupt controller. The value read is returned
1809and is the id of the interrupt whose state has been changed.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001810
1811The TSP uses this API to start processing of the secure physical timer
1812interrupt.
1813
1814
1815### Function : plat_ic_end_of_interrupt() [mandatory]
1816
1817 Argument : uint32_t
1818 Return : void
1819
1820This API is used by the CPU to indicate to the platform IC that processing of
1821the interrupt corresponding to the id (passed as the parameter) has
1822finished. The id should be the same as the id returned by the
1823`plat_ic_acknowledge_interrupt()` API.
1824
Dan Handley4a75b842015-03-19 19:24:43 +00001825ARM standard platforms write the id to the _End of Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00001826(`GICC_EOIR`) in case of GICv2, and to `ICC_EOIR0_EL1` or `ICC_EOIR1_EL1`
1827system register in case of GICv3 depending on where the API is invoked from,
1828EL3 or S-EL1. This deactivates the corresponding interrupt in the interrupt
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001829controller.
1830
1831The TSP uses this API to finish processing of the secure physical timer
1832interrupt.
1833
1834
1835### Function : plat_ic_get_interrupt_type() [mandatory]
1836
1837 Argument : uint32_t
1838 Return : uint32_t
1839
1840This API returns the type of the interrupt id passed as the parameter.
1841`INTR_TYPE_INVAL` is returned if the id is invalid. If the id is valid, a valid
1842interrupt type (one of `INTR_TYPE_EL3`, `INTR_TYPE_S_EL1` and `INTR_TYPE_NS`) is
1843returned depending upon how the interrupt has been configured by the platform
Soby Mathew81123e82015-11-23 14:01:21 +00001844IC. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001845
Soby Mathew81123e82015-11-23 14:01:21 +00001846ARM standard platforms using GICv2 configures S-EL1 interrupts as Group0 interrupts
1847and Non-secure interrupts as Group1 interrupts. It reads the group value
1848corresponding to the interrupt id from the relevant _Interrupt Group Register_
1849(`GICD_IGROUPRn`). It uses the group value to determine the type of interrupt.
1850
1851In the case of ARM standard platforms using GICv3, both the _Interrupt Group
1852Register_ (`GICD_IGROUPRn`) and _Interrupt Group Modifier Register_
1853(`GICD_IGRPMODRn`) is read to figure out whether the interrupt is configured
1854as Group 0 secure interrupt, Group 1 secure interrupt or Group 1 NS interrupt.
Dan Handley4a75b842015-03-19 19:24:43 +00001855
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001856
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000018573.7 Crash Reporting mechanism (in BL31)
Soby Mathewc67b09b2014-07-14 16:57:23 +01001858----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00001859BL31 implements a crash reporting mechanism which prints the various registers
Sandrine Bailleux44804252014-08-06 11:27:23 +01001860of the CPU to enable quick crash analysis and debugging. It requires that a
1861console is designated as the crash console by the platform which will be used to
1862print the register dump.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001863
Sandrine Bailleux44804252014-08-06 11:27:23 +01001864The following functions must be implemented by the platform if it wants crash
Juan Castillod1786372015-12-14 09:35:25 +00001865reporting mechanism in BL31. The functions are implemented in assembly so that
Sandrine Bailleux44804252014-08-06 11:27:23 +01001866they can be invoked without a C Runtime stack.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001867
1868### Function : plat_crash_console_init
1869
1870 Argument : void
1871 Return : int
1872
Sandrine Bailleux44804252014-08-06 11:27:23 +01001873This API is used by the crash reporting mechanism to initialize the crash
Juan Castillo9400b402015-11-26 14:52:15 +00001874console. It must only use the general purpose registers x0 to x4 to do the
Sandrine Bailleux44804252014-08-06 11:27:23 +01001875initialization and returns 1 on success.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001876
Soby Mathewc67b09b2014-07-14 16:57:23 +01001877### Function : plat_crash_console_putc
1878
1879 Argument : int
1880 Return : int
1881
1882This API is used by the crash reporting mechanism to print a character on the
Juan Castillo9400b402015-11-26 14:52:15 +00001883designated crash console. It must only use general purpose registers x1 and
Soby Mathewc67b09b2014-07-14 16:57:23 +01001884x2 to do its work. The parameter and the return value are in general purpose
1885register x0.
1886
Soby Mathew27713fb2014-09-08 17:51:01 +010018874. Build flags
1888---------------
1889
Soby Mathew58523c02015-06-08 12:32:50 +01001890* **ENABLE_PLAT_COMPAT**
1891 All the platforms ports conforming to this API specification should define
1892 the build flag `ENABLE_PLAT_COMPAT` to 0 as the compatibility layer should
1893 be disabled. For more details on compatibility layer, refer
1894 [Migration Guide].
1895
Soby Mathew27713fb2014-09-08 17:51:01 +01001896There are some build flags which can be defined by the platform to control
1897inclusion or exclusion of certain BL stages from the FIP image. These flags
1898need to be defined in the platform makefile which will get included by the
1899build system.
1900
Soby Mathew27713fb2014-09-08 17:51:01 +01001901* **NEED_BL33**
1902 By default, this flag is defined `yes` by the build system and `BL33`
1903 build option should be supplied as a build option. The platform has the option
Juan Castillod1786372015-12-14 09:35:25 +00001904 of excluding the BL33 image in the `fip` image by defining this flag to
Soby Mathew27713fb2014-09-08 17:51:01 +01001905 `no`.
1906
19075. C Library
Harry Liebela960f282013-12-12 16:03:44 +00001908-------------
1909
1910To avoid subtle toolchain behavioral dependencies, the header files provided
1911by the compiler are not used. The software is built with the `-nostdinc` flag
1912to ensure no headers are included from the toolchain inadvertently. Instead the
1913required headers are included in the ARM Trusted Firmware source tree. The
1914library only contains those C library definitions required by the local
1915implementation. If more functionality is required, the needed library functions
1916will need to be added to the local implementation.
1917
1918Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
1919headers have been cut down in order to simplify the implementation. In order to
1920minimize changes to the header files, the [FreeBSD] layout has been maintained.
1921The generic C library definitions can be found in `include/stdlib` with more
1922system and machine specific declarations in `include/stdlib/sys` and
1923`include/stdlib/machine`.
1924
1925The local C library implementations can be found in `lib/stdlib`. In order to
1926extend the C library these files may need to be modified. It is recommended to
1927use a release version of [FreeBSD] as a starting point.
1928
1929The C library header files in the [FreeBSD] source tree are located in the
1930`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
1931can be found in the `sys/<machine-type>` directories. These files define things
1932like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
1933port for [FreeBSD] does not yet exist, the machine specific definitions are
1934based on existing machine types with similar properties (for example SPARC64).
1935
1936Where possible, C library function implementations were taken from [FreeBSD]
1937as found in the `lib/libc` directory.
1938
1939A copy of the [FreeBSD] sources can be downloaded with `git`.
1940
1941 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
1942
1943
Soby Mathew27713fb2014-09-08 17:51:01 +010019446. Storage abstraction layer
Harry Liebeld265bd72014-01-31 19:04:10 +00001945-----------------------------
1946
1947In order to improve platform independence and portability an storage abstraction
1948layer is used to load data from non-volatile platform storage.
1949
1950Each platform should register devices and their drivers via the Storage layer.
1951These drivers then need to be initialized by bootloader phases as
1952required in their respective `blx_platform_setup()` functions. Currently
1953storage access is only required by BL1 and BL2 phases. The `load_image()`
1954function uses the storage layer to access non-volatile platform storage.
1955
Dan Handley4a75b842015-03-19 19:24:43 +00001956It is mandatory to implement at least one storage driver. For the ARM
1957development platforms the Firmware Image Package (FIP) driver is provided as
1958the default means to load data from storage (see the "Firmware Image Package"
1959section in the [User Guide]). The storage layer is described in the header file
1960`include/drivers/io/io_storage.h`. The implementation of the common library
Sandrine Bailleux121f2ae2015-01-28 10:11:48 +00001961is in `drivers/io/io_storage.c` and the driver files are located in
1962`drivers/io/`.
Harry Liebeld265bd72014-01-31 19:04:10 +00001963
1964Each IO driver must provide `io_dev_*` structures, as described in
1965`drivers/io/io_driver.h`. These are returned via a mandatory registration
1966function that is called on platform initialization. The semi-hosting driver
1967implementation in `io_semihosting.c` can be used as an example.
1968
1969The Storage layer provides mechanisms to initialize storage devices before
1970IO operations are called. The basic operations supported by the layer
1971include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
1972Drivers do not have to implement all operations, but each platform must
1973provide at least one driver for a device capable of supporting generic
1974operations such as loading a bootloader image.
1975
1976The current implementation only allows for known images to be loaded by the
Juan Castillo16948ae2015-04-13 17:36:19 +01001977firmware. These images are specified by using their identifiers, as defined in
1978[include/plat/common/platform_def.h] (or a separate header file included from
1979there). The platform layer (`plat_get_image_source()`) then returns a reference
1980to a device and a driver-specific `spec` which will be understood by the driver
1981to allow access to the image data.
Harry Liebeld265bd72014-01-31 19:04:10 +00001982
1983The layer is designed in such a way that is it possible to chain drivers with
1984other drivers. For example, file-system drivers may be implemented on top of
1985physical block devices, both represented by IO devices with corresponding
1986drivers. In such a case, the file-system "binding" with the block device may
1987be deferred until the file-system device is initialised.
1988
1989The abstraction currently depends on structures being statically allocated
1990by the drivers and callers, as the system does not yet provide a means of
1991dynamically allocating memory. This may also have the affect of limiting the
1992amount of open resources per driver.
1993
1994
Achin Gupta4f6ad662013-10-25 09:08:21 +01001995- - - - - - - - - - - - - - - - - - - - - - - - - -
1996
Dan Handley4a75b842015-03-19 19:24:43 +00001997_Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01001998
1999
Yuping Luo6b140412016-01-15 11:17:27 +08002000[ARM GIC Architecture Specification 2.0]: http://infocenter.arm.com/help/topic/com.arm.doc.ihi0048b/index.html
2001[ARM GIC Architecture Specification 3.0]: http://infocenter.arm.com/help/topic/com.arm.doc.ihi0069b/index.html
Soby Mathew81123e82015-11-23 14:01:21 +00002002[IMF Design Guide]: interrupt-framework-design.md
2003[User Guide]: user-guide.md
2004[FreeBSD]: http://www.freebsd.org
2005[Firmware Design]: firmware-design.md
2006[Power Domain Topology Design]: psci-pd-tree.md
2007[PSCI]: http://infocenter.arm.com/help/topic/com.arm.doc.den0022c/DEN0022C_Power_State_Coordination_Interface.pdf
2008[Migration Guide]: platform-migration-guide.md
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00002009[Firmware Update]: firmware-update.md
Achin Gupta4f6ad662013-10-25 09:08:21 +01002010
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00002011[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
2012[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
Dan Handley4a75b842015-03-19 19:24:43 +00002013[plat/arm/board/fvp/fvp_pm.c]: ../plat/arm/board/fvp/fvp_pm.c
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00002014[include/common/bl_common.h]: ../include/common/bl_common.h
Dan Handley4a75b842015-03-19 19:24:43 +00002015[include/plat/arm/common/arm_def.h]: ../include/plat/arm/common/arm_def.h
2016[include/plat/common/common_def.h]: ../include/plat/common/common_def.h
Dan Handleyb68954c2014-05-29 12:30:24 +01002017[include/plat/common/platform.h]: ../include/plat/common/platform.h
Dan Handley4a75b842015-03-19 19:24:43 +00002018[include/plat/arm/common/plat_arm.h]: ../include/plat/arm/common/plat_arm.h]