blob: 4047d62d3036027e5a1ce77b5b8f205c3126b794 [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
Joakim Bech14a5b342014-11-25 10:55:26 +010071. [Introduction](#1--introduction)
82. [Common Modifications](#2--common-modifications)
9 * [Common mandatory modifications](#21-common-mandatory-modifications)
10 * [Handling reset](#22-handling-reset)
Soby Mathew58523c02015-06-08 12:32:50 +010011 * [Common mandatory modifications](#23-common-mandatory-modifications)
12 * [Common optional modifications](#24-common-optional-modifications)
Joakim Bech14a5b342014-11-25 10:55:26 +0100133. [Boot Loader stage specific modifications](#3--modifications-specific-to-a-boot-loader-stage)
14 * [Boot Loader stage 1 (BL1)](#31-boot-loader-stage-1-bl1)
15 * [Boot Loader stage 2 (BL2)](#32-boot-loader-stage-2-bl2)
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000016 * [FWU Boot Loader stage 2 (BL2U)](#33-fwu-boot-loader-stage-2-bl2u)
17 * [Boot Loader stage 3-1 (BL31)](#34-boot-loader-stage-3-1-bl31)
18 * [PSCI implementation (in BL31)](#35-power-state-coordination-interface-in-bl31)
19 * [Interrupt Management framework (in BL31)](#36--interrupt-management-framework-in-bl31)
20 * [Crash Reporting mechanism (in BL31)](#37--crash-reporting-mechanism-in-bl31)
Joakim Bech14a5b342014-11-25 10:55:26 +0100214. [Build flags](#4--build-flags)
225. [C Library](#5--c-library)
236. [Storage abstraction layer](#6--storage-abstraction-layer)
Achin Gupta4f6ad662013-10-25 09:08:21 +010024
25- - - - - - - - - - - - - - - - - -
26
271. Introduction
28----------------
29
Soby Mathew58523c02015-06-08 12:32:50 +010030Please note that this document has been updated for the new platform API
31as required by the PSCI v1.0 implementation. Please refer to the
32[Migration Guide] for the previous platform API.
33
Achin Gupta4f6ad662013-10-25 09:08:21 +010034Porting the ARM Trusted Firmware to a new platform involves making some
35mandatory and optional modifications for both the cold and warm boot paths.
36Modifications consist of:
37
38* Implementing a platform-specific function or variable,
39* Setting up the execution context in a certain way, or
40* Defining certain constants (for example #defines).
41
Dan Handley4a75b842015-03-19 19:24:43 +000042The platform-specific functions and variables are declared in
Dan Handleyb68954c2014-05-29 12:30:24 +010043[include/plat/common/platform.h]. The firmware provides a default implementation
44of variables and functions to fulfill the optional requirements. These
45implementations are all weakly defined; they are provided to ease the porting
46effort. Each platform port can override them with its own implementation if the
47default implementation is inadequate.
Achin Gupta4f6ad662013-10-25 09:08:21 +010048
Dan Handley4a75b842015-03-19 19:24:43 +000049Platform ports that want to be aligned with standard ARM platforms (for example
50FVP and Juno) may also use [include/plat/arm/common/plat_arm.h] and the
51corresponding source files in `plat/arm/common/`. These provide standard
52implementations for some of the required platform porting functions. However,
53using these functions requires the platform port to implement additional
54ARM standard platform porting functions. These additional functions are not
55documented here.
56
Achin Gupta4f6ad662013-10-25 09:08:21 +010057Some modifications are common to all Boot Loader (BL) stages. Section 2
58discusses these in detail. The subsequent sections discuss the remaining
59modifications for each BL stage in detail.
60
61This document should be read in conjunction with the ARM Trusted Firmware
62[User Guide].
63
64
652. Common modifications
66------------------------
67
68This section covers the modifications that should be made by the platform for
69each BL stage to correctly port the firmware stack. They are categorized as
70either mandatory or optional.
71
72
732.1 Common mandatory modifications
74----------------------------------
75A platform port must enable the Memory Management Unit (MMU) with identity
76mapped page tables, and enable both the instruction and data caches for each BL
Dan Handley4a75b842015-03-19 19:24:43 +000077stage. In ARM standard platforms, each BL stage configures the MMU in
78the platform-specific architecture setup function, `blX_plat_arch_setup()`.
Achin Gupta4f6ad662013-10-25 09:08:21 +010079
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010080If the build option `USE_COHERENT_MEM` is enabled, each platform can allocate a
Soby Mathewab8707e2015-01-08 18:02:44 +000081block of identity mapped secure memory with Device-nGnRE attributes aligned to
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010082page boundary (4K) for each BL stage. All sections which allocate coherent
83memory are grouped under `coherent_ram`. For ex: Bakery locks are placed in a
84section identified by name `bakery_lock` inside `coherent_ram` so that its
85possible for the firmware to place variables in it using the following C code
86directive:
Achin Gupta4f6ad662013-10-25 09:08:21 +010087
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010088 __attribute__ ((section("bakery_lock")))
Achin Gupta4f6ad662013-10-25 09:08:21 +010089
90Or alternatively the following assembler code directive:
91
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010092 .section bakery_lock
Achin Gupta4f6ad662013-10-25 09:08:21 +010093
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010094The `coherent_ram` section is a sum of all sections like `bakery_lock` which are
95used to allocate any data structures that are accessed both when a CPU is
96executing with its MMU and caches enabled, and when it's running with its MMU
97and caches disabled. Examples are given below.
Achin Gupta4f6ad662013-10-25 09:08:21 +010098
99The following variables, functions and constants must be defined by the platform
100for the firmware to work correctly.
101
102
Dan Handleyb68954c2014-05-29 12:30:24 +0100103### File : platform_def.h [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100104
Dan Handleyb68954c2014-05-29 12:30:24 +0100105Each platform must ensure that a header file of this name is in the system
106include path with the following constants defined. This may require updating the
Dan Handley4a75b842015-03-19 19:24:43 +0000107list of `PLAT_INCLUDES` in the `platform.mk` file. In the ARM development
108platforms, this file is found in `plat/arm/board/<plat_name>/include/`.
109
110Platform ports may optionally use the file [include/plat/common/common_def.h],
111which provides typical values for some of the constants below. These values are
112likely to be suitable for all platform ports.
113
114Platform ports that want to be aligned with standard ARM platforms (for example
115FVP and Juno) may also use [include/plat/arm/common/arm_def.h], which provides
116standard values for some of the constants below. However, this requires the
117platform port to define additional platform porting constants in
118`platform_def.h`. These additional constants are not documented here.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100119
James Morrisseyba3155b2013-10-29 10:56:46 +0000120* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100121
122 Defines the linker format used by the platform, for example
Dan Handley4a75b842015-03-19 19:24:43 +0000123 `elf64-littleaarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100124
James Morrisseyba3155b2013-10-29 10:56:46 +0000125* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100126
127 Defines the processor architecture for the linker by the platform, for
Dan Handley4a75b842015-03-19 19:24:43 +0000128 example `aarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129
James Morrisseyba3155b2013-10-29 10:56:46 +0000130* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100131
132 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000133 by [plat/common/aarch64/platform_mp_stack.S] and
134 [plat/common/aarch64/platform_up_stack.S].
135
Dan Handley4a75b842015-03-19 19:24:43 +0000136* **define : CACHE_WRITEBACK_GRANULE**
137
138 Defines the size in bits of the largest cache line across all the cache
139 levels in the platform.
140
James Morrisseyba3155b2013-10-29 10:56:46 +0000141* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100142
143 Defines the character string printed by BL1 upon entry into the `bl1_main()`
144 function.
145
James Morrisseyba3155b2013-10-29 10:56:46 +0000146* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100147
148 Defines the total number of CPUs implemented by the platform across all
149 clusters in the system.
150
Soby Mathew58523c02015-06-08 12:32:50 +0100151* **#define : PLAT_NUM_PWR_DOMAINS**
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100152
Soby Mathew58523c02015-06-08 12:32:50 +0100153 Defines the total number of nodes in the power domain topology
154 tree at all the power domain levels used by the platform.
155 This macro is used by the PSCI implementation to allocate
156 data structures to represent power domain topology.
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100157
Soby Mathew58523c02015-06-08 12:32:50 +0100158* **#define : PLAT_MAX_PWR_LVL**
Soby Mathew8c32bc22015-02-12 14:45:02 +0000159
Soby Mathew58523c02015-06-08 12:32:50 +0100160 Defines the maximum power domain level that the power management operations
161 should apply to. More often, but not always, the power domain level
162 corresponds to affinity level. This macro allows the PSCI implementation
163 to know the highest power domain level that it should consider for power
164 management operations in the system that the platform implements. For
165 example, the Base AEM FVP implements two clusters with a configurable
166 number of CPUs and it reports the maximum power domain level as 1.
167
168* **#define : PLAT_MAX_OFF_STATE**
169
170 Defines the local power state corresponding to the deepest power down
171 possible at every power domain level in the platform. The local power
172 states for each level may be sparsely allocated between 0 and this value
173 with 0 being reserved for the RUN state. The PSCI implementation uses this
174 value to initialize the local power states of the power domain nodes and
175 to specify the requested power state for a PSCI_CPU_OFF call.
176
177* **#define : PLAT_MAX_RET_STATE**
178
179 Defines the local power state corresponding to the deepest retention state
180 possible at every power domain level in the platform. This macro should be
181 a value less than PLAT_MAX_OFF_STATE and greater than 0. It is used by the
182 PSCI implementation to distuiguish between retention and power down local
183 power states within PSCI_CPU_SUSPEND call.
Soby Mathew8c32bc22015-02-12 14:45:02 +0000184
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100185* **#define : BL1_RO_BASE**
186
187 Defines the base address in secure ROM where BL1 originally lives. Must be
188 aligned on a page-size boundary.
189
190* **#define : BL1_RO_LIMIT**
191
192 Defines the maximum address in secure ROM that BL1's actual content (i.e.
193 excluding any data section allocated at runtime) can occupy.
194
195* **#define : BL1_RW_BASE**
196
197 Defines the base address in secure RAM where BL1's read-write data will live
198 at runtime. Must be aligned on a page-size boundary.
199
200* **#define : BL1_RW_LIMIT**
201
202 Defines the maximum address in secure RAM that BL1's read-write data can
203 occupy at runtime.
204
James Morrisseyba3155b2013-10-29 10:56:46 +0000205* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100206
207 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000208 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100209
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100210* **#define : BL2_LIMIT**
211
212 Defines the maximum address in secure RAM that the BL2 image can occupy.
213
James Morrisseyba3155b2013-10-29 10:56:46 +0000214* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100215
Juan Castillod1786372015-12-14 09:35:25 +0000216 Defines the base address in secure RAM where BL2 loads the BL31 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000217 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100218
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100219* **#define : BL31_LIMIT**
220
Juan Castillod1786372015-12-14 09:35:25 +0000221 Defines the maximum address in secure RAM that the BL31 image can occupy.
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100222
Harry Liebeld265bd72014-01-31 19:04:10 +0000223* **#define : NS_IMAGE_OFFSET**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100224
Juan Castillod1786372015-12-14 09:35:25 +0000225 Defines the base address in non-secure DRAM where BL2 loads the BL33 binary
Harry Liebeld265bd72014-01-31 19:04:10 +0000226 image. Must be aligned on a page-size boundary.
227
Juan Castillo16948ae2015-04-13 17:36:19 +0100228For every image, the platform must define individual identifiers that will be
229used by BL1 or BL2 to load the corresponding image into memory from non-volatile
230storage. For the sake of performance, integer numbers will be used as
231identifiers. The platform will use those identifiers to return the relevant
232information about the image to be loaded (file handler, load address,
233authentication information, etc.). The following image identifiers are
234mandatory:
235
236* **#define : BL2_IMAGE_ID**
237
238 BL2 image identifier, used by BL1 to load BL2.
239
240* **#define : BL31_IMAGE_ID**
241
Juan Castillod1786372015-12-14 09:35:25 +0000242 BL31 image identifier, used by BL2 to load BL31.
Juan Castillo16948ae2015-04-13 17:36:19 +0100243
244* **#define : BL33_IMAGE_ID**
245
Juan Castillod1786372015-12-14 09:35:25 +0000246 BL33 image identifier, used by BL2 to load BL33.
Juan Castillo16948ae2015-04-13 17:36:19 +0100247
248If Trusted Board Boot is enabled, the following certificate identifiers must
249also be defined:
250
Juan Castillo516beb52015-12-03 10:19:21 +0000251* **#define : TRUSTED_BOOT_FW_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100252
253 BL2 content certificate identifier, used by BL1 to load the BL2 content
254 certificate.
255
256* **#define : TRUSTED_KEY_CERT_ID**
257
258 Trusted key certificate identifier, used by BL2 to load the trusted key
259 certificate.
260
Juan Castillo516beb52015-12-03 10:19:21 +0000261* **#define : SOC_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100262
Juan Castillod1786372015-12-14 09:35:25 +0000263 BL31 key certificate identifier, used by BL2 to load the BL31 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100264 certificate.
265
Juan Castillo516beb52015-12-03 10:19:21 +0000266* **#define : SOC_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100267
Juan Castillod1786372015-12-14 09:35:25 +0000268 BL31 content certificate identifier, used by BL2 to load the BL31 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100269 certificate.
270
Juan Castillo516beb52015-12-03 10:19:21 +0000271* **#define : NON_TRUSTED_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100272
Juan Castillod1786372015-12-14 09:35:25 +0000273 BL33 key certificate identifier, used by BL2 to load the BL33 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100274 certificate.
275
Juan Castillo516beb52015-12-03 10:19:21 +0000276* **#define : NON_TRUSTED_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100277
Juan Castillod1786372015-12-14 09:35:25 +0000278 BL33 content certificate identifier, used by BL2 to load the BL33 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100279 certificate.
280
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000281* **#define : FWU_CERT_ID**
282
283 Firmware Update (FWU) certificate identifier, used by NS_BL1U to load the
284 FWU content certificate.
285
286
287If the AP Firmware Updater Configuration image, BL2U is used, the following
288must also be defined:
289
290* **#define : BL2U_BASE**
291
292 Defines the base address in secure memory where BL1 copies the BL2U binary
293 image. Must be aligned on a page-size boundary.
294
295* **#define : BL2U_LIMIT**
296
297 Defines the maximum address in secure memory that the BL2U image can occupy.
298
299* **#define : BL2U_IMAGE_ID**
300
301 BL2U image identifier, used by BL1 to fetch an image descriptor
302 corresponding to BL2U.
303
304If the SCP Firmware Update Configuration Image, SCP_BL2U is used, the following
305must also be defined:
306
307* **#define : SCP_BL2U_IMAGE_ID**
308
309 SCP_BL2U image identifier, used by BL1 to fetch an image descriptor
310 corresponding to SCP_BL2U.
311 NOTE: TF does not provide source code for this image.
312
313If the Non-Secure Firmware Updater ROM, NS_BL1U is used, the following must
314also be defined:
315
316* **#define : NS_BL1U_BASE**
317
318 Defines the base address in non-secure ROM where NS_BL1U executes.
319 Must be aligned on a page-size boundary.
320 NOTE: TF does not provide source code for this image.
321
322* **#define : NS_BL1U_IMAGE_ID**
323
324 NS_BL1U image identifier, used by BL1 to fetch an image descriptor
325 corresponding to NS_BL1U.
326
327If the Non-Secure Firmware Updater, NS_BL2U is used, the following must also
328be defined:
329
330* **#define : NS_BL2U_BASE**
331
332 Defines the base address in non-secure memory where NS_BL2U executes.
333 Must be aligned on a page-size boundary.
334 NOTE: TF does not provide source code for this image.
335
336* **#define : NS_BL2U_IMAGE_ID**
337
338 NS_BL2U image identifier, used by BL1 to fetch an image descriptor
339 corresponding to NS_BL2U.
340
341
Juan Castillof59821d2015-12-10 15:49:17 +0000342If a SCP_BL2 image is supported by the platform, the following constants must
Achin Gupta8d35f612015-01-25 22:44:23 +0000343also be defined:
344
Juan Castillof59821d2015-12-10 15:49:17 +0000345* **#define : SCP_BL2_IMAGE_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000346
Juan Castillof59821d2015-12-10 15:49:17 +0000347 SCP_BL2 image identifier, used by BL2 to load SCP_BL2 into secure memory
348 from platform storage before being transfered to the SCP.
Achin Gupta8d35f612015-01-25 22:44:23 +0000349
Juan Castillo516beb52015-12-03 10:19:21 +0000350* **#define : SCP_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000351
Juan Castillof59821d2015-12-10 15:49:17 +0000352 SCP_BL2 key certificate identifier, used by BL2 to load the SCP_BL2 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100353 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000354
Juan Castillo516beb52015-12-03 10:19:21 +0000355* **#define : SCP_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000356
Juan Castillof59821d2015-12-10 15:49:17 +0000357 SCP_BL2 content certificate identifier, used by BL2 to load the SCP_BL2
358 content certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000359
Juan Castillod1786372015-12-14 09:35:25 +0000360If a BL32 image is supported by the platform, the following constants must
Dan Handley5a06bb72014-08-04 11:41:20 +0100361also be defined:
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100362
Juan Castillo16948ae2015-04-13 17:36:19 +0100363* **#define : BL32_IMAGE_ID**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100364
Juan Castillod1786372015-12-14 09:35:25 +0000365 BL32 image identifier, used by BL2 to load BL32.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100366
Juan Castillo516beb52015-12-03 10:19:21 +0000367* **#define : TRUSTED_OS_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000368
Juan Castillod1786372015-12-14 09:35:25 +0000369 BL32 key certificate identifier, used by BL2 to load the BL32 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100370 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000371
Juan Castillo516beb52015-12-03 10:19:21 +0000372* **#define : TRUSTED_OS_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000373
Juan Castillod1786372015-12-14 09:35:25 +0000374 BL32 content certificate identifier, used by BL2 to load the BL32 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100375 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000376
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100377* **#define : BL32_BASE**
378
Juan Castillod1786372015-12-14 09:35:25 +0000379 Defines the base address in secure memory where BL2 loads the BL32 binary
Dan Handley5a06bb72014-08-04 11:41:20 +0100380 image. Must be aligned on a page-size boundary.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100381
382* **#define : BL32_LIMIT**
383
Juan Castillod1786372015-12-14 09:35:25 +0000384 Defines the maximum address that the BL32 image can occupy.
Dan Handley5a06bb72014-08-04 11:41:20 +0100385
Juan Castillod1786372015-12-14 09:35:25 +0000386If the Test Secure-EL1 Payload (TSP) instantiation of BL32 is supported by the
Dan Handley5a06bb72014-08-04 11:41:20 +0100387platform, the following constants must also be defined:
388
389* **#define : TSP_SEC_MEM_BASE**
390
391 Defines the base address of the secure memory used by the TSP image on the
392 platform. This must be at the same address or below `BL32_BASE`.
393
394* **#define : TSP_SEC_MEM_SIZE**
395
Juan Castillod1786372015-12-14 09:35:25 +0000396 Defines the size of the secure memory used by the BL32 image on the
Dan Handley5a06bb72014-08-04 11:41:20 +0100397 platform. `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE` must fully accomodate
Juan Castillod1786372015-12-14 09:35:25 +0000398 the memory required by the BL32 image, defined by `BL32_BASE` and
Dan Handley5a06bb72014-08-04 11:41:20 +0100399 `BL32_LIMIT`.
400
401* **#define : TSP_IRQ_SEC_PHY_TIMER**
402
403 Defines the ID of the secure physical generic timer interrupt used by the
404 TSP's interrupt handling code.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100405
Dan Handley4a75b842015-03-19 19:24:43 +0000406If the platform port uses the translation table library code, the following
407constant must also be defined:
408
409* **#define : MAX_XLAT_TABLES**
410
411 Defines the maximum number of translation tables that are allocated by the
412 translation table library code. To minimize the amount of runtime memory
413 used, choose the smallest value needed to map the required virtual addresses
414 for each BL stage.
415
Dan Handley6d16ce02014-08-04 18:31:43 +0100416If the platform port uses the IO storage framework, the following constants
417must also be defined:
418
419* **#define : MAX_IO_DEVICES**
420
421 Defines the maximum number of registered IO devices. Attempting to register
422 more devices than this value using `io_register_device()` will fail with
Juan Castillo7e26fe12015-10-01 17:55:11 +0100423 -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100424
425* **#define : MAX_IO_HANDLES**
426
427 Defines the maximum number of open IO handles. Attempting to open more IO
Juan Castillo7e26fe12015-10-01 17:55:11 +0100428 entities than this value using `io_open()` will fail with -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100429
Soby Mathewab8707e2015-01-08 18:02:44 +0000430If the platform needs to allocate data within the per-cpu data framework in
Juan Castillod1786372015-12-14 09:35:25 +0000431BL31, it should define the following macro. Currently this is only required if
Soby Mathewab8707e2015-01-08 18:02:44 +0000432the platform decides not to use the coherent memory section by undefining the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000433`USE_COHERENT_MEM` build flag. In this case, the framework allocates the
434required memory within the the per-cpu data to minimize wastage.
Soby Mathewab8707e2015-01-08 18:02:44 +0000435
436* **#define : PLAT_PCPU_DATA_SIZE**
437
438 Defines the memory (in bytes) to be reserved within the per-cpu data
439 structure for use by the platform layer.
440
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100441The following constants are optional. They should be defined when the platform
Dan Handley4a75b842015-03-19 19:24:43 +0000442memory layout implies some image overlaying like in ARM standard platforms.
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100443
444* **#define : BL31_PROGBITS_LIMIT**
445
Juan Castillod1786372015-12-14 09:35:25 +0000446 Defines the maximum address in secure RAM that the BL31's progbits sections
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100447 can occupy.
448
Dan Handley5a06bb72014-08-04 11:41:20 +0100449* **#define : TSP_PROGBITS_LIMIT**
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100450
451 Defines the maximum address that the TSP's progbits sections can occupy.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100452
Dan Handleyb68954c2014-05-29 12:30:24 +0100453### File : plat_macros.S [mandatory]
Soby Mathewa43d4312014-04-07 15:28:55 +0100454
Dan Handleyb68954c2014-05-29 12:30:24 +0100455Each platform must ensure a file of this name is in the system include path with
Dan Handley4a75b842015-03-19 19:24:43 +0000456the following macro defined. In the ARM development platforms, this file is
457found in `plat/arm/board/<plat_name>/include/plat_macros.S`.
Soby Mathewa43d4312014-04-07 15:28:55 +0100458
459* **Macro : plat_print_gic_regs**
460
461 This macro allows the crash reporting routine to print GIC registers
Juan Castillod1786372015-12-14 09:35:25 +0000462 in case of an unhandled exception in BL31. This aids in debugging and
Soby Mathewa43d4312014-04-07 15:28:55 +0100463 this macro can be defined to be empty in case GIC register reporting is
464 not desired.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100465
Soby Mathew8c106902014-07-16 09:23:52 +0100466* **Macro : plat_print_interconnect_regs**
467
Dan Handley4a75b842015-03-19 19:24:43 +0000468 This macro allows the crash reporting routine to print interconnect
Juan Castillod1786372015-12-14 09:35:25 +0000469 registers in case of an unhandled exception in BL31. This aids in debugging
Dan Handley4a75b842015-03-19 19:24:43 +0000470 and this macro can be defined to be empty in case interconnect register
471 reporting is not desired. In ARM standard platforms, the CCI snoop
472 control registers are reported.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100473
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000474
Vikram Kanigirie452cd82014-05-23 15:56:12 +01004752.2 Handling Reset
476------------------
477
478BL1 by default implements the reset vector where execution starts from a cold
Juan Castillod1786372015-12-14 09:35:25 +0000479or warm boot. BL31 can be optionally set as a reset vector using the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000480`RESET_TO_BL31` make variable.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100481
482For each CPU, the reset vector code is responsible for the following tasks:
483
4841. Distinguishing between a cold boot and a warm boot.
485
4862. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
487 the CPU is placed in a platform-specific state until the primary CPU
488 performs the necessary steps to remove it from this state.
489
4903. In the case of a warm boot, ensuring that the CPU jumps to a platform-
Juan Castillod1786372015-12-14 09:35:25 +0000491 specific address in the BL31 image in the same processor mode as it was
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100492 when released from reset.
493
494The following functions need to be implemented by the platform port to enable
495reset vector code to perform the above tasks.
496
497
Soby Mathew58523c02015-06-08 12:32:50 +0100498### Function : plat_get_my_entrypoint() [mandatory when PROGRAMMABLE_RESET_ADDRESS == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100499
Soby Mathew58523c02015-06-08 12:32:50 +0100500 Argument : void
501 Return : unsigned long
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100502
Soby Mathew58523c02015-06-08 12:32:50 +0100503This function is called with the called with the MMU and caches disabled
504(`SCTLR_EL3.M` = 0 and `SCTLR_EL3.C` = 0). The function is responsible for
505distinguishing between a warm and cold reset for the current CPU using
506platform-specific means. If it's a warm reset, then it returns the warm
507reset entrypoint point provided to `plat_setup_psci_ops()` during
Juan Castillod1786372015-12-14 09:35:25 +0000508BL31 initialization. If it's a cold reset then this function must return zero.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100509
510This function does not follow the Procedure Call Standard used by the
511Application Binary Interface for the ARM 64-bit architecture. The caller should
512not assume that callee saved registers are preserved across a call to this
513function.
514
515This function fulfills requirement 1 and 3 listed above.
516
Soby Mathew58523c02015-06-08 12:32:50 +0100517Note that for platforms that support programming the reset address, it is
518expected that a CPU will start executing code directly at the right address,
519both on a cold and warm reset. In this case, there is no need to identify the
520type of reset nor to query the warm reset entrypoint. Therefore, implementing
521this function is not required on such platforms.
522
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100523
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000524### Function : plat_secondary_cold_boot_setup() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100525
526 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100527
528This function is called with the MMU and data caches disabled. It is responsible
529for placing the executing secondary CPU in a platform-specific state until the
530primary CPU performs the necessary actions to bring it out of that state and
Sandrine Bailleux52010cc2015-05-19 11:54:45 +0100531allow entry into the OS. This function must not return.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100532
Sandrine Bailleuxcdf14082015-10-02 14:35:25 +0100533In the ARM FVP port, when using the normal boot flow, each secondary CPU powers
534itself off. The primary CPU is responsible for powering up the secondary CPUs
535when normal world software requires them. When booting an EL3 payload instead,
536they stay powered on and are put in a holding pen until their mailbox gets
537populated.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100538
539This function fulfills requirement 2 above.
540
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000541Note that for platforms that can't release secondary CPUs out of reset, only the
542primary CPU will execute the cold boot code. Therefore, implementing this
543function is not required on such platforms.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100544
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000545
546### Function : plat_is_my_cpu_primary() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Juan Castillo53fdceb2014-07-16 15:53:43 +0100547
Soby Mathew58523c02015-06-08 12:32:50 +0100548 Argument : void
Juan Castillo53fdceb2014-07-16 15:53:43 +0100549 Return : unsigned int
550
Soby Mathew58523c02015-06-08 12:32:50 +0100551This function identifies whether the current CPU is the primary CPU or a
552secondary CPU. A return value of zero indicates that the CPU is not the
553primary CPU, while a non-zero return value indicates that the CPU is the
554primary CPU.
Juan Castillo53fdceb2014-07-16 15:53:43 +0100555
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000556Note that for platforms that can't release secondary CPUs out of reset, only the
557primary CPU will execute the cold boot code. Therefore, there is no need to
558distinguish between primary and secondary CPUs and implementing this function is
559not required.
560
Juan Castillo53fdceb2014-07-16 15:53:43 +0100561
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100562### Function : platform_mem_init() [mandatory]
563
564 Argument : void
565 Return : void
566
567This function is called before any access to data is made by the firmware, in
568order to carry out any essential memory initialization.
569
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100570
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100571### Function: plat_get_rotpk_info()
572
573 Argument : void *, void **, unsigned int *, unsigned int *
574 Return : int
575
576This function is mandatory when Trusted Board Boot is enabled. It returns a
577pointer to the ROTPK stored in the platform (or a hash of it) and its length.
578The ROTPK must be encoded in DER format according to the following ASN.1
579structure:
580
581 AlgorithmIdentifier ::= SEQUENCE {
582 algorithm OBJECT IDENTIFIER,
583 parameters ANY DEFINED BY algorithm OPTIONAL
584 }
585
586 SubjectPublicKeyInfo ::= SEQUENCE {
587 algorithm AlgorithmIdentifier,
588 subjectPublicKey BIT STRING
589 }
590
591In case the function returns a hash of the key:
592
593 DigestInfo ::= SEQUENCE {
594 digestAlgorithm AlgorithmIdentifier,
595 digest OCTET STRING
596 }
597
598The function returns 0 on success. Any other value means the ROTPK could not be
599retrieved from the platform. The function also reports extra information related
600to the ROTPK in the flags parameter.
601
602
Soby Mathew58523c02015-06-08 12:32:50 +01006032.3 Common mandatory modifications
604---------------------------------
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100605
Soby Mathew58523c02015-06-08 12:32:50 +0100606The following functions are mandatory functions which need to be implemented
607by the platform port.
608
609### Function : plat_my_core_pos()
610
611 Argument : void
612 Return : unsigned int
613
614This funtion returns the index of the calling CPU which is used as a
615CPU-specific linear index into blocks of memory (for example while allocating
616per-CPU stacks). This function will be invoked very early in the
617initialization sequence which mandates that this function should be
618implemented in assembly and should not rely on the avalability of a C
619runtime environment.
620
621This function plays a crucial role in the power domain topology framework in
622PSCI and details of this can be found in [Power Domain Topology Design].
623
624### Function : plat_core_pos_by_mpidr()
625
626 Argument : u_register_t
627 Return : int
628
629This function validates the `MPIDR` of a CPU and converts it to an index,
630which can be used as a CPU-specific linear index into blocks of memory. In
631case the `MPIDR` is invalid, this function returns -1. This function will only
Juan Castillod1786372015-12-14 09:35:25 +0000632be invoked by BL31 after the power domain topology is initialized and can
Soby Mathew58523c02015-06-08 12:32:50 +0100633utilize the C runtime environment. For further details about how ARM Trusted
634Firmware represents the power domain topology and how this relates to the
635linear CPU index, please refer [Power Domain Topology Design].
636
637
638
6392.4 Common optional modifications
Achin Gupta4f6ad662013-10-25 09:08:21 +0100640---------------------------------
641
642The following are helper functions implemented by the firmware that perform
643common platform-specific tasks. A platform may choose to override these
644definitions.
645
Soby Mathew58523c02015-06-08 12:32:50 +0100646### Function : plat_set_my_stack()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100647
Soby Mathew58523c02015-06-08 12:32:50 +0100648 Argument : void
Achin Gupta4f6ad662013-10-25 09:08:21 +0100649 Return : void
650
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000651This function sets the current stack pointer to the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100652has been allocated for the current CPU. For BL images that only require a
653stack for the primary CPU, the UP version of the function is used. The size
654of the stack allocated to each CPU is specified by the platform defined
655constant `PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100656
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000657Common implementations of this function for the UP and MP BL images are
658provided in [plat/common/aarch64/platform_up_stack.S] and
659[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100660
661
Soby Mathew58523c02015-06-08 12:32:50 +0100662### Function : plat_get_my_stack()
Achin Guptac8afc782013-11-25 18:45:02 +0000663
Soby Mathew58523c02015-06-08 12:32:50 +0100664 Argument : void
Achin Guptac8afc782013-11-25 18:45:02 +0000665 Return : unsigned long
666
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000667This function returns the base address of the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100668has been allocated for the current CPU. For BL images that only require a
669stack for the primary CPU, the UP version of the function is used. The size
670of the stack allocated to each CPU is specified by the platform defined
671constant `PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000672
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000673Common implementations of this function for the UP and MP BL images are
674provided in [plat/common/aarch64/platform_up_stack.S] and
675[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000676
677
Achin Gupta4f6ad662013-10-25 09:08:21 +0100678### Function : plat_report_exception()
679
680 Argument : unsigned int
681 Return : void
682
683A platform may need to report various information about its status when an
684exception is taken, for example the current exception level, the CPU security
685state (secure/non-secure), the exception type, and so on. This function is
686called in the following circumstances:
687
688* In BL1, whenever an exception is taken.
689* In BL2, whenever an exception is taken.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100690
691The default implementation doesn't do anything, to avoid making assumptions
692about the way the platform displays its status information.
693
694This function receives the exception type as its argument. Possible values for
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000695exceptions types are listed in the [include/common/bl_common.h] header file.
696Note that these constants are not related to any architectural exception code;
697they are just an ARM Trusted Firmware convention.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100698
699
Soby Mathew24fb8382014-08-14 12:22:32 +0100700### Function : plat_reset_handler()
701
702 Argument : void
703 Return : void
704
705A platform may need to do additional initialization after reset. This function
706allows the platform to do the platform specific intializations. Platform
707specific errata workarounds could also be implemented here. The api should
Soby Mathew683f7882015-01-29 12:00:58 +0000708preserve the values of callee saved registers x19 to x29.
Soby Mathew24fb8382014-08-14 12:22:32 +0100709
Yatharth Kochar79a97b22014-11-20 18:09:41 +0000710The default implementation doesn't do anything. If a platform needs to override
Dan Handley4a75b842015-03-19 19:24:43 +0000711the default implementation, refer to the [Firmware Design] for general
Sandrine Bailleux452b7fa2015-05-27 17:14:22 +0100712guidelines.
Soby Mathew24fb8382014-08-14 12:22:32 +0100713
Soby Mathewadd40352014-08-14 12:49:05 +0100714### Function : plat_disable_acp()
715
716 Argument : void
717 Return : void
718
719This api allows a platform to disable the Accelerator Coherency Port (if
720present) during a cluster power down sequence. The default weak implementation
721doesn't do anything. Since this api is called during the power down sequence,
722it has restrictions for stack usage and it can use the registers x0 - x17 as
723scratch registers. It should preserve the value in x18 register as it is used
724by the caller to store the return address.
725
Juan Castillo40fc6cd2015-09-25 15:41:14 +0100726### Function : plat_error_handler()
727
728 Argument : int
729 Return : void
730
731This API is called when the generic code encounters an error situation from
732which it cannot continue. It allows the platform to perform error reporting or
733recovery actions (for example, reset the system). This function must not return.
734
735The parameter indicates the type of error using standard codes from `errno.h`.
736Possible errors reported by the generic code are:
737
738* `-EAUTH`: a certificate or image could not be authenticated (when Trusted
739 Board Boot is enabled)
740* `-ENOENT`: the requested image or certificate could not be found or an IO
741 error was detected
742* `-ENOMEM`: resources exhausted. Trusted Firmware does not use dynamic
743 memory, so this error is usually an indication of an incorrect array size
744
745The default implementation simply spins.
746
Soby Mathew24fb8382014-08-14 12:22:32 +0100747
Achin Gupta4f6ad662013-10-25 09:08:21 +01007483. Modifications specific to a Boot Loader stage
749-------------------------------------------------
750
7513.1 Boot Loader Stage 1 (BL1)
752-----------------------------
753
754BL1 implements the reset vector where execution starts from after a cold or
755warm boot. For each CPU, BL1 is responsible for the following tasks:
756
Vikram Kanigirie452cd82014-05-23 15:56:12 +01007571. Handling the reset as described in section 2.2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100758
7592. In the case of a cold boot and the CPU being the primary CPU, ensuring that
760 only this CPU executes the remaining BL1 code, including loading and passing
761 control to the BL2 stage.
762
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00007633. Identifying and starting the Firmware Update process (if required).
764
7654. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100766 address specified by the platform defined constant `BL2_BASE`.
767
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00007685. Populating a `meminfo` structure with the following information in memory,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100769 accessible by BL2 immediately upon entry.
770
771 meminfo.total_base = Base address of secure RAM visible to BL2
772 meminfo.total_size = Size of secure RAM visible to BL2
773 meminfo.free_base = Base address of secure RAM available for
774 allocation to BL2
775 meminfo.free_size = Size of secure RAM available for allocation to BL2
776
777 BL1 places this `meminfo` structure at the beginning of the free memory
778 available for its use. Since BL1 cannot allocate memory dynamically at the
779 moment, its free memory will be available for BL2's use as-is. However, this
780 means that BL2 must read the `meminfo` structure before it starts using its
781 free memory (this is discussed in Section 3.2).
782
783 In future releases of the ARM Trusted Firmware it will be possible for
784 the platform to decide where it wants to place the `meminfo` structure for
785 BL2.
786
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100787 BL1 implements the `bl1_init_bl2_mem_layout()` function to populate the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100788 BL2 `meminfo` structure. The platform may override this implementation, for
789 example if the platform wants to restrict the amount of memory visible to
790 BL2. Details of how to do this are given below.
791
792The following functions need to be implemented by the platform port to enable
793BL1 to perform the above tasks.
794
795
Dan Handley4a75b842015-03-19 19:24:43 +0000796### Function : bl1_early_platform_setup() [mandatory]
797
798 Argument : void
799 Return : void
800
801This function executes with the MMU and data caches disabled. It is only called
802by the primary CPU.
803
804In ARM standard platforms, this function initializes the console and enables
805snoop requests into the primary CPU's cluster.
806
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100807### Function : bl1_plat_arch_setup() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100808
809 Argument : void
810 Return : void
811
Achin Gupta4f6ad662013-10-25 09:08:21 +0100812This function performs any platform-specific and architectural setup that the
Dan Handley4a75b842015-03-19 19:24:43 +0000813platform requires. Platform-specific setup might include configuration of
814memory controllers and the interconnect.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100815
Dan Handley4a75b842015-03-19 19:24:43 +0000816In ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100817
818This function helps fulfill requirement 2 above.
819
820
821### Function : bl1_platform_setup() [mandatory]
822
823 Argument : void
824 Return : void
825
826This function executes with the MMU and data caches enabled. It is responsible
827for performing any remaining platform-specific setup that can occur after the
828MMU and data cache have been enabled.
829
Dan Handley4a75b842015-03-19 19:24:43 +0000830In ARM standard platforms, this function initializes the storage abstraction
831layer used to load the next bootloader image.
Harry Liebeld265bd72014-01-31 19:04:10 +0000832
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000833This function helps fulfill requirement 4 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100834
835
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000836### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100837
838 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000839 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100840
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000841This function should only be called on the cold boot path. It executes with the
842MMU and data caches enabled. The pointer returned by this function must point to
843a `meminfo` structure containing the extents and availability of secure RAM for
844the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100845
846 meminfo.total_base = Base address of secure RAM visible to BL1
847 meminfo.total_size = Size of secure RAM visible to BL1
848 meminfo.free_base = Base address of secure RAM available for allocation
849 to BL1
850 meminfo.free_size = Size of secure RAM available for allocation to BL1
851
852This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
853populates a similar structure to tell BL2 the extents of memory available for
854its own use.
855
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000856This function helps fulfill requirements 4 and 5 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100857
858
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100859### Function : bl1_init_bl2_mem_layout() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100860
861 Argument : meminfo *, meminfo *, unsigned int, unsigned long
862 Return : void
863
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100864BL1 needs to tell the next stage the amount of secure RAM available
865for it to use. This information is populated in a `meminfo`
Achin Gupta4f6ad662013-10-25 09:08:21 +0100866structure.
867
868Depending upon where BL2 has been loaded in secure RAM (determined by
869`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
870BL1 also ensures that its data sections resident in secure RAM are not visible
Dan Handley4a75b842015-03-19 19:24:43 +0000871to BL2. An illustration of how this is done in ARM standard platforms is given
872in the **Memory layout on ARM development platforms** section in the
873[Firmware Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100874
875
Juan Castilloe3f67122015-10-05 16:59:38 +0100876### Function : bl1_plat_prepare_exit() [optional]
877
Sandrine Bailleux862b5dc2015-11-10 15:01:57 +0000878 Argument : entry_point_info_t *
Juan Castilloe3f67122015-10-05 16:59:38 +0100879 Return : void
880
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000881This function is called prior to exiting BL1 in response to the
882`BL1_SMC_RUN_IMAGE` SMC request raised by BL2. It should be used to perform
883platform specific clean up or bookkeeping operations before transferring
884control to the next image. It receives the address of the `entry_point_info_t`
885structure passed from BL2. This function runs with MMU disabled.
886
887### Function : bl1_plat_set_ep_info() [optional]
888
889 Argument : unsigned int image_id, entry_point_info_t *ep_info
890 Return : void
891
892This function allows platforms to override `ep_info` for the given `image_id`.
893
894The default implementation just returns.
895
896### Function : bl1_plat_get_next_image_id() [optional]
897
898 Argument : void
899 Return : unsigned int
900
901This and the following function must be overridden to enable the FWU feature.
902
903BL1 calls this function after platform setup to identify the next image to be
904loaded and executed. If the platform returns `BL2_IMAGE_ID` then BL1 proceeds
905with the normal boot sequence, which loads and executes BL2. If the platform
906returns a different image id, BL1 assumes that Firmware Update is required.
907
908The default implementation always returns `BL2_IMAGE_ID`. The ARM development
909platforms override this function to detect if firmware update is required, and
910if so, return the first image in the firmware update process.
911
912### Function : bl1_plat_get_image_desc() [optional]
913
914 Argument : unsigned int image_id
915 Return : image_desc_t *
916
917BL1 calls this function to get the image descriptor information `image_desc_t`
918for the provided `image_id` from the platform.
919
920The default implementation always returns a common BL2 image descriptor. ARM
921standard platforms return an image descriptor corresponding to BL2 or one of
922the firmware update images defined in the Trusted Board Boot Requirements
923specification.
924
925### Function : bl1_plat_fwu_done() [optional]
926
927 Argument : unsigned int image_id, uintptr_t image_src,
928 unsigned int image_size
929 Return : void
930
931BL1 calls this function when the FWU process is complete. It must not return.
932The platform may override this function to take platform specific action, for
933example to initiate the normal boot flow.
934
935The default implementation spins forever.
936
937### Function : bl1_plat_mem_check() [mandatory]
938
939 Argument : uintptr_t mem_base, unsigned int mem_size,
940 unsigned int flags
941 Return : void
942
943BL1 calls this function while handling FWU copy and authenticate SMCs. The
944platform must ensure that the provided `mem_base` and `mem_size` are mapped into
945BL1, and that this memory corresponds to either a secure or non-secure memory
946region as indicated by the security state of the `flags` argument.
947
948The default implementation of this function asserts therefore platforms must
949override it when using the FWU feature.
Juan Castilloe3f67122015-10-05 16:59:38 +0100950
951
Achin Gupta4f6ad662013-10-25 09:08:21 +01009523.2 Boot Loader Stage 2 (BL2)
953-----------------------------
954
955The BL2 stage is executed only by the primary CPU, which is determined in BL1
956using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
957`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
958
Juan Castillof59821d2015-12-10 15:49:17 +00009591. (Optional) Loading the SCP_BL2 binary image (if present) from platform
960 provided non-volatile storage. To load the SCP_BL2 image, BL2 makes use of
961 the `meminfo` returned by the `bl2_plat_get_scp_bl2_meminfo()` function.
962 The platform also defines the address in memory where SCP_BL2 is loaded
963 through the optional constant `SCP_BL2_BASE`. BL2 uses this information
964 to determine if there is enough memory to load the SCP_BL2 image.
965 Subsequent handling of the SCP_BL2 image is platform-specific and is
966 implemented in the `bl2_plat_handle_scp_bl2()` function.
967 If `SCP_BL2_BASE` is not defined then this step is not performed.
Sandrine Bailleux93d81d62014-06-24 14:19:36 +0100968
Juan Castillod1786372015-12-14 09:35:25 +00009692. Loading the BL31 binary image into secure RAM from non-volatile storage. To
970 load the BL31 image, BL2 makes use of the `meminfo` structure passed to it
Harry Liebeld265bd72014-01-31 19:04:10 +0000971 by BL1. This structure allows BL2 to calculate how much secure RAM is
972 available for its use. The platform also defines the address in secure RAM
Juan Castillod1786372015-12-14 09:35:25 +0000973 where BL31 is loaded through the constant `BL31_BASE`. BL2 uses this
974 information to determine if there is enough memory to load the BL31 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100975
Juan Castillod1786372015-12-14 09:35:25 +00009763. (Optional) Loading the BL32 binary image (if present) from platform
977 provided non-volatile storage. To load the BL32 image, BL2 makes use of
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100978 the `meminfo` returned by the `bl2_plat_get_bl32_meminfo()` function.
Juan Castillod1786372015-12-14 09:35:25 +0000979 The platform also defines the address in memory where BL32 is loaded
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100980 through the optional constant `BL32_BASE`. BL2 uses this information
Juan Castillod1786372015-12-14 09:35:25 +0000981 to determine if there is enough memory to load the BL32 image.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100982 If `BL32_BASE` is not defined then this and the next step is not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000983
Juan Castillod1786372015-12-14 09:35:25 +00009844. (Optional) Arranging to pass control to the BL32 image (if present) that
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100985 has been pre-loaded at `BL32_BASE`. BL2 populates an `entry_point_info`
Dan Handley1151c822014-04-15 11:38:38 +0100986 structure in memory provided by the platform with information about how
Juan Castillod1786372015-12-14 09:35:25 +0000987 BL31 should pass control to the BL32 image.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000988
Juan Castillod1786372015-12-14 09:35:25 +00009895. Loading the normal world BL33 binary image into non-secure DRAM from
990 platform storage and arranging for BL31 to pass control to this image. This
Sandrine Bailleux93d81d62014-06-24 14:19:36 +0100991 address is determined using the `plat_get_ns_image_entrypoint()` function
992 described below.
993
9946. BL2 populates an `entry_point_info` structure in memory provided by the
Juan Castillod1786372015-12-14 09:35:25 +0000995 platform with information about how BL31 should pass control to the
Sandrine Bailleux93d81d62014-06-24 14:19:36 +0100996 other BL images.
997
Achin Gupta4f6ad662013-10-25 09:08:21 +0100998The following functions must be implemented by the platform port to enable BL2
999to perform the above tasks.
1000
1001
1002### Function : bl2_early_platform_setup() [mandatory]
1003
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001004 Argument : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001005 Return : void
1006
1007This function executes with the MMU and data caches disabled. It is only called
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001008by the primary CPU. The arguments to this function is the address of the
1009`meminfo` structure populated by BL1.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001010
1011The platform must copy the contents of the `meminfo` structure into a private
1012variable as the original memory may be subsequently overwritten by BL2. The
1013copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +00001014`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001015
Dan Handley4a75b842015-03-19 19:24:43 +00001016In ARM standard platforms, this function also initializes the storage
1017abstraction layer used to load further bootloader images. It is necessary to do
Juan Castillof59821d2015-12-10 15:49:17 +00001018this early on platforms with a SCP_BL2 image, since the later
1019`bl2_platform_setup` must be done after SCP_BL2 is loaded.
Dan Handley4a75b842015-03-19 19:24:43 +00001020
Achin Gupta4f6ad662013-10-25 09:08:21 +01001021
1022### Function : bl2_plat_arch_setup() [mandatory]
1023
1024 Argument : void
1025 Return : void
1026
1027This function executes with the MMU and data caches disabled. It is only called
1028by the primary CPU.
1029
1030The purpose of this function is to perform any architectural initialization
1031that varies across platforms, for example enabling the MMU (since the memory
1032map differs across platforms).
1033
1034
1035### Function : bl2_platform_setup() [mandatory]
1036
1037 Argument : void
1038 Return : void
1039
1040This function may execute with the MMU and data caches enabled if the platform
1041port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
1042called by the primary CPU.
1043
Achin Guptae4d084e2014-02-19 17:18:23 +00001044The purpose of this function is to perform any platform initialization
Dan Handley4a75b842015-03-19 19:24:43 +00001045specific to BL2.
Harry Liebelce19cf12014-04-01 19:28:07 +01001046
Dan Handley4a75b842015-03-19 19:24:43 +00001047In ARM standard platforms, this function performs security setup, including
1048configuration of the TrustZone controller to allow non-secure masters access
1049to most of DRAM. Part of DRAM is reserved for secure world use.
Harry Liebeld265bd72014-01-31 19:04:10 +00001050
Achin Gupta4f6ad662013-10-25 09:08:21 +01001051
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001052### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001053
1054 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001055 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001056
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001057This function should only be called on the cold boot path. It may execute with
1058the MMU and data caches enabled if the platform port does the necessary
1059initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001060
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001061The purpose of this function is to return a pointer to a `meminfo` structure
1062populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +01001063`bl2_early_platform_setup()` above.
1064
1065
Juan Castillof59821d2015-12-10 15:49:17 +00001066### Function : bl2_plat_get_scp_bl2_meminfo() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001067
1068 Argument : meminfo *
1069 Return : void
1070
1071This function is used to get the memory limits where BL2 can load the
Juan Castillof59821d2015-12-10 15:49:17 +00001072SCP_BL2 image. The meminfo provided by this is used by load_image() to
1073validate whether the SCP_BL2 image can be loaded within the given
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001074memory from the given base.
1075
1076
Juan Castillof59821d2015-12-10 15:49:17 +00001077### Function : bl2_plat_handle_scp_bl2() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001078
1079 Argument : image_info *
1080 Return : int
1081
Juan Castillof59821d2015-12-10 15:49:17 +00001082This function is called after loading SCP_BL2 image and it is used to perform
1083any platform-specific actions required to handle the SCP firmware. Typically it
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001084transfers the image into SCP memory using a platform-specific protocol and waits
1085until SCP executes it and signals to the Application Processor (AP) for BL2
1086execution to continue.
1087
1088This function returns 0 on success, a negative error code otherwise.
1089
1090
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001091### Function : bl2_plat_get_bl31_params() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +00001092
1093 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001094 Return : bl31_params *
Harry Liebeld265bd72014-01-31 19:04:10 +00001095
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001096BL2 platform code needs to return a pointer to a `bl31_params` structure it
Juan Castillod1786372015-12-14 09:35:25 +00001097will use for passing information to BL31. The `bl31_params` structure carries
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001098the following information.
1099 - Header describing the version information for interpreting the bl31_param
1100 structure
Juan Castillod1786372015-12-14 09:35:25 +00001101 - Information about executing the BL33 image in the `bl33_ep_info` field
1102 - Information about executing the BL32 image in the `bl32_ep_info` field
1103 - Information about the type and extents of BL31 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001104 `bl31_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001105 - Information about the type and extents of BL32 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001106 `bl32_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001107 - Information about the type and extents of BL33 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001108 `bl33_image_info` field
1109
1110The memory pointed by this structure and its sub-structures should be
Juan Castillod1786372015-12-14 09:35:25 +00001111accessible from BL31 initialisation code. BL31 might choose to copy the
1112necessary content, or maintain the structures until BL33 is initialised.
Harry Liebeld265bd72014-01-31 19:04:10 +00001113
1114
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001115### Funtion : bl2_plat_get_bl31_ep_info() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001116
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001117 Argument : void
1118 Return : entry_point_info *
1119
1120BL2 platform code returns a pointer which is used to populate the entry point
Juan Castillod1786372015-12-14 09:35:25 +00001121information for BL31 entry point. The location pointed by it should be
1122accessible from BL1 while processing the synchronous exception to run to BL31.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001123
Dan Handley4a75b842015-03-19 19:24:43 +00001124In ARM standard platforms this is allocated inside a bl2_to_bl31_params_mem
1125structure in BL2 memory.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001126
1127
1128### Function : bl2_plat_set_bl31_ep_info() [mandatory]
1129
1130 Argument : image_info *, entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001131 Return : void
1132
Juan Castillod1786372015-12-14 09:35:25 +00001133In the normal boot flow, this function is called after loading BL31 image and
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001134it can be used to overwrite the entry point set by loader and also set the
Juan Castillod1786372015-12-14 09:35:25 +00001135security state and SPSR which represents the entry point system state for BL31.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001136
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001137When booting an EL3 payload instead, this function is called after populating
1138its entry point address and can be used for the same purpose for the payload
1139image. It receives a null pointer as its first argument in this case.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001140
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001141### Function : bl2_plat_set_bl32_ep_info() [mandatory]
1142
1143 Argument : image_info *, entry_point_info *
1144 Return : void
1145
Juan Castillod1786372015-12-14 09:35:25 +00001146This function is called after loading BL32 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001147overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001148and SPSR which represents the entry point system state for BL32.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001149
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001150
1151### Function : bl2_plat_set_bl33_ep_info() [mandatory]
1152
1153 Argument : image_info *, entry_point_info *
1154 Return : void
1155
Juan Castillod1786372015-12-14 09:35:25 +00001156This function is called after loading BL33 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001157overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001158and SPSR which represents the entry point system state for BL33.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001159
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001160
1161### Function : bl2_plat_get_bl32_meminfo() [mandatory]
1162
1163 Argument : meminfo *
1164 Return : void
1165
1166This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001167BL32 image. The meminfo provided by this is used by load_image() to
1168validate whether the BL32 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001169memory from the given base.
1170
1171### Function : bl2_plat_get_bl33_meminfo() [mandatory]
1172
1173 Argument : meminfo *
1174 Return : void
1175
1176This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001177BL33 image. The meminfo provided by this is used by load_image() to
1178validate whether the BL33 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001179memory from the given base.
1180
1181### Function : bl2_plat_flush_bl31_params() [mandatory]
1182
1183 Argument : void
1184 Return : void
1185
1186Once BL2 has populated all the structures that needs to be read by BL1
Juan Castillod1786372015-12-14 09:35:25 +00001187and BL31 including the bl31_params structures and its sub-structures,
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001188the bl31_ep_info structure and any platform specific data. It flushes
1189all these data to the main memory so that it is available when we jump to
1190later Bootloader stages with MMU off
Achin Gupta4f6ad662013-10-25 09:08:21 +01001191
1192### Function : plat_get_ns_image_entrypoint() [mandatory]
1193
1194 Argument : void
1195 Return : unsigned long
1196
1197As previously described, BL2 is responsible for arranging for control to be
Juan Castillod1786372015-12-14 09:35:25 +00001198passed to a normal world BL image through BL31. This function returns the
1199entrypoint of that image, which BL31 uses to jump to it.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001200
Juan Castillod1786372015-12-14 09:35:25 +00001201BL2 is responsible for loading the normal world BL33 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001202
1203
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000012043.3 FWU Boot Loader Stage 2 (BL2U)
1205----------------------------------
1206
1207The AP Firmware Updater Configuration, BL2U, is an optional part of the FWU
1208process and is executed only by the primary CPU. BL1 passes control to BL2U at
1209`BL2U_BASE`. BL2U executes in Secure-EL1 and is responsible for:
1210
12111. (Optional) Transfering the optional SCP_BL2U binary image from AP secure
1212 memory to SCP RAM. BL2U uses the SCP_BL2U `image_info` passed by BL1.
1213 `SCP_BL2U_BASE` defines the address in AP secure memory where SCP_BL2U
1214 should be copied from. Subsequent handling of the SCP_BL2U image is
1215 implemented by the platform specific `bl2u_plat_handle_scp_bl2u()` function.
1216 If `SCP_BL2U_BASE` is not defined then this step is not performed.
1217
12182. Any platform specific setup required to perform the FWU process. For
1219 example, ARM standard platforms initialize the TZC controller so that the
1220 normal world can access DDR memory.
1221
1222The following functions must be implemented by the platform port to enable
1223BL2U to perform the tasks mentioned above.
1224
1225### Function : bl2u_early_platform_setup() [mandatory]
1226
1227 Argument : meminfo *mem_info, void *plat_info
1228 Return : void
1229
1230This function executes with the MMU and data caches disabled. It is only
1231called by the primary CPU. The arguments to this function is the address
1232of the `meminfo` structure and platform specific info provided by BL1.
1233
1234The platform must copy the contents of the `mem_info` and `plat_info` into
1235private storage as the original memory may be subsequently overwritten by BL2U.
1236
1237On ARM CSS platforms `plat_info` is interpreted as an `image_info_t` structure,
1238to extract SCP_BL2U image information, which is then copied into a private
1239variable.
1240
1241### Function : bl2u_plat_arch_setup() [mandatory]
1242
1243 Argument : void
1244 Return : void
1245
1246This function executes with the MMU and data caches disabled. It is only
1247called by the primary CPU.
1248
1249The purpose of this function is to perform any architectural initialization
1250that varies across platforms, for example enabling the MMU (since the memory
1251map differs across platforms).
1252
1253### Function : bl2u_platform_setup() [mandatory]
1254
1255 Argument : void
1256 Return : void
1257
1258This function may execute with the MMU and data caches enabled if the platform
1259port does the necessary initialization in `bl2u_plat_arch_setup()`. It is only
1260called by the primary CPU.
1261
1262The purpose of this function is to perform any platform initialization
1263specific to BL2U.
1264
1265In ARM standard platforms, this function performs security setup, including
1266configuration of the TrustZone controller to allow non-secure masters access
1267to most of DRAM. Part of DRAM is reserved for secure world use.
1268
1269### Function : bl2u_plat_handle_scp_bl2u() [optional]
1270
1271 Argument : void
1272 Return : int
1273
1274This function is used to perform any platform-specific actions required to
1275handle the SCP firmware. Typically it transfers the image into SCP memory using
1276a platform-specific protocol and waits until SCP executes it and signals to the
1277Application Processor (AP) for BL2U execution to continue.
1278
1279This function returns 0 on success, a negative error code otherwise.
1280This function is included if SCP_BL2U_BASE is defined.
1281
1282
12833.4 Boot Loader Stage 3-1 (BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001284---------------------------------
1285
Juan Castillod1786372015-12-14 09:35:25 +00001286During cold boot, the BL31 stage is executed only by the primary CPU. This is
Achin Gupta4f6ad662013-10-25 09:08:21 +01001287determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
Juan Castillod1786372015-12-14 09:35:25 +00001288control to BL31 at `BL31_BASE`. During warm boot, BL31 is executed by all
1289CPUs. BL31 executes at EL3 and is responsible for:
Achin Gupta4f6ad662013-10-25 09:08:21 +01001290
12911. Re-initializing all architectural and platform state. Although BL1 performs
Juan Castillod1786372015-12-14 09:35:25 +00001292 some of this initialization, BL31 remains resident in EL3 and must ensure
Achin Gupta4f6ad662013-10-25 09:08:21 +01001293 that EL3 architectural and platform state is completely initialized. It
1294 should make no assumptions about the system state when it receives control.
1295
12962. Passing control to a normal world BL image, pre-loaded at a platform-
Juan Castillod1786372015-12-14 09:35:25 +00001297 specific address by BL2. BL31 uses the `entry_point_info` structure that BL2
Achin Gupta4f6ad662013-10-25 09:08:21 +01001298 populated in memory to do this.
1299
Juan Castillod1786372015-12-14 09:35:25 +000013003. Providing runtime firmware services. Currently, BL31 only implements a
Achin Gupta4f6ad662013-10-25 09:08:21 +01001301 subset of the Power State Coordination Interface (PSCI) API as a runtime
1302 service. See Section 3.3 below for details of porting the PSCI
1303 implementation.
1304
Juan Castillod1786372015-12-14 09:35:25 +000013054. Optionally passing control to the BL32 image, pre-loaded at a platform-
1306 specific address by BL2. BL31 exports a set of apis that allow runtime
Achin Gupta35ca3512014-02-19 17:58:33 +00001307 services to specify the security state in which the next image should be
Juan Castillod1786372015-12-14 09:35:25 +00001308 executed and run the corresponding image. BL31 uses the `entry_point_info`
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001309 structure populated by BL2 to do this.
1310
Juan Castillod1786372015-12-14 09:35:25 +00001311If BL31 is a reset vector, It also needs to handle the reset as specified in
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001312section 2.2 before the tasks described above.
Achin Gupta35ca3512014-02-19 17:58:33 +00001313
Juan Castillod1786372015-12-14 09:35:25 +00001314The following functions must be implemented by the platform port to enable BL31
Achin Gupta4f6ad662013-10-25 09:08:21 +01001315to perform the above tasks.
1316
1317
1318### Function : bl31_early_platform_setup() [mandatory]
1319
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001320 Argument : bl31_params *, void *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001321 Return : void
1322
1323This function executes with the MMU and data caches disabled. It is only called
1324by the primary CPU. The arguments to this function are:
1325
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001326* The address of the `bl31_params` structure populated by BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001327* An opaque pointer that the platform may use as needed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001328
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001329The platform can copy the contents of the `bl31_params` structure and its
1330sub-structures into private variables if the original memory may be
Juan Castillod1786372015-12-14 09:35:25 +00001331subsequently overwritten by BL31 and similarly the `void *` pointing
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001332to the platform data also needs to be saved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001333
Dan Handley4a75b842015-03-19 19:24:43 +00001334In ARM standard platforms, BL2 passes a pointer to a `bl31_params` structure
Juan Castillod1786372015-12-14 09:35:25 +00001335in BL2 memory. BL31 copies the information in this pointer to internal data
Dan Handley4a75b842015-03-19 19:24:43 +00001336structures.
1337
Achin Gupta4f6ad662013-10-25 09:08:21 +01001338
1339### Function : bl31_plat_arch_setup() [mandatory]
1340
1341 Argument : void
1342 Return : void
1343
1344This function executes with the MMU and data caches disabled. It is only called
1345by the primary CPU.
1346
1347The purpose of this function is to perform any architectural initialization
1348that varies across platforms, for example enabling the MMU (since the memory
1349map differs across platforms).
1350
1351
1352### Function : bl31_platform_setup() [mandatory]
1353
1354 Argument : void
1355 Return : void
1356
1357This function may execute with the MMU and data caches enabled if the platform
1358port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
1359called by the primary CPU.
1360
1361The purpose of this function is to complete platform initialization so that both
Juan Castillod1786372015-12-14 09:35:25 +00001362BL31 runtime services and normal world software can function correctly.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001363
Dan Handley4a75b842015-03-19 19:24:43 +00001364In ARM standard platforms, this function does the following:
Achin Gupta4f6ad662013-10-25 09:08:21 +01001365* Initializes the generic interrupt controller.
Sandrine Bailleux9e864902014-03-31 11:25:18 +01001366* Enables system-level implementation of the generic timer counter.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001367* Grants access to the system counter timer module
Dan Handley4a75b842015-03-19 19:24:43 +00001368* Initializes the power controller device
Achin Gupta4f6ad662013-10-25 09:08:21 +01001369* Detects the system topology.
1370
1371
Soby Mathew78e61612015-12-09 11:28:43 +00001372### Function : bl31_plat_runtime_setup() [optional]
1373
1374 Argument : void
1375 Return : void
1376
1377The purpose of this function is allow the platform to perform any BL31 runtime
1378setup just prior to BL31 exit during cold boot. The default weak
1379implementation of this function will invoke `console_uninit()` which will
1380suppress any BL31 runtime logs.
1381
Soby Mathew080225d2015-12-09 11:38:43 +00001382In ARM Standard platforms, this function will initialize the BL31 runtime
1383console which will cause all further BL31 logs to be output to the
1384runtime console.
1385
Soby Mathew78e61612015-12-09 11:28:43 +00001386
Achin Gupta4f6ad662013-10-25 09:08:21 +01001387### Function : bl31_get_next_image_info() [mandatory]
1388
Achin Gupta35ca3512014-02-19 17:58:33 +00001389 Argument : unsigned int
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001390 Return : entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001391
1392This function may execute with the MMU and data caches enabled if the platform
1393port does the necessary initializations in `bl31_plat_arch_setup()`.
1394
1395This function is called by `bl31_main()` to retrieve information provided by
Juan Castillod1786372015-12-14 09:35:25 +00001396BL2 for the next image in the security state specified by the argument. BL31
Achin Gupta35ca3512014-02-19 17:58:33 +00001397uses this information to pass control to that image in the specified security
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001398state. This function must return a pointer to the `entry_point_info` structure
Achin Gupta35ca3512014-02-19 17:58:33 +00001399(that was copied during `bl31_early_platform_setup()`) if the image exists. It
1400should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001401
Dan Handley4a75b842015-03-19 19:24:43 +00001402### Function : plat_get_syscnt_freq() [mandatory]
1403
1404 Argument : void
1405 Return : uint64_t
1406
1407This function is used by the architecture setup code to retrieve the counter
1408frequency for the CPU's generic timer. This value will be programmed into the
1409`CNTFRQ_EL0` register. In ARM standard platforms, it returns the base frequency
1410of the system counter, which is retrieved from the first entry in the frequency
1411modes table.
1412
Achin Gupta4f6ad662013-10-25 09:08:21 +01001413
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001414### #define : PLAT_PERCPU_BAKERY_LOCK_SIZE [optional]
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001415
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001416 When `USE_COHERENT_MEM = 0`, this constant defines the total memory (in
1417 bytes) aligned to the cache line boundary that should be allocated per-cpu to
1418 accommodate all the bakery locks.
1419
1420 If this constant is not defined when `USE_COHERENT_MEM = 0`, the linker
1421 calculates the size of the `bakery_lock` input section, aligns it to the
1422 nearest `CACHE_WRITEBACK_GRANULE`, multiplies it with `PLATFORM_CORE_COUNT`
1423 and stores the result in a linker symbol. This constant prevents a platform
1424 from relying on the linker and provide a more efficient mechanism for
1425 accessing per-cpu bakery lock information.
1426
1427 If this constant is defined and its value is not equal to the value
1428 calculated by the linker then a link time assertion is raised. A compile time
1429 assertion is raised if the value of the constant is not aligned to the cache
1430 line boundary.
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001431
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000014323.5 Power State Coordination Interface (in BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001433------------------------------------------------
1434
1435The ARM Trusted Firmware's implementation of the PSCI API is based around the
Soby Mathew58523c02015-06-08 12:32:50 +01001436concept of a _power domain_. A _power domain_ is a CPU or a logical group of
1437CPUs which share some state on which power management operations can be
1438performed as specified by [PSCI]. Each CPU in the system is assigned a cpu
1439index which is a unique number between `0` and `PLATFORM_CORE_COUNT - 1`.
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00001440The _power domains_ are arranged in a hierarchical tree structure and
Soby Mathew58523c02015-06-08 12:32:50 +01001441each _power domain_ can be identified in a system by the cpu index of any CPU
1442that is part of that domain and a _power domain level_. A processing element
1443(for example, a CPU) is at level 0. If the _power domain_ node above a CPU is
1444a logical grouping of CPUs that share some state, then level 1 is that group
1445of CPUs (for example, a cluster), and level 2 is a group of clusters
1446(for example, the system). More details on the power domain topology and its
1447organization can be found in [Power Domain Topology Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +01001448
Juan Castillod1786372015-12-14 09:35:25 +00001449BL31's platform initialization code exports a pointer to the platform-specific
Achin Gupta4f6ad662013-10-25 09:08:21 +01001450power management operations required for the PSCI implementation to function
Soby Mathew58523c02015-06-08 12:32:50 +01001451correctly. This information is populated in the `plat_psci_ops` structure. The
1452PSCI implementation calls members of the `plat_psci_ops` structure for performing
1453power management operations on the power domains. For example, the target
1454CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `pwr_domain_on()`
1455handler (if present) is called for the CPU power domain.
1456
1457The `power-state` parameter of a PSCI `CPU_SUSPEND` call can be used to
1458describe composite power states specific to a platform. The PSCI implementation
1459defines a generic representation of the power-state parameter viz which is an
1460array of local power states where each index corresponds to a power domain
1461level. Each entry contains the local power state the power domain at that power
1462level could enter. It depends on the `validate_power_state()` handler to
1463convert the power-state parameter (possibly encoding a composite power state)
1464passed in a PSCI `CPU_SUSPEND` call to this representation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001465
1466The following functions must be implemented to initialize PSCI functionality in
1467the ARM Trusted Firmware.
1468
1469
Soby Mathew58523c02015-06-08 12:32:50 +01001470### Function : plat_get_target_pwr_state() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001471
Soby Mathew58523c02015-06-08 12:32:50 +01001472 Argument : unsigned int, const plat_local_state_t *, unsigned int
1473 Return : plat_local_state_t
Achin Gupta4f6ad662013-10-25 09:08:21 +01001474
Soby Mathew58523c02015-06-08 12:32:50 +01001475The PSCI generic code uses this function to let the platform participate in
1476state coordination during a power management operation. The function is passed
1477a pointer to an array of platform specific local power state `states` (second
1478argument) which contains the requested power state for each CPU at a particular
1479power domain level `lvl` (first argument) within the power domain. The function
1480is expected to traverse this array of upto `ncpus` (third argument) and return
1481a coordinated target power state by the comparing all the requested power
1482states. The target power state should not be deeper than any of the requested
1483power states.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001484
Soby Mathew58523c02015-06-08 12:32:50 +01001485A weak definition of this API is provided by default wherein it assumes
1486that the platform assigns a local state value in order of increasing depth
1487of the power state i.e. for two power states X & Y, if X < Y
1488then X represents a shallower power state than Y. As a result, the
1489coordinated target local power state for a power domain will be the minimum
1490of the requested local power state values.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001491
1492
Soby Mathew58523c02015-06-08 12:32:50 +01001493### Function : plat_get_power_domain_tree_desc() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001494
Soby Mathew58523c02015-06-08 12:32:50 +01001495 Argument : void
1496 Return : const unsigned char *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001497
Soby Mathew58523c02015-06-08 12:32:50 +01001498This function returns a pointer to the byte array containing the power domain
1499topology tree description. The format and method to construct this array are
Juan Castillod1786372015-12-14 09:35:25 +00001500described in [Power Domain Topology Design]. The BL31 PSCI initilization code
Soby Mathew58523c02015-06-08 12:32:50 +01001501requires this array to be described by the platform, either statically or
1502dynamically, to initialize the power domain topology tree. In case the array
1503is populated dynamically, then plat_core_pos_by_mpidr() and
1504plat_my_core_pos() should also be implemented suitably so that the topology
1505tree description matches the CPU indices returned by these APIs. These APIs
1506together form the platform interface for the PSCI topology framework.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001507
1508
Soby Mathew58523c02015-06-08 12:32:50 +01001509## Function : plat_setup_psci_ops() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001510
Soby Mathew58523c02015-06-08 12:32:50 +01001511 Argument : uintptr_t, const plat_psci_ops **
Achin Gupta4f6ad662013-10-25 09:08:21 +01001512 Return : int
1513
1514This function may execute with the MMU and data caches enabled if the platform
1515port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1516called by the primary CPU.
1517
Soby Mathew58523c02015-06-08 12:32:50 +01001518This function is called by PSCI initialization code. Its purpose is to let
1519the platform layer know about the warm boot entrypoint through the
1520`sec_entrypoint` (first argument) and to export handler routines for
1521platform-specific psci power management actions by populating the passed
Juan Castillod1786372015-12-14 09:35:25 +00001522pointer with a pointer to BL31's private `plat_psci_ops` structure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001523
1524A description of each member of this structure is given below. Please refer to
Dan Handley4a75b842015-03-19 19:24:43 +00001525the ARM FVP specific implementation of these handlers in
Soby Mathew58523c02015-06-08 12:32:50 +01001526[plat/arm/board/fvp/fvp_pm.c] as an example. For each PSCI function that the
1527platform wants to support, the associated operation or operations in this
1528structure must be provided and implemented (Refer section 4 of
1529[Firmware Design] for the PSCI API supported in Trusted Firmware). To disable
1530a PSCI function in a platform port, the operation should be removed from this
1531structure instead of providing an empty implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001532
Soby Mathew58523c02015-06-08 12:32:50 +01001533#### plat_psci_ops.cpu_standby()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001534
Soby Mathew58523c02015-06-08 12:32:50 +01001535Perform the platform-specific actions to enter the standby state for a cpu
1536indicated by the passed argument. This provides a fast path for CPU standby
1537wherein overheads of PSCI state management and lock acquistion is avoided.
1538For this handler to be invoked by the PSCI `CPU_SUSPEND` API implementation,
1539the suspend state type specified in the `power-state` parameter should be
1540STANDBY and the target power domain level specified should be the CPU. The
1541handler should put the CPU into a low power retention state (usually by
1542issuing a wfi instruction) and ensure that it can be woken up from that
1543state by a normal interrupt. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001544
Soby Mathew58523c02015-06-08 12:32:50 +01001545#### plat_psci_ops.pwr_domain_on()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001546
Soby Mathew58523c02015-06-08 12:32:50 +01001547Perform the platform specific actions to power on a CPU, specified
1548by the `MPIDR` (first argument). The generic code expects the platform to
1549return PSCI_E_SUCCESS on success or PSCI_E_INTERN_FAIL for any failure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001550
Soby Mathew58523c02015-06-08 12:32:50 +01001551#### plat_psci_ops.pwr_domain_off()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001552
Soby Mathew58523c02015-06-08 12:32:50 +01001553Perform the platform specific actions to prepare to power off the calling CPU
1554and its higher parent power domain levels as indicated by the `target_state`
1555(first argument). It is called by the PSCI `CPU_OFF` API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001556
Soby Mathew58523c02015-06-08 12:32:50 +01001557The `target_state` encodes the platform coordinated target local power states
1558for the CPU power domain and its parent power domain levels. The handler
1559needs to perform power management operation corresponding to the local state
1560at each power level.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001561
Soby Mathew58523c02015-06-08 12:32:50 +01001562For this handler, the local power state for the CPU power domain will be a
1563power down state where as it could be either power down, retention or run state
1564for the higher power domain levels depending on the result of state
1565coordination. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001566
Soby Mathew58523c02015-06-08 12:32:50 +01001567#### plat_psci_ops.pwr_domain_suspend()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001568
Soby Mathew58523c02015-06-08 12:32:50 +01001569Perform the platform specific actions to prepare to suspend the calling
1570CPU and its higher parent power domain levels as indicated by the
1571`target_state` (first argument). It is called by the PSCI `CPU_SUSPEND`
1572API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001573
Soby Mathew58523c02015-06-08 12:32:50 +01001574The `target_state` has a similar meaning as described in
1575the `pwr_domain_off()` operation. It encodes the platform coordinated
1576target local power states for the CPU power domain and its parent
1577power domain levels. The handler needs to perform power management operation
1578corresponding to the local state at each power level. The generic code
1579expects the handler to succeed.
1580
1581The difference between turning a power domain off versus suspending it
1582is that in the former case, the power domain is expected to re-initialize
1583its state when it is next powered on (see `pwr_domain_on_finish()`). In the
1584latter case, the power domain is expected to save enough state so that it can
Achin Gupta4f6ad662013-10-25 09:08:21 +01001585resume execution by restoring this state when its powered on (see
Soby Mathew58523c02015-06-08 12:32:50 +01001586`pwr_domain_suspend_finish()`).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001587
Soby Mathew58523c02015-06-08 12:32:50 +01001588#### plat_psci_ops.pwr_domain_on_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001589
1590This function is called by the PSCI implementation after the calling CPU is
1591powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1592It performs the platform-specific setup required to initialize enough state for
1593this CPU to enter the normal world and also provide secure runtime firmware
1594services.
1595
Soby Mathew58523c02015-06-08 12:32:50 +01001596The `target_state` (first argument) is the prior state of the power domains
1597immediately before the CPU was turned on. It indicates which power domains
1598above the CPU might require initialization due to having previously been in
1599low power states. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001600
Soby Mathew58523c02015-06-08 12:32:50 +01001601#### plat_psci_ops.pwr_domain_suspend_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001602
1603This function is called by the PSCI implementation after the calling CPU is
1604powered on and released from reset in response to an asynchronous wakeup
1605event, for example a timer interrupt that was programmed by the CPU during the
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001606`CPU_SUSPEND` call or `SYSTEM_SUSPEND` call. It performs the platform-specific
1607setup required to restore the saved state for this CPU to resume execution
1608in the normal world and also provide secure runtime firmware services.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001609
Soby Mathew58523c02015-06-08 12:32:50 +01001610The `target_state` (first argument) has a similar meaning as described in
1611the `pwr_domain_on_finish()` operation. The generic code expects the platform
1612to succeed.
Soby Mathew539dced2014-10-02 16:56:51 +01001613
Soby Mathew58523c02015-06-08 12:32:50 +01001614#### plat_psci_ops.validate_power_state()
Soby Mathew539dced2014-10-02 16:56:51 +01001615
1616This function is called by the PSCI implementation during the `CPU_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001617call to validate the `power_state` parameter of the PSCI API and if valid,
1618populate it in `req_state` (second argument) array as power domain level
1619specific local states. If the `power_state` is invalid, the platform must
1620return PSCI_E_INVALID_PARAMS as error, which is propagated back to the
1621normal world PSCI client.
Soby Mathew539dced2014-10-02 16:56:51 +01001622
Soby Mathew58523c02015-06-08 12:32:50 +01001623#### plat_psci_ops.validate_ns_entrypoint()
Soby Mathew539dced2014-10-02 16:56:51 +01001624
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001625This function is called by the PSCI implementation during the `CPU_SUSPEND`,
1626`SYSTEM_SUSPEND` and `CPU_ON` calls to validate the non-secure `entry_point`
Soby Mathew58523c02015-06-08 12:32:50 +01001627parameter passed by the normal world. If the `entry_point` is invalid,
1628the platform must return PSCI_E_INVALID_ADDRESS as error, which is
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001629propagated back to the normal world PSCI client.
1630
Soby Mathew58523c02015-06-08 12:32:50 +01001631#### plat_psci_ops.get_sys_suspend_power_state()
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001632
1633This function is called by the PSCI implementation during the `SYSTEM_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001634call to get the `req_state` parameter from platform which encodes the power
1635domain level specific local states to suspend to system affinity level. The
1636`req_state` will be utilized to do the PSCI state coordination and
1637`pwr_domain_suspend()` will be invoked with the coordinated target state to
1638enter system suspend.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001639
Achin Gupta4f6ad662013-10-25 09:08:21 +01001640
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000016413.6 Interrupt Management framework (in BL31)
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001642----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00001643BL31 implements an Interrupt Management Framework (IMF) to manage interrupts
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001644generated in either security state and targeted to EL1 or EL2 in the non-secure
1645state or EL3/S-EL1 in the secure state. The design of this framework is
1646described in the [IMF Design Guide]
1647
1648A platform should export the following APIs to support the IMF. The following
Dan Handley4a75b842015-03-19 19:24:43 +00001649text briefly describes each api and its implementation in ARM standard
1650platforms. The API implementation depends upon the type of interrupt controller
Soby Mathew81123e82015-11-23 14:01:21 +00001651present in the platform. ARM standard platform layer supports both [ARM Generic
1652Interrupt Controller version 2.0 (GICv2)][ARM GIC Architecture Specification 2.0]
1653and [3.0 (GICv3)][ARM GIC Architecture Specification 3.0]. Juno builds the ARM
1654Standard layer to use GICv2 and the FVP can be configured to use either GICv2 or
1655GICv3 depending on the build flag `FVP_USE_GIC_DRIVER` (See FVP platform
1656specific build options in [User Guide] for more details).
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001657
1658### Function : plat_interrupt_type_to_line() [mandatory]
1659
1660 Argument : uint32_t, uint32_t
1661 Return : uint32_t
1662
1663The ARM processor signals an interrupt exception either through the IRQ or FIQ
1664interrupt line. The specific line that is signaled depends on how the interrupt
1665controller (IC) reports different interrupt types from an execution context in
1666either security state. The IMF uses this API to determine which interrupt line
1667the platform IC uses to signal each type of interrupt supported by the framework
Soby Mathew81123e82015-11-23 14:01:21 +00001668from a given security state. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001669
1670The first parameter will be one of the `INTR_TYPE_*` values (see [IMF Design
1671Guide]) indicating the target type of the interrupt, the second parameter is the
1672security state of the originating execution context. The return result is the
1673bit position in the `SCR_EL3` register of the respective interrupt trap: IRQ=1,
1674FIQ=2.
1675
Soby Mathew81123e82015-11-23 14:01:21 +00001676In the case of ARM standard platforms using GICv2, S-EL1 interrupts are
1677configured as FIQs and Non-secure interrupts as IRQs from either security
1678state.
1679
1680In the case of ARM standard platforms using GICv3, the interrupt line to be
1681configured depends on the security state of the execution context when the
1682interrupt is signalled and are as follows:
1683* The S-EL1 interrupts are signaled as IRQ in S-EL0/1 context and as FIQ in
1684 NS-EL0/1/2 context.
1685* The Non secure interrupts are signaled as FIQ in S-EL0/1 context and as IRQ
1686 in the NS-EL0/1/2 context.
1687* The EL3 interrupts are signaled as FIQ in both S-EL0/1 and NS-EL0/1/2
1688 context.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001689
1690
1691### Function : plat_ic_get_pending_interrupt_type() [mandatory]
1692
1693 Argument : void
1694 Return : uint32_t
1695
1696This API returns the type of the highest priority pending interrupt at the
1697platform IC. The IMF uses the interrupt type to retrieve the corresponding
1698handler function. `INTR_TYPE_INVAL` is returned when there is no interrupt
1699pending. The valid interrupt types that can be returned are `INTR_TYPE_EL3`,
Soby Mathew81123e82015-11-23 14:01:21 +00001700`INTR_TYPE_S_EL1` and `INTR_TYPE_NS`. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001701
Soby Mathew81123e82015-11-23 14:01:21 +00001702In the case of ARM standard platforms using GICv2, the _Highest Priority
1703Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of
1704the pending interrupt. The type of interrupt depends upon the id value as
1705follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001706
17071. id < 1022 is reported as a S-EL1 interrupt
17082. id = 1022 is reported as a Non-secure interrupt.
17093. id = 1023 is reported as an invalid interrupt type.
1710
Soby Mathew81123e82015-11-23 14:01:21 +00001711In the case of ARM standard platforms using GICv3, the system register
1712`ICC_HPPIR0_EL1`, _Highest Priority Pending group 0 Interrupt Register_,
1713is read to determine the id of the pending interrupt. The type of interrupt
1714depends upon the id value as follows.
1715
17161. id = `PENDING_G1S_INTID` (1020) is reported as a S-EL1 interrupt
17172. id = `PENDING_G1NS_INTID` (1021) is reported as a Non-secure interrupt.
17183. id = `GIC_SPURIOUS_INTERRUPT` (1023) is reported as an invalid interrupt type.
17194. All other interrupt id's are reported as EL3 interrupt.
1720
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001721
1722### Function : plat_ic_get_pending_interrupt_id() [mandatory]
1723
1724 Argument : void
1725 Return : uint32_t
1726
1727This API returns the id of the highest priority pending interrupt at the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00001728platform IC. `INTR_ID_UNAVAILABLE` is returned when there is no interrupt
Soby Mathew54718412015-10-27 10:01:06 +00001729pending.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001730
Soby Mathew81123e82015-11-23 14:01:21 +00001731In the case of ARM standard platforms using GICv2, the _Highest Priority
1732Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of the
1733pending interrupt. The id that is returned by API depends upon the value of
1734the id read from the interrupt controller as follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001735
17361. id < 1022. id is returned as is.
17372. id = 1022. The _Aliased Highest Priority Pending Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00001738 (`GICC_AHPPIR`) is read to determine the id of the non-secure interrupt.
1739 This id is returned by the API.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010017403. id = 1023. `INTR_ID_UNAVAILABLE` is returned.
1741
Soby Mathew81123e82015-11-23 14:01:21 +00001742In the case of ARM standard platforms using GICv3, if the API is invoked from
1743EL3, the system register `ICC_HPPIR0_EL1`, _Highest Priority Pending Interrupt
1744group 0 Register_, is read to determine the id of the pending interrupt. The id
1745that is returned by API depends upon the value of the id read from the
1746interrupt controller as follows.
1747
17481. id < `PENDING_G1S_INTID` (1020). id is returned as is.
17492. id = `PENDING_G1S_INTID` (1020) or `PENDING_G1NS_INTID` (1021). The system
1750 register `ICC_HPPIR1_EL1`, _Highest Priority Pending Interrupt group 1
1751 Register_ is read to determine the id of the group 1 interrupt. This id
1752 is returned by the API as long as it is a valid interrupt id
17533. If the id is any of the special interrupt identifiers,
1754 `INTR_ID_UNAVAILABLE` is returned.
1755
1756When the API invoked from S-EL1 for GICv3 systems, the id read from system
1757register `ICC_HPPIR1_EL1`, _Highest Priority Pending group 1 Interrupt
1758Register_, is returned if is not equal to GIC_SPURIOUS_INTERRUPT (1023) else
1759`INTR_ID_UNAVAILABLE` is returned.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001760
1761### Function : plat_ic_acknowledge_interrupt() [mandatory]
1762
1763 Argument : void
1764 Return : uint32_t
1765
1766This API is used by the CPU to indicate to the platform IC that processing of
1767the highest pending interrupt has begun. It should return the id of the
1768interrupt which is being processed.
1769
Soby Mathew81123e82015-11-23 14:01:21 +00001770This function in ARM standard platforms using GICv2, reads the _Interrupt
1771Acknowledge Register_ (`GICC_IAR`). This changes the state of the highest
1772priority pending interrupt from pending to active in the interrupt controller.
1773It returns the value read from the `GICC_IAR`. This value is the id of the
1774interrupt whose state has been changed.
1775
1776In the case of ARM standard platforms using GICv3, if the API is invoked
1777from EL3, the function reads the system register `ICC_IAR0_EL1`, _Interrupt
1778Acknowledge Register group 0_. If the API is invoked from S-EL1, the function
1779reads the system register `ICC_IAR1_EL1`, _Interrupt Acknowledge Register
1780group 1_. The read changes the state of the highest pending interrupt from
1781pending to active in the interrupt controller. The value read is returned
1782and is the id of the interrupt whose state has been changed.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001783
1784The TSP uses this API to start processing of the secure physical timer
1785interrupt.
1786
1787
1788### Function : plat_ic_end_of_interrupt() [mandatory]
1789
1790 Argument : uint32_t
1791 Return : void
1792
1793This API is used by the CPU to indicate to the platform IC that processing of
1794the interrupt corresponding to the id (passed as the parameter) has
1795finished. The id should be the same as the id returned by the
1796`plat_ic_acknowledge_interrupt()` API.
1797
Dan Handley4a75b842015-03-19 19:24:43 +00001798ARM standard platforms write the id to the _End of Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00001799(`GICC_EOIR`) in case of GICv2, and to `ICC_EOIR0_EL1` or `ICC_EOIR1_EL1`
1800system register in case of GICv3 depending on where the API is invoked from,
1801EL3 or S-EL1. This deactivates the corresponding interrupt in the interrupt
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001802controller.
1803
1804The TSP uses this API to finish processing of the secure physical timer
1805interrupt.
1806
1807
1808### Function : plat_ic_get_interrupt_type() [mandatory]
1809
1810 Argument : uint32_t
1811 Return : uint32_t
1812
1813This API returns the type of the interrupt id passed as the parameter.
1814`INTR_TYPE_INVAL` is returned if the id is invalid. If the id is valid, a valid
1815interrupt type (one of `INTR_TYPE_EL3`, `INTR_TYPE_S_EL1` and `INTR_TYPE_NS`) is
1816returned depending upon how the interrupt has been configured by the platform
Soby Mathew81123e82015-11-23 14:01:21 +00001817IC. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001818
Soby Mathew81123e82015-11-23 14:01:21 +00001819ARM standard platforms using GICv2 configures S-EL1 interrupts as Group0 interrupts
1820and Non-secure interrupts as Group1 interrupts. It reads the group value
1821corresponding to the interrupt id from the relevant _Interrupt Group Register_
1822(`GICD_IGROUPRn`). It uses the group value to determine the type of interrupt.
1823
1824In the case of ARM standard platforms using GICv3, both the _Interrupt Group
1825Register_ (`GICD_IGROUPRn`) and _Interrupt Group Modifier Register_
1826(`GICD_IGRPMODRn`) is read to figure out whether the interrupt is configured
1827as Group 0 secure interrupt, Group 1 secure interrupt or Group 1 NS interrupt.
Dan Handley4a75b842015-03-19 19:24:43 +00001828
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001829
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000018303.7 Crash Reporting mechanism (in BL31)
Soby Mathewc67b09b2014-07-14 16:57:23 +01001831----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00001832BL31 implements a crash reporting mechanism which prints the various registers
Sandrine Bailleux44804252014-08-06 11:27:23 +01001833of the CPU to enable quick crash analysis and debugging. It requires that a
1834console is designated as the crash console by the platform which will be used to
1835print the register dump.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001836
Sandrine Bailleux44804252014-08-06 11:27:23 +01001837The following functions must be implemented by the platform if it wants crash
Juan Castillod1786372015-12-14 09:35:25 +00001838reporting mechanism in BL31. The functions are implemented in assembly so that
Sandrine Bailleux44804252014-08-06 11:27:23 +01001839they can be invoked without a C Runtime stack.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001840
1841### Function : plat_crash_console_init
1842
1843 Argument : void
1844 Return : int
1845
Sandrine Bailleux44804252014-08-06 11:27:23 +01001846This API is used by the crash reporting mechanism to initialize the crash
1847console. It should only use the general purpose registers x0 to x2 to do the
1848initialization and returns 1 on success.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001849
Soby Mathewc67b09b2014-07-14 16:57:23 +01001850### Function : plat_crash_console_putc
1851
1852 Argument : int
1853 Return : int
1854
1855This API is used by the crash reporting mechanism to print a character on the
1856designated crash console. It should only use general purpose registers x1 and
1857x2 to do its work. The parameter and the return value are in general purpose
1858register x0.
1859
Soby Mathew27713fb2014-09-08 17:51:01 +010018604. Build flags
1861---------------
1862
Soby Mathew58523c02015-06-08 12:32:50 +01001863* **ENABLE_PLAT_COMPAT**
1864 All the platforms ports conforming to this API specification should define
1865 the build flag `ENABLE_PLAT_COMPAT` to 0 as the compatibility layer should
1866 be disabled. For more details on compatibility layer, refer
1867 [Migration Guide].
1868
Soby Mathew27713fb2014-09-08 17:51:01 +01001869There are some build flags which can be defined by the platform to control
1870inclusion or exclusion of certain BL stages from the FIP image. These flags
1871need to be defined in the platform makefile which will get included by the
1872build system.
1873
Soby Mathew27713fb2014-09-08 17:51:01 +01001874* **NEED_BL33**
1875 By default, this flag is defined `yes` by the build system and `BL33`
1876 build option should be supplied as a build option. The platform has the option
Juan Castillod1786372015-12-14 09:35:25 +00001877 of excluding the BL33 image in the `fip` image by defining this flag to
Soby Mathew27713fb2014-09-08 17:51:01 +01001878 `no`.
1879
18805. C Library
Harry Liebela960f282013-12-12 16:03:44 +00001881-------------
1882
1883To avoid subtle toolchain behavioral dependencies, the header files provided
1884by the compiler are not used. The software is built with the `-nostdinc` flag
1885to ensure no headers are included from the toolchain inadvertently. Instead the
1886required headers are included in the ARM Trusted Firmware source tree. The
1887library only contains those C library definitions required by the local
1888implementation. If more functionality is required, the needed library functions
1889will need to be added to the local implementation.
1890
1891Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
1892headers have been cut down in order to simplify the implementation. In order to
1893minimize changes to the header files, the [FreeBSD] layout has been maintained.
1894The generic C library definitions can be found in `include/stdlib` with more
1895system and machine specific declarations in `include/stdlib/sys` and
1896`include/stdlib/machine`.
1897
1898The local C library implementations can be found in `lib/stdlib`. In order to
1899extend the C library these files may need to be modified. It is recommended to
1900use a release version of [FreeBSD] as a starting point.
1901
1902The C library header files in the [FreeBSD] source tree are located in the
1903`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
1904can be found in the `sys/<machine-type>` directories. These files define things
1905like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
1906port for [FreeBSD] does not yet exist, the machine specific definitions are
1907based on existing machine types with similar properties (for example SPARC64).
1908
1909Where possible, C library function implementations were taken from [FreeBSD]
1910as found in the `lib/libc` directory.
1911
1912A copy of the [FreeBSD] sources can be downloaded with `git`.
1913
1914 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
1915
1916
Soby Mathew27713fb2014-09-08 17:51:01 +010019176. Storage abstraction layer
Harry Liebeld265bd72014-01-31 19:04:10 +00001918-----------------------------
1919
1920In order to improve platform independence and portability an storage abstraction
1921layer is used to load data from non-volatile platform storage.
1922
1923Each platform should register devices and their drivers via the Storage layer.
1924These drivers then need to be initialized by bootloader phases as
1925required in their respective `blx_platform_setup()` functions. Currently
1926storage access is only required by BL1 and BL2 phases. The `load_image()`
1927function uses the storage layer to access non-volatile platform storage.
1928
Dan Handley4a75b842015-03-19 19:24:43 +00001929It is mandatory to implement at least one storage driver. For the ARM
1930development platforms the Firmware Image Package (FIP) driver is provided as
1931the default means to load data from storage (see the "Firmware Image Package"
1932section in the [User Guide]). The storage layer is described in the header file
1933`include/drivers/io/io_storage.h`. The implementation of the common library
Sandrine Bailleux121f2ae2015-01-28 10:11:48 +00001934is in `drivers/io/io_storage.c` and the driver files are located in
1935`drivers/io/`.
Harry Liebeld265bd72014-01-31 19:04:10 +00001936
1937Each IO driver must provide `io_dev_*` structures, as described in
1938`drivers/io/io_driver.h`. These are returned via a mandatory registration
1939function that is called on platform initialization. The semi-hosting driver
1940implementation in `io_semihosting.c` can be used as an example.
1941
1942The Storage layer provides mechanisms to initialize storage devices before
1943IO operations are called. The basic operations supported by the layer
1944include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
1945Drivers do not have to implement all operations, but each platform must
1946provide at least one driver for a device capable of supporting generic
1947operations such as loading a bootloader image.
1948
1949The current implementation only allows for known images to be loaded by the
Juan Castillo16948ae2015-04-13 17:36:19 +01001950firmware. These images are specified by using their identifiers, as defined in
1951[include/plat/common/platform_def.h] (or a separate header file included from
1952there). The platform layer (`plat_get_image_source()`) then returns a reference
1953to a device and a driver-specific `spec` which will be understood by the driver
1954to allow access to the image data.
Harry Liebeld265bd72014-01-31 19:04:10 +00001955
1956The layer is designed in such a way that is it possible to chain drivers with
1957other drivers. For example, file-system drivers may be implemented on top of
1958physical block devices, both represented by IO devices with corresponding
1959drivers. In such a case, the file-system "binding" with the block device may
1960be deferred until the file-system device is initialised.
1961
1962The abstraction currently depends on structures being statically allocated
1963by the drivers and callers, as the system does not yet provide a means of
1964dynamically allocating memory. This may also have the affect of limiting the
1965amount of open resources per driver.
1966
1967
Achin Gupta4f6ad662013-10-25 09:08:21 +01001968- - - - - - - - - - - - - - - - - - - - - - - - - -
1969
Dan Handley4a75b842015-03-19 19:24:43 +00001970_Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01001971
1972
Soby Mathew81123e82015-11-23 14:01:21 +00001973[ARM GIC Architecture Specification 2.0]: http://arminfo.emea.arm.com/help/topic/com.arm.doc.ihi0048b/IHI0048B_gic_architecture_specification.pdf
1974[ARM GIC Architecture Specification 3.0]: http://arminfo.emea.arm.com/help/topic/com.arm.doc.ihi0069a/IHI0069A_gic_architecture_specification.pdf
1975[IMF Design Guide]: interrupt-framework-design.md
1976[User Guide]: user-guide.md
1977[FreeBSD]: http://www.freebsd.org
1978[Firmware Design]: firmware-design.md
1979[Power Domain Topology Design]: psci-pd-tree.md
1980[PSCI]: http://infocenter.arm.com/help/topic/com.arm.doc.den0022c/DEN0022C_Power_State_Coordination_Interface.pdf
1981[Migration Guide]: platform-migration-guide.md
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00001982[Firmware Update]: firmware-update.md
Achin Gupta4f6ad662013-10-25 09:08:21 +01001983
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00001984[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
1985[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
Dan Handley4a75b842015-03-19 19:24:43 +00001986[plat/arm/board/fvp/fvp_pm.c]: ../plat/arm/board/fvp/fvp_pm.c
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00001987[include/common/bl_common.h]: ../include/common/bl_common.h
Dan Handley4a75b842015-03-19 19:24:43 +00001988[include/plat/arm/common/arm_def.h]: ../include/plat/arm/common/arm_def.h
1989[include/plat/common/common_def.h]: ../include/plat/common/common_def.h
Dan Handleyb68954c2014-05-29 12:30:24 +01001990[include/plat/common/platform.h]: ../include/plat/common/platform.h
Dan Handley4a75b842015-03-19 19:24:43 +00001991[include/plat/arm/common/plat_arm.h]: ../include/plat/arm/common/plat_arm.h]