blob: 89d8251eb2d4c0c8d2d067bf4a9853a217a72308 [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
Joakim Bech14a5b342014-11-25 10:55:26 +010071. [Introduction](#1--introduction)
82. [Common Modifications](#2--common-modifications)
9 * [Common mandatory modifications](#21-common-mandatory-modifications)
10 * [Handling reset](#22-handling-reset)
Soby Mathew58523c02015-06-08 12:32:50 +010011 * [Common mandatory modifications](#23-common-mandatory-modifications)
12 * [Common optional modifications](#24-common-optional-modifications)
Joakim Bech14a5b342014-11-25 10:55:26 +0100133. [Boot Loader stage specific modifications](#3--modifications-specific-to-a-boot-loader-stage)
14 * [Boot Loader stage 1 (BL1)](#31-boot-loader-stage-1-bl1)
15 * [Boot Loader stage 2 (BL2)](#32-boot-loader-stage-2-bl2)
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000016 * [FWU Boot Loader stage 2 (BL2U)](#33-fwu-boot-loader-stage-2-bl2u)
17 * [Boot Loader stage 3-1 (BL31)](#34-boot-loader-stage-3-1-bl31)
18 * [PSCI implementation (in BL31)](#35-power-state-coordination-interface-in-bl31)
19 * [Interrupt Management framework (in BL31)](#36--interrupt-management-framework-in-bl31)
20 * [Crash Reporting mechanism (in BL31)](#37--crash-reporting-mechanism-in-bl31)
Joakim Bech14a5b342014-11-25 10:55:26 +0100214. [Build flags](#4--build-flags)
225. [C Library](#5--c-library)
236. [Storage abstraction layer](#6--storage-abstraction-layer)
Achin Gupta4f6ad662013-10-25 09:08:21 +010024
25- - - - - - - - - - - - - - - - - -
26
271. Introduction
28----------------
29
Soby Mathew58523c02015-06-08 12:32:50 +010030Please note that this document has been updated for the new platform API
31as required by the PSCI v1.0 implementation. Please refer to the
32[Migration Guide] for the previous platform API.
33
Achin Gupta4f6ad662013-10-25 09:08:21 +010034Porting the ARM Trusted Firmware to a new platform involves making some
35mandatory and optional modifications for both the cold and warm boot paths.
36Modifications consist of:
37
38* Implementing a platform-specific function or variable,
39* Setting up the execution context in a certain way, or
40* Defining certain constants (for example #defines).
41
Dan Handley4a75b842015-03-19 19:24:43 +000042The platform-specific functions and variables are declared in
Dan Handleyb68954c2014-05-29 12:30:24 +010043[include/plat/common/platform.h]. The firmware provides a default implementation
44of variables and functions to fulfill the optional requirements. These
45implementations are all weakly defined; they are provided to ease the porting
46effort. Each platform port can override them with its own implementation if the
47default implementation is inadequate.
Achin Gupta4f6ad662013-10-25 09:08:21 +010048
Dan Handley4a75b842015-03-19 19:24:43 +000049Platform ports that want to be aligned with standard ARM platforms (for example
50FVP and Juno) may also use [include/plat/arm/common/plat_arm.h] and the
51corresponding source files in `plat/arm/common/`. These provide standard
52implementations for some of the required platform porting functions. However,
53using these functions requires the platform port to implement additional
54ARM standard platform porting functions. These additional functions are not
55documented here.
56
Achin Gupta4f6ad662013-10-25 09:08:21 +010057Some modifications are common to all Boot Loader (BL) stages. Section 2
58discusses these in detail. The subsequent sections discuss the remaining
59modifications for each BL stage in detail.
60
61This document should be read in conjunction with the ARM Trusted Firmware
62[User Guide].
63
64
652. Common modifications
66------------------------
67
68This section covers the modifications that should be made by the platform for
69each BL stage to correctly port the firmware stack. They are categorized as
70either mandatory or optional.
71
72
732.1 Common mandatory modifications
74----------------------------------
75A platform port must enable the Memory Management Unit (MMU) with identity
76mapped page tables, and enable both the instruction and data caches for each BL
Dan Handley4a75b842015-03-19 19:24:43 +000077stage. In ARM standard platforms, each BL stage configures the MMU in
78the platform-specific architecture setup function, `blX_plat_arch_setup()`.
Achin Gupta4f6ad662013-10-25 09:08:21 +010079
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010080If the build option `USE_COHERENT_MEM` is enabled, each platform can allocate a
Soby Mathewab8707e2015-01-08 18:02:44 +000081block of identity mapped secure memory with Device-nGnRE attributes aligned to
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010082page boundary (4K) for each BL stage. All sections which allocate coherent
83memory are grouped under `coherent_ram`. For ex: Bakery locks are placed in a
84section identified by name `bakery_lock` inside `coherent_ram` so that its
85possible for the firmware to place variables in it using the following C code
86directive:
Achin Gupta4f6ad662013-10-25 09:08:21 +010087
Soren Brinkmann65cd2992016-01-14 10:11:05 -080088 __section("bakery_lock")
Achin Gupta4f6ad662013-10-25 09:08:21 +010089
90Or alternatively the following assembler code directive:
91
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010092 .section bakery_lock
Achin Gupta4f6ad662013-10-25 09:08:21 +010093
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010094The `coherent_ram` section is a sum of all sections like `bakery_lock` which are
95used to allocate any data structures that are accessed both when a CPU is
96executing with its MMU and caches enabled, and when it's running with its MMU
97and caches disabled. Examples are given below.
Achin Gupta4f6ad662013-10-25 09:08:21 +010098
99The following variables, functions and constants must be defined by the platform
100for the firmware to work correctly.
101
102
Dan Handleyb68954c2014-05-29 12:30:24 +0100103### File : platform_def.h [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100104
Dan Handleyb68954c2014-05-29 12:30:24 +0100105Each platform must ensure that a header file of this name is in the system
106include path with the following constants defined. This may require updating the
Dan Handley4a75b842015-03-19 19:24:43 +0000107list of `PLAT_INCLUDES` in the `platform.mk` file. In the ARM development
108platforms, this file is found in `plat/arm/board/<plat_name>/include/`.
109
110Platform ports may optionally use the file [include/plat/common/common_def.h],
111which provides typical values for some of the constants below. These values are
112likely to be suitable for all platform ports.
113
114Platform ports that want to be aligned with standard ARM platforms (for example
115FVP and Juno) may also use [include/plat/arm/common/arm_def.h], which provides
116standard values for some of the constants below. However, this requires the
117platform port to define additional platform porting constants in
118`platform_def.h`. These additional constants are not documented here.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100119
James Morrisseyba3155b2013-10-29 10:56:46 +0000120* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100121
122 Defines the linker format used by the platform, for example
Dan Handley4a75b842015-03-19 19:24:43 +0000123 `elf64-littleaarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100124
James Morrisseyba3155b2013-10-29 10:56:46 +0000125* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100126
127 Defines the processor architecture for the linker by the platform, for
Dan Handley4a75b842015-03-19 19:24:43 +0000128 example `aarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129
James Morrisseyba3155b2013-10-29 10:56:46 +0000130* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100131
132 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000133 by [plat/common/aarch64/platform_mp_stack.S] and
134 [plat/common/aarch64/platform_up_stack.S].
135
Dan Handley4a75b842015-03-19 19:24:43 +0000136* **define : CACHE_WRITEBACK_GRANULE**
137
138 Defines the size in bits of the largest cache line across all the cache
139 levels in the platform.
140
James Morrisseyba3155b2013-10-29 10:56:46 +0000141* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100142
143 Defines the character string printed by BL1 upon entry into the `bl1_main()`
144 function.
145
James Morrisseyba3155b2013-10-29 10:56:46 +0000146* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100147
148 Defines the total number of CPUs implemented by the platform across all
149 clusters in the system.
150
Soby Mathew58523c02015-06-08 12:32:50 +0100151* **#define : PLAT_NUM_PWR_DOMAINS**
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100152
Soby Mathew58523c02015-06-08 12:32:50 +0100153 Defines the total number of nodes in the power domain topology
154 tree at all the power domain levels used by the platform.
155 This macro is used by the PSCI implementation to allocate
156 data structures to represent power domain topology.
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100157
Soby Mathew58523c02015-06-08 12:32:50 +0100158* **#define : PLAT_MAX_PWR_LVL**
Soby Mathew8c32bc22015-02-12 14:45:02 +0000159
Soby Mathew58523c02015-06-08 12:32:50 +0100160 Defines the maximum power domain level that the power management operations
161 should apply to. More often, but not always, the power domain level
162 corresponds to affinity level. This macro allows the PSCI implementation
163 to know the highest power domain level that it should consider for power
164 management operations in the system that the platform implements. For
165 example, the Base AEM FVP implements two clusters with a configurable
166 number of CPUs and it reports the maximum power domain level as 1.
167
168* **#define : PLAT_MAX_OFF_STATE**
169
170 Defines the local power state corresponding to the deepest power down
171 possible at every power domain level in the platform. The local power
172 states for each level may be sparsely allocated between 0 and this value
173 with 0 being reserved for the RUN state. The PSCI implementation uses this
174 value to initialize the local power states of the power domain nodes and
175 to specify the requested power state for a PSCI_CPU_OFF call.
176
177* **#define : PLAT_MAX_RET_STATE**
178
179 Defines the local power state corresponding to the deepest retention state
180 possible at every power domain level in the platform. This macro should be
181 a value less than PLAT_MAX_OFF_STATE and greater than 0. It is used by the
182 PSCI implementation to distuiguish between retention and power down local
183 power states within PSCI_CPU_SUSPEND call.
Soby Mathew8c32bc22015-02-12 14:45:02 +0000184
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100185* **#define : BL1_RO_BASE**
186
187 Defines the base address in secure ROM where BL1 originally lives. Must be
188 aligned on a page-size boundary.
189
190* **#define : BL1_RO_LIMIT**
191
192 Defines the maximum address in secure ROM that BL1's actual content (i.e.
193 excluding any data section allocated at runtime) can occupy.
194
195* **#define : BL1_RW_BASE**
196
197 Defines the base address in secure RAM where BL1's read-write data will live
198 at runtime. Must be aligned on a page-size boundary.
199
200* **#define : BL1_RW_LIMIT**
201
202 Defines the maximum address in secure RAM that BL1's read-write data can
203 occupy at runtime.
204
James Morrisseyba3155b2013-10-29 10:56:46 +0000205* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100206
207 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000208 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100209
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100210* **#define : BL2_LIMIT**
211
212 Defines the maximum address in secure RAM that the BL2 image can occupy.
213
James Morrisseyba3155b2013-10-29 10:56:46 +0000214* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100215
Juan Castillod1786372015-12-14 09:35:25 +0000216 Defines the base address in secure RAM where BL2 loads the BL31 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000217 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100218
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100219* **#define : BL31_LIMIT**
220
Juan Castillod1786372015-12-14 09:35:25 +0000221 Defines the maximum address in secure RAM that the BL31 image can occupy.
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100222
Harry Liebeld265bd72014-01-31 19:04:10 +0000223* **#define : NS_IMAGE_OFFSET**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100224
Juan Castillod1786372015-12-14 09:35:25 +0000225 Defines the base address in non-secure DRAM where BL2 loads the BL33 binary
Harry Liebeld265bd72014-01-31 19:04:10 +0000226 image. Must be aligned on a page-size boundary.
227
Juan Castillo16948ae2015-04-13 17:36:19 +0100228For every image, the platform must define individual identifiers that will be
229used by BL1 or BL2 to load the corresponding image into memory from non-volatile
230storage. For the sake of performance, integer numbers will be used as
231identifiers. The platform will use those identifiers to return the relevant
232information about the image to be loaded (file handler, load address,
233authentication information, etc.). The following image identifiers are
234mandatory:
235
236* **#define : BL2_IMAGE_ID**
237
238 BL2 image identifier, used by BL1 to load BL2.
239
240* **#define : BL31_IMAGE_ID**
241
Juan Castillod1786372015-12-14 09:35:25 +0000242 BL31 image identifier, used by BL2 to load BL31.
Juan Castillo16948ae2015-04-13 17:36:19 +0100243
244* **#define : BL33_IMAGE_ID**
245
Juan Castillod1786372015-12-14 09:35:25 +0000246 BL33 image identifier, used by BL2 to load BL33.
Juan Castillo16948ae2015-04-13 17:36:19 +0100247
248If Trusted Board Boot is enabled, the following certificate identifiers must
249also be defined:
250
Juan Castillo516beb52015-12-03 10:19:21 +0000251* **#define : TRUSTED_BOOT_FW_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100252
253 BL2 content certificate identifier, used by BL1 to load the BL2 content
254 certificate.
255
256* **#define : TRUSTED_KEY_CERT_ID**
257
258 Trusted key certificate identifier, used by BL2 to load the trusted key
259 certificate.
260
Juan Castillo516beb52015-12-03 10:19:21 +0000261* **#define : SOC_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100262
Juan Castillod1786372015-12-14 09:35:25 +0000263 BL31 key certificate identifier, used by BL2 to load the BL31 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100264 certificate.
265
Juan Castillo516beb52015-12-03 10:19:21 +0000266* **#define : SOC_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100267
Juan Castillod1786372015-12-14 09:35:25 +0000268 BL31 content certificate identifier, used by BL2 to load the BL31 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100269 certificate.
270
Juan Castillo516beb52015-12-03 10:19:21 +0000271* **#define : NON_TRUSTED_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100272
Juan Castillod1786372015-12-14 09:35:25 +0000273 BL33 key certificate identifier, used by BL2 to load the BL33 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100274 certificate.
275
Juan Castillo516beb52015-12-03 10:19:21 +0000276* **#define : NON_TRUSTED_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100277
Juan Castillod1786372015-12-14 09:35:25 +0000278 BL33 content certificate identifier, used by BL2 to load the BL33 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100279 certificate.
280
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000281* **#define : FWU_CERT_ID**
282
283 Firmware Update (FWU) certificate identifier, used by NS_BL1U to load the
284 FWU content certificate.
285
286
287If the AP Firmware Updater Configuration image, BL2U is used, the following
288must also be defined:
289
290* **#define : BL2U_BASE**
291
292 Defines the base address in secure memory where BL1 copies the BL2U binary
293 image. Must be aligned on a page-size boundary.
294
295* **#define : BL2U_LIMIT**
296
297 Defines the maximum address in secure memory that the BL2U image can occupy.
298
299* **#define : BL2U_IMAGE_ID**
300
301 BL2U image identifier, used by BL1 to fetch an image descriptor
302 corresponding to BL2U.
303
304If the SCP Firmware Update Configuration Image, SCP_BL2U is used, the following
305must also be defined:
306
307* **#define : SCP_BL2U_IMAGE_ID**
308
309 SCP_BL2U image identifier, used by BL1 to fetch an image descriptor
310 corresponding to SCP_BL2U.
311 NOTE: TF does not provide source code for this image.
312
313If the Non-Secure Firmware Updater ROM, NS_BL1U is used, the following must
314also be defined:
315
316* **#define : NS_BL1U_BASE**
317
318 Defines the base address in non-secure ROM where NS_BL1U executes.
319 Must be aligned on a page-size boundary.
320 NOTE: TF does not provide source code for this image.
321
322* **#define : NS_BL1U_IMAGE_ID**
323
324 NS_BL1U image identifier, used by BL1 to fetch an image descriptor
325 corresponding to NS_BL1U.
326
327If the Non-Secure Firmware Updater, NS_BL2U is used, the following must also
328be defined:
329
330* **#define : NS_BL2U_BASE**
331
332 Defines the base address in non-secure memory where NS_BL2U executes.
333 Must be aligned on a page-size boundary.
334 NOTE: TF does not provide source code for this image.
335
336* **#define : NS_BL2U_IMAGE_ID**
337
338 NS_BL2U image identifier, used by BL1 to fetch an image descriptor
339 corresponding to NS_BL2U.
340
341
Juan Castillof59821d2015-12-10 15:49:17 +0000342If a SCP_BL2 image is supported by the platform, the following constants must
Achin Gupta8d35f612015-01-25 22:44:23 +0000343also be defined:
344
Juan Castillof59821d2015-12-10 15:49:17 +0000345* **#define : SCP_BL2_IMAGE_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000346
Juan Castillof59821d2015-12-10 15:49:17 +0000347 SCP_BL2 image identifier, used by BL2 to load SCP_BL2 into secure memory
348 from platform storage before being transfered to the SCP.
Achin Gupta8d35f612015-01-25 22:44:23 +0000349
Juan Castillo516beb52015-12-03 10:19:21 +0000350* **#define : SCP_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000351
Juan Castillof59821d2015-12-10 15:49:17 +0000352 SCP_BL2 key certificate identifier, used by BL2 to load the SCP_BL2 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100353 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000354
Juan Castillo516beb52015-12-03 10:19:21 +0000355* **#define : SCP_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000356
Juan Castillof59821d2015-12-10 15:49:17 +0000357 SCP_BL2 content certificate identifier, used by BL2 to load the SCP_BL2
358 content certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000359
Juan Castillod1786372015-12-14 09:35:25 +0000360If a BL32 image is supported by the platform, the following constants must
Dan Handley5a06bb72014-08-04 11:41:20 +0100361also be defined:
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100362
Juan Castillo16948ae2015-04-13 17:36:19 +0100363* **#define : BL32_IMAGE_ID**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100364
Juan Castillod1786372015-12-14 09:35:25 +0000365 BL32 image identifier, used by BL2 to load BL32.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100366
Juan Castillo516beb52015-12-03 10:19:21 +0000367* **#define : TRUSTED_OS_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000368
Juan Castillod1786372015-12-14 09:35:25 +0000369 BL32 key certificate identifier, used by BL2 to load the BL32 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100370 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000371
Juan Castillo516beb52015-12-03 10:19:21 +0000372* **#define : TRUSTED_OS_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000373
Juan Castillod1786372015-12-14 09:35:25 +0000374 BL32 content certificate identifier, used by BL2 to load the BL32 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100375 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000376
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100377* **#define : BL32_BASE**
378
Juan Castillod1786372015-12-14 09:35:25 +0000379 Defines the base address in secure memory where BL2 loads the BL32 binary
Dan Handley5a06bb72014-08-04 11:41:20 +0100380 image. Must be aligned on a page-size boundary.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100381
382* **#define : BL32_LIMIT**
383
Juan Castillod1786372015-12-14 09:35:25 +0000384 Defines the maximum address that the BL32 image can occupy.
Dan Handley5a06bb72014-08-04 11:41:20 +0100385
Juan Castillod1786372015-12-14 09:35:25 +0000386If the Test Secure-EL1 Payload (TSP) instantiation of BL32 is supported by the
Dan Handley5a06bb72014-08-04 11:41:20 +0100387platform, the following constants must also be defined:
388
389* **#define : TSP_SEC_MEM_BASE**
390
391 Defines the base address of the secure memory used by the TSP image on the
392 platform. This must be at the same address or below `BL32_BASE`.
393
394* **#define : TSP_SEC_MEM_SIZE**
395
Juan Castillod1786372015-12-14 09:35:25 +0000396 Defines the size of the secure memory used by the BL32 image on the
Dan Handley5a06bb72014-08-04 11:41:20 +0100397 platform. `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE` must fully accomodate
Juan Castillod1786372015-12-14 09:35:25 +0000398 the memory required by the BL32 image, defined by `BL32_BASE` and
Dan Handley5a06bb72014-08-04 11:41:20 +0100399 `BL32_LIMIT`.
400
401* **#define : TSP_IRQ_SEC_PHY_TIMER**
402
403 Defines the ID of the secure physical generic timer interrupt used by the
404 TSP's interrupt handling code.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100405
Dan Handley4a75b842015-03-19 19:24:43 +0000406If the platform port uses the translation table library code, the following
407constant must also be defined:
408
409* **#define : MAX_XLAT_TABLES**
410
411 Defines the maximum number of translation tables that are allocated by the
412 translation table library code. To minimize the amount of runtime memory
413 used, choose the smallest value needed to map the required virtual addresses
414 for each BL stage.
415
Juan Castillo359b60d2016-01-07 11:29:15 +0000416* **#define : MAX_MMAP_REGIONS**
417
418 Defines the maximum number of regions that are allocated by the translation
419 table library code. A region consists of physical base address, virtual base
420 address, size and attributes (Device/Memory, RO/RW, Secure/Non-Secure), as
421 defined in the `mmap_region_t` structure. The platform defines the regions
422 that should be mapped. Then, the translation table library will create the
423 corresponding tables and descriptors at runtime. To minimize the amount of
424 runtime memory used, choose the smallest value needed to register the
425 required regions for each BL stage.
426
427* **#define : ADDR_SPACE_SIZE**
428
429 Defines the total size of the address space in bytes. For example, for a 32
430 bit address space, this value should be `(1ull << 32)`.
431
Dan Handley6d16ce02014-08-04 18:31:43 +0100432If the platform port uses the IO storage framework, the following constants
433must also be defined:
434
435* **#define : MAX_IO_DEVICES**
436
437 Defines the maximum number of registered IO devices. Attempting to register
438 more devices than this value using `io_register_device()` will fail with
Juan Castillo7e26fe12015-10-01 17:55:11 +0100439 -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100440
441* **#define : MAX_IO_HANDLES**
442
443 Defines the maximum number of open IO handles. Attempting to open more IO
Juan Castillo7e26fe12015-10-01 17:55:11 +0100444 entities than this value using `io_open()` will fail with -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100445
Soby Mathewab8707e2015-01-08 18:02:44 +0000446If the platform needs to allocate data within the per-cpu data framework in
Juan Castillod1786372015-12-14 09:35:25 +0000447BL31, it should define the following macro. Currently this is only required if
Soby Mathewab8707e2015-01-08 18:02:44 +0000448the platform decides not to use the coherent memory section by undefining the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000449`USE_COHERENT_MEM` build flag. In this case, the framework allocates the
450required memory within the the per-cpu data to minimize wastage.
Soby Mathewab8707e2015-01-08 18:02:44 +0000451
452* **#define : PLAT_PCPU_DATA_SIZE**
453
454 Defines the memory (in bytes) to be reserved within the per-cpu data
455 structure for use by the platform layer.
456
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100457The following constants are optional. They should be defined when the platform
Dan Handley4a75b842015-03-19 19:24:43 +0000458memory layout implies some image overlaying like in ARM standard platforms.
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100459
460* **#define : BL31_PROGBITS_LIMIT**
461
Juan Castillod1786372015-12-14 09:35:25 +0000462 Defines the maximum address in secure RAM that the BL31's progbits sections
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100463 can occupy.
464
Dan Handley5a06bb72014-08-04 11:41:20 +0100465* **#define : TSP_PROGBITS_LIMIT**
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100466
467 Defines the maximum address that the TSP's progbits sections can occupy.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100468
Haojian Zhuang7dc4b222016-02-03 22:35:04 +0800469If the platform port uses the PL061 GPIO driver, the following constant may
470optionally be defined:
471
472* **PLAT_PL061_MAX_GPIOS**
473 Maximum number of GPIOs required by the platform. This allows control how
474 much memory is allocated for PL061 GPIO controllers. The default value is
475 32.
476 [For example, define the build flag in platform.mk]:
477 PLAT_PL061_MAX_GPIOS := 160
478 $(eval $(call add_define,PLAT_PL061_MAX_GPIOS))
479
480
Dan Handleyb68954c2014-05-29 12:30:24 +0100481### File : plat_macros.S [mandatory]
Soby Mathewa43d4312014-04-07 15:28:55 +0100482
Dan Handleyb68954c2014-05-29 12:30:24 +0100483Each platform must ensure a file of this name is in the system include path with
Dan Handley4a75b842015-03-19 19:24:43 +0000484the following macro defined. In the ARM development platforms, this file is
485found in `plat/arm/board/<plat_name>/include/plat_macros.S`.
Soby Mathewa43d4312014-04-07 15:28:55 +0100486
487* **Macro : plat_print_gic_regs**
488
489 This macro allows the crash reporting routine to print GIC registers
Juan Castillod1786372015-12-14 09:35:25 +0000490 in case of an unhandled exception in BL31. This aids in debugging and
Soby Mathewa43d4312014-04-07 15:28:55 +0100491 this macro can be defined to be empty in case GIC register reporting is
492 not desired.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100493
Soby Mathew8c106902014-07-16 09:23:52 +0100494* **Macro : plat_print_interconnect_regs**
495
Dan Handley4a75b842015-03-19 19:24:43 +0000496 This macro allows the crash reporting routine to print interconnect
Juan Castillod1786372015-12-14 09:35:25 +0000497 registers in case of an unhandled exception in BL31. This aids in debugging
Dan Handley4a75b842015-03-19 19:24:43 +0000498 and this macro can be defined to be empty in case interconnect register
499 reporting is not desired. In ARM standard platforms, the CCI snoop
500 control registers are reported.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100501
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000502
Vikram Kanigirie452cd82014-05-23 15:56:12 +01005032.2 Handling Reset
504------------------
505
506BL1 by default implements the reset vector where execution starts from a cold
Juan Castillod1786372015-12-14 09:35:25 +0000507or warm boot. BL31 can be optionally set as a reset vector using the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000508`RESET_TO_BL31` make variable.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100509
510For each CPU, the reset vector code is responsible for the following tasks:
511
5121. Distinguishing between a cold boot and a warm boot.
513
5142. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
515 the CPU is placed in a platform-specific state until the primary CPU
516 performs the necessary steps to remove it from this state.
517
5183. In the case of a warm boot, ensuring that the CPU jumps to a platform-
Juan Castillod1786372015-12-14 09:35:25 +0000519 specific address in the BL31 image in the same processor mode as it was
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100520 when released from reset.
521
522The following functions need to be implemented by the platform port to enable
523reset vector code to perform the above tasks.
524
525
Soby Mathew58523c02015-06-08 12:32:50 +0100526### Function : plat_get_my_entrypoint() [mandatory when PROGRAMMABLE_RESET_ADDRESS == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100527
Soby Mathew58523c02015-06-08 12:32:50 +0100528 Argument : void
529 Return : unsigned long
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100530
Soby Mathew58523c02015-06-08 12:32:50 +0100531This function is called with the called with the MMU and caches disabled
532(`SCTLR_EL3.M` = 0 and `SCTLR_EL3.C` = 0). The function is responsible for
533distinguishing between a warm and cold reset for the current CPU using
534platform-specific means. If it's a warm reset, then it returns the warm
535reset entrypoint point provided to `plat_setup_psci_ops()` during
Juan Castillod1786372015-12-14 09:35:25 +0000536BL31 initialization. If it's a cold reset then this function must return zero.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100537
538This function does not follow the Procedure Call Standard used by the
539Application Binary Interface for the ARM 64-bit architecture. The caller should
540not assume that callee saved registers are preserved across a call to this
541function.
542
543This function fulfills requirement 1 and 3 listed above.
544
Soby Mathew58523c02015-06-08 12:32:50 +0100545Note that for platforms that support programming the reset address, it is
546expected that a CPU will start executing code directly at the right address,
547both on a cold and warm reset. In this case, there is no need to identify the
548type of reset nor to query the warm reset entrypoint. Therefore, implementing
549this function is not required on such platforms.
550
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100551
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000552### Function : plat_secondary_cold_boot_setup() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100553
554 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100555
556This function is called with the MMU and data caches disabled. It is responsible
557for placing the executing secondary CPU in a platform-specific state until the
558primary CPU performs the necessary actions to bring it out of that state and
Sandrine Bailleux52010cc2015-05-19 11:54:45 +0100559allow entry into the OS. This function must not return.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100560
Sandrine Bailleuxcdf14082015-10-02 14:35:25 +0100561In the ARM FVP port, when using the normal boot flow, each secondary CPU powers
562itself off. The primary CPU is responsible for powering up the secondary CPUs
563when normal world software requires them. When booting an EL3 payload instead,
564they stay powered on and are put in a holding pen until their mailbox gets
565populated.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100566
567This function fulfills requirement 2 above.
568
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000569Note that for platforms that can't release secondary CPUs out of reset, only the
570primary CPU will execute the cold boot code. Therefore, implementing this
571function is not required on such platforms.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100572
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000573
574### Function : plat_is_my_cpu_primary() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Juan Castillo53fdceb2014-07-16 15:53:43 +0100575
Soby Mathew58523c02015-06-08 12:32:50 +0100576 Argument : void
Juan Castillo53fdceb2014-07-16 15:53:43 +0100577 Return : unsigned int
578
Soby Mathew58523c02015-06-08 12:32:50 +0100579This function identifies whether the current CPU is the primary CPU or a
580secondary CPU. A return value of zero indicates that the CPU is not the
581primary CPU, while a non-zero return value indicates that the CPU is the
582primary CPU.
Juan Castillo53fdceb2014-07-16 15:53:43 +0100583
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000584Note that for platforms that can't release secondary CPUs out of reset, only the
585primary CPU will execute the cold boot code. Therefore, there is no need to
586distinguish between primary and secondary CPUs and implementing this function is
587not required.
588
Juan Castillo53fdceb2014-07-16 15:53:43 +0100589
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100590### Function : platform_mem_init() [mandatory]
591
592 Argument : void
593 Return : void
594
595This function is called before any access to data is made by the firmware, in
596order to carry out any essential memory initialization.
597
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100598
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100599### Function: plat_get_rotpk_info()
600
601 Argument : void *, void **, unsigned int *, unsigned int *
602 Return : int
603
604This function is mandatory when Trusted Board Boot is enabled. It returns a
605pointer to the ROTPK stored in the platform (or a hash of it) and its length.
606The ROTPK must be encoded in DER format according to the following ASN.1
607structure:
608
609 AlgorithmIdentifier ::= SEQUENCE {
610 algorithm OBJECT IDENTIFIER,
611 parameters ANY DEFINED BY algorithm OPTIONAL
612 }
613
614 SubjectPublicKeyInfo ::= SEQUENCE {
615 algorithm AlgorithmIdentifier,
616 subjectPublicKey BIT STRING
617 }
618
619In case the function returns a hash of the key:
620
621 DigestInfo ::= SEQUENCE {
622 digestAlgorithm AlgorithmIdentifier,
623 digest OCTET STRING
624 }
625
626The function returns 0 on success. Any other value means the ROTPK could not be
627retrieved from the platform. The function also reports extra information related
628to the ROTPK in the flags parameter.
629
630
Soby Mathew58523c02015-06-08 12:32:50 +01006312.3 Common mandatory modifications
632---------------------------------
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100633
Soby Mathew58523c02015-06-08 12:32:50 +0100634The following functions are mandatory functions which need to be implemented
635by the platform port.
636
637### Function : plat_my_core_pos()
638
639 Argument : void
640 Return : unsigned int
641
642This funtion returns the index of the calling CPU which is used as a
643CPU-specific linear index into blocks of memory (for example while allocating
644per-CPU stacks). This function will be invoked very early in the
645initialization sequence which mandates that this function should be
646implemented in assembly and should not rely on the avalability of a C
647runtime environment.
648
649This function plays a crucial role in the power domain topology framework in
650PSCI and details of this can be found in [Power Domain Topology Design].
651
652### Function : plat_core_pos_by_mpidr()
653
654 Argument : u_register_t
655 Return : int
656
657This function validates the `MPIDR` of a CPU and converts it to an index,
658which can be used as a CPU-specific linear index into blocks of memory. In
659case the `MPIDR` is invalid, this function returns -1. This function will only
Juan Castillod1786372015-12-14 09:35:25 +0000660be invoked by BL31 after the power domain topology is initialized and can
Soby Mathew58523c02015-06-08 12:32:50 +0100661utilize the C runtime environment. For further details about how ARM Trusted
662Firmware represents the power domain topology and how this relates to the
663linear CPU index, please refer [Power Domain Topology Design].
664
665
666
6672.4 Common optional modifications
Achin Gupta4f6ad662013-10-25 09:08:21 +0100668---------------------------------
669
670The following are helper functions implemented by the firmware that perform
671common platform-specific tasks. A platform may choose to override these
672definitions.
673
Soby Mathew58523c02015-06-08 12:32:50 +0100674### Function : plat_set_my_stack()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100675
Soby Mathew58523c02015-06-08 12:32:50 +0100676 Argument : void
Achin Gupta4f6ad662013-10-25 09:08:21 +0100677 Return : void
678
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000679This function sets the current stack pointer to the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100680has been allocated for the current CPU. For BL images that only require a
681stack for the primary CPU, the UP version of the function is used. The size
682of the stack allocated to each CPU is specified by the platform defined
683constant `PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100684
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000685Common implementations of this function for the UP and MP BL images are
686provided in [plat/common/aarch64/platform_up_stack.S] and
687[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100688
689
Soby Mathew58523c02015-06-08 12:32:50 +0100690### Function : plat_get_my_stack()
Achin Guptac8afc782013-11-25 18:45:02 +0000691
Soby Mathew58523c02015-06-08 12:32:50 +0100692 Argument : void
Achin Guptac8afc782013-11-25 18:45:02 +0000693 Return : unsigned long
694
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000695This function returns the base address of the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100696has been allocated for the current CPU. For BL images that only require a
697stack for the primary CPU, the UP version of the function is used. The size
698of the stack allocated to each CPU is specified by the platform defined
699constant `PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000700
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000701Common implementations of this function for the UP and MP BL images are
702provided in [plat/common/aarch64/platform_up_stack.S] and
703[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000704
705
Achin Gupta4f6ad662013-10-25 09:08:21 +0100706### Function : plat_report_exception()
707
708 Argument : unsigned int
709 Return : void
710
711A platform may need to report various information about its status when an
712exception is taken, for example the current exception level, the CPU security
713state (secure/non-secure), the exception type, and so on. This function is
714called in the following circumstances:
715
716* In BL1, whenever an exception is taken.
717* In BL2, whenever an exception is taken.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100718
719The default implementation doesn't do anything, to avoid making assumptions
720about the way the platform displays its status information.
721
722This function receives the exception type as its argument. Possible values for
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000723exceptions types are listed in the [include/common/bl_common.h] header file.
724Note that these constants are not related to any architectural exception code;
725they are just an ARM Trusted Firmware convention.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100726
727
Soby Mathew24fb8382014-08-14 12:22:32 +0100728### Function : plat_reset_handler()
729
730 Argument : void
731 Return : void
732
733A platform may need to do additional initialization after reset. This function
734allows the platform to do the platform specific intializations. Platform
735specific errata workarounds could also be implemented here. The api should
Soby Mathew683f7882015-01-29 12:00:58 +0000736preserve the values of callee saved registers x19 to x29.
Soby Mathew24fb8382014-08-14 12:22:32 +0100737
Yatharth Kochar79a97b22014-11-20 18:09:41 +0000738The default implementation doesn't do anything. If a platform needs to override
Dan Handley4a75b842015-03-19 19:24:43 +0000739the default implementation, refer to the [Firmware Design] for general
Sandrine Bailleux452b7fa2015-05-27 17:14:22 +0100740guidelines.
Soby Mathew24fb8382014-08-14 12:22:32 +0100741
Soby Mathewadd40352014-08-14 12:49:05 +0100742### Function : plat_disable_acp()
743
744 Argument : void
745 Return : void
746
747This api allows a platform to disable the Accelerator Coherency Port (if
748present) during a cluster power down sequence. The default weak implementation
749doesn't do anything. Since this api is called during the power down sequence,
750it has restrictions for stack usage and it can use the registers x0 - x17 as
751scratch registers. It should preserve the value in x18 register as it is used
752by the caller to store the return address.
753
Juan Castillo40fc6cd2015-09-25 15:41:14 +0100754### Function : plat_error_handler()
755
756 Argument : int
757 Return : void
758
759This API is called when the generic code encounters an error situation from
760which it cannot continue. It allows the platform to perform error reporting or
761recovery actions (for example, reset the system). This function must not return.
762
763The parameter indicates the type of error using standard codes from `errno.h`.
764Possible errors reported by the generic code are:
765
766* `-EAUTH`: a certificate or image could not be authenticated (when Trusted
767 Board Boot is enabled)
768* `-ENOENT`: the requested image or certificate could not be found or an IO
769 error was detected
770* `-ENOMEM`: resources exhausted. Trusted Firmware does not use dynamic
771 memory, so this error is usually an indication of an incorrect array size
772
773The default implementation simply spins.
774
Soby Mathew24fb8382014-08-14 12:22:32 +0100775
Achin Gupta4f6ad662013-10-25 09:08:21 +01007763. Modifications specific to a Boot Loader stage
777-------------------------------------------------
778
7793.1 Boot Loader Stage 1 (BL1)
780-----------------------------
781
782BL1 implements the reset vector where execution starts from after a cold or
783warm boot. For each CPU, BL1 is responsible for the following tasks:
784
Vikram Kanigirie452cd82014-05-23 15:56:12 +01007851. Handling the reset as described in section 2.2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100786
7872. In the case of a cold boot and the CPU being the primary CPU, ensuring that
788 only this CPU executes the remaining BL1 code, including loading and passing
789 control to the BL2 stage.
790
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00007913. Identifying and starting the Firmware Update process (if required).
792
7934. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100794 address specified by the platform defined constant `BL2_BASE`.
795
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00007965. Populating a `meminfo` structure with the following information in memory,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100797 accessible by BL2 immediately upon entry.
798
799 meminfo.total_base = Base address of secure RAM visible to BL2
800 meminfo.total_size = Size of secure RAM visible to BL2
801 meminfo.free_base = Base address of secure RAM available for
802 allocation to BL2
803 meminfo.free_size = Size of secure RAM available for allocation to BL2
804
805 BL1 places this `meminfo` structure at the beginning of the free memory
806 available for its use. Since BL1 cannot allocate memory dynamically at the
807 moment, its free memory will be available for BL2's use as-is. However, this
808 means that BL2 must read the `meminfo` structure before it starts using its
809 free memory (this is discussed in Section 3.2).
810
811 In future releases of the ARM Trusted Firmware it will be possible for
812 the platform to decide where it wants to place the `meminfo` structure for
813 BL2.
814
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100815 BL1 implements the `bl1_init_bl2_mem_layout()` function to populate the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100816 BL2 `meminfo` structure. The platform may override this implementation, for
817 example if the platform wants to restrict the amount of memory visible to
818 BL2. Details of how to do this are given below.
819
820The following functions need to be implemented by the platform port to enable
821BL1 to perform the above tasks.
822
823
Dan Handley4a75b842015-03-19 19:24:43 +0000824### Function : bl1_early_platform_setup() [mandatory]
825
826 Argument : void
827 Return : void
828
829This function executes with the MMU and data caches disabled. It is only called
830by the primary CPU.
831
832In ARM standard platforms, this function initializes the console and enables
833snoop requests into the primary CPU's cluster.
834
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100835### Function : bl1_plat_arch_setup() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100836
837 Argument : void
838 Return : void
839
Achin Gupta4f6ad662013-10-25 09:08:21 +0100840This function performs any platform-specific and architectural setup that the
Dan Handley4a75b842015-03-19 19:24:43 +0000841platform requires. Platform-specific setup might include configuration of
842memory controllers and the interconnect.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100843
Dan Handley4a75b842015-03-19 19:24:43 +0000844In ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100845
846This function helps fulfill requirement 2 above.
847
848
849### Function : bl1_platform_setup() [mandatory]
850
851 Argument : void
852 Return : void
853
854This function executes with the MMU and data caches enabled. It is responsible
855for performing any remaining platform-specific setup that can occur after the
856MMU and data cache have been enabled.
857
Dan Handley4a75b842015-03-19 19:24:43 +0000858In ARM standard platforms, this function initializes the storage abstraction
859layer used to load the next bootloader image.
Harry Liebeld265bd72014-01-31 19:04:10 +0000860
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000861This function helps fulfill requirement 4 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100862
863
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000864### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100865
866 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000867 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100868
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000869This function should only be called on the cold boot path. It executes with the
870MMU and data caches enabled. The pointer returned by this function must point to
871a `meminfo` structure containing the extents and availability of secure RAM for
872the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100873
874 meminfo.total_base = Base address of secure RAM visible to BL1
875 meminfo.total_size = Size of secure RAM visible to BL1
876 meminfo.free_base = Base address of secure RAM available for allocation
877 to BL1
878 meminfo.free_size = Size of secure RAM available for allocation to BL1
879
880This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
881populates a similar structure to tell BL2 the extents of memory available for
882its own use.
883
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000884This function helps fulfill requirements 4 and 5 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100885
886
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100887### Function : bl1_init_bl2_mem_layout() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100888
889 Argument : meminfo *, meminfo *, unsigned int, unsigned long
890 Return : void
891
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100892BL1 needs to tell the next stage the amount of secure RAM available
893for it to use. This information is populated in a `meminfo`
Achin Gupta4f6ad662013-10-25 09:08:21 +0100894structure.
895
896Depending upon where BL2 has been loaded in secure RAM (determined by
897`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
898BL1 also ensures that its data sections resident in secure RAM are not visible
Dan Handley4a75b842015-03-19 19:24:43 +0000899to BL2. An illustration of how this is done in ARM standard platforms is given
900in the **Memory layout on ARM development platforms** section in the
901[Firmware Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100902
903
Juan Castilloe3f67122015-10-05 16:59:38 +0100904### Function : bl1_plat_prepare_exit() [optional]
905
Sandrine Bailleux862b5dc2015-11-10 15:01:57 +0000906 Argument : entry_point_info_t *
Juan Castilloe3f67122015-10-05 16:59:38 +0100907 Return : void
908
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000909This function is called prior to exiting BL1 in response to the
910`BL1_SMC_RUN_IMAGE` SMC request raised by BL2. It should be used to perform
911platform specific clean up or bookkeeping operations before transferring
912control to the next image. It receives the address of the `entry_point_info_t`
913structure passed from BL2. This function runs with MMU disabled.
914
915### Function : bl1_plat_set_ep_info() [optional]
916
917 Argument : unsigned int image_id, entry_point_info_t *ep_info
918 Return : void
919
920This function allows platforms to override `ep_info` for the given `image_id`.
921
922The default implementation just returns.
923
924### Function : bl1_plat_get_next_image_id() [optional]
925
926 Argument : void
927 Return : unsigned int
928
929This and the following function must be overridden to enable the FWU feature.
930
931BL1 calls this function after platform setup to identify the next image to be
932loaded and executed. If the platform returns `BL2_IMAGE_ID` then BL1 proceeds
933with the normal boot sequence, which loads and executes BL2. If the platform
934returns a different image id, BL1 assumes that Firmware Update is required.
935
936The default implementation always returns `BL2_IMAGE_ID`. The ARM development
937platforms override this function to detect if firmware update is required, and
938if so, return the first image in the firmware update process.
939
940### Function : bl1_plat_get_image_desc() [optional]
941
942 Argument : unsigned int image_id
943 Return : image_desc_t *
944
945BL1 calls this function to get the image descriptor information `image_desc_t`
946for the provided `image_id` from the platform.
947
948The default implementation always returns a common BL2 image descriptor. ARM
949standard platforms return an image descriptor corresponding to BL2 or one of
950the firmware update images defined in the Trusted Board Boot Requirements
951specification.
952
953### Function : bl1_plat_fwu_done() [optional]
954
955 Argument : unsigned int image_id, uintptr_t image_src,
956 unsigned int image_size
957 Return : void
958
959BL1 calls this function when the FWU process is complete. It must not return.
960The platform may override this function to take platform specific action, for
961example to initiate the normal boot flow.
962
963The default implementation spins forever.
964
965### Function : bl1_plat_mem_check() [mandatory]
966
967 Argument : uintptr_t mem_base, unsigned int mem_size,
968 unsigned int flags
969 Return : void
970
971BL1 calls this function while handling FWU copy and authenticate SMCs. The
972platform must ensure that the provided `mem_base` and `mem_size` are mapped into
973BL1, and that this memory corresponds to either a secure or non-secure memory
974region as indicated by the security state of the `flags` argument.
975
976The default implementation of this function asserts therefore platforms must
977override it when using the FWU feature.
Juan Castilloe3f67122015-10-05 16:59:38 +0100978
979
Achin Gupta4f6ad662013-10-25 09:08:21 +01009803.2 Boot Loader Stage 2 (BL2)
981-----------------------------
982
983The BL2 stage is executed only by the primary CPU, which is determined in BL1
984using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
985`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
986
Juan Castillof59821d2015-12-10 15:49:17 +00009871. (Optional) Loading the SCP_BL2 binary image (if present) from platform
988 provided non-volatile storage. To load the SCP_BL2 image, BL2 makes use of
989 the `meminfo` returned by the `bl2_plat_get_scp_bl2_meminfo()` function.
990 The platform also defines the address in memory where SCP_BL2 is loaded
991 through the optional constant `SCP_BL2_BASE`. BL2 uses this information
992 to determine if there is enough memory to load the SCP_BL2 image.
993 Subsequent handling of the SCP_BL2 image is platform-specific and is
994 implemented in the `bl2_plat_handle_scp_bl2()` function.
995 If `SCP_BL2_BASE` is not defined then this step is not performed.
Sandrine Bailleux93d81d62014-06-24 14:19:36 +0100996
Juan Castillod1786372015-12-14 09:35:25 +00009972. Loading the BL31 binary image into secure RAM from non-volatile storage. To
998 load the BL31 image, BL2 makes use of the `meminfo` structure passed to it
Harry Liebeld265bd72014-01-31 19:04:10 +0000999 by BL1. This structure allows BL2 to calculate how much secure RAM is
1000 available for its use. The platform also defines the address in secure RAM
Juan Castillod1786372015-12-14 09:35:25 +00001001 where BL31 is loaded through the constant `BL31_BASE`. BL2 uses this
1002 information to determine if there is enough memory to load the BL31 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001003
Juan Castillod1786372015-12-14 09:35:25 +000010043. (Optional) Loading the BL32 binary image (if present) from platform
1005 provided non-volatile storage. To load the BL32 image, BL2 makes use of
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001006 the `meminfo` returned by the `bl2_plat_get_bl32_meminfo()` function.
Juan Castillod1786372015-12-14 09:35:25 +00001007 The platform also defines the address in memory where BL32 is loaded
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001008 through the optional constant `BL32_BASE`. BL2 uses this information
Juan Castillod1786372015-12-14 09:35:25 +00001009 to determine if there is enough memory to load the BL32 image.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001010 If `BL32_BASE` is not defined then this and the next step is not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +00001011
Juan Castillod1786372015-12-14 09:35:25 +000010124. (Optional) Arranging to pass control to the BL32 image (if present) that
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001013 has been pre-loaded at `BL32_BASE`. BL2 populates an `entry_point_info`
Dan Handley1151c822014-04-15 11:38:38 +01001014 structure in memory provided by the platform with information about how
Juan Castillod1786372015-12-14 09:35:25 +00001015 BL31 should pass control to the BL32 image.
Achin Guptaa3050ed2014-02-19 17:52:35 +00001016
Juan Castillod1786372015-12-14 09:35:25 +000010175. Loading the normal world BL33 binary image into non-secure DRAM from
1018 platform storage and arranging for BL31 to pass control to this image. This
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001019 address is determined using the `plat_get_ns_image_entrypoint()` function
1020 described below.
1021
10226. BL2 populates an `entry_point_info` structure in memory provided by the
Juan Castillod1786372015-12-14 09:35:25 +00001023 platform with information about how BL31 should pass control to the
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001024 other BL images.
1025
Achin Gupta4f6ad662013-10-25 09:08:21 +01001026The following functions must be implemented by the platform port to enable BL2
1027to perform the above tasks.
1028
1029
1030### Function : bl2_early_platform_setup() [mandatory]
1031
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001032 Argument : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001033 Return : void
1034
1035This function executes with the MMU and data caches disabled. It is only called
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001036by the primary CPU. The arguments to this function is the address of the
1037`meminfo` structure populated by BL1.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001038
1039The platform must copy the contents of the `meminfo` structure into a private
1040variable as the original memory may be subsequently overwritten by BL2. The
1041copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +00001042`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001043
Dan Handley4a75b842015-03-19 19:24:43 +00001044In ARM standard platforms, this function also initializes the storage
1045abstraction layer used to load further bootloader images. It is necessary to do
Juan Castillof59821d2015-12-10 15:49:17 +00001046this early on platforms with a SCP_BL2 image, since the later
1047`bl2_platform_setup` must be done after SCP_BL2 is loaded.
Dan Handley4a75b842015-03-19 19:24:43 +00001048
Achin Gupta4f6ad662013-10-25 09:08:21 +01001049
1050### Function : bl2_plat_arch_setup() [mandatory]
1051
1052 Argument : void
1053 Return : void
1054
1055This function executes with the MMU and data caches disabled. It is only called
1056by the primary CPU.
1057
1058The purpose of this function is to perform any architectural initialization
1059that varies across platforms, for example enabling the MMU (since the memory
1060map differs across platforms).
1061
1062
1063### Function : bl2_platform_setup() [mandatory]
1064
1065 Argument : void
1066 Return : void
1067
1068This function may execute with the MMU and data caches enabled if the platform
1069port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
1070called by the primary CPU.
1071
Achin Guptae4d084e2014-02-19 17:18:23 +00001072The purpose of this function is to perform any platform initialization
Dan Handley4a75b842015-03-19 19:24:43 +00001073specific to BL2.
Harry Liebelce19cf12014-04-01 19:28:07 +01001074
Dan Handley4a75b842015-03-19 19:24:43 +00001075In ARM standard platforms, this function performs security setup, including
1076configuration of the TrustZone controller to allow non-secure masters access
1077to most of DRAM. Part of DRAM is reserved for secure world use.
Harry Liebeld265bd72014-01-31 19:04:10 +00001078
Achin Gupta4f6ad662013-10-25 09:08:21 +01001079
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001080### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001081
1082 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001083 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001084
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001085This function should only be called on the cold boot path. It may execute with
1086the MMU and data caches enabled if the platform port does the necessary
1087initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001088
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001089The purpose of this function is to return a pointer to a `meminfo` structure
1090populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +01001091`bl2_early_platform_setup()` above.
1092
1093
Juan Castillof59821d2015-12-10 15:49:17 +00001094### Function : bl2_plat_get_scp_bl2_meminfo() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001095
1096 Argument : meminfo *
1097 Return : void
1098
1099This function is used to get the memory limits where BL2 can load the
Juan Castillof59821d2015-12-10 15:49:17 +00001100SCP_BL2 image. The meminfo provided by this is used by load_image() to
1101validate whether the SCP_BL2 image can be loaded within the given
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001102memory from the given base.
1103
1104
Juan Castillof59821d2015-12-10 15:49:17 +00001105### Function : bl2_plat_handle_scp_bl2() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001106
1107 Argument : image_info *
1108 Return : int
1109
Juan Castillof59821d2015-12-10 15:49:17 +00001110This function is called after loading SCP_BL2 image and it is used to perform
1111any platform-specific actions required to handle the SCP firmware. Typically it
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001112transfers the image into SCP memory using a platform-specific protocol and waits
1113until SCP executes it and signals to the Application Processor (AP) for BL2
1114execution to continue.
1115
1116This function returns 0 on success, a negative error code otherwise.
1117
1118
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001119### Function : bl2_plat_get_bl31_params() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +00001120
1121 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001122 Return : bl31_params *
Harry Liebeld265bd72014-01-31 19:04:10 +00001123
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001124BL2 platform code needs to return a pointer to a `bl31_params` structure it
Juan Castillod1786372015-12-14 09:35:25 +00001125will use for passing information to BL31. The `bl31_params` structure carries
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001126the following information.
1127 - Header describing the version information for interpreting the bl31_param
1128 structure
Juan Castillod1786372015-12-14 09:35:25 +00001129 - Information about executing the BL33 image in the `bl33_ep_info` field
1130 - Information about executing the BL32 image in the `bl32_ep_info` field
1131 - Information about the type and extents of BL31 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001132 `bl31_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001133 - Information about the type and extents of BL32 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001134 `bl32_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001135 - Information about the type and extents of BL33 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001136 `bl33_image_info` field
1137
1138The memory pointed by this structure and its sub-structures should be
Juan Castillod1786372015-12-14 09:35:25 +00001139accessible from BL31 initialisation code. BL31 might choose to copy the
1140necessary content, or maintain the structures until BL33 is initialised.
Harry Liebeld265bd72014-01-31 19:04:10 +00001141
1142
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001143### Funtion : bl2_plat_get_bl31_ep_info() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001144
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001145 Argument : void
1146 Return : entry_point_info *
1147
1148BL2 platform code returns a pointer which is used to populate the entry point
Juan Castillod1786372015-12-14 09:35:25 +00001149information for BL31 entry point. The location pointed by it should be
1150accessible from BL1 while processing the synchronous exception to run to BL31.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001151
Dan Handley4a75b842015-03-19 19:24:43 +00001152In ARM standard platforms this is allocated inside a bl2_to_bl31_params_mem
1153structure in BL2 memory.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001154
1155
1156### Function : bl2_plat_set_bl31_ep_info() [mandatory]
1157
1158 Argument : image_info *, entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001159 Return : void
1160
Juan Castillod1786372015-12-14 09:35:25 +00001161In the normal boot flow, this function is called after loading BL31 image and
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001162it can be used to overwrite the entry point set by loader and also set the
Juan Castillod1786372015-12-14 09:35:25 +00001163security state and SPSR which represents the entry point system state for BL31.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001164
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001165When booting an EL3 payload instead, this function is called after populating
1166its entry point address and can be used for the same purpose for the payload
1167image. It receives a null pointer as its first argument in this case.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001168
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001169### Function : bl2_plat_set_bl32_ep_info() [mandatory]
1170
1171 Argument : image_info *, entry_point_info *
1172 Return : void
1173
Juan Castillod1786372015-12-14 09:35:25 +00001174This function is called after loading BL32 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001175overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001176and SPSR which represents the entry point system state for BL32.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001177
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001178
1179### Function : bl2_plat_set_bl33_ep_info() [mandatory]
1180
1181 Argument : image_info *, entry_point_info *
1182 Return : void
1183
Juan Castillod1786372015-12-14 09:35:25 +00001184This function is called after loading BL33 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001185overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001186and SPSR which represents the entry point system state for BL33.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001187
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001188
1189### Function : bl2_plat_get_bl32_meminfo() [mandatory]
1190
1191 Argument : meminfo *
1192 Return : void
1193
1194This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001195BL32 image. The meminfo provided by this is used by load_image() to
1196validate whether the BL32 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001197memory from the given base.
1198
1199### Function : bl2_plat_get_bl33_meminfo() [mandatory]
1200
1201 Argument : meminfo *
1202 Return : void
1203
1204This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001205BL33 image. The meminfo provided by this is used by load_image() to
1206validate whether the BL33 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001207memory from the given base.
1208
1209### Function : bl2_plat_flush_bl31_params() [mandatory]
1210
1211 Argument : void
1212 Return : void
1213
1214Once BL2 has populated all the structures that needs to be read by BL1
Juan Castillod1786372015-12-14 09:35:25 +00001215and BL31 including the bl31_params structures and its sub-structures,
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001216the bl31_ep_info structure and any platform specific data. It flushes
1217all these data to the main memory so that it is available when we jump to
1218later Bootloader stages with MMU off
Achin Gupta4f6ad662013-10-25 09:08:21 +01001219
1220### Function : plat_get_ns_image_entrypoint() [mandatory]
1221
1222 Argument : void
1223 Return : unsigned long
1224
1225As previously described, BL2 is responsible for arranging for control to be
Juan Castillod1786372015-12-14 09:35:25 +00001226passed to a normal world BL image through BL31. This function returns the
1227entrypoint of that image, which BL31 uses to jump to it.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001228
Juan Castillod1786372015-12-14 09:35:25 +00001229BL2 is responsible for loading the normal world BL33 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001230
1231
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000012323.3 FWU Boot Loader Stage 2 (BL2U)
1233----------------------------------
1234
1235The AP Firmware Updater Configuration, BL2U, is an optional part of the FWU
1236process and is executed only by the primary CPU. BL1 passes control to BL2U at
1237`BL2U_BASE`. BL2U executes in Secure-EL1 and is responsible for:
1238
12391. (Optional) Transfering the optional SCP_BL2U binary image from AP secure
1240 memory to SCP RAM. BL2U uses the SCP_BL2U `image_info` passed by BL1.
1241 `SCP_BL2U_BASE` defines the address in AP secure memory where SCP_BL2U
1242 should be copied from. Subsequent handling of the SCP_BL2U image is
1243 implemented by the platform specific `bl2u_plat_handle_scp_bl2u()` function.
1244 If `SCP_BL2U_BASE` is not defined then this step is not performed.
1245
12462. Any platform specific setup required to perform the FWU process. For
1247 example, ARM standard platforms initialize the TZC controller so that the
1248 normal world can access DDR memory.
1249
1250The following functions must be implemented by the platform port to enable
1251BL2U to perform the tasks mentioned above.
1252
1253### Function : bl2u_early_platform_setup() [mandatory]
1254
1255 Argument : meminfo *mem_info, void *plat_info
1256 Return : void
1257
1258This function executes with the MMU and data caches disabled. It is only
1259called by the primary CPU. The arguments to this function is the address
1260of the `meminfo` structure and platform specific info provided by BL1.
1261
1262The platform must copy the contents of the `mem_info` and `plat_info` into
1263private storage as the original memory may be subsequently overwritten by BL2U.
1264
1265On ARM CSS platforms `plat_info` is interpreted as an `image_info_t` structure,
1266to extract SCP_BL2U image information, which is then copied into a private
1267variable.
1268
1269### Function : bl2u_plat_arch_setup() [mandatory]
1270
1271 Argument : void
1272 Return : void
1273
1274This function executes with the MMU and data caches disabled. It is only
1275called by the primary CPU.
1276
1277The purpose of this function is to perform any architectural initialization
1278that varies across platforms, for example enabling the MMU (since the memory
1279map differs across platforms).
1280
1281### Function : bl2u_platform_setup() [mandatory]
1282
1283 Argument : void
1284 Return : void
1285
1286This function may execute with the MMU and data caches enabled if the platform
1287port does the necessary initialization in `bl2u_plat_arch_setup()`. It is only
1288called by the primary CPU.
1289
1290The purpose of this function is to perform any platform initialization
1291specific to BL2U.
1292
1293In ARM standard platforms, this function performs security setup, including
1294configuration of the TrustZone controller to allow non-secure masters access
1295to most of DRAM. Part of DRAM is reserved for secure world use.
1296
1297### Function : bl2u_plat_handle_scp_bl2u() [optional]
1298
1299 Argument : void
1300 Return : int
1301
1302This function is used to perform any platform-specific actions required to
1303handle the SCP firmware. Typically it transfers the image into SCP memory using
1304a platform-specific protocol and waits until SCP executes it and signals to the
1305Application Processor (AP) for BL2U execution to continue.
1306
1307This function returns 0 on success, a negative error code otherwise.
1308This function is included if SCP_BL2U_BASE is defined.
1309
1310
13113.4 Boot Loader Stage 3-1 (BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001312---------------------------------
1313
Juan Castillod1786372015-12-14 09:35:25 +00001314During cold boot, the BL31 stage is executed only by the primary CPU. This is
Achin Gupta4f6ad662013-10-25 09:08:21 +01001315determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
Juan Castillod1786372015-12-14 09:35:25 +00001316control to BL31 at `BL31_BASE`. During warm boot, BL31 is executed by all
1317CPUs. BL31 executes at EL3 and is responsible for:
Achin Gupta4f6ad662013-10-25 09:08:21 +01001318
13191. Re-initializing all architectural and platform state. Although BL1 performs
Juan Castillod1786372015-12-14 09:35:25 +00001320 some of this initialization, BL31 remains resident in EL3 and must ensure
Achin Gupta4f6ad662013-10-25 09:08:21 +01001321 that EL3 architectural and platform state is completely initialized. It
1322 should make no assumptions about the system state when it receives control.
1323
13242. Passing control to a normal world BL image, pre-loaded at a platform-
Juan Castillod1786372015-12-14 09:35:25 +00001325 specific address by BL2. BL31 uses the `entry_point_info` structure that BL2
Achin Gupta4f6ad662013-10-25 09:08:21 +01001326 populated in memory to do this.
1327
Juan Castillod1786372015-12-14 09:35:25 +000013283. Providing runtime firmware services. Currently, BL31 only implements a
Achin Gupta4f6ad662013-10-25 09:08:21 +01001329 subset of the Power State Coordination Interface (PSCI) API as a runtime
1330 service. See Section 3.3 below for details of porting the PSCI
1331 implementation.
1332
Juan Castillod1786372015-12-14 09:35:25 +000013334. Optionally passing control to the BL32 image, pre-loaded at a platform-
1334 specific address by BL2. BL31 exports a set of apis that allow runtime
Achin Gupta35ca3512014-02-19 17:58:33 +00001335 services to specify the security state in which the next image should be
Juan Castillod1786372015-12-14 09:35:25 +00001336 executed and run the corresponding image. BL31 uses the `entry_point_info`
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001337 structure populated by BL2 to do this.
1338
Juan Castillod1786372015-12-14 09:35:25 +00001339If BL31 is a reset vector, It also needs to handle the reset as specified in
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001340section 2.2 before the tasks described above.
Achin Gupta35ca3512014-02-19 17:58:33 +00001341
Juan Castillod1786372015-12-14 09:35:25 +00001342The following functions must be implemented by the platform port to enable BL31
Achin Gupta4f6ad662013-10-25 09:08:21 +01001343to perform the above tasks.
1344
1345
1346### Function : bl31_early_platform_setup() [mandatory]
1347
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001348 Argument : bl31_params *, void *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001349 Return : void
1350
1351This function executes with the MMU and data caches disabled. It is only called
1352by the primary CPU. The arguments to this function are:
1353
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001354* The address of the `bl31_params` structure populated by BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001355* An opaque pointer that the platform may use as needed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001356
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001357The platform can copy the contents of the `bl31_params` structure and its
1358sub-structures into private variables if the original memory may be
Juan Castillod1786372015-12-14 09:35:25 +00001359subsequently overwritten by BL31 and similarly the `void *` pointing
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001360to the platform data also needs to be saved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001361
Dan Handley4a75b842015-03-19 19:24:43 +00001362In ARM standard platforms, BL2 passes a pointer to a `bl31_params` structure
Juan Castillod1786372015-12-14 09:35:25 +00001363in BL2 memory. BL31 copies the information in this pointer to internal data
Dan Handley4a75b842015-03-19 19:24:43 +00001364structures.
1365
Achin Gupta4f6ad662013-10-25 09:08:21 +01001366
1367### Function : bl31_plat_arch_setup() [mandatory]
1368
1369 Argument : void
1370 Return : void
1371
1372This function executes with the MMU and data caches disabled. It is only called
1373by the primary CPU.
1374
1375The purpose of this function is to perform any architectural initialization
1376that varies across platforms, for example enabling the MMU (since the memory
1377map differs across platforms).
1378
1379
1380### Function : bl31_platform_setup() [mandatory]
1381
1382 Argument : void
1383 Return : void
1384
1385This function may execute with the MMU and data caches enabled if the platform
1386port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
1387called by the primary CPU.
1388
1389The purpose of this function is to complete platform initialization so that both
Juan Castillod1786372015-12-14 09:35:25 +00001390BL31 runtime services and normal world software can function correctly.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001391
Dan Handley4a75b842015-03-19 19:24:43 +00001392In ARM standard platforms, this function does the following:
Achin Gupta4f6ad662013-10-25 09:08:21 +01001393* Initializes the generic interrupt controller.
Sandrine Bailleux9e864902014-03-31 11:25:18 +01001394* Enables system-level implementation of the generic timer counter.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001395* Grants access to the system counter timer module
Dan Handley4a75b842015-03-19 19:24:43 +00001396* Initializes the power controller device
Achin Gupta4f6ad662013-10-25 09:08:21 +01001397* Detects the system topology.
1398
1399
Soby Mathew78e61612015-12-09 11:28:43 +00001400### Function : bl31_plat_runtime_setup() [optional]
1401
1402 Argument : void
1403 Return : void
1404
1405The purpose of this function is allow the platform to perform any BL31 runtime
1406setup just prior to BL31 exit during cold boot. The default weak
1407implementation of this function will invoke `console_uninit()` which will
1408suppress any BL31 runtime logs.
1409
Soby Mathew080225d2015-12-09 11:38:43 +00001410In ARM Standard platforms, this function will initialize the BL31 runtime
1411console which will cause all further BL31 logs to be output to the
1412runtime console.
1413
Soby Mathew78e61612015-12-09 11:28:43 +00001414
Achin Gupta4f6ad662013-10-25 09:08:21 +01001415### Function : bl31_get_next_image_info() [mandatory]
1416
Achin Gupta35ca3512014-02-19 17:58:33 +00001417 Argument : unsigned int
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001418 Return : entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001419
1420This function may execute with the MMU and data caches enabled if the platform
1421port does the necessary initializations in `bl31_plat_arch_setup()`.
1422
1423This function is called by `bl31_main()` to retrieve information provided by
Juan Castillod1786372015-12-14 09:35:25 +00001424BL2 for the next image in the security state specified by the argument. BL31
Achin Gupta35ca3512014-02-19 17:58:33 +00001425uses this information to pass control to that image in the specified security
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001426state. This function must return a pointer to the `entry_point_info` structure
Achin Gupta35ca3512014-02-19 17:58:33 +00001427(that was copied during `bl31_early_platform_setup()`) if the image exists. It
1428should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001429
Dan Handley4a75b842015-03-19 19:24:43 +00001430### Function : plat_get_syscnt_freq() [mandatory]
1431
1432 Argument : void
1433 Return : uint64_t
1434
1435This function is used by the architecture setup code to retrieve the counter
1436frequency for the CPU's generic timer. This value will be programmed into the
1437`CNTFRQ_EL0` register. In ARM standard platforms, it returns the base frequency
1438of the system counter, which is retrieved from the first entry in the frequency
1439modes table.
1440
Achin Gupta4f6ad662013-10-25 09:08:21 +01001441
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001442### #define : PLAT_PERCPU_BAKERY_LOCK_SIZE [optional]
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001443
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001444 When `USE_COHERENT_MEM = 0`, this constant defines the total memory (in
1445 bytes) aligned to the cache line boundary that should be allocated per-cpu to
1446 accommodate all the bakery locks.
1447
1448 If this constant is not defined when `USE_COHERENT_MEM = 0`, the linker
1449 calculates the size of the `bakery_lock` input section, aligns it to the
1450 nearest `CACHE_WRITEBACK_GRANULE`, multiplies it with `PLATFORM_CORE_COUNT`
1451 and stores the result in a linker symbol. This constant prevents a platform
1452 from relying on the linker and provide a more efficient mechanism for
1453 accessing per-cpu bakery lock information.
1454
1455 If this constant is defined and its value is not equal to the value
1456 calculated by the linker then a link time assertion is raised. A compile time
1457 assertion is raised if the value of the constant is not aligned to the cache
1458 line boundary.
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001459
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000014603.5 Power State Coordination Interface (in BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001461------------------------------------------------
1462
1463The ARM Trusted Firmware's implementation of the PSCI API is based around the
Soby Mathew58523c02015-06-08 12:32:50 +01001464concept of a _power domain_. A _power domain_ is a CPU or a logical group of
1465CPUs which share some state on which power management operations can be
1466performed as specified by [PSCI]. Each CPU in the system is assigned a cpu
1467index which is a unique number between `0` and `PLATFORM_CORE_COUNT - 1`.
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00001468The _power domains_ are arranged in a hierarchical tree structure and
Soby Mathew58523c02015-06-08 12:32:50 +01001469each _power domain_ can be identified in a system by the cpu index of any CPU
1470that is part of that domain and a _power domain level_. A processing element
1471(for example, a CPU) is at level 0. If the _power domain_ node above a CPU is
1472a logical grouping of CPUs that share some state, then level 1 is that group
1473of CPUs (for example, a cluster), and level 2 is a group of clusters
1474(for example, the system). More details on the power domain topology and its
1475organization can be found in [Power Domain Topology Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +01001476
Juan Castillod1786372015-12-14 09:35:25 +00001477BL31's platform initialization code exports a pointer to the platform-specific
Achin Gupta4f6ad662013-10-25 09:08:21 +01001478power management operations required for the PSCI implementation to function
Soby Mathew58523c02015-06-08 12:32:50 +01001479correctly. This information is populated in the `plat_psci_ops` structure. The
1480PSCI implementation calls members of the `plat_psci_ops` structure for performing
1481power management operations on the power domains. For example, the target
1482CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `pwr_domain_on()`
1483handler (if present) is called for the CPU power domain.
1484
1485The `power-state` parameter of a PSCI `CPU_SUSPEND` call can be used to
1486describe composite power states specific to a platform. The PSCI implementation
1487defines a generic representation of the power-state parameter viz which is an
1488array of local power states where each index corresponds to a power domain
1489level. Each entry contains the local power state the power domain at that power
1490level could enter. It depends on the `validate_power_state()` handler to
1491convert the power-state parameter (possibly encoding a composite power state)
1492passed in a PSCI `CPU_SUSPEND` call to this representation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001493
1494The following functions must be implemented to initialize PSCI functionality in
1495the ARM Trusted Firmware.
1496
1497
Soby Mathew58523c02015-06-08 12:32:50 +01001498### Function : plat_get_target_pwr_state() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001499
Soby Mathew58523c02015-06-08 12:32:50 +01001500 Argument : unsigned int, const plat_local_state_t *, unsigned int
1501 Return : plat_local_state_t
Achin Gupta4f6ad662013-10-25 09:08:21 +01001502
Soby Mathew58523c02015-06-08 12:32:50 +01001503The PSCI generic code uses this function to let the platform participate in
1504state coordination during a power management operation. The function is passed
1505a pointer to an array of platform specific local power state `states` (second
1506argument) which contains the requested power state for each CPU at a particular
1507power domain level `lvl` (first argument) within the power domain. The function
1508is expected to traverse this array of upto `ncpus` (third argument) and return
1509a coordinated target power state by the comparing all the requested power
1510states. The target power state should not be deeper than any of the requested
1511power states.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001512
Soby Mathew58523c02015-06-08 12:32:50 +01001513A weak definition of this API is provided by default wherein it assumes
1514that the platform assigns a local state value in order of increasing depth
1515of the power state i.e. for two power states X & Y, if X < Y
1516then X represents a shallower power state than Y. As a result, the
1517coordinated target local power state for a power domain will be the minimum
1518of the requested local power state values.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001519
1520
Soby Mathew58523c02015-06-08 12:32:50 +01001521### Function : plat_get_power_domain_tree_desc() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001522
Soby Mathew58523c02015-06-08 12:32:50 +01001523 Argument : void
1524 Return : const unsigned char *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001525
Soby Mathew58523c02015-06-08 12:32:50 +01001526This function returns a pointer to the byte array containing the power domain
1527topology tree description. The format and method to construct this array are
Juan Castillod1786372015-12-14 09:35:25 +00001528described in [Power Domain Topology Design]. The BL31 PSCI initilization code
Soby Mathew58523c02015-06-08 12:32:50 +01001529requires this array to be described by the platform, either statically or
1530dynamically, to initialize the power domain topology tree. In case the array
1531is populated dynamically, then plat_core_pos_by_mpidr() and
1532plat_my_core_pos() should also be implemented suitably so that the topology
1533tree description matches the CPU indices returned by these APIs. These APIs
1534together form the platform interface for the PSCI topology framework.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001535
1536
Soby Mathew58523c02015-06-08 12:32:50 +01001537## Function : plat_setup_psci_ops() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001538
Soby Mathew58523c02015-06-08 12:32:50 +01001539 Argument : uintptr_t, const plat_psci_ops **
Achin Gupta4f6ad662013-10-25 09:08:21 +01001540 Return : int
1541
1542This function may execute with the MMU and data caches enabled if the platform
1543port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1544called by the primary CPU.
1545
Soby Mathew58523c02015-06-08 12:32:50 +01001546This function is called by PSCI initialization code. Its purpose is to let
1547the platform layer know about the warm boot entrypoint through the
1548`sec_entrypoint` (first argument) and to export handler routines for
1549platform-specific psci power management actions by populating the passed
Juan Castillod1786372015-12-14 09:35:25 +00001550pointer with a pointer to BL31's private `plat_psci_ops` structure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001551
1552A description of each member of this structure is given below. Please refer to
Dan Handley4a75b842015-03-19 19:24:43 +00001553the ARM FVP specific implementation of these handlers in
Soby Mathew58523c02015-06-08 12:32:50 +01001554[plat/arm/board/fvp/fvp_pm.c] as an example. For each PSCI function that the
1555platform wants to support, the associated operation or operations in this
1556structure must be provided and implemented (Refer section 4 of
1557[Firmware Design] for the PSCI API supported in Trusted Firmware). To disable
1558a PSCI function in a platform port, the operation should be removed from this
1559structure instead of providing an empty implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001560
Soby Mathew58523c02015-06-08 12:32:50 +01001561#### plat_psci_ops.cpu_standby()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001562
Soby Mathew58523c02015-06-08 12:32:50 +01001563Perform the platform-specific actions to enter the standby state for a cpu
1564indicated by the passed argument. This provides a fast path for CPU standby
1565wherein overheads of PSCI state management and lock acquistion is avoided.
1566For this handler to be invoked by the PSCI `CPU_SUSPEND` API implementation,
1567the suspend state type specified in the `power-state` parameter should be
1568STANDBY and the target power domain level specified should be the CPU. The
1569handler should put the CPU into a low power retention state (usually by
1570issuing a wfi instruction) and ensure that it can be woken up from that
1571state by a normal interrupt. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001572
Soby Mathew58523c02015-06-08 12:32:50 +01001573#### plat_psci_ops.pwr_domain_on()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001574
Soby Mathew58523c02015-06-08 12:32:50 +01001575Perform the platform specific actions to power on a CPU, specified
1576by the `MPIDR` (first argument). The generic code expects the platform to
1577return PSCI_E_SUCCESS on success or PSCI_E_INTERN_FAIL for any failure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001578
Soby Mathew58523c02015-06-08 12:32:50 +01001579#### plat_psci_ops.pwr_domain_off()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001580
Soby Mathew58523c02015-06-08 12:32:50 +01001581Perform the platform specific actions to prepare to power off the calling CPU
1582and its higher parent power domain levels as indicated by the `target_state`
1583(first argument). It is called by the PSCI `CPU_OFF` API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001584
Soby Mathew58523c02015-06-08 12:32:50 +01001585The `target_state` encodes the platform coordinated target local power states
1586for the CPU power domain and its parent power domain levels. The handler
1587needs to perform power management operation corresponding to the local state
1588at each power level.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001589
Soby Mathew58523c02015-06-08 12:32:50 +01001590For this handler, the local power state for the CPU power domain will be a
1591power down state where as it could be either power down, retention or run state
1592for the higher power domain levels depending on the result of state
1593coordination. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001594
Soby Mathew58523c02015-06-08 12:32:50 +01001595#### plat_psci_ops.pwr_domain_suspend()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001596
Soby Mathew58523c02015-06-08 12:32:50 +01001597Perform the platform specific actions to prepare to suspend the calling
1598CPU and its higher parent power domain levels as indicated by the
1599`target_state` (first argument). It is called by the PSCI `CPU_SUSPEND`
1600API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001601
Soby Mathew58523c02015-06-08 12:32:50 +01001602The `target_state` has a similar meaning as described in
1603the `pwr_domain_off()` operation. It encodes the platform coordinated
1604target local power states for the CPU power domain and its parent
1605power domain levels. The handler needs to perform power management operation
1606corresponding to the local state at each power level. The generic code
1607expects the handler to succeed.
1608
1609The difference between turning a power domain off versus suspending it
1610is that in the former case, the power domain is expected to re-initialize
1611its state when it is next powered on (see `pwr_domain_on_finish()`). In the
1612latter case, the power domain is expected to save enough state so that it can
Achin Gupta4f6ad662013-10-25 09:08:21 +01001613resume execution by restoring this state when its powered on (see
Soby Mathew58523c02015-06-08 12:32:50 +01001614`pwr_domain_suspend_finish()`).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001615
Soby Mathew58523c02015-06-08 12:32:50 +01001616#### plat_psci_ops.pwr_domain_on_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001617
1618This function is called by the PSCI implementation after the calling CPU is
1619powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1620It performs the platform-specific setup required to initialize enough state for
1621this CPU to enter the normal world and also provide secure runtime firmware
1622services.
1623
Soby Mathew58523c02015-06-08 12:32:50 +01001624The `target_state` (first argument) is the prior state of the power domains
1625immediately before the CPU was turned on. It indicates which power domains
1626above the CPU might require initialization due to having previously been in
1627low power states. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001628
Soby Mathew58523c02015-06-08 12:32:50 +01001629#### plat_psci_ops.pwr_domain_suspend_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001630
1631This function is called by the PSCI implementation after the calling CPU is
1632powered on and released from reset in response to an asynchronous wakeup
1633event, for example a timer interrupt that was programmed by the CPU during the
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001634`CPU_SUSPEND` call or `SYSTEM_SUSPEND` call. It performs the platform-specific
1635setup required to restore the saved state for this CPU to resume execution
1636in the normal world and also provide secure runtime firmware services.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001637
Soby Mathew58523c02015-06-08 12:32:50 +01001638The `target_state` (first argument) has a similar meaning as described in
1639the `pwr_domain_on_finish()` operation. The generic code expects the platform
1640to succeed.
Soby Mathew539dced2014-10-02 16:56:51 +01001641
Soby Mathew58523c02015-06-08 12:32:50 +01001642#### plat_psci_ops.validate_power_state()
Soby Mathew539dced2014-10-02 16:56:51 +01001643
1644This function is called by the PSCI implementation during the `CPU_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001645call to validate the `power_state` parameter of the PSCI API and if valid,
1646populate it in `req_state` (second argument) array as power domain level
1647specific local states. If the `power_state` is invalid, the platform must
1648return PSCI_E_INVALID_PARAMS as error, which is propagated back to the
1649normal world PSCI client.
Soby Mathew539dced2014-10-02 16:56:51 +01001650
Soby Mathew58523c02015-06-08 12:32:50 +01001651#### plat_psci_ops.validate_ns_entrypoint()
Soby Mathew539dced2014-10-02 16:56:51 +01001652
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001653This function is called by the PSCI implementation during the `CPU_SUSPEND`,
1654`SYSTEM_SUSPEND` and `CPU_ON` calls to validate the non-secure `entry_point`
Soby Mathew58523c02015-06-08 12:32:50 +01001655parameter passed by the normal world. If the `entry_point` is invalid,
1656the platform must return PSCI_E_INVALID_ADDRESS as error, which is
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001657propagated back to the normal world PSCI client.
1658
Soby Mathew58523c02015-06-08 12:32:50 +01001659#### plat_psci_ops.get_sys_suspend_power_state()
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001660
1661This function is called by the PSCI implementation during the `SYSTEM_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001662call to get the `req_state` parameter from platform which encodes the power
1663domain level specific local states to suspend to system affinity level. The
1664`req_state` will be utilized to do the PSCI state coordination and
1665`pwr_domain_suspend()` will be invoked with the coordinated target state to
1666enter system suspend.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001667
Achin Gupta4f6ad662013-10-25 09:08:21 +01001668
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000016693.6 Interrupt Management framework (in BL31)
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001670----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00001671BL31 implements an Interrupt Management Framework (IMF) to manage interrupts
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001672generated in either security state and targeted to EL1 or EL2 in the non-secure
1673state or EL3/S-EL1 in the secure state. The design of this framework is
1674described in the [IMF Design Guide]
1675
1676A platform should export the following APIs to support the IMF. The following
Dan Handley4a75b842015-03-19 19:24:43 +00001677text briefly describes each api and its implementation in ARM standard
1678platforms. The API implementation depends upon the type of interrupt controller
Soby Mathew81123e82015-11-23 14:01:21 +00001679present in the platform. ARM standard platform layer supports both [ARM Generic
1680Interrupt Controller version 2.0 (GICv2)][ARM GIC Architecture Specification 2.0]
1681and [3.0 (GICv3)][ARM GIC Architecture Specification 3.0]. Juno builds the ARM
1682Standard layer to use GICv2 and the FVP can be configured to use either GICv2 or
1683GICv3 depending on the build flag `FVP_USE_GIC_DRIVER` (See FVP platform
1684specific build options in [User Guide] for more details).
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001685
1686### Function : plat_interrupt_type_to_line() [mandatory]
1687
1688 Argument : uint32_t, uint32_t
1689 Return : uint32_t
1690
1691The ARM processor signals an interrupt exception either through the IRQ or FIQ
1692interrupt line. The specific line that is signaled depends on how the interrupt
1693controller (IC) reports different interrupt types from an execution context in
1694either security state. The IMF uses this API to determine which interrupt line
1695the platform IC uses to signal each type of interrupt supported by the framework
Soby Mathew81123e82015-11-23 14:01:21 +00001696from a given security state. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001697
1698The first parameter will be one of the `INTR_TYPE_*` values (see [IMF Design
1699Guide]) indicating the target type of the interrupt, the second parameter is the
1700security state of the originating execution context. The return result is the
1701bit position in the `SCR_EL3` register of the respective interrupt trap: IRQ=1,
1702FIQ=2.
1703
Soby Mathew81123e82015-11-23 14:01:21 +00001704In the case of ARM standard platforms using GICv2, S-EL1 interrupts are
1705configured as FIQs and Non-secure interrupts as IRQs from either security
1706state.
1707
1708In the case of ARM standard platforms using GICv3, the interrupt line to be
1709configured depends on the security state of the execution context when the
1710interrupt is signalled and are as follows:
1711* The S-EL1 interrupts are signaled as IRQ in S-EL0/1 context and as FIQ in
1712 NS-EL0/1/2 context.
1713* The Non secure interrupts are signaled as FIQ in S-EL0/1 context and as IRQ
1714 in the NS-EL0/1/2 context.
1715* The EL3 interrupts are signaled as FIQ in both S-EL0/1 and NS-EL0/1/2
1716 context.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001717
1718
1719### Function : plat_ic_get_pending_interrupt_type() [mandatory]
1720
1721 Argument : void
1722 Return : uint32_t
1723
1724This API returns the type of the highest priority pending interrupt at the
1725platform IC. The IMF uses the interrupt type to retrieve the corresponding
1726handler function. `INTR_TYPE_INVAL` is returned when there is no interrupt
1727pending. The valid interrupt types that can be returned are `INTR_TYPE_EL3`,
Soby Mathew81123e82015-11-23 14:01:21 +00001728`INTR_TYPE_S_EL1` and `INTR_TYPE_NS`. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001729
Soby Mathew81123e82015-11-23 14:01:21 +00001730In the case of ARM standard platforms using GICv2, the _Highest Priority
1731Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of
1732the pending interrupt. The type of interrupt depends upon the id value as
1733follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001734
17351. id < 1022 is reported as a S-EL1 interrupt
17362. id = 1022 is reported as a Non-secure interrupt.
17373. id = 1023 is reported as an invalid interrupt type.
1738
Soby Mathew81123e82015-11-23 14:01:21 +00001739In the case of ARM standard platforms using GICv3, the system register
1740`ICC_HPPIR0_EL1`, _Highest Priority Pending group 0 Interrupt Register_,
1741is read to determine the id of the pending interrupt. The type of interrupt
1742depends upon the id value as follows.
1743
17441. id = `PENDING_G1S_INTID` (1020) is reported as a S-EL1 interrupt
17452. id = `PENDING_G1NS_INTID` (1021) is reported as a Non-secure interrupt.
17463. id = `GIC_SPURIOUS_INTERRUPT` (1023) is reported as an invalid interrupt type.
17474. All other interrupt id's are reported as EL3 interrupt.
1748
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001749
1750### Function : plat_ic_get_pending_interrupt_id() [mandatory]
1751
1752 Argument : void
1753 Return : uint32_t
1754
1755This API returns the id of the highest priority pending interrupt at the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00001756platform IC. `INTR_ID_UNAVAILABLE` is returned when there is no interrupt
Soby Mathew54718412015-10-27 10:01:06 +00001757pending.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001758
Soby Mathew81123e82015-11-23 14:01:21 +00001759In the case of ARM standard platforms using GICv2, the _Highest Priority
1760Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of the
1761pending interrupt. The id that is returned by API depends upon the value of
1762the id read from the interrupt controller as follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001763
17641. id < 1022. id is returned as is.
17652. id = 1022. The _Aliased Highest Priority Pending Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00001766 (`GICC_AHPPIR`) is read to determine the id of the non-secure interrupt.
1767 This id is returned by the API.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010017683. id = 1023. `INTR_ID_UNAVAILABLE` is returned.
1769
Soby Mathew81123e82015-11-23 14:01:21 +00001770In the case of ARM standard platforms using GICv3, if the API is invoked from
1771EL3, the system register `ICC_HPPIR0_EL1`, _Highest Priority Pending Interrupt
1772group 0 Register_, is read to determine the id of the pending interrupt. The id
1773that is returned by API depends upon the value of the id read from the
1774interrupt controller as follows.
1775
17761. id < `PENDING_G1S_INTID` (1020). id is returned as is.
17772. id = `PENDING_G1S_INTID` (1020) or `PENDING_G1NS_INTID` (1021). The system
1778 register `ICC_HPPIR1_EL1`, _Highest Priority Pending Interrupt group 1
1779 Register_ is read to determine the id of the group 1 interrupt. This id
1780 is returned by the API as long as it is a valid interrupt id
17813. If the id is any of the special interrupt identifiers,
1782 `INTR_ID_UNAVAILABLE` is returned.
1783
1784When the API invoked from S-EL1 for GICv3 systems, the id read from system
1785register `ICC_HPPIR1_EL1`, _Highest Priority Pending group 1 Interrupt
1786Register_, is returned if is not equal to GIC_SPURIOUS_INTERRUPT (1023) else
1787`INTR_ID_UNAVAILABLE` is returned.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001788
1789### Function : plat_ic_acknowledge_interrupt() [mandatory]
1790
1791 Argument : void
1792 Return : uint32_t
1793
1794This API is used by the CPU to indicate to the platform IC that processing of
1795the highest pending interrupt has begun. It should return the id of the
1796interrupt which is being processed.
1797
Soby Mathew81123e82015-11-23 14:01:21 +00001798This function in ARM standard platforms using GICv2, reads the _Interrupt
1799Acknowledge Register_ (`GICC_IAR`). This changes the state of the highest
1800priority pending interrupt from pending to active in the interrupt controller.
1801It returns the value read from the `GICC_IAR`. This value is the id of the
1802interrupt whose state has been changed.
1803
1804In the case of ARM standard platforms using GICv3, if the API is invoked
1805from EL3, the function reads the system register `ICC_IAR0_EL1`, _Interrupt
1806Acknowledge Register group 0_. If the API is invoked from S-EL1, the function
1807reads the system register `ICC_IAR1_EL1`, _Interrupt Acknowledge Register
1808group 1_. The read changes the state of the highest pending interrupt from
1809pending to active in the interrupt controller. The value read is returned
1810and is the id of the interrupt whose state has been changed.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001811
1812The TSP uses this API to start processing of the secure physical timer
1813interrupt.
1814
1815
1816### Function : plat_ic_end_of_interrupt() [mandatory]
1817
1818 Argument : uint32_t
1819 Return : void
1820
1821This API is used by the CPU to indicate to the platform IC that processing of
1822the interrupt corresponding to the id (passed as the parameter) has
1823finished. The id should be the same as the id returned by the
1824`plat_ic_acknowledge_interrupt()` API.
1825
Dan Handley4a75b842015-03-19 19:24:43 +00001826ARM standard platforms write the id to the _End of Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00001827(`GICC_EOIR`) in case of GICv2, and to `ICC_EOIR0_EL1` or `ICC_EOIR1_EL1`
1828system register in case of GICv3 depending on where the API is invoked from,
1829EL3 or S-EL1. This deactivates the corresponding interrupt in the interrupt
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001830controller.
1831
1832The TSP uses this API to finish processing of the secure physical timer
1833interrupt.
1834
1835
1836### Function : plat_ic_get_interrupt_type() [mandatory]
1837
1838 Argument : uint32_t
1839 Return : uint32_t
1840
1841This API returns the type of the interrupt id passed as the parameter.
1842`INTR_TYPE_INVAL` is returned if the id is invalid. If the id is valid, a valid
1843interrupt type (one of `INTR_TYPE_EL3`, `INTR_TYPE_S_EL1` and `INTR_TYPE_NS`) is
1844returned depending upon how the interrupt has been configured by the platform
Soby Mathew81123e82015-11-23 14:01:21 +00001845IC. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001846
Soby Mathew81123e82015-11-23 14:01:21 +00001847ARM standard platforms using GICv2 configures S-EL1 interrupts as Group0 interrupts
1848and Non-secure interrupts as Group1 interrupts. It reads the group value
1849corresponding to the interrupt id from the relevant _Interrupt Group Register_
1850(`GICD_IGROUPRn`). It uses the group value to determine the type of interrupt.
1851
1852In the case of ARM standard platforms using GICv3, both the _Interrupt Group
1853Register_ (`GICD_IGROUPRn`) and _Interrupt Group Modifier Register_
1854(`GICD_IGRPMODRn`) is read to figure out whether the interrupt is configured
1855as Group 0 secure interrupt, Group 1 secure interrupt or Group 1 NS interrupt.
Dan Handley4a75b842015-03-19 19:24:43 +00001856
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001857
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000018583.7 Crash Reporting mechanism (in BL31)
Soby Mathewc67b09b2014-07-14 16:57:23 +01001859----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00001860BL31 implements a crash reporting mechanism which prints the various registers
Sandrine Bailleux44804252014-08-06 11:27:23 +01001861of the CPU to enable quick crash analysis and debugging. It requires that a
1862console is designated as the crash console by the platform which will be used to
1863print the register dump.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001864
Sandrine Bailleux44804252014-08-06 11:27:23 +01001865The following functions must be implemented by the platform if it wants crash
Juan Castillod1786372015-12-14 09:35:25 +00001866reporting mechanism in BL31. The functions are implemented in assembly so that
Sandrine Bailleux44804252014-08-06 11:27:23 +01001867they can be invoked without a C Runtime stack.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001868
1869### Function : plat_crash_console_init
1870
1871 Argument : void
1872 Return : int
1873
Sandrine Bailleux44804252014-08-06 11:27:23 +01001874This API is used by the crash reporting mechanism to initialize the crash
1875console. It should only use the general purpose registers x0 to x2 to do the
1876initialization and returns 1 on success.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001877
Soby Mathewc67b09b2014-07-14 16:57:23 +01001878### Function : plat_crash_console_putc
1879
1880 Argument : int
1881 Return : int
1882
1883This API is used by the crash reporting mechanism to print a character on the
1884designated crash console. It should only use general purpose registers x1 and
1885x2 to do its work. The parameter and the return value are in general purpose
1886register x0.
1887
Soby Mathew27713fb2014-09-08 17:51:01 +010018884. Build flags
1889---------------
1890
Soby Mathew58523c02015-06-08 12:32:50 +01001891* **ENABLE_PLAT_COMPAT**
1892 All the platforms ports conforming to this API specification should define
1893 the build flag `ENABLE_PLAT_COMPAT` to 0 as the compatibility layer should
1894 be disabled. For more details on compatibility layer, refer
1895 [Migration Guide].
1896
Soby Mathew27713fb2014-09-08 17:51:01 +01001897There are some build flags which can be defined by the platform to control
1898inclusion or exclusion of certain BL stages from the FIP image. These flags
1899need to be defined in the platform makefile which will get included by the
1900build system.
1901
Soby Mathew27713fb2014-09-08 17:51:01 +01001902* **NEED_BL33**
1903 By default, this flag is defined `yes` by the build system and `BL33`
1904 build option should be supplied as a build option. The platform has the option
Juan Castillod1786372015-12-14 09:35:25 +00001905 of excluding the BL33 image in the `fip` image by defining this flag to
Soby Mathew27713fb2014-09-08 17:51:01 +01001906 `no`.
1907
19085. C Library
Harry Liebela960f282013-12-12 16:03:44 +00001909-------------
1910
1911To avoid subtle toolchain behavioral dependencies, the header files provided
1912by the compiler are not used. The software is built with the `-nostdinc` flag
1913to ensure no headers are included from the toolchain inadvertently. Instead the
1914required headers are included in the ARM Trusted Firmware source tree. The
1915library only contains those C library definitions required by the local
1916implementation. If more functionality is required, the needed library functions
1917will need to be added to the local implementation.
1918
1919Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
1920headers have been cut down in order to simplify the implementation. In order to
1921minimize changes to the header files, the [FreeBSD] layout has been maintained.
1922The generic C library definitions can be found in `include/stdlib` with more
1923system and machine specific declarations in `include/stdlib/sys` and
1924`include/stdlib/machine`.
1925
1926The local C library implementations can be found in `lib/stdlib`. In order to
1927extend the C library these files may need to be modified. It is recommended to
1928use a release version of [FreeBSD] as a starting point.
1929
1930The C library header files in the [FreeBSD] source tree are located in the
1931`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
1932can be found in the `sys/<machine-type>` directories. These files define things
1933like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
1934port for [FreeBSD] does not yet exist, the machine specific definitions are
1935based on existing machine types with similar properties (for example SPARC64).
1936
1937Where possible, C library function implementations were taken from [FreeBSD]
1938as found in the `lib/libc` directory.
1939
1940A copy of the [FreeBSD] sources can be downloaded with `git`.
1941
1942 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
1943
1944
Soby Mathew27713fb2014-09-08 17:51:01 +010019456. Storage abstraction layer
Harry Liebeld265bd72014-01-31 19:04:10 +00001946-----------------------------
1947
1948In order to improve platform independence and portability an storage abstraction
1949layer is used to load data from non-volatile platform storage.
1950
1951Each platform should register devices and their drivers via the Storage layer.
1952These drivers then need to be initialized by bootloader phases as
1953required in their respective `blx_platform_setup()` functions. Currently
1954storage access is only required by BL1 and BL2 phases. The `load_image()`
1955function uses the storage layer to access non-volatile platform storage.
1956
Dan Handley4a75b842015-03-19 19:24:43 +00001957It is mandatory to implement at least one storage driver. For the ARM
1958development platforms the Firmware Image Package (FIP) driver is provided as
1959the default means to load data from storage (see the "Firmware Image Package"
1960section in the [User Guide]). The storage layer is described in the header file
1961`include/drivers/io/io_storage.h`. The implementation of the common library
Sandrine Bailleux121f2ae2015-01-28 10:11:48 +00001962is in `drivers/io/io_storage.c` and the driver files are located in
1963`drivers/io/`.
Harry Liebeld265bd72014-01-31 19:04:10 +00001964
1965Each IO driver must provide `io_dev_*` structures, as described in
1966`drivers/io/io_driver.h`. These are returned via a mandatory registration
1967function that is called on platform initialization. The semi-hosting driver
1968implementation in `io_semihosting.c` can be used as an example.
1969
1970The Storage layer provides mechanisms to initialize storage devices before
1971IO operations are called. The basic operations supported by the layer
1972include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
1973Drivers do not have to implement all operations, but each platform must
1974provide at least one driver for a device capable of supporting generic
1975operations such as loading a bootloader image.
1976
1977The current implementation only allows for known images to be loaded by the
Juan Castillo16948ae2015-04-13 17:36:19 +01001978firmware. These images are specified by using their identifiers, as defined in
1979[include/plat/common/platform_def.h] (or a separate header file included from
1980there). The platform layer (`plat_get_image_source()`) then returns a reference
1981to a device and a driver-specific `spec` which will be understood by the driver
1982to allow access to the image data.
Harry Liebeld265bd72014-01-31 19:04:10 +00001983
1984The layer is designed in such a way that is it possible to chain drivers with
1985other drivers. For example, file-system drivers may be implemented on top of
1986physical block devices, both represented by IO devices with corresponding
1987drivers. In such a case, the file-system "binding" with the block device may
1988be deferred until the file-system device is initialised.
1989
1990The abstraction currently depends on structures being statically allocated
1991by the drivers and callers, as the system does not yet provide a means of
1992dynamically allocating memory. This may also have the affect of limiting the
1993amount of open resources per driver.
1994
1995
Achin Gupta4f6ad662013-10-25 09:08:21 +01001996- - - - - - - - - - - - - - - - - - - - - - - - - -
1997
Dan Handley4a75b842015-03-19 19:24:43 +00001998_Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01001999
2000
Yuping Luo6b140412016-01-15 11:17:27 +08002001[ARM GIC Architecture Specification 2.0]: http://infocenter.arm.com/help/topic/com.arm.doc.ihi0048b/index.html
2002[ARM GIC Architecture Specification 3.0]: http://infocenter.arm.com/help/topic/com.arm.doc.ihi0069b/index.html
Soby Mathew81123e82015-11-23 14:01:21 +00002003[IMF Design Guide]: interrupt-framework-design.md
2004[User Guide]: user-guide.md
2005[FreeBSD]: http://www.freebsd.org
2006[Firmware Design]: firmware-design.md
2007[Power Domain Topology Design]: psci-pd-tree.md
2008[PSCI]: http://infocenter.arm.com/help/topic/com.arm.doc.den0022c/DEN0022C_Power_State_Coordination_Interface.pdf
2009[Migration Guide]: platform-migration-guide.md
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00002010[Firmware Update]: firmware-update.md
Achin Gupta4f6ad662013-10-25 09:08:21 +01002011
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00002012[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
2013[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
Dan Handley4a75b842015-03-19 19:24:43 +00002014[plat/arm/board/fvp/fvp_pm.c]: ../plat/arm/board/fvp/fvp_pm.c
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00002015[include/common/bl_common.h]: ../include/common/bl_common.h
Dan Handley4a75b842015-03-19 19:24:43 +00002016[include/plat/arm/common/arm_def.h]: ../include/plat/arm/common/arm_def.h
2017[include/plat/common/common_def.h]: ../include/plat/common/common_def.h
Dan Handleyb68954c2014-05-29 12:30:24 +01002018[include/plat/common/platform.h]: ../include/plat/common/platform.h
Dan Handley4a75b842015-03-19 19:24:43 +00002019[include/plat/arm/common/plat_arm.h]: ../include/plat/arm/common/plat_arm.h]