blob: 8dad4a0516ce902dabddf4f095966c165fc10ddf [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
Joakim Bech14a5b342014-11-25 10:55:26 +010071. [Introduction](#1--introduction)
82. [Common Modifications](#2--common-modifications)
9 * [Common mandatory modifications](#21-common-mandatory-modifications)
10 * [Handling reset](#22-handling-reset)
Soby Mathew58523c02015-06-08 12:32:50 +010011 * [Common mandatory modifications](#23-common-mandatory-modifications)
12 * [Common optional modifications](#24-common-optional-modifications)
Joakim Bech14a5b342014-11-25 10:55:26 +0100133. [Boot Loader stage specific modifications](#3--modifications-specific-to-a-boot-loader-stage)
14 * [Boot Loader stage 1 (BL1)](#31-boot-loader-stage-1-bl1)
15 * [Boot Loader stage 2 (BL2)](#32-boot-loader-stage-2-bl2)
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000016 * [FWU Boot Loader stage 2 (BL2U)](#33-fwu-boot-loader-stage-2-bl2u)
17 * [Boot Loader stage 3-1 (BL31)](#34-boot-loader-stage-3-1-bl31)
18 * [PSCI implementation (in BL31)](#35-power-state-coordination-interface-in-bl31)
19 * [Interrupt Management framework (in BL31)](#36--interrupt-management-framework-in-bl31)
20 * [Crash Reporting mechanism (in BL31)](#37--crash-reporting-mechanism-in-bl31)
Joakim Bech14a5b342014-11-25 10:55:26 +0100214. [Build flags](#4--build-flags)
225. [C Library](#5--c-library)
236. [Storage abstraction layer](#6--storage-abstraction-layer)
Achin Gupta4f6ad662013-10-25 09:08:21 +010024
25- - - - - - - - - - - - - - - - - -
26
271. Introduction
28----------------
29
Soby Mathew58523c02015-06-08 12:32:50 +010030Please note that this document has been updated for the new platform API
31as required by the PSCI v1.0 implementation. Please refer to the
32[Migration Guide] for the previous platform API.
33
Achin Gupta4f6ad662013-10-25 09:08:21 +010034Porting the ARM Trusted Firmware to a new platform involves making some
35mandatory and optional modifications for both the cold and warm boot paths.
36Modifications consist of:
37
38* Implementing a platform-specific function or variable,
39* Setting up the execution context in a certain way, or
40* Defining certain constants (for example #defines).
41
Dan Handley4a75b842015-03-19 19:24:43 +000042The platform-specific functions and variables are declared in
Dan Handleyb68954c2014-05-29 12:30:24 +010043[include/plat/common/platform.h]. The firmware provides a default implementation
44of variables and functions to fulfill the optional requirements. These
45implementations are all weakly defined; they are provided to ease the porting
46effort. Each platform port can override them with its own implementation if the
47default implementation is inadequate.
Achin Gupta4f6ad662013-10-25 09:08:21 +010048
Dan Handley4a75b842015-03-19 19:24:43 +000049Platform ports that want to be aligned with standard ARM platforms (for example
50FVP and Juno) may also use [include/plat/arm/common/plat_arm.h] and the
51corresponding source files in `plat/arm/common/`. These provide standard
52implementations for some of the required platform porting functions. However,
53using these functions requires the platform port to implement additional
54ARM standard platform porting functions. These additional functions are not
55documented here.
56
Achin Gupta4f6ad662013-10-25 09:08:21 +010057Some modifications are common to all Boot Loader (BL) stages. Section 2
58discusses these in detail. The subsequent sections discuss the remaining
59modifications for each BL stage in detail.
60
61This document should be read in conjunction with the ARM Trusted Firmware
62[User Guide].
63
64
652. Common modifications
66------------------------
67
68This section covers the modifications that should be made by the platform for
69each BL stage to correctly port the firmware stack. They are categorized as
70either mandatory or optional.
71
72
732.1 Common mandatory modifications
74----------------------------------
Sandrine Bailleuxef7fb9e2015-12-02 10:19:06 +000075
76A platform port must enable the Memory Management Unit (MMU) as well as the
77instruction and data caches for each BL stage. Setting up the translation
78tables is the responsibility of the platform port because memory maps differ
Sandrine Bailleux3c2c72f2016-04-26 14:49:57 +010079across platforms. A memory translation library (see `lib/xlat_tables/`) is
80provided to help in this setup. Note that although this library supports
Antonio Nino Diazf33fbb22016-03-31 09:08:56 +010081non-identity mappings, this is intended only for re-mapping peripheral physical
82addresses and allows platforms with high I/O addresses to reduce their virtual
83address space. All other addresses corresponding to code and data must currently
84use an identity mapping.
Sandrine Bailleuxef7fb9e2015-12-02 10:19:06 +000085
86In ARM standard platforms, each BL stage configures the MMU in the
87platform-specific architecture setup function, `blX_plat_arch_setup()`, and uses
88an identity mapping for all addresses.
Achin Gupta4f6ad662013-10-25 09:08:21 +010089
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010090If the build option `USE_COHERENT_MEM` is enabled, each platform can allocate a
Soby Mathewab8707e2015-01-08 18:02:44 +000091block of identity mapped secure memory with Device-nGnRE attributes aligned to
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010092page boundary (4K) for each BL stage. All sections which allocate coherent
93memory are grouped under `coherent_ram`. For ex: Bakery locks are placed in a
94section identified by name `bakery_lock` inside `coherent_ram` so that its
95possible for the firmware to place variables in it using the following C code
96directive:
Achin Gupta4f6ad662013-10-25 09:08:21 +010097
Soren Brinkmann65cd2992016-01-14 10:11:05 -080098 __section("bakery_lock")
Achin Gupta4f6ad662013-10-25 09:08:21 +010099
100Or alternatively the following assembler code directive:
101
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +0100102 .section bakery_lock
Achin Gupta4f6ad662013-10-25 09:08:21 +0100103
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +0100104The `coherent_ram` section is a sum of all sections like `bakery_lock` which are
105used to allocate any data structures that are accessed both when a CPU is
106executing with its MMU and caches enabled, and when it's running with its MMU
107and caches disabled. Examples are given below.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100108
109The following variables, functions and constants must be defined by the platform
110for the firmware to work correctly.
111
112
Dan Handleyb68954c2014-05-29 12:30:24 +0100113### File : platform_def.h [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100114
Dan Handleyb68954c2014-05-29 12:30:24 +0100115Each platform must ensure that a header file of this name is in the system
116include path with the following constants defined. This may require updating the
Dan Handley4a75b842015-03-19 19:24:43 +0000117list of `PLAT_INCLUDES` in the `platform.mk` file. In the ARM development
118platforms, this file is found in `plat/arm/board/<plat_name>/include/`.
119
120Platform ports may optionally use the file [include/plat/common/common_def.h],
121which provides typical values for some of the constants below. These values are
122likely to be suitable for all platform ports.
123
124Platform ports that want to be aligned with standard ARM platforms (for example
125FVP and Juno) may also use [include/plat/arm/common/arm_def.h], which provides
126standard values for some of the constants below. However, this requires the
127platform port to define additional platform porting constants in
128`platform_def.h`. These additional constants are not documented here.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129
James Morrisseyba3155b2013-10-29 10:56:46 +0000130* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100131
132 Defines the linker format used by the platform, for example
Dan Handley4a75b842015-03-19 19:24:43 +0000133 `elf64-littleaarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100134
James Morrisseyba3155b2013-10-29 10:56:46 +0000135* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100136
137 Defines the processor architecture for the linker by the platform, for
Dan Handley4a75b842015-03-19 19:24:43 +0000138 example `aarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100139
James Morrisseyba3155b2013-10-29 10:56:46 +0000140* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100141
142 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000143 by [plat/common/aarch64/platform_mp_stack.S] and
144 [plat/common/aarch64/platform_up_stack.S].
145
Dan Handley4a75b842015-03-19 19:24:43 +0000146* **define : CACHE_WRITEBACK_GRANULE**
147
148 Defines the size in bits of the largest cache line across all the cache
149 levels in the platform.
150
James Morrisseyba3155b2013-10-29 10:56:46 +0000151* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100152
153 Defines the character string printed by BL1 upon entry into the `bl1_main()`
154 function.
155
James Morrisseyba3155b2013-10-29 10:56:46 +0000156* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100157
158 Defines the total number of CPUs implemented by the platform across all
159 clusters in the system.
160
Soby Mathew58523c02015-06-08 12:32:50 +0100161* **#define : PLAT_NUM_PWR_DOMAINS**
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100162
Soby Mathew58523c02015-06-08 12:32:50 +0100163 Defines the total number of nodes in the power domain topology
164 tree at all the power domain levels used by the platform.
165 This macro is used by the PSCI implementation to allocate
166 data structures to represent power domain topology.
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100167
Soby Mathew58523c02015-06-08 12:32:50 +0100168* **#define : PLAT_MAX_PWR_LVL**
Soby Mathew8c32bc22015-02-12 14:45:02 +0000169
Soby Mathew58523c02015-06-08 12:32:50 +0100170 Defines the maximum power domain level that the power management operations
171 should apply to. More often, but not always, the power domain level
172 corresponds to affinity level. This macro allows the PSCI implementation
173 to know the highest power domain level that it should consider for power
174 management operations in the system that the platform implements. For
175 example, the Base AEM FVP implements two clusters with a configurable
176 number of CPUs and it reports the maximum power domain level as 1.
177
178* **#define : PLAT_MAX_OFF_STATE**
179
180 Defines the local power state corresponding to the deepest power down
181 possible at every power domain level in the platform. The local power
182 states for each level may be sparsely allocated between 0 and this value
183 with 0 being reserved for the RUN state. The PSCI implementation uses this
184 value to initialize the local power states of the power domain nodes and
185 to specify the requested power state for a PSCI_CPU_OFF call.
186
187* **#define : PLAT_MAX_RET_STATE**
188
189 Defines the local power state corresponding to the deepest retention state
190 possible at every power domain level in the platform. This macro should be
191 a value less than PLAT_MAX_OFF_STATE and greater than 0. It is used by the
Yatharth Kochar170fb932016-05-09 18:26:35 +0100192 PSCI implementation to distinguish between retention and power down local
Soby Mathew58523c02015-06-08 12:32:50 +0100193 power states within PSCI_CPU_SUSPEND call.
Soby Mathew8c32bc22015-02-12 14:45:02 +0000194
Yatharth Kochar170fb932016-05-09 18:26:35 +0100195* **#define : PLAT_MAX_PWR_LVL_STATES**
196
197 Defines the maximum number of local power states per power domain level
198 that the platform supports. The default value of this macro is 2 since
199 most platforms just support a maximum of two local power states at each
200 power domain level (power-down and retention). If the platform needs to
201 account for more local power states, then it must redefine this macro.
202
203 Currently, this macro is used by the Generic PSCI implementation to size
204 the array used for PSCI_STAT_COUNT/RESIDENCY accounting.
205
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100206* **#define : BL1_RO_BASE**
207
208 Defines the base address in secure ROM where BL1 originally lives. Must be
209 aligned on a page-size boundary.
210
211* **#define : BL1_RO_LIMIT**
212
213 Defines the maximum address in secure ROM that BL1's actual content (i.e.
214 excluding any data section allocated at runtime) can occupy.
215
216* **#define : BL1_RW_BASE**
217
218 Defines the base address in secure RAM where BL1's read-write data will live
219 at runtime. Must be aligned on a page-size boundary.
220
221* **#define : BL1_RW_LIMIT**
222
223 Defines the maximum address in secure RAM that BL1's read-write data can
224 occupy at runtime.
225
James Morrisseyba3155b2013-10-29 10:56:46 +0000226* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100227
228 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000229 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100230
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100231* **#define : BL2_LIMIT**
232
233 Defines the maximum address in secure RAM that the BL2 image can occupy.
234
James Morrisseyba3155b2013-10-29 10:56:46 +0000235* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100236
Juan Castillod1786372015-12-14 09:35:25 +0000237 Defines the base address in secure RAM where BL2 loads the BL31 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000238 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100239
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100240* **#define : BL31_LIMIT**
241
Juan Castillod1786372015-12-14 09:35:25 +0000242 Defines the maximum address in secure RAM that the BL31 image can occupy.
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100243
Juan Castillo16948ae2015-04-13 17:36:19 +0100244For every image, the platform must define individual identifiers that will be
245used by BL1 or BL2 to load the corresponding image into memory from non-volatile
246storage. For the sake of performance, integer numbers will be used as
247identifiers. The platform will use those identifiers to return the relevant
248information about the image to be loaded (file handler, load address,
249authentication information, etc.). The following image identifiers are
250mandatory:
251
252* **#define : BL2_IMAGE_ID**
253
254 BL2 image identifier, used by BL1 to load BL2.
255
256* **#define : BL31_IMAGE_ID**
257
Juan Castillod1786372015-12-14 09:35:25 +0000258 BL31 image identifier, used by BL2 to load BL31.
Juan Castillo16948ae2015-04-13 17:36:19 +0100259
260* **#define : BL33_IMAGE_ID**
261
Juan Castillod1786372015-12-14 09:35:25 +0000262 BL33 image identifier, used by BL2 to load BL33.
Juan Castillo16948ae2015-04-13 17:36:19 +0100263
264If Trusted Board Boot is enabled, the following certificate identifiers must
265also be defined:
266
Juan Castillo516beb52015-12-03 10:19:21 +0000267* **#define : TRUSTED_BOOT_FW_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100268
269 BL2 content certificate identifier, used by BL1 to load the BL2 content
270 certificate.
271
272* **#define : TRUSTED_KEY_CERT_ID**
273
274 Trusted key certificate identifier, used by BL2 to load the trusted key
275 certificate.
276
Juan Castillo516beb52015-12-03 10:19:21 +0000277* **#define : SOC_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100278
Juan Castillod1786372015-12-14 09:35:25 +0000279 BL31 key certificate identifier, used by BL2 to load the BL31 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100280 certificate.
281
Juan Castillo516beb52015-12-03 10:19:21 +0000282* **#define : SOC_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100283
Juan Castillod1786372015-12-14 09:35:25 +0000284 BL31 content certificate identifier, used by BL2 to load the BL31 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100285 certificate.
286
Juan Castillo516beb52015-12-03 10:19:21 +0000287* **#define : NON_TRUSTED_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100288
Juan Castillod1786372015-12-14 09:35:25 +0000289 BL33 key certificate identifier, used by BL2 to load the BL33 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100290 certificate.
291
Juan Castillo516beb52015-12-03 10:19:21 +0000292* **#define : NON_TRUSTED_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100293
Juan Castillod1786372015-12-14 09:35:25 +0000294 BL33 content certificate identifier, used by BL2 to load the BL33 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100295 certificate.
296
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000297* **#define : FWU_CERT_ID**
298
299 Firmware Update (FWU) certificate identifier, used by NS_BL1U to load the
300 FWU content certificate.
301
302
303If the AP Firmware Updater Configuration image, BL2U is used, the following
304must also be defined:
305
306* **#define : BL2U_BASE**
307
308 Defines the base address in secure memory where BL1 copies the BL2U binary
309 image. Must be aligned on a page-size boundary.
310
311* **#define : BL2U_LIMIT**
312
313 Defines the maximum address in secure memory that the BL2U image can occupy.
314
315* **#define : BL2U_IMAGE_ID**
316
317 BL2U image identifier, used by BL1 to fetch an image descriptor
318 corresponding to BL2U.
319
320If the SCP Firmware Update Configuration Image, SCP_BL2U is used, the following
321must also be defined:
322
323* **#define : SCP_BL2U_IMAGE_ID**
324
325 SCP_BL2U image identifier, used by BL1 to fetch an image descriptor
326 corresponding to SCP_BL2U.
327 NOTE: TF does not provide source code for this image.
328
329If the Non-Secure Firmware Updater ROM, NS_BL1U is used, the following must
330also be defined:
331
332* **#define : NS_BL1U_BASE**
333
334 Defines the base address in non-secure ROM where NS_BL1U executes.
335 Must be aligned on a page-size boundary.
336 NOTE: TF does not provide source code for this image.
337
338* **#define : NS_BL1U_IMAGE_ID**
339
340 NS_BL1U image identifier, used by BL1 to fetch an image descriptor
341 corresponding to NS_BL1U.
342
343If the Non-Secure Firmware Updater, NS_BL2U is used, the following must also
344be defined:
345
346* **#define : NS_BL2U_BASE**
347
348 Defines the base address in non-secure memory where NS_BL2U executes.
349 Must be aligned on a page-size boundary.
350 NOTE: TF does not provide source code for this image.
351
352* **#define : NS_BL2U_IMAGE_ID**
353
354 NS_BL2U image identifier, used by BL1 to fetch an image descriptor
355 corresponding to NS_BL2U.
356
357
Juan Castillof59821d2015-12-10 15:49:17 +0000358If a SCP_BL2 image is supported by the platform, the following constants must
Achin Gupta8d35f612015-01-25 22:44:23 +0000359also be defined:
360
Juan Castillof59821d2015-12-10 15:49:17 +0000361* **#define : SCP_BL2_IMAGE_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000362
Juan Castillof59821d2015-12-10 15:49:17 +0000363 SCP_BL2 image identifier, used by BL2 to load SCP_BL2 into secure memory
364 from platform storage before being transfered to the SCP.
Achin Gupta8d35f612015-01-25 22:44:23 +0000365
Juan Castillo516beb52015-12-03 10:19:21 +0000366* **#define : SCP_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000367
Juan Castillof59821d2015-12-10 15:49:17 +0000368 SCP_BL2 key certificate identifier, used by BL2 to load the SCP_BL2 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100369 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000370
Juan Castillo516beb52015-12-03 10:19:21 +0000371* **#define : SCP_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000372
Juan Castillof59821d2015-12-10 15:49:17 +0000373 SCP_BL2 content certificate identifier, used by BL2 to load the SCP_BL2
374 content certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000375
Juan Castillod1786372015-12-14 09:35:25 +0000376If a BL32 image is supported by the platform, the following constants must
Dan Handley5a06bb72014-08-04 11:41:20 +0100377also be defined:
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100378
Juan Castillo16948ae2015-04-13 17:36:19 +0100379* **#define : BL32_IMAGE_ID**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100380
Juan Castillod1786372015-12-14 09:35:25 +0000381 BL32 image identifier, used by BL2 to load BL32.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100382
Juan Castillo516beb52015-12-03 10:19:21 +0000383* **#define : TRUSTED_OS_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000384
Juan Castillod1786372015-12-14 09:35:25 +0000385 BL32 key certificate identifier, used by BL2 to load the BL32 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100386 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000387
Juan Castillo516beb52015-12-03 10:19:21 +0000388* **#define : TRUSTED_OS_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000389
Juan Castillod1786372015-12-14 09:35:25 +0000390 BL32 content certificate identifier, used by BL2 to load the BL32 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100391 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000392
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100393* **#define : BL32_BASE**
394
Juan Castillod1786372015-12-14 09:35:25 +0000395 Defines the base address in secure memory where BL2 loads the BL32 binary
Dan Handley5a06bb72014-08-04 11:41:20 +0100396 image. Must be aligned on a page-size boundary.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100397
398* **#define : BL32_LIMIT**
399
Juan Castillod1786372015-12-14 09:35:25 +0000400 Defines the maximum address that the BL32 image can occupy.
Dan Handley5a06bb72014-08-04 11:41:20 +0100401
Juan Castillod1786372015-12-14 09:35:25 +0000402If the Test Secure-EL1 Payload (TSP) instantiation of BL32 is supported by the
Dan Handley5a06bb72014-08-04 11:41:20 +0100403platform, the following constants must also be defined:
404
405* **#define : TSP_SEC_MEM_BASE**
406
407 Defines the base address of the secure memory used by the TSP image on the
408 platform. This must be at the same address or below `BL32_BASE`.
409
410* **#define : TSP_SEC_MEM_SIZE**
411
Juan Castillod1786372015-12-14 09:35:25 +0000412 Defines the size of the secure memory used by the BL32 image on the
Dan Handley5a06bb72014-08-04 11:41:20 +0100413 platform. `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE` must fully accomodate
Juan Castillod1786372015-12-14 09:35:25 +0000414 the memory required by the BL32 image, defined by `BL32_BASE` and
Dan Handley5a06bb72014-08-04 11:41:20 +0100415 `BL32_LIMIT`.
416
417* **#define : TSP_IRQ_SEC_PHY_TIMER**
418
419 Defines the ID of the secure physical generic timer interrupt used by the
420 TSP's interrupt handling code.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100421
Dan Handley4a75b842015-03-19 19:24:43 +0000422If the platform port uses the translation table library code, the following
423constant must also be defined:
424
425* **#define : MAX_XLAT_TABLES**
426
427 Defines the maximum number of translation tables that are allocated by the
428 translation table library code. To minimize the amount of runtime memory
429 used, choose the smallest value needed to map the required virtual addresses
430 for each BL stage.
431
Juan Castillo359b60d2016-01-07 11:29:15 +0000432* **#define : MAX_MMAP_REGIONS**
433
434 Defines the maximum number of regions that are allocated by the translation
435 table library code. A region consists of physical base address, virtual base
436 address, size and attributes (Device/Memory, RO/RW, Secure/Non-Secure), as
437 defined in the `mmap_region_t` structure. The platform defines the regions
438 that should be mapped. Then, the translation table library will create the
439 corresponding tables and descriptors at runtime. To minimize the amount of
440 runtime memory used, choose the smallest value needed to register the
441 required regions for each BL stage.
442
443* **#define : ADDR_SPACE_SIZE**
444
445 Defines the total size of the address space in bytes. For example, for a 32
446 bit address space, this value should be `(1ull << 32)`.
447
Dan Handley6d16ce02014-08-04 18:31:43 +0100448If the platform port uses the IO storage framework, the following constants
449must also be defined:
450
451* **#define : MAX_IO_DEVICES**
452
453 Defines the maximum number of registered IO devices. Attempting to register
454 more devices than this value using `io_register_device()` will fail with
Juan Castillo7e26fe12015-10-01 17:55:11 +0100455 -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100456
457* **#define : MAX_IO_HANDLES**
458
459 Defines the maximum number of open IO handles. Attempting to open more IO
Juan Castillo7e26fe12015-10-01 17:55:11 +0100460 entities than this value using `io_open()` will fail with -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100461
Haojian Zhuang08b375b2016-04-21 10:52:52 +0800462* **#define : MAX_IO_BLOCK_DEVICES**
463
464 Defines the maximum number of registered IO block devices. Attempting to
465 register more devices this value using `io_dev_open()` will fail
466 with -ENOMEM. MAX_IO_BLOCK_DEVICES should be less than MAX_IO_DEVICES.
467 With this macro, multiple block devices could be supported at the same
468 time.
469
Soby Mathewab8707e2015-01-08 18:02:44 +0000470If the platform needs to allocate data within the per-cpu data framework in
Juan Castillod1786372015-12-14 09:35:25 +0000471BL31, it should define the following macro. Currently this is only required if
Soby Mathewab8707e2015-01-08 18:02:44 +0000472the platform decides not to use the coherent memory section by undefining the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000473`USE_COHERENT_MEM` build flag. In this case, the framework allocates the
474required memory within the the per-cpu data to minimize wastage.
Soby Mathewab8707e2015-01-08 18:02:44 +0000475
476* **#define : PLAT_PCPU_DATA_SIZE**
477
478 Defines the memory (in bytes) to be reserved within the per-cpu data
479 structure for use by the platform layer.
480
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100481The following constants are optional. They should be defined when the platform
Dan Handley4a75b842015-03-19 19:24:43 +0000482memory layout implies some image overlaying like in ARM standard platforms.
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100483
484* **#define : BL31_PROGBITS_LIMIT**
485
Juan Castillod1786372015-12-14 09:35:25 +0000486 Defines the maximum address in secure RAM that the BL31's progbits sections
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100487 can occupy.
488
Dan Handley5a06bb72014-08-04 11:41:20 +0100489* **#define : TSP_PROGBITS_LIMIT**
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100490
491 Defines the maximum address that the TSP's progbits sections can occupy.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100492
Haojian Zhuang7dc4b222016-02-03 22:35:04 +0800493If the platform port uses the PL061 GPIO driver, the following constant may
494optionally be defined:
495
496* **PLAT_PL061_MAX_GPIOS**
497 Maximum number of GPIOs required by the platform. This allows control how
498 much memory is allocated for PL061 GPIO controllers. The default value is
499 32.
500 [For example, define the build flag in platform.mk]:
501 PLAT_PL061_MAX_GPIOS := 160
502 $(eval $(call add_define,PLAT_PL061_MAX_GPIOS))
503
504
Dan Handleyb68954c2014-05-29 12:30:24 +0100505### File : plat_macros.S [mandatory]
Soby Mathewa43d4312014-04-07 15:28:55 +0100506
Dan Handleyb68954c2014-05-29 12:30:24 +0100507Each platform must ensure a file of this name is in the system include path with
Dan Handley4a75b842015-03-19 19:24:43 +0000508the following macro defined. In the ARM development platforms, this file is
509found in `plat/arm/board/<plat_name>/include/plat_macros.S`.
Soby Mathewa43d4312014-04-07 15:28:55 +0100510
Gerald Lejeune9ff67fa2015-11-26 15:47:53 +0100511* **Macro : plat_crash_print_regs**
Soby Mathewa43d4312014-04-07 15:28:55 +0100512
Gerald Lejeune9ff67fa2015-11-26 15:47:53 +0100513 This macro allows the crash reporting routine to print relevant platform
Juan Castillod1786372015-12-14 09:35:25 +0000514 registers in case of an unhandled exception in BL31. This aids in debugging
Gerald Lejeune9ff67fa2015-11-26 15:47:53 +0100515 and this macro can be defined to be empty in case register reporting is not
516 desired.
517
518 For instance, GIC or interconnect registers may be helpful for
519 troubleshooting.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100520
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000521
Vikram Kanigirie452cd82014-05-23 15:56:12 +01005222.2 Handling Reset
523------------------
524
525BL1 by default implements the reset vector where execution starts from a cold
Juan Castillod1786372015-12-14 09:35:25 +0000526or warm boot. BL31 can be optionally set as a reset vector using the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000527`RESET_TO_BL31` make variable.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100528
529For each CPU, the reset vector code is responsible for the following tasks:
530
5311. Distinguishing between a cold boot and a warm boot.
532
5332. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
534 the CPU is placed in a platform-specific state until the primary CPU
535 performs the necessary steps to remove it from this state.
536
5373. In the case of a warm boot, ensuring that the CPU jumps to a platform-
Juan Castillod1786372015-12-14 09:35:25 +0000538 specific address in the BL31 image in the same processor mode as it was
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100539 when released from reset.
540
541The following functions need to be implemented by the platform port to enable
542reset vector code to perform the above tasks.
543
544
Soby Mathew58523c02015-06-08 12:32:50 +0100545### Function : plat_get_my_entrypoint() [mandatory when PROGRAMMABLE_RESET_ADDRESS == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100546
Soby Mathew58523c02015-06-08 12:32:50 +0100547 Argument : void
Soby Mathew4c0d0392016-06-16 14:52:04 +0100548 Return : uintptr_t
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100549
Soby Mathew58523c02015-06-08 12:32:50 +0100550This function is called with the called with the MMU and caches disabled
551(`SCTLR_EL3.M` = 0 and `SCTLR_EL3.C` = 0). The function is responsible for
552distinguishing between a warm and cold reset for the current CPU using
553platform-specific means. If it's a warm reset, then it returns the warm
554reset entrypoint point provided to `plat_setup_psci_ops()` during
Juan Castillod1786372015-12-14 09:35:25 +0000555BL31 initialization. If it's a cold reset then this function must return zero.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100556
557This function does not follow the Procedure Call Standard used by the
558Application Binary Interface for the ARM 64-bit architecture. The caller should
559not assume that callee saved registers are preserved across a call to this
560function.
561
562This function fulfills requirement 1 and 3 listed above.
563
Soby Mathew58523c02015-06-08 12:32:50 +0100564Note that for platforms that support programming the reset address, it is
565expected that a CPU will start executing code directly at the right address,
566both on a cold and warm reset. In this case, there is no need to identify the
567type of reset nor to query the warm reset entrypoint. Therefore, implementing
568this function is not required on such platforms.
569
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100570
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000571### Function : plat_secondary_cold_boot_setup() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100572
573 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100574
575This function is called with the MMU and data caches disabled. It is responsible
576for placing the executing secondary CPU in a platform-specific state until the
577primary CPU performs the necessary actions to bring it out of that state and
Sandrine Bailleux52010cc2015-05-19 11:54:45 +0100578allow entry into the OS. This function must not return.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100579
Sandrine Bailleuxcdf14082015-10-02 14:35:25 +0100580In the ARM FVP port, when using the normal boot flow, each secondary CPU powers
581itself off. The primary CPU is responsible for powering up the secondary CPUs
582when normal world software requires them. When booting an EL3 payload instead,
583they stay powered on and are put in a holding pen until their mailbox gets
584populated.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100585
586This function fulfills requirement 2 above.
587
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000588Note that for platforms that can't release secondary CPUs out of reset, only the
589primary CPU will execute the cold boot code. Therefore, implementing this
590function is not required on such platforms.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100591
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000592
593### Function : plat_is_my_cpu_primary() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Juan Castillo53fdceb2014-07-16 15:53:43 +0100594
Soby Mathew58523c02015-06-08 12:32:50 +0100595 Argument : void
Juan Castillo53fdceb2014-07-16 15:53:43 +0100596 Return : unsigned int
597
Soby Mathew58523c02015-06-08 12:32:50 +0100598This function identifies whether the current CPU is the primary CPU or a
599secondary CPU. A return value of zero indicates that the CPU is not the
600primary CPU, while a non-zero return value indicates that the CPU is the
601primary CPU.
Juan Castillo53fdceb2014-07-16 15:53:43 +0100602
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000603Note that for platforms that can't release secondary CPUs out of reset, only the
604primary CPU will execute the cold boot code. Therefore, there is no need to
605distinguish between primary and secondary CPUs and implementing this function is
606not required.
607
Juan Castillo53fdceb2014-07-16 15:53:43 +0100608
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100609### Function : platform_mem_init() [mandatory]
610
611 Argument : void
612 Return : void
613
614This function is called before any access to data is made by the firmware, in
615order to carry out any essential memory initialization.
616
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100617
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100618### Function: plat_get_rotpk_info()
619
620 Argument : void *, void **, unsigned int *, unsigned int *
621 Return : int
622
623This function is mandatory when Trusted Board Boot is enabled. It returns a
624pointer to the ROTPK stored in the platform (or a hash of it) and its length.
625The ROTPK must be encoded in DER format according to the following ASN.1
626structure:
627
628 AlgorithmIdentifier ::= SEQUENCE {
629 algorithm OBJECT IDENTIFIER,
630 parameters ANY DEFINED BY algorithm OPTIONAL
631 }
632
633 SubjectPublicKeyInfo ::= SEQUENCE {
634 algorithm AlgorithmIdentifier,
635 subjectPublicKey BIT STRING
636 }
637
638In case the function returns a hash of the key:
639
640 DigestInfo ::= SEQUENCE {
641 digestAlgorithm AlgorithmIdentifier,
642 digest OCTET STRING
643 }
644
Soby Mathew04943d32016-05-24 15:05:15 +0100645The function returns 0 on success. Any other value is treated as error by the
646Trusted Board Boot. The function also reports extra information related
647to the ROTPK in the flags parameter:
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100648
Soby Mathew04943d32016-05-24 15:05:15 +0100649 ROTPK_IS_HASH : Indicates that the ROTPK returned by the platform is a
650 hash.
651 ROTPK_NOT_DEPLOYED : This allows the platform to skip certificate ROTPK
652 verification while the platform ROTPK is not deployed.
653 When this flag is set, the function does not need to
654 return a platform ROTPK, and the authentication
655 framework uses the ROTPK in the certificate without
656 verifying it against the platform value. This flag
657 must not be used in a deployed production environment.
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100658
Juan Castillo48279d52016-01-22 11:05:57 +0000659### Function: plat_get_nv_ctr()
660
661 Argument : void *, unsigned int *
662 Return : int
663
664This function is mandatory when Trusted Board Boot is enabled. It returns the
665non-volatile counter value stored in the platform in the second argument. The
666cookie in the first argument may be used to select the counter in case the
667platform provides more than one (for example, on platforms that use the default
668TBBR CoT, the cookie will correspond to the OID values defined in
669TRUSTED_FW_NVCOUNTER_OID or NON_TRUSTED_FW_NVCOUNTER_OID).
670
671The function returns 0 on success. Any other value means the counter value could
672not be retrieved from the platform.
673
674
675### Function: plat_set_nv_ctr()
676
677 Argument : void *, unsigned int
678 Return : int
679
680This function is mandatory when Trusted Board Boot is enabled. It sets a new
681counter value in the platform. The cookie in the first argument may be used to
682select the counter (as explained in plat_get_nv_ctr()).
683
684The function returns 0 on success. Any other value means the counter value could
685not be updated.
686
687
Soby Mathew58523c02015-06-08 12:32:50 +01006882.3 Common mandatory modifications
689---------------------------------
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100690
Soby Mathew58523c02015-06-08 12:32:50 +0100691The following functions are mandatory functions which need to be implemented
692by the platform port.
693
694### Function : plat_my_core_pos()
695
696 Argument : void
697 Return : unsigned int
698
699This funtion returns the index of the calling CPU which is used as a
700CPU-specific linear index into blocks of memory (for example while allocating
701per-CPU stacks). This function will be invoked very early in the
702initialization sequence which mandates that this function should be
703implemented in assembly and should not rely on the avalability of a C
Antonio Nino Diaze5846732016-02-08 10:39:42 +0000704runtime environment. This function can clobber x0 - x8 and must preserve
705x9 - x29.
Soby Mathew58523c02015-06-08 12:32:50 +0100706
707This function plays a crucial role in the power domain topology framework in
708PSCI and details of this can be found in [Power Domain Topology Design].
709
710### Function : plat_core_pos_by_mpidr()
711
712 Argument : u_register_t
713 Return : int
714
715This function validates the `MPIDR` of a CPU and converts it to an index,
716which can be used as a CPU-specific linear index into blocks of memory. In
717case the `MPIDR` is invalid, this function returns -1. This function will only
Juan Castillod1786372015-12-14 09:35:25 +0000718be invoked by BL31 after the power domain topology is initialized and can
Soby Mathew58523c02015-06-08 12:32:50 +0100719utilize the C runtime environment. For further details about how ARM Trusted
720Firmware represents the power domain topology and how this relates to the
721linear CPU index, please refer [Power Domain Topology Design].
722
723
724
7252.4 Common optional modifications
Achin Gupta4f6ad662013-10-25 09:08:21 +0100726---------------------------------
727
728The following are helper functions implemented by the firmware that perform
729common platform-specific tasks. A platform may choose to override these
730definitions.
731
Soby Mathew58523c02015-06-08 12:32:50 +0100732### Function : plat_set_my_stack()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100733
Soby Mathew58523c02015-06-08 12:32:50 +0100734 Argument : void
Achin Gupta4f6ad662013-10-25 09:08:21 +0100735 Return : void
736
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000737This function sets the current stack pointer to the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100738has been allocated for the current CPU. For BL images that only require a
739stack for the primary CPU, the UP version of the function is used. The size
740of the stack allocated to each CPU is specified by the platform defined
741constant `PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100742
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000743Common implementations of this function for the UP and MP BL images are
744provided in [plat/common/aarch64/platform_up_stack.S] and
745[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100746
747
Soby Mathew58523c02015-06-08 12:32:50 +0100748### Function : plat_get_my_stack()
Achin Guptac8afc782013-11-25 18:45:02 +0000749
Soby Mathew58523c02015-06-08 12:32:50 +0100750 Argument : void
Soby Mathew4c0d0392016-06-16 14:52:04 +0100751 Return : uintptr_t
Achin Guptac8afc782013-11-25 18:45:02 +0000752
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000753This function returns the base address of the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100754has been allocated for the current CPU. For BL images that only require a
755stack for the primary CPU, the UP version of the function is used. The size
756of the stack allocated to each CPU is specified by the platform defined
757constant `PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000758
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000759Common implementations of this function for the UP and MP BL images are
760provided in [plat/common/aarch64/platform_up_stack.S] and
761[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000762
763
Achin Gupta4f6ad662013-10-25 09:08:21 +0100764### Function : plat_report_exception()
765
766 Argument : unsigned int
767 Return : void
768
769A platform may need to report various information about its status when an
770exception is taken, for example the current exception level, the CPU security
771state (secure/non-secure), the exception type, and so on. This function is
772called in the following circumstances:
773
774* In BL1, whenever an exception is taken.
775* In BL2, whenever an exception is taken.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100776
777The default implementation doesn't do anything, to avoid making assumptions
778about the way the platform displays its status information.
779
780This function receives the exception type as its argument. Possible values for
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000781exceptions types are listed in the [include/common/bl_common.h] header file.
782Note that these constants are not related to any architectural exception code;
783they are just an ARM Trusted Firmware convention.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100784
785
Soby Mathew24fb8382014-08-14 12:22:32 +0100786### Function : plat_reset_handler()
787
788 Argument : void
789 Return : void
790
791A platform may need to do additional initialization after reset. This function
792allows the platform to do the platform specific intializations. Platform
793specific errata workarounds could also be implemented here. The api should
Soby Mathew683f7882015-01-29 12:00:58 +0000794preserve the values of callee saved registers x19 to x29.
Soby Mathew24fb8382014-08-14 12:22:32 +0100795
Yatharth Kochar79a97b22014-11-20 18:09:41 +0000796The default implementation doesn't do anything. If a platform needs to override
Dan Handley4a75b842015-03-19 19:24:43 +0000797the default implementation, refer to the [Firmware Design] for general
Sandrine Bailleux452b7fa2015-05-27 17:14:22 +0100798guidelines.
Soby Mathew24fb8382014-08-14 12:22:32 +0100799
Soby Mathewadd40352014-08-14 12:49:05 +0100800### Function : plat_disable_acp()
801
802 Argument : void
803 Return : void
804
805This api allows a platform to disable the Accelerator Coherency Port (if
806present) during a cluster power down sequence. The default weak implementation
807doesn't do anything. Since this api is called during the power down sequence,
808it has restrictions for stack usage and it can use the registers x0 - x17 as
809scratch registers. It should preserve the value in x18 register as it is used
810by the caller to store the return address.
811
Juan Castillo40fc6cd2015-09-25 15:41:14 +0100812### Function : plat_error_handler()
813
814 Argument : int
815 Return : void
816
817This API is called when the generic code encounters an error situation from
818which it cannot continue. It allows the platform to perform error reporting or
819recovery actions (for example, reset the system). This function must not return.
820
821The parameter indicates the type of error using standard codes from `errno.h`.
822Possible errors reported by the generic code are:
823
824* `-EAUTH`: a certificate or image could not be authenticated (when Trusted
825 Board Boot is enabled)
826* `-ENOENT`: the requested image or certificate could not be found or an IO
827 error was detected
828* `-ENOMEM`: resources exhausted. Trusted Firmware does not use dynamic
829 memory, so this error is usually an indication of an incorrect array size
830
831The default implementation simply spins.
832
Antonio Nino Diaz1c3ea102016-02-01 13:57:25 +0000833### Function : plat_panic_handler()
834
835 Argument : void
836 Return : void
837
838This API is called when the generic code encounters an unexpected error
839situation from which it cannot recover. This function must not return,
840and must be implemented in assembly because it may be called before the C
841environment is initialized.
842
843Note: The address from where it was called is stored in x30 (Link Register).
844
845The default implementation simply spins.
846
Soby Mathew24fb8382014-08-14 12:22:32 +0100847
Achin Gupta4f6ad662013-10-25 09:08:21 +01008483. Modifications specific to a Boot Loader stage
849-------------------------------------------------
850
8513.1 Boot Loader Stage 1 (BL1)
852-----------------------------
853
854BL1 implements the reset vector where execution starts from after a cold or
855warm boot. For each CPU, BL1 is responsible for the following tasks:
856
Vikram Kanigirie452cd82014-05-23 15:56:12 +01008571. Handling the reset as described in section 2.2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100858
8592. In the case of a cold boot and the CPU being the primary CPU, ensuring that
860 only this CPU executes the remaining BL1 code, including loading and passing
861 control to the BL2 stage.
862
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00008633. Identifying and starting the Firmware Update process (if required).
864
8654. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100866 address specified by the platform defined constant `BL2_BASE`.
867
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00008685. Populating a `meminfo` structure with the following information in memory,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100869 accessible by BL2 immediately upon entry.
870
871 meminfo.total_base = Base address of secure RAM visible to BL2
872 meminfo.total_size = Size of secure RAM visible to BL2
873 meminfo.free_base = Base address of secure RAM available for
874 allocation to BL2
875 meminfo.free_size = Size of secure RAM available for allocation to BL2
876
877 BL1 places this `meminfo` structure at the beginning of the free memory
878 available for its use. Since BL1 cannot allocate memory dynamically at the
879 moment, its free memory will be available for BL2's use as-is. However, this
880 means that BL2 must read the `meminfo` structure before it starts using its
881 free memory (this is discussed in Section 3.2).
882
883 In future releases of the ARM Trusted Firmware it will be possible for
884 the platform to decide where it wants to place the `meminfo` structure for
885 BL2.
886
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100887 BL1 implements the `bl1_init_bl2_mem_layout()` function to populate the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100888 BL2 `meminfo` structure. The platform may override this implementation, for
889 example if the platform wants to restrict the amount of memory visible to
890 BL2. Details of how to do this are given below.
891
892The following functions need to be implemented by the platform port to enable
893BL1 to perform the above tasks.
894
895
Dan Handley4a75b842015-03-19 19:24:43 +0000896### Function : bl1_early_platform_setup() [mandatory]
897
898 Argument : void
899 Return : void
900
901This function executes with the MMU and data caches disabled. It is only called
902by the primary CPU.
903
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +0000904On ARM standard platforms, this function:
905
906* Enables a secure instance of SP805 to act as the Trusted Watchdog.
907
908* Initializes a UART (PL011 console), which enables access to the `printf`
909 family of functions in BL1.
910
911* Enables issuing of snoop and DVM (Distributed Virtual Memory) requests to
912 the CCI slave interface corresponding to the cluster that includes the
913 primary CPU.
Dan Handley4a75b842015-03-19 19:24:43 +0000914
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100915### Function : bl1_plat_arch_setup() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100916
917 Argument : void
918 Return : void
919
Achin Gupta4f6ad662013-10-25 09:08:21 +0100920This function performs any platform-specific and architectural setup that the
Dan Handley4a75b842015-03-19 19:24:43 +0000921platform requires. Platform-specific setup might include configuration of
922memory controllers and the interconnect.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100923
Dan Handley4a75b842015-03-19 19:24:43 +0000924In ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100925
926This function helps fulfill requirement 2 above.
927
928
929### Function : bl1_platform_setup() [mandatory]
930
931 Argument : void
932 Return : void
933
934This function executes with the MMU and data caches enabled. It is responsible
935for performing any remaining platform-specific setup that can occur after the
936MMU and data cache have been enabled.
937
Dan Handley4a75b842015-03-19 19:24:43 +0000938In ARM standard platforms, this function initializes the storage abstraction
939layer used to load the next bootloader image.
Harry Liebeld265bd72014-01-31 19:04:10 +0000940
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000941This function helps fulfill requirement 4 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100942
943
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000944### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100945
946 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000947 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100948
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000949This function should only be called on the cold boot path. It executes with the
950MMU and data caches enabled. The pointer returned by this function must point to
951a `meminfo` structure containing the extents and availability of secure RAM for
952the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100953
954 meminfo.total_base = Base address of secure RAM visible to BL1
955 meminfo.total_size = Size of secure RAM visible to BL1
956 meminfo.free_base = Base address of secure RAM available for allocation
957 to BL1
958 meminfo.free_size = Size of secure RAM available for allocation to BL1
959
960This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
961populates a similar structure to tell BL2 the extents of memory available for
962its own use.
963
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000964This function helps fulfill requirements 4 and 5 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100965
966
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100967### Function : bl1_init_bl2_mem_layout() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100968
Soby Mathew4c0d0392016-06-16 14:52:04 +0100969 Argument : meminfo *, meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100970 Return : void
971
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100972BL1 needs to tell the next stage the amount of secure RAM available
973for it to use. This information is populated in a `meminfo`
Achin Gupta4f6ad662013-10-25 09:08:21 +0100974structure.
975
976Depending upon where BL2 has been loaded in secure RAM (determined by
977`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
978BL1 also ensures that its data sections resident in secure RAM are not visible
Dan Handley4a75b842015-03-19 19:24:43 +0000979to BL2. An illustration of how this is done in ARM standard platforms is given
980in the **Memory layout on ARM development platforms** section in the
981[Firmware Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100982
983
Juan Castilloe3f67122015-10-05 16:59:38 +0100984### Function : bl1_plat_prepare_exit() [optional]
985
Sandrine Bailleux862b5dc2015-11-10 15:01:57 +0000986 Argument : entry_point_info_t *
Juan Castilloe3f67122015-10-05 16:59:38 +0100987 Return : void
988
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000989This function is called prior to exiting BL1 in response to the
990`BL1_SMC_RUN_IMAGE` SMC request raised by BL2. It should be used to perform
991platform specific clean up or bookkeeping operations before transferring
992control to the next image. It receives the address of the `entry_point_info_t`
993structure passed from BL2. This function runs with MMU disabled.
994
995### Function : bl1_plat_set_ep_info() [optional]
996
997 Argument : unsigned int image_id, entry_point_info_t *ep_info
998 Return : void
999
1000This function allows platforms to override `ep_info` for the given `image_id`.
1001
1002The default implementation just returns.
1003
1004### Function : bl1_plat_get_next_image_id() [optional]
1005
1006 Argument : void
1007 Return : unsigned int
1008
1009This and the following function must be overridden to enable the FWU feature.
1010
1011BL1 calls this function after platform setup to identify the next image to be
1012loaded and executed. If the platform returns `BL2_IMAGE_ID` then BL1 proceeds
1013with the normal boot sequence, which loads and executes BL2. If the platform
1014returns a different image id, BL1 assumes that Firmware Update is required.
1015
1016The default implementation always returns `BL2_IMAGE_ID`. The ARM development
1017platforms override this function to detect if firmware update is required, and
1018if so, return the first image in the firmware update process.
1019
1020### Function : bl1_plat_get_image_desc() [optional]
1021
1022 Argument : unsigned int image_id
1023 Return : image_desc_t *
1024
1025BL1 calls this function to get the image descriptor information `image_desc_t`
1026for the provided `image_id` from the platform.
1027
1028The default implementation always returns a common BL2 image descriptor. ARM
1029standard platforms return an image descriptor corresponding to BL2 or one of
1030the firmware update images defined in the Trusted Board Boot Requirements
1031specification.
1032
1033### Function : bl1_plat_fwu_done() [optional]
1034
1035 Argument : unsigned int image_id, uintptr_t image_src,
1036 unsigned int image_size
1037 Return : void
1038
1039BL1 calls this function when the FWU process is complete. It must not return.
1040The platform may override this function to take platform specific action, for
1041example to initiate the normal boot flow.
1042
1043The default implementation spins forever.
1044
1045### Function : bl1_plat_mem_check() [mandatory]
1046
1047 Argument : uintptr_t mem_base, unsigned int mem_size,
1048 unsigned int flags
1049 Return : void
1050
1051BL1 calls this function while handling FWU copy and authenticate SMCs. The
1052platform must ensure that the provided `mem_base` and `mem_size` are mapped into
1053BL1, and that this memory corresponds to either a secure or non-secure memory
1054region as indicated by the security state of the `flags` argument.
1055
1056The default implementation of this function asserts therefore platforms must
1057override it when using the FWU feature.
Juan Castilloe3f67122015-10-05 16:59:38 +01001058
1059
Achin Gupta4f6ad662013-10-25 09:08:21 +010010603.2 Boot Loader Stage 2 (BL2)
1061-----------------------------
1062
1063The BL2 stage is executed only by the primary CPU, which is determined in BL1
1064using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
1065`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
1066
Juan Castillof59821d2015-12-10 15:49:17 +000010671. (Optional) Loading the SCP_BL2 binary image (if present) from platform
1068 provided non-volatile storage. To load the SCP_BL2 image, BL2 makes use of
1069 the `meminfo` returned by the `bl2_plat_get_scp_bl2_meminfo()` function.
1070 The platform also defines the address in memory where SCP_BL2 is loaded
1071 through the optional constant `SCP_BL2_BASE`. BL2 uses this information
1072 to determine if there is enough memory to load the SCP_BL2 image.
1073 Subsequent handling of the SCP_BL2 image is platform-specific and is
1074 implemented in the `bl2_plat_handle_scp_bl2()` function.
1075 If `SCP_BL2_BASE` is not defined then this step is not performed.
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001076
Juan Castillod1786372015-12-14 09:35:25 +000010772. Loading the BL31 binary image into secure RAM from non-volatile storage. To
1078 load the BL31 image, BL2 makes use of the `meminfo` structure passed to it
Harry Liebeld265bd72014-01-31 19:04:10 +00001079 by BL1. This structure allows BL2 to calculate how much secure RAM is
1080 available for its use. The platform also defines the address in secure RAM
Juan Castillod1786372015-12-14 09:35:25 +00001081 where BL31 is loaded through the constant `BL31_BASE`. BL2 uses this
1082 information to determine if there is enough memory to load the BL31 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001083
Juan Castillod1786372015-12-14 09:35:25 +000010843. (Optional) Loading the BL32 binary image (if present) from platform
1085 provided non-volatile storage. To load the BL32 image, BL2 makes use of
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001086 the `meminfo` returned by the `bl2_plat_get_bl32_meminfo()` function.
Juan Castillod1786372015-12-14 09:35:25 +00001087 The platform also defines the address in memory where BL32 is loaded
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001088 through the optional constant `BL32_BASE`. BL2 uses this information
Juan Castillod1786372015-12-14 09:35:25 +00001089 to determine if there is enough memory to load the BL32 image.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001090 If `BL32_BASE` is not defined then this and the next step is not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +00001091
Juan Castillod1786372015-12-14 09:35:25 +000010924. (Optional) Arranging to pass control to the BL32 image (if present) that
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001093 has been pre-loaded at `BL32_BASE`. BL2 populates an `entry_point_info`
Dan Handley1151c822014-04-15 11:38:38 +01001094 structure in memory provided by the platform with information about how
Juan Castillod1786372015-12-14 09:35:25 +00001095 BL31 should pass control to the BL32 image.
Achin Guptaa3050ed2014-02-19 17:52:35 +00001096
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +000010975. (Optional) Loading the normal world BL33 binary image (if not loaded by
1098 other means) into non-secure DRAM from platform storage and arranging for
1099 BL31 to pass control to this image. This address is determined using the
1100 `plat_get_ns_image_entrypoint()` function described below.
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001101
11026. BL2 populates an `entry_point_info` structure in memory provided by the
Juan Castillod1786372015-12-14 09:35:25 +00001103 platform with information about how BL31 should pass control to the
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001104 other BL images.
1105
Achin Gupta4f6ad662013-10-25 09:08:21 +01001106The following functions must be implemented by the platform port to enable BL2
1107to perform the above tasks.
1108
1109
1110### Function : bl2_early_platform_setup() [mandatory]
1111
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001112 Argument : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001113 Return : void
1114
1115This function executes with the MMU and data caches disabled. It is only called
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001116by the primary CPU. The arguments to this function is the address of the
1117`meminfo` structure populated by BL1.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001118
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001119The platform may copy the contents of the `meminfo` structure into a private
Achin Gupta4f6ad662013-10-25 09:08:21 +01001120variable as the original memory may be subsequently overwritten by BL2. The
1121copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +00001122`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001123
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001124On ARM standard platforms, this function also:
1125
1126* Initializes a UART (PL011 console), which enables access to the `printf`
1127 family of functions in BL2.
1128
1129* Initializes the storage abstraction layer used to load further bootloader
1130 images. It is necessary to do this early on platforms with a SCP_BL2 image,
1131 since the later `bl2_platform_setup` must be done after SCP_BL2 is loaded.
Dan Handley4a75b842015-03-19 19:24:43 +00001132
Achin Gupta4f6ad662013-10-25 09:08:21 +01001133
1134### Function : bl2_plat_arch_setup() [mandatory]
1135
1136 Argument : void
1137 Return : void
1138
1139This function executes with the MMU and data caches disabled. It is only called
1140by the primary CPU.
1141
1142The purpose of this function is to perform any architectural initialization
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001143that varies across platforms.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001144
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001145On ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001146
1147### Function : bl2_platform_setup() [mandatory]
1148
1149 Argument : void
1150 Return : void
1151
1152This function may execute with the MMU and data caches enabled if the platform
1153port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
1154called by the primary CPU.
1155
Achin Guptae4d084e2014-02-19 17:18:23 +00001156The purpose of this function is to perform any platform initialization
Dan Handley4a75b842015-03-19 19:24:43 +00001157specific to BL2.
Harry Liebelce19cf12014-04-01 19:28:07 +01001158
Dan Handley4a75b842015-03-19 19:24:43 +00001159In ARM standard platforms, this function performs security setup, including
1160configuration of the TrustZone controller to allow non-secure masters access
1161to most of DRAM. Part of DRAM is reserved for secure world use.
Harry Liebeld265bd72014-01-31 19:04:10 +00001162
Achin Gupta4f6ad662013-10-25 09:08:21 +01001163
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001164### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001165
1166 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001167 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001168
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001169This function should only be called on the cold boot path. It may execute with
1170the MMU and data caches enabled if the platform port does the necessary
1171initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001172
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001173The purpose of this function is to return a pointer to a `meminfo` structure
1174populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +01001175`bl2_early_platform_setup()` above.
1176
1177
Juan Castillof59821d2015-12-10 15:49:17 +00001178### Function : bl2_plat_get_scp_bl2_meminfo() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001179
1180 Argument : meminfo *
1181 Return : void
1182
1183This function is used to get the memory limits where BL2 can load the
Juan Castillof59821d2015-12-10 15:49:17 +00001184SCP_BL2 image. The meminfo provided by this is used by load_image() to
1185validate whether the SCP_BL2 image can be loaded within the given
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001186memory from the given base.
1187
1188
Juan Castillof59821d2015-12-10 15:49:17 +00001189### Function : bl2_plat_handle_scp_bl2() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001190
1191 Argument : image_info *
1192 Return : int
1193
Juan Castillof59821d2015-12-10 15:49:17 +00001194This function is called after loading SCP_BL2 image and it is used to perform
1195any platform-specific actions required to handle the SCP firmware. Typically it
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001196transfers the image into SCP memory using a platform-specific protocol and waits
1197until SCP executes it and signals to the Application Processor (AP) for BL2
1198execution to continue.
1199
1200This function returns 0 on success, a negative error code otherwise.
1201
1202
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001203### Function : bl2_plat_get_bl31_params() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +00001204
1205 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001206 Return : bl31_params *
Harry Liebeld265bd72014-01-31 19:04:10 +00001207
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001208BL2 platform code needs to return a pointer to a `bl31_params` structure it
Juan Castillod1786372015-12-14 09:35:25 +00001209will use for passing information to BL31. The `bl31_params` structure carries
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001210the following information.
1211 - Header describing the version information for interpreting the bl31_param
1212 structure
Juan Castillod1786372015-12-14 09:35:25 +00001213 - Information about executing the BL33 image in the `bl33_ep_info` field
1214 - Information about executing the BL32 image in the `bl32_ep_info` field
1215 - Information about the type and extents of BL31 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001216 `bl31_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001217 - Information about the type and extents of BL32 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001218 `bl32_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001219 - Information about the type and extents of BL33 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001220 `bl33_image_info` field
1221
1222The memory pointed by this structure and its sub-structures should be
Juan Castillod1786372015-12-14 09:35:25 +00001223accessible from BL31 initialisation code. BL31 might choose to copy the
1224necessary content, or maintain the structures until BL33 is initialised.
Harry Liebeld265bd72014-01-31 19:04:10 +00001225
1226
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001227### Funtion : bl2_plat_get_bl31_ep_info() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001228
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001229 Argument : void
1230 Return : entry_point_info *
1231
1232BL2 platform code returns a pointer which is used to populate the entry point
Juan Castillod1786372015-12-14 09:35:25 +00001233information for BL31 entry point. The location pointed by it should be
1234accessible from BL1 while processing the synchronous exception to run to BL31.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001235
Dan Handley4a75b842015-03-19 19:24:43 +00001236In ARM standard platforms this is allocated inside a bl2_to_bl31_params_mem
1237structure in BL2 memory.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001238
1239
1240### Function : bl2_plat_set_bl31_ep_info() [mandatory]
1241
1242 Argument : image_info *, entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001243 Return : void
1244
Juan Castillod1786372015-12-14 09:35:25 +00001245In the normal boot flow, this function is called after loading BL31 image and
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001246it can be used to overwrite the entry point set by loader and also set the
Juan Castillod1786372015-12-14 09:35:25 +00001247security state and SPSR which represents the entry point system state for BL31.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001248
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001249When booting an EL3 payload instead, this function is called after populating
1250its entry point address and can be used for the same purpose for the payload
1251image. It receives a null pointer as its first argument in this case.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001252
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001253### Function : bl2_plat_set_bl32_ep_info() [mandatory]
1254
1255 Argument : image_info *, entry_point_info *
1256 Return : void
1257
Juan Castillod1786372015-12-14 09:35:25 +00001258This function is called after loading BL32 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001259overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001260and SPSR which represents the entry point system state for BL32.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001261
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001262
1263### Function : bl2_plat_set_bl33_ep_info() [mandatory]
1264
1265 Argument : image_info *, entry_point_info *
1266 Return : void
1267
Juan Castillod1786372015-12-14 09:35:25 +00001268This function is called after loading BL33 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001269overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001270and SPSR which represents the entry point system state for BL33.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001271
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00001272In the preloaded BL33 alternative boot flow, this function is called after
1273populating its entry point address. It is passed a null pointer as its first
1274argument in this case.
1275
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001276
1277### Function : bl2_plat_get_bl32_meminfo() [mandatory]
1278
1279 Argument : meminfo *
1280 Return : void
1281
1282This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001283BL32 image. The meminfo provided by this is used by load_image() to
1284validate whether the BL32 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001285memory from the given base.
1286
1287### Function : bl2_plat_get_bl33_meminfo() [mandatory]
1288
1289 Argument : meminfo *
1290 Return : void
1291
1292This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001293BL33 image. The meminfo provided by this is used by load_image() to
1294validate whether the BL33 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001295memory from the given base.
1296
Antonio Nino Diaz68450a62016-04-06 17:31:57 +01001297This function isn't needed if either `PRELOADED_BL33_BASE` or `EL3_PAYLOAD_BASE`
1298build options are used.
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00001299
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001300### Function : bl2_plat_flush_bl31_params() [mandatory]
1301
1302 Argument : void
1303 Return : void
1304
1305Once BL2 has populated all the structures that needs to be read by BL1
Juan Castillod1786372015-12-14 09:35:25 +00001306and BL31 including the bl31_params structures and its sub-structures,
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001307the bl31_ep_info structure and any platform specific data. It flushes
1308all these data to the main memory so that it is available when we jump to
1309later Bootloader stages with MMU off
Achin Gupta4f6ad662013-10-25 09:08:21 +01001310
1311### Function : plat_get_ns_image_entrypoint() [mandatory]
1312
1313 Argument : void
Soby Mathewa0ad6012016-03-23 10:11:10 +00001314 Return : uintptr_t
Achin Gupta4f6ad662013-10-25 09:08:21 +01001315
1316As previously described, BL2 is responsible for arranging for control to be
Juan Castillod1786372015-12-14 09:35:25 +00001317passed to a normal world BL image through BL31. This function returns the
1318entrypoint of that image, which BL31 uses to jump to it.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001319
Juan Castillod1786372015-12-14 09:35:25 +00001320BL2 is responsible for loading the normal world BL33 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001321
Antonio Nino Diaz68450a62016-04-06 17:31:57 +01001322This function isn't needed if either `PRELOADED_BL33_BASE` or `EL3_PAYLOAD_BASE`
1323build options are used.
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00001324
Achin Gupta4f6ad662013-10-25 09:08:21 +01001325
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000013263.3 FWU Boot Loader Stage 2 (BL2U)
1327----------------------------------
1328
1329The AP Firmware Updater Configuration, BL2U, is an optional part of the FWU
1330process and is executed only by the primary CPU. BL1 passes control to BL2U at
1331`BL2U_BASE`. BL2U executes in Secure-EL1 and is responsible for:
1332
13331. (Optional) Transfering the optional SCP_BL2U binary image from AP secure
1334 memory to SCP RAM. BL2U uses the SCP_BL2U `image_info` passed by BL1.
1335 `SCP_BL2U_BASE` defines the address in AP secure memory where SCP_BL2U
1336 should be copied from. Subsequent handling of the SCP_BL2U image is
1337 implemented by the platform specific `bl2u_plat_handle_scp_bl2u()` function.
1338 If `SCP_BL2U_BASE` is not defined then this step is not performed.
1339
13402. Any platform specific setup required to perform the FWU process. For
1341 example, ARM standard platforms initialize the TZC controller so that the
1342 normal world can access DDR memory.
1343
1344The following functions must be implemented by the platform port to enable
1345BL2U to perform the tasks mentioned above.
1346
1347### Function : bl2u_early_platform_setup() [mandatory]
1348
1349 Argument : meminfo *mem_info, void *plat_info
1350 Return : void
1351
1352This function executes with the MMU and data caches disabled. It is only
1353called by the primary CPU. The arguments to this function is the address
1354of the `meminfo` structure and platform specific info provided by BL1.
1355
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001356The platform may copy the contents of the `mem_info` and `plat_info` into
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00001357private storage as the original memory may be subsequently overwritten by BL2U.
1358
1359On ARM CSS platforms `plat_info` is interpreted as an `image_info_t` structure,
1360to extract SCP_BL2U image information, which is then copied into a private
1361variable.
1362
1363### Function : bl2u_plat_arch_setup() [mandatory]
1364
1365 Argument : void
1366 Return : void
1367
1368This function executes with the MMU and data caches disabled. It is only
1369called by the primary CPU.
1370
1371The purpose of this function is to perform any architectural initialization
1372that varies across platforms, for example enabling the MMU (since the memory
1373map differs across platforms).
1374
1375### Function : bl2u_platform_setup() [mandatory]
1376
1377 Argument : void
1378 Return : void
1379
1380This function may execute with the MMU and data caches enabled if the platform
1381port does the necessary initialization in `bl2u_plat_arch_setup()`. It is only
1382called by the primary CPU.
1383
1384The purpose of this function is to perform any platform initialization
1385specific to BL2U.
1386
1387In ARM standard platforms, this function performs security setup, including
1388configuration of the TrustZone controller to allow non-secure masters access
1389to most of DRAM. Part of DRAM is reserved for secure world use.
1390
1391### Function : bl2u_plat_handle_scp_bl2u() [optional]
1392
1393 Argument : void
1394 Return : int
1395
1396This function is used to perform any platform-specific actions required to
1397handle the SCP firmware. Typically it transfers the image into SCP memory using
1398a platform-specific protocol and waits until SCP executes it and signals to the
1399Application Processor (AP) for BL2U execution to continue.
1400
1401This function returns 0 on success, a negative error code otherwise.
1402This function is included if SCP_BL2U_BASE is defined.
1403
1404
14053.4 Boot Loader Stage 3-1 (BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001406---------------------------------
1407
Juan Castillod1786372015-12-14 09:35:25 +00001408During cold boot, the BL31 stage is executed only by the primary CPU. This is
Achin Gupta4f6ad662013-10-25 09:08:21 +01001409determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
Juan Castillod1786372015-12-14 09:35:25 +00001410control to BL31 at `BL31_BASE`. During warm boot, BL31 is executed by all
1411CPUs. BL31 executes at EL3 and is responsible for:
Achin Gupta4f6ad662013-10-25 09:08:21 +01001412
14131. Re-initializing all architectural and platform state. Although BL1 performs
Juan Castillod1786372015-12-14 09:35:25 +00001414 some of this initialization, BL31 remains resident in EL3 and must ensure
Achin Gupta4f6ad662013-10-25 09:08:21 +01001415 that EL3 architectural and platform state is completely initialized. It
1416 should make no assumptions about the system state when it receives control.
1417
14182. Passing control to a normal world BL image, pre-loaded at a platform-
Juan Castillod1786372015-12-14 09:35:25 +00001419 specific address by BL2. BL31 uses the `entry_point_info` structure that BL2
Achin Gupta4f6ad662013-10-25 09:08:21 +01001420 populated in memory to do this.
1421
Juan Castillod1786372015-12-14 09:35:25 +000014223. Providing runtime firmware services. Currently, BL31 only implements a
Achin Gupta4f6ad662013-10-25 09:08:21 +01001423 subset of the Power State Coordination Interface (PSCI) API as a runtime
1424 service. See Section 3.3 below for details of porting the PSCI
1425 implementation.
1426
Juan Castillod1786372015-12-14 09:35:25 +000014274. Optionally passing control to the BL32 image, pre-loaded at a platform-
1428 specific address by BL2. BL31 exports a set of apis that allow runtime
Achin Gupta35ca3512014-02-19 17:58:33 +00001429 services to specify the security state in which the next image should be
Juan Castillod1786372015-12-14 09:35:25 +00001430 executed and run the corresponding image. BL31 uses the `entry_point_info`
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001431 structure populated by BL2 to do this.
1432
Juan Castillod1786372015-12-14 09:35:25 +00001433If BL31 is a reset vector, It also needs to handle the reset as specified in
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001434section 2.2 before the tasks described above.
Achin Gupta35ca3512014-02-19 17:58:33 +00001435
Juan Castillod1786372015-12-14 09:35:25 +00001436The following functions must be implemented by the platform port to enable BL31
Achin Gupta4f6ad662013-10-25 09:08:21 +01001437to perform the above tasks.
1438
1439
1440### Function : bl31_early_platform_setup() [mandatory]
1441
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001442 Argument : bl31_params *, void *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001443 Return : void
1444
1445This function executes with the MMU and data caches disabled. It is only called
1446by the primary CPU. The arguments to this function are:
1447
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001448* The address of the `bl31_params` structure populated by BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001449* An opaque pointer that the platform may use as needed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001450
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001451The platform can copy the contents of the `bl31_params` structure and its
1452sub-structures into private variables if the original memory may be
Juan Castillod1786372015-12-14 09:35:25 +00001453subsequently overwritten by BL31 and similarly the `void *` pointing
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001454to the platform data also needs to be saved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001455
Dan Handley4a75b842015-03-19 19:24:43 +00001456In ARM standard platforms, BL2 passes a pointer to a `bl31_params` structure
Juan Castillod1786372015-12-14 09:35:25 +00001457in BL2 memory. BL31 copies the information in this pointer to internal data
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001458structures. It also performs the following:
1459
1460* Initialize a UART (PL011 console), which enables access to the `printf`
1461 family of functions in BL31.
1462
1463* Enable issuing of snoop and DVM (Distributed Virtual Memory) requests to the
1464 CCI slave interface corresponding to the cluster that includes the primary
1465 CPU.
Dan Handley4a75b842015-03-19 19:24:43 +00001466
Achin Gupta4f6ad662013-10-25 09:08:21 +01001467
1468### Function : bl31_plat_arch_setup() [mandatory]
1469
1470 Argument : void
1471 Return : void
1472
1473This function executes with the MMU and data caches disabled. It is only called
1474by the primary CPU.
1475
1476The purpose of this function is to perform any architectural initialization
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001477that varies across platforms.
1478
1479On ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001480
1481
1482### Function : bl31_platform_setup() [mandatory]
1483
1484 Argument : void
1485 Return : void
1486
1487This function may execute with the MMU and data caches enabled if the platform
1488port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
1489called by the primary CPU.
1490
1491The purpose of this function is to complete platform initialization so that both
Juan Castillod1786372015-12-14 09:35:25 +00001492BL31 runtime services and normal world software can function correctly.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001493
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001494On ARM standard platforms, this function does the following:
1495
1496* Initialize the generic interrupt controller.
1497
1498 Depending on the GIC driver selected by the platform, the appropriate GICv2
1499 or GICv3 initialization will be done, which mainly consists of:
1500
1501 - Enable secure interrupts in the GIC CPU interface.
1502 - Disable the legacy interrupt bypass mechanism.
1503 - Configure the priority mask register to allow interrupts of all priorities
1504 to be signaled to the CPU interface.
1505 - Mark SGIs 8-15 and the other secure interrupts on the platform as secure.
1506 - Target all secure SPIs to CPU0.
1507 - Enable these secure interrupts in the GIC distributor.
1508 - Configure all other interrupts as non-secure.
1509 - Enable signaling of secure interrupts in the GIC distributor.
1510
1511* Enable system-level implementation of the generic timer counter through the
1512 memory mapped interface.
1513
1514* Grant access to the system counter timer module
1515
1516* Initialize the power controller device.
1517
1518 In particular, initialise the locks that prevent concurrent accesses to the
1519 power controller device.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001520
1521
Soby Mathew78e61612015-12-09 11:28:43 +00001522### Function : bl31_plat_runtime_setup() [optional]
1523
1524 Argument : void
1525 Return : void
1526
1527The purpose of this function is allow the platform to perform any BL31 runtime
1528setup just prior to BL31 exit during cold boot. The default weak
1529implementation of this function will invoke `console_uninit()` which will
1530suppress any BL31 runtime logs.
1531
Soby Mathew080225d2015-12-09 11:38:43 +00001532In ARM Standard platforms, this function will initialize the BL31 runtime
1533console which will cause all further BL31 logs to be output to the
1534runtime console.
1535
Soby Mathew78e61612015-12-09 11:28:43 +00001536
Achin Gupta4f6ad662013-10-25 09:08:21 +01001537### Function : bl31_get_next_image_info() [mandatory]
1538
Achin Gupta35ca3512014-02-19 17:58:33 +00001539 Argument : unsigned int
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001540 Return : entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001541
1542This function may execute with the MMU and data caches enabled if the platform
1543port does the necessary initializations in `bl31_plat_arch_setup()`.
1544
1545This function is called by `bl31_main()` to retrieve information provided by
Juan Castillod1786372015-12-14 09:35:25 +00001546BL2 for the next image in the security state specified by the argument. BL31
Achin Gupta35ca3512014-02-19 17:58:33 +00001547uses this information to pass control to that image in the specified security
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001548state. This function must return a pointer to the `entry_point_info` structure
Achin Gupta35ca3512014-02-19 17:58:33 +00001549(that was copied during `bl31_early_platform_setup()`) if the image exists. It
1550should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001551
Antonio Nino Diazd4486392016-05-18 16:53:31 +01001552### Function : plat_get_syscnt_freq2() [mandatory]
Dan Handley4a75b842015-03-19 19:24:43 +00001553
1554 Argument : void
Antonio Nino Diazd4486392016-05-18 16:53:31 +01001555 Return : unsigned int
Dan Handley4a75b842015-03-19 19:24:43 +00001556
1557This function is used by the architecture setup code to retrieve the counter
1558frequency for the CPU's generic timer. This value will be programmed into the
1559`CNTFRQ_EL0` register. In ARM standard platforms, it returns the base frequency
1560of the system counter, which is retrieved from the first entry in the frequency
1561modes table.
1562
Achin Gupta4f6ad662013-10-25 09:08:21 +01001563
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001564### #define : PLAT_PERCPU_BAKERY_LOCK_SIZE [optional]
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001565
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001566 When `USE_COHERENT_MEM = 0`, this constant defines the total memory (in
1567 bytes) aligned to the cache line boundary that should be allocated per-cpu to
1568 accommodate all the bakery locks.
1569
1570 If this constant is not defined when `USE_COHERENT_MEM = 0`, the linker
1571 calculates the size of the `bakery_lock` input section, aligns it to the
1572 nearest `CACHE_WRITEBACK_GRANULE`, multiplies it with `PLATFORM_CORE_COUNT`
1573 and stores the result in a linker symbol. This constant prevents a platform
1574 from relying on the linker and provide a more efficient mechanism for
1575 accessing per-cpu bakery lock information.
1576
1577 If this constant is defined and its value is not equal to the value
1578 calculated by the linker then a link time assertion is raised. A compile time
1579 assertion is raised if the value of the constant is not aligned to the cache
1580 line boundary.
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001581
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000015823.5 Power State Coordination Interface (in BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001583------------------------------------------------
1584
1585The ARM Trusted Firmware's implementation of the PSCI API is based around the
Soby Mathew58523c02015-06-08 12:32:50 +01001586concept of a _power domain_. A _power domain_ is a CPU or a logical group of
1587CPUs which share some state on which power management operations can be
1588performed as specified by [PSCI]. Each CPU in the system is assigned a cpu
1589index which is a unique number between `0` and `PLATFORM_CORE_COUNT - 1`.
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00001590The _power domains_ are arranged in a hierarchical tree structure and
Soby Mathew58523c02015-06-08 12:32:50 +01001591each _power domain_ can be identified in a system by the cpu index of any CPU
1592that is part of that domain and a _power domain level_. A processing element
1593(for example, a CPU) is at level 0. If the _power domain_ node above a CPU is
1594a logical grouping of CPUs that share some state, then level 1 is that group
1595of CPUs (for example, a cluster), and level 2 is a group of clusters
1596(for example, the system). More details on the power domain topology and its
1597organization can be found in [Power Domain Topology Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +01001598
Juan Castillod1786372015-12-14 09:35:25 +00001599BL31's platform initialization code exports a pointer to the platform-specific
Achin Gupta4f6ad662013-10-25 09:08:21 +01001600power management operations required for the PSCI implementation to function
Soby Mathew58523c02015-06-08 12:32:50 +01001601correctly. This information is populated in the `plat_psci_ops` structure. The
1602PSCI implementation calls members of the `plat_psci_ops` structure for performing
1603power management operations on the power domains. For example, the target
1604CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `pwr_domain_on()`
1605handler (if present) is called for the CPU power domain.
1606
1607The `power-state` parameter of a PSCI `CPU_SUSPEND` call can be used to
1608describe composite power states specific to a platform. The PSCI implementation
1609defines a generic representation of the power-state parameter viz which is an
1610array of local power states where each index corresponds to a power domain
1611level. Each entry contains the local power state the power domain at that power
1612level could enter. It depends on the `validate_power_state()` handler to
1613convert the power-state parameter (possibly encoding a composite power state)
1614passed in a PSCI `CPU_SUSPEND` call to this representation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001615
1616The following functions must be implemented to initialize PSCI functionality in
1617the ARM Trusted Firmware.
1618
1619
Soby Mathew58523c02015-06-08 12:32:50 +01001620### Function : plat_get_target_pwr_state() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001621
Soby Mathew58523c02015-06-08 12:32:50 +01001622 Argument : unsigned int, const plat_local_state_t *, unsigned int
1623 Return : plat_local_state_t
Achin Gupta4f6ad662013-10-25 09:08:21 +01001624
Soby Mathew58523c02015-06-08 12:32:50 +01001625The PSCI generic code uses this function to let the platform participate in
1626state coordination during a power management operation. The function is passed
1627a pointer to an array of platform specific local power state `states` (second
1628argument) which contains the requested power state for each CPU at a particular
1629power domain level `lvl` (first argument) within the power domain. The function
1630is expected to traverse this array of upto `ncpus` (third argument) and return
1631a coordinated target power state by the comparing all the requested power
1632states. The target power state should not be deeper than any of the requested
1633power states.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001634
Soby Mathew58523c02015-06-08 12:32:50 +01001635A weak definition of this API is provided by default wherein it assumes
1636that the platform assigns a local state value in order of increasing depth
1637of the power state i.e. for two power states X & Y, if X < Y
1638then X represents a shallower power state than Y. As a result, the
1639coordinated target local power state for a power domain will be the minimum
1640of the requested local power state values.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001641
1642
Soby Mathew58523c02015-06-08 12:32:50 +01001643### Function : plat_get_power_domain_tree_desc() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001644
Soby Mathew58523c02015-06-08 12:32:50 +01001645 Argument : void
1646 Return : const unsigned char *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001647
Soby Mathew58523c02015-06-08 12:32:50 +01001648This function returns a pointer to the byte array containing the power domain
1649topology tree description. The format and method to construct this array are
Juan Castillod1786372015-12-14 09:35:25 +00001650described in [Power Domain Topology Design]. The BL31 PSCI initilization code
Soby Mathew58523c02015-06-08 12:32:50 +01001651requires this array to be described by the platform, either statically or
1652dynamically, to initialize the power domain topology tree. In case the array
1653is populated dynamically, then plat_core_pos_by_mpidr() and
1654plat_my_core_pos() should also be implemented suitably so that the topology
1655tree description matches the CPU indices returned by these APIs. These APIs
1656together form the platform interface for the PSCI topology framework.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001657
1658
Soby Mathew58523c02015-06-08 12:32:50 +01001659## Function : plat_setup_psci_ops() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001660
Soby Mathew58523c02015-06-08 12:32:50 +01001661 Argument : uintptr_t, const plat_psci_ops **
Achin Gupta4f6ad662013-10-25 09:08:21 +01001662 Return : int
1663
1664This function may execute with the MMU and data caches enabled if the platform
1665port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1666called by the primary CPU.
1667
Soby Mathew58523c02015-06-08 12:32:50 +01001668This function is called by PSCI initialization code. Its purpose is to let
1669the platform layer know about the warm boot entrypoint through the
1670`sec_entrypoint` (first argument) and to export handler routines for
1671platform-specific psci power management actions by populating the passed
Juan Castillod1786372015-12-14 09:35:25 +00001672pointer with a pointer to BL31's private `plat_psci_ops` structure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001673
1674A description of each member of this structure is given below. Please refer to
Dan Handley4a75b842015-03-19 19:24:43 +00001675the ARM FVP specific implementation of these handlers in
Soby Mathew58523c02015-06-08 12:32:50 +01001676[plat/arm/board/fvp/fvp_pm.c] as an example. For each PSCI function that the
1677platform wants to support, the associated operation or operations in this
1678structure must be provided and implemented (Refer section 4 of
1679[Firmware Design] for the PSCI API supported in Trusted Firmware). To disable
1680a PSCI function in a platform port, the operation should be removed from this
1681structure instead of providing an empty implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001682
Soby Mathew58523c02015-06-08 12:32:50 +01001683#### plat_psci_ops.cpu_standby()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001684
Soby Mathew58523c02015-06-08 12:32:50 +01001685Perform the platform-specific actions to enter the standby state for a cpu
1686indicated by the passed argument. This provides a fast path for CPU standby
1687wherein overheads of PSCI state management and lock acquistion is avoided.
1688For this handler to be invoked by the PSCI `CPU_SUSPEND` API implementation,
1689the suspend state type specified in the `power-state` parameter should be
1690STANDBY and the target power domain level specified should be the CPU. The
1691handler should put the CPU into a low power retention state (usually by
1692issuing a wfi instruction) and ensure that it can be woken up from that
1693state by a normal interrupt. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001694
Soby Mathew58523c02015-06-08 12:32:50 +01001695#### plat_psci_ops.pwr_domain_on()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001696
Soby Mathew58523c02015-06-08 12:32:50 +01001697Perform the platform specific actions to power on a CPU, specified
1698by the `MPIDR` (first argument). The generic code expects the platform to
1699return PSCI_E_SUCCESS on success or PSCI_E_INTERN_FAIL for any failure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001700
Soby Mathew58523c02015-06-08 12:32:50 +01001701#### plat_psci_ops.pwr_domain_off()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001702
Soby Mathew58523c02015-06-08 12:32:50 +01001703Perform the platform specific actions to prepare to power off the calling CPU
1704and its higher parent power domain levels as indicated by the `target_state`
1705(first argument). It is called by the PSCI `CPU_OFF` API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001706
Soby Mathew58523c02015-06-08 12:32:50 +01001707The `target_state` encodes the platform coordinated target local power states
1708for the CPU power domain and its parent power domain levels. The handler
1709needs to perform power management operation corresponding to the local state
1710at each power level.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001711
Soby Mathew58523c02015-06-08 12:32:50 +01001712For this handler, the local power state for the CPU power domain will be a
1713power down state where as it could be either power down, retention or run state
1714for the higher power domain levels depending on the result of state
1715coordination. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001716
Soby Mathew58523c02015-06-08 12:32:50 +01001717#### plat_psci_ops.pwr_domain_suspend()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001718
Soby Mathew58523c02015-06-08 12:32:50 +01001719Perform the platform specific actions to prepare to suspend the calling
1720CPU and its higher parent power domain levels as indicated by the
1721`target_state` (first argument). It is called by the PSCI `CPU_SUSPEND`
1722API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001723
Soby Mathew58523c02015-06-08 12:32:50 +01001724The `target_state` has a similar meaning as described in
1725the `pwr_domain_off()` operation. It encodes the platform coordinated
1726target local power states for the CPU power domain and its parent
1727power domain levels. The handler needs to perform power management operation
1728corresponding to the local state at each power level. The generic code
1729expects the handler to succeed.
1730
1731The difference between turning a power domain off versus suspending it
1732is that in the former case, the power domain is expected to re-initialize
1733its state when it is next powered on (see `pwr_domain_on_finish()`). In the
1734latter case, the power domain is expected to save enough state so that it can
Achin Gupta4f6ad662013-10-25 09:08:21 +01001735resume execution by restoring this state when its powered on (see
Soby Mathew58523c02015-06-08 12:32:50 +01001736`pwr_domain_suspend_finish()`).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001737
Soby Mathewac1cc8e2016-04-27 14:46:28 +01001738#### plat_psci_ops.pwr_domain_pwr_down_wfi()
1739
1740This is an optional function and, if implemented, is expected to perform
1741platform specific actions including the `wfi` invocation which allows the
1742CPU to powerdown. Since this function is invoked outside the PSCI locks,
1743the actions performed in this hook must be local to the CPU or the platform
1744must ensure that races between multiple CPUs cannot occur.
1745
1746The `target_state` has a similar meaning as described in the `pwr_domain_off()`
1747operation and it encodes the platform coordinated target local power states for
1748the CPU power domain and its parent power domain levels. This function must
1749not return back to the caller.
1750
1751If this function is not implemented by the platform, PSCI generic
1752implementation invokes `psci_power_down_wfi()` for power down.
1753
Soby Mathew58523c02015-06-08 12:32:50 +01001754#### plat_psci_ops.pwr_domain_on_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001755
1756This function is called by the PSCI implementation after the calling CPU is
1757powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1758It performs the platform-specific setup required to initialize enough state for
1759this CPU to enter the normal world and also provide secure runtime firmware
1760services.
1761
Soby Mathew58523c02015-06-08 12:32:50 +01001762The `target_state` (first argument) is the prior state of the power domains
1763immediately before the CPU was turned on. It indicates which power domains
1764above the CPU might require initialization due to having previously been in
1765low power states. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001766
Soby Mathew58523c02015-06-08 12:32:50 +01001767#### plat_psci_ops.pwr_domain_suspend_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001768
1769This function is called by the PSCI implementation after the calling CPU is
1770powered on and released from reset in response to an asynchronous wakeup
1771event, for example a timer interrupt that was programmed by the CPU during the
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001772`CPU_SUSPEND` call or `SYSTEM_SUSPEND` call. It performs the platform-specific
1773setup required to restore the saved state for this CPU to resume execution
1774in the normal world and also provide secure runtime firmware services.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001775
Soby Mathew58523c02015-06-08 12:32:50 +01001776The `target_state` (first argument) has a similar meaning as described in
1777the `pwr_domain_on_finish()` operation. The generic code expects the platform
1778to succeed.
Soby Mathew539dced2014-10-02 16:56:51 +01001779
Soby Mathew58523c02015-06-08 12:32:50 +01001780#### plat_psci_ops.validate_power_state()
Soby Mathew539dced2014-10-02 16:56:51 +01001781
1782This function is called by the PSCI implementation during the `CPU_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001783call to validate the `power_state` parameter of the PSCI API and if valid,
1784populate it in `req_state` (second argument) array as power domain level
1785specific local states. If the `power_state` is invalid, the platform must
1786return PSCI_E_INVALID_PARAMS as error, which is propagated back to the
1787normal world PSCI client.
Soby Mathew539dced2014-10-02 16:56:51 +01001788
Soby Mathew58523c02015-06-08 12:32:50 +01001789#### plat_psci_ops.validate_ns_entrypoint()
Soby Mathew539dced2014-10-02 16:56:51 +01001790
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001791This function is called by the PSCI implementation during the `CPU_SUSPEND`,
1792`SYSTEM_SUSPEND` and `CPU_ON` calls to validate the non-secure `entry_point`
Soby Mathew58523c02015-06-08 12:32:50 +01001793parameter passed by the normal world. If the `entry_point` is invalid,
1794the platform must return PSCI_E_INVALID_ADDRESS as error, which is
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001795propagated back to the normal world PSCI client.
1796
Soby Mathew58523c02015-06-08 12:32:50 +01001797#### plat_psci_ops.get_sys_suspend_power_state()
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001798
1799This function is called by the PSCI implementation during the `SYSTEM_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001800call to get the `req_state` parameter from platform which encodes the power
1801domain level specific local states to suspend to system affinity level. The
1802`req_state` will be utilized to do the PSCI state coordination and
1803`pwr_domain_suspend()` will be invoked with the coordinated target state to
1804enter system suspend.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001805
Yatharth Kochar170fb932016-05-09 18:26:35 +01001806#### plat_psci_ops.get_pwr_lvl_state_idx()
1807
1808This is an optional function and, if implemented, is invoked by the PSCI
1809implementation to convert the `local_state` (first argument) at a specified
1810`pwr_lvl` (second argument) to an index between 0 and
1811`PLAT_MAX_PWR_LVL_STATES` - 1. This function is only needed if the platform
1812supports more than two local power states at each power domain level, that is
1813`PLAT_MAX_PWR_LVL_STATES` is greater than 2, and needs to account for these
1814local power states.
1815
1816#### plat_psci_ops.translate_power_state_by_mpidr()
1817
1818This is an optional function and, if implemented, verifies the `power_state`
1819(second argument) parameter of the PSCI API corresponding to a target power
1820domain. The target power domain is identified by using both `MPIDR` (first
1821argument) and the power domain level encoded in `power_state`. The power domain
1822level specific local states are to be extracted from `power_state` and be
1823populated in the `output_state` (third argument) array. The functionality
1824is similar to the `validate_power_state` function described above and is
1825envisaged to be used in case the validity of `power_state` depend on the
1826targeted power domain. If the `power_state` is invalid for the targeted power
1827domain, the platform must return PSCI_E_INVALID_PARAMS as error. If this
1828function is not implemented, then the generic implementation relies on
1829`validate_power_state` function to translate the `power_state`.
1830
1831This function can also be used in case the platform wants to support local
1832power state encoding for `power_state` parameter of PSCI_STAT_COUNT/RESIDENCY
1833APIs as described in Section 5.18 of [PSCI].
Achin Gupta4f6ad662013-10-25 09:08:21 +01001834
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000018353.6 Interrupt Management framework (in BL31)
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001836----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00001837BL31 implements an Interrupt Management Framework (IMF) to manage interrupts
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001838generated in either security state and targeted to EL1 or EL2 in the non-secure
1839state or EL3/S-EL1 in the secure state. The design of this framework is
1840described in the [IMF Design Guide]
1841
1842A platform should export the following APIs to support the IMF. The following
Dan Handley4a75b842015-03-19 19:24:43 +00001843text briefly describes each api and its implementation in ARM standard
1844platforms. The API implementation depends upon the type of interrupt controller
Soby Mathew81123e82015-11-23 14:01:21 +00001845present in the platform. ARM standard platform layer supports both [ARM Generic
1846Interrupt Controller version 2.0 (GICv2)][ARM GIC Architecture Specification 2.0]
1847and [3.0 (GICv3)][ARM GIC Architecture Specification 3.0]. Juno builds the ARM
1848Standard layer to use GICv2 and the FVP can be configured to use either GICv2 or
1849GICv3 depending on the build flag `FVP_USE_GIC_DRIVER` (See FVP platform
1850specific build options in [User Guide] for more details).
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001851
1852### Function : plat_interrupt_type_to_line() [mandatory]
1853
1854 Argument : uint32_t, uint32_t
1855 Return : uint32_t
1856
1857The ARM processor signals an interrupt exception either through the IRQ or FIQ
1858interrupt line. The specific line that is signaled depends on how the interrupt
1859controller (IC) reports different interrupt types from an execution context in
1860either security state. The IMF uses this API to determine which interrupt line
1861the platform IC uses to signal each type of interrupt supported by the framework
Soby Mathew81123e82015-11-23 14:01:21 +00001862from a given security state. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001863
1864The first parameter will be one of the `INTR_TYPE_*` values (see [IMF Design
1865Guide]) indicating the target type of the interrupt, the second parameter is the
1866security state of the originating execution context. The return result is the
1867bit position in the `SCR_EL3` register of the respective interrupt trap: IRQ=1,
1868FIQ=2.
1869
Soby Mathew81123e82015-11-23 14:01:21 +00001870In the case of ARM standard platforms using GICv2, S-EL1 interrupts are
1871configured as FIQs and Non-secure interrupts as IRQs from either security
1872state.
1873
1874In the case of ARM standard platforms using GICv3, the interrupt line to be
1875configured depends on the security state of the execution context when the
1876interrupt is signalled and are as follows:
1877* The S-EL1 interrupts are signaled as IRQ in S-EL0/1 context and as FIQ in
1878 NS-EL0/1/2 context.
1879* The Non secure interrupts are signaled as FIQ in S-EL0/1 context and as IRQ
1880 in the NS-EL0/1/2 context.
1881* The EL3 interrupts are signaled as FIQ in both S-EL0/1 and NS-EL0/1/2
1882 context.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001883
1884
1885### Function : plat_ic_get_pending_interrupt_type() [mandatory]
1886
1887 Argument : void
1888 Return : uint32_t
1889
1890This API returns the type of the highest priority pending interrupt at the
1891platform IC. The IMF uses the interrupt type to retrieve the corresponding
1892handler function. `INTR_TYPE_INVAL` is returned when there is no interrupt
1893pending. The valid interrupt types that can be returned are `INTR_TYPE_EL3`,
Soby Mathew81123e82015-11-23 14:01:21 +00001894`INTR_TYPE_S_EL1` and `INTR_TYPE_NS`. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001895
Soby Mathew81123e82015-11-23 14:01:21 +00001896In the case of ARM standard platforms using GICv2, the _Highest Priority
1897Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of
1898the pending interrupt. The type of interrupt depends upon the id value as
1899follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001900
19011. id < 1022 is reported as a S-EL1 interrupt
19022. id = 1022 is reported as a Non-secure interrupt.
19033. id = 1023 is reported as an invalid interrupt type.
1904
Soby Mathew81123e82015-11-23 14:01:21 +00001905In the case of ARM standard platforms using GICv3, the system register
1906`ICC_HPPIR0_EL1`, _Highest Priority Pending group 0 Interrupt Register_,
1907is read to determine the id of the pending interrupt. The type of interrupt
1908depends upon the id value as follows.
1909
19101. id = `PENDING_G1S_INTID` (1020) is reported as a S-EL1 interrupt
19112. id = `PENDING_G1NS_INTID` (1021) is reported as a Non-secure interrupt.
19123. id = `GIC_SPURIOUS_INTERRUPT` (1023) is reported as an invalid interrupt type.
19134. All other interrupt id's are reported as EL3 interrupt.
1914
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001915
1916### Function : plat_ic_get_pending_interrupt_id() [mandatory]
1917
1918 Argument : void
1919 Return : uint32_t
1920
1921This API returns the id of the highest priority pending interrupt at the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00001922platform IC. `INTR_ID_UNAVAILABLE` is returned when there is no interrupt
Soby Mathew54718412015-10-27 10:01:06 +00001923pending.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001924
Soby Mathew81123e82015-11-23 14:01:21 +00001925In the case of ARM standard platforms using GICv2, the _Highest Priority
1926Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of the
1927pending interrupt. The id that is returned by API depends upon the value of
1928the id read from the interrupt controller as follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001929
19301. id < 1022. id is returned as is.
19312. id = 1022. The _Aliased Highest Priority Pending Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00001932 (`GICC_AHPPIR`) is read to determine the id of the non-secure interrupt.
1933 This id is returned by the API.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010019343. id = 1023. `INTR_ID_UNAVAILABLE` is returned.
1935
Soby Mathew81123e82015-11-23 14:01:21 +00001936In the case of ARM standard platforms using GICv3, if the API is invoked from
1937EL3, the system register `ICC_HPPIR0_EL1`, _Highest Priority Pending Interrupt
1938group 0 Register_, is read to determine the id of the pending interrupt. The id
1939that is returned by API depends upon the value of the id read from the
1940interrupt controller as follows.
1941
19421. id < `PENDING_G1S_INTID` (1020). id is returned as is.
19432. id = `PENDING_G1S_INTID` (1020) or `PENDING_G1NS_INTID` (1021). The system
1944 register `ICC_HPPIR1_EL1`, _Highest Priority Pending Interrupt group 1
1945 Register_ is read to determine the id of the group 1 interrupt. This id
1946 is returned by the API as long as it is a valid interrupt id
19473. If the id is any of the special interrupt identifiers,
1948 `INTR_ID_UNAVAILABLE` is returned.
1949
1950When the API invoked from S-EL1 for GICv3 systems, the id read from system
1951register `ICC_HPPIR1_EL1`, _Highest Priority Pending group 1 Interrupt
1952Register_, is returned if is not equal to GIC_SPURIOUS_INTERRUPT (1023) else
1953`INTR_ID_UNAVAILABLE` is returned.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001954
1955### Function : plat_ic_acknowledge_interrupt() [mandatory]
1956
1957 Argument : void
1958 Return : uint32_t
1959
1960This API is used by the CPU to indicate to the platform IC that processing of
1961the highest pending interrupt has begun. It should return the id of the
1962interrupt which is being processed.
1963
Soby Mathew81123e82015-11-23 14:01:21 +00001964This function in ARM standard platforms using GICv2, reads the _Interrupt
1965Acknowledge Register_ (`GICC_IAR`). This changes the state of the highest
1966priority pending interrupt from pending to active in the interrupt controller.
1967It returns the value read from the `GICC_IAR`. This value is the id of the
1968interrupt whose state has been changed.
1969
1970In the case of ARM standard platforms using GICv3, if the API is invoked
1971from EL3, the function reads the system register `ICC_IAR0_EL1`, _Interrupt
1972Acknowledge Register group 0_. If the API is invoked from S-EL1, the function
1973reads the system register `ICC_IAR1_EL1`, _Interrupt Acknowledge Register
1974group 1_. The read changes the state of the highest pending interrupt from
1975pending to active in the interrupt controller. The value read is returned
1976and is the id of the interrupt whose state has been changed.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001977
1978The TSP uses this API to start processing of the secure physical timer
1979interrupt.
1980
1981
1982### Function : plat_ic_end_of_interrupt() [mandatory]
1983
1984 Argument : uint32_t
1985 Return : void
1986
1987This API is used by the CPU to indicate to the platform IC that processing of
1988the interrupt corresponding to the id (passed as the parameter) has
1989finished. The id should be the same as the id returned by the
1990`plat_ic_acknowledge_interrupt()` API.
1991
Dan Handley4a75b842015-03-19 19:24:43 +00001992ARM standard platforms write the id to the _End of Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00001993(`GICC_EOIR`) in case of GICv2, and to `ICC_EOIR0_EL1` or `ICC_EOIR1_EL1`
1994system register in case of GICv3 depending on where the API is invoked from,
1995EL3 or S-EL1. This deactivates the corresponding interrupt in the interrupt
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001996controller.
1997
1998The TSP uses this API to finish processing of the secure physical timer
1999interrupt.
2000
2001
2002### Function : plat_ic_get_interrupt_type() [mandatory]
2003
2004 Argument : uint32_t
2005 Return : uint32_t
2006
2007This API returns the type of the interrupt id passed as the parameter.
2008`INTR_TYPE_INVAL` is returned if the id is invalid. If the id is valid, a valid
2009interrupt type (one of `INTR_TYPE_EL3`, `INTR_TYPE_S_EL1` and `INTR_TYPE_NS`) is
2010returned depending upon how the interrupt has been configured by the platform
Soby Mathew81123e82015-11-23 14:01:21 +00002011IC. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01002012
Soby Mathew81123e82015-11-23 14:01:21 +00002013ARM standard platforms using GICv2 configures S-EL1 interrupts as Group0 interrupts
2014and Non-secure interrupts as Group1 interrupts. It reads the group value
2015corresponding to the interrupt id from the relevant _Interrupt Group Register_
2016(`GICD_IGROUPRn`). It uses the group value to determine the type of interrupt.
2017
2018In the case of ARM standard platforms using GICv3, both the _Interrupt Group
2019Register_ (`GICD_IGROUPRn`) and _Interrupt Group Modifier Register_
2020(`GICD_IGRPMODRn`) is read to figure out whether the interrupt is configured
2021as Group 0 secure interrupt, Group 1 secure interrupt or Group 1 NS interrupt.
Dan Handley4a75b842015-03-19 19:24:43 +00002022
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01002023
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000020243.7 Crash Reporting mechanism (in BL31)
Soby Mathewc67b09b2014-07-14 16:57:23 +01002025----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00002026BL31 implements a crash reporting mechanism which prints the various registers
Sandrine Bailleux44804252014-08-06 11:27:23 +01002027of the CPU to enable quick crash analysis and debugging. It requires that a
2028console is designated as the crash console by the platform which will be used to
2029print the register dump.
Soby Mathewc67b09b2014-07-14 16:57:23 +01002030
Sandrine Bailleux44804252014-08-06 11:27:23 +01002031The following functions must be implemented by the platform if it wants crash
Juan Castillod1786372015-12-14 09:35:25 +00002032reporting mechanism in BL31. The functions are implemented in assembly so that
Sandrine Bailleux44804252014-08-06 11:27:23 +01002033they can be invoked without a C Runtime stack.
Soby Mathewc67b09b2014-07-14 16:57:23 +01002034
2035### Function : plat_crash_console_init
2036
2037 Argument : void
2038 Return : int
2039
Sandrine Bailleux44804252014-08-06 11:27:23 +01002040This API is used by the crash reporting mechanism to initialize the crash
Juan Castillo9400b402015-11-26 14:52:15 +00002041console. It must only use the general purpose registers x0 to x4 to do the
Sandrine Bailleux44804252014-08-06 11:27:23 +01002042initialization and returns 1 on success.
Soby Mathewc67b09b2014-07-14 16:57:23 +01002043
Soby Mathewc67b09b2014-07-14 16:57:23 +01002044### Function : plat_crash_console_putc
2045
2046 Argument : int
2047 Return : int
2048
2049This API is used by the crash reporting mechanism to print a character on the
Juan Castillo9400b402015-11-26 14:52:15 +00002050designated crash console. It must only use general purpose registers x1 and
Soby Mathewc67b09b2014-07-14 16:57:23 +01002051x2 to do its work. The parameter and the return value are in general purpose
2052register x0.
2053
Soby Mathew27713fb2014-09-08 17:51:01 +010020544. Build flags
2055---------------
2056
Soby Mathew58523c02015-06-08 12:32:50 +01002057* **ENABLE_PLAT_COMPAT**
2058 All the platforms ports conforming to this API specification should define
2059 the build flag `ENABLE_PLAT_COMPAT` to 0 as the compatibility layer should
2060 be disabled. For more details on compatibility layer, refer
2061 [Migration Guide].
2062
Soby Mathew27713fb2014-09-08 17:51:01 +01002063There are some build flags which can be defined by the platform to control
2064inclusion or exclusion of certain BL stages from the FIP image. These flags
2065need to be defined in the platform makefile which will get included by the
2066build system.
2067
Soby Mathew27713fb2014-09-08 17:51:01 +01002068* **NEED_BL33**
2069 By default, this flag is defined `yes` by the build system and `BL33`
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00002070 build option should be supplied as a build option. The platform has the
2071 option of excluding the BL33 image in the `fip` image by defining this flag
Antonio Nino Diaz68450a62016-04-06 17:31:57 +01002072 to `no`. If any of the options `EL3_PAYLOAD_BASE` or `PRELOADED_BL33_BASE`
2073 are used, this flag will be set to `no` automatically.
Soby Mathew27713fb2014-09-08 17:51:01 +01002074
20755. C Library
Harry Liebela960f282013-12-12 16:03:44 +00002076-------------
2077
2078To avoid subtle toolchain behavioral dependencies, the header files provided
2079by the compiler are not used. The software is built with the `-nostdinc` flag
2080to ensure no headers are included from the toolchain inadvertently. Instead the
2081required headers are included in the ARM Trusted Firmware source tree. The
2082library only contains those C library definitions required by the local
2083implementation. If more functionality is required, the needed library functions
2084will need to be added to the local implementation.
2085
Dan Handleyf0b489c2016-06-02 17:15:13 +01002086Versions of [FreeBSD] headers can be found in `include/lib/stdlib`. Some of
2087these headers have been cut down in order to simplify the implementation. In
2088order to minimize changes to the header files, the [FreeBSD] layout has been
2089maintained. The generic C library definitions can be found in
2090`include/lib/stdlib` with more system and machine specific declarations in
2091`include/lib/stdlib/sys` and `include/lib/stdlib/machine`.
Harry Liebela960f282013-12-12 16:03:44 +00002092
2093The local C library implementations can be found in `lib/stdlib`. In order to
2094extend the C library these files may need to be modified. It is recommended to
2095use a release version of [FreeBSD] as a starting point.
2096
2097The C library header files in the [FreeBSD] source tree are located in the
2098`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
2099can be found in the `sys/<machine-type>` directories. These files define things
2100like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
2101port for [FreeBSD] does not yet exist, the machine specific definitions are
2102based on existing machine types with similar properties (for example SPARC64).
2103
2104Where possible, C library function implementations were taken from [FreeBSD]
2105as found in the `lib/libc` directory.
2106
2107A copy of the [FreeBSD] sources can be downloaded with `git`.
2108
2109 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
2110
2111
Soby Mathew27713fb2014-09-08 17:51:01 +010021126. Storage abstraction layer
Harry Liebeld265bd72014-01-31 19:04:10 +00002113-----------------------------
2114
2115In order to improve platform independence and portability an storage abstraction
2116layer is used to load data from non-volatile platform storage.
2117
2118Each platform should register devices and their drivers via the Storage layer.
2119These drivers then need to be initialized by bootloader phases as
2120required in their respective `blx_platform_setup()` functions. Currently
2121storage access is only required by BL1 and BL2 phases. The `load_image()`
2122function uses the storage layer to access non-volatile platform storage.
2123
Dan Handley4a75b842015-03-19 19:24:43 +00002124It is mandatory to implement at least one storage driver. For the ARM
2125development platforms the Firmware Image Package (FIP) driver is provided as
2126the default means to load data from storage (see the "Firmware Image Package"
2127section in the [User Guide]). The storage layer is described in the header file
2128`include/drivers/io/io_storage.h`. The implementation of the common library
Sandrine Bailleux121f2ae2015-01-28 10:11:48 +00002129is in `drivers/io/io_storage.c` and the driver files are located in
2130`drivers/io/`.
Harry Liebeld265bd72014-01-31 19:04:10 +00002131
2132Each IO driver must provide `io_dev_*` structures, as described in
2133`drivers/io/io_driver.h`. These are returned via a mandatory registration
2134function that is called on platform initialization. The semi-hosting driver
2135implementation in `io_semihosting.c` can be used as an example.
2136
2137The Storage layer provides mechanisms to initialize storage devices before
2138IO operations are called. The basic operations supported by the layer
2139include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
2140Drivers do not have to implement all operations, but each platform must
2141provide at least one driver for a device capable of supporting generic
2142operations such as loading a bootloader image.
2143
2144The current implementation only allows for known images to be loaded by the
Juan Castillo16948ae2015-04-13 17:36:19 +01002145firmware. These images are specified by using their identifiers, as defined in
2146[include/plat/common/platform_def.h] (or a separate header file included from
2147there). The platform layer (`plat_get_image_source()`) then returns a reference
2148to a device and a driver-specific `spec` which will be understood by the driver
2149to allow access to the image data.
Harry Liebeld265bd72014-01-31 19:04:10 +00002150
2151The layer is designed in such a way that is it possible to chain drivers with
2152other drivers. For example, file-system drivers may be implemented on top of
2153physical block devices, both represented by IO devices with corresponding
2154drivers. In such a case, the file-system "binding" with the block device may
2155be deferred until the file-system device is initialised.
2156
2157The abstraction currently depends on structures being statically allocated
2158by the drivers and callers, as the system does not yet provide a means of
2159dynamically allocating memory. This may also have the affect of limiting the
2160amount of open resources per driver.
2161
2162
Achin Gupta4f6ad662013-10-25 09:08:21 +01002163- - - - - - - - - - - - - - - - - - - - - - - - - -
2164
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00002165_Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01002166
2167
Yuping Luo6b140412016-01-15 11:17:27 +08002168[ARM GIC Architecture Specification 2.0]: http://infocenter.arm.com/help/topic/com.arm.doc.ihi0048b/index.html
2169[ARM GIC Architecture Specification 3.0]: http://infocenter.arm.com/help/topic/com.arm.doc.ihi0069b/index.html
Soby Mathew81123e82015-11-23 14:01:21 +00002170[IMF Design Guide]: interrupt-framework-design.md
2171[User Guide]: user-guide.md
2172[FreeBSD]: http://www.freebsd.org
2173[Firmware Design]: firmware-design.md
2174[Power Domain Topology Design]: psci-pd-tree.md
2175[PSCI]: http://infocenter.arm.com/help/topic/com.arm.doc.den0022c/DEN0022C_Power_State_Coordination_Interface.pdf
2176[Migration Guide]: platform-migration-guide.md
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00002177[Firmware Update]: firmware-update.md
Achin Gupta4f6ad662013-10-25 09:08:21 +01002178
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00002179[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
2180[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
Dan Handley4a75b842015-03-19 19:24:43 +00002181[plat/arm/board/fvp/fvp_pm.c]: ../plat/arm/board/fvp/fvp_pm.c
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00002182[include/common/bl_common.h]: ../include/common/bl_common.h
Dan Handley4a75b842015-03-19 19:24:43 +00002183[include/plat/arm/common/arm_def.h]: ../include/plat/arm/common/arm_def.h
2184[include/plat/common/common_def.h]: ../include/plat/common/common_def.h
Dan Handleyb68954c2014-05-29 12:30:24 +01002185[include/plat/common/platform.h]: ../include/plat/common/platform.h
Dan Handley4a75b842015-03-19 19:24:43 +00002186[include/plat/arm/common/plat_arm.h]: ../include/plat/arm/common/plat_arm.h]