blob: f6dfe55a2363ca92a650b0a6657b566302200c64 [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
Joakim Bech14a5b342014-11-25 10:55:26 +010071. [Introduction](#1--introduction)
82. [Common Modifications](#2--common-modifications)
9 * [Common mandatory modifications](#21-common-mandatory-modifications)
10 * [Handling reset](#22-handling-reset)
Soby Mathew58523c02015-06-08 12:32:50 +010011 * [Common mandatory modifications](#23-common-mandatory-modifications)
12 * [Common optional modifications](#24-common-optional-modifications)
Joakim Bech14a5b342014-11-25 10:55:26 +0100133. [Boot Loader stage specific modifications](#3--modifications-specific-to-a-boot-loader-stage)
14 * [Boot Loader stage 1 (BL1)](#31-boot-loader-stage-1-bl1)
15 * [Boot Loader stage 2 (BL2)](#32-boot-loader-stage-2-bl2)
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000016 * [FWU Boot Loader stage 2 (BL2U)](#33-fwu-boot-loader-stage-2-bl2u)
17 * [Boot Loader stage 3-1 (BL31)](#34-boot-loader-stage-3-1-bl31)
18 * [PSCI implementation (in BL31)](#35-power-state-coordination-interface-in-bl31)
19 * [Interrupt Management framework (in BL31)](#36--interrupt-management-framework-in-bl31)
20 * [Crash Reporting mechanism (in BL31)](#37--crash-reporting-mechanism-in-bl31)
Joakim Bech14a5b342014-11-25 10:55:26 +0100214. [Build flags](#4--build-flags)
225. [C Library](#5--c-library)
236. [Storage abstraction layer](#6--storage-abstraction-layer)
Achin Gupta4f6ad662013-10-25 09:08:21 +010024
25- - - - - - - - - - - - - - - - - -
26
271. Introduction
28----------------
29
Soby Mathew58523c02015-06-08 12:32:50 +010030Please note that this document has been updated for the new platform API
31as required by the PSCI v1.0 implementation. Please refer to the
32[Migration Guide] for the previous platform API.
33
Achin Gupta4f6ad662013-10-25 09:08:21 +010034Porting the ARM Trusted Firmware to a new platform involves making some
35mandatory and optional modifications for both the cold and warm boot paths.
36Modifications consist of:
37
38* Implementing a platform-specific function or variable,
39* Setting up the execution context in a certain way, or
40* Defining certain constants (for example #defines).
41
Dan Handley4a75b842015-03-19 19:24:43 +000042The platform-specific functions and variables are declared in
Dan Handleyb68954c2014-05-29 12:30:24 +010043[include/plat/common/platform.h]. The firmware provides a default implementation
44of variables and functions to fulfill the optional requirements. These
45implementations are all weakly defined; they are provided to ease the porting
46effort. Each platform port can override them with its own implementation if the
47default implementation is inadequate.
Achin Gupta4f6ad662013-10-25 09:08:21 +010048
Dan Handley4a75b842015-03-19 19:24:43 +000049Platform ports that want to be aligned with standard ARM platforms (for example
50FVP and Juno) may also use [include/plat/arm/common/plat_arm.h] and the
51corresponding source files in `plat/arm/common/`. These provide standard
52implementations for some of the required platform porting functions. However,
53using these functions requires the platform port to implement additional
54ARM standard platform porting functions. These additional functions are not
55documented here.
56
Achin Gupta4f6ad662013-10-25 09:08:21 +010057Some modifications are common to all Boot Loader (BL) stages. Section 2
58discusses these in detail. The subsequent sections discuss the remaining
59modifications for each BL stage in detail.
60
61This document should be read in conjunction with the ARM Trusted Firmware
62[User Guide].
63
64
652. Common modifications
66------------------------
67
68This section covers the modifications that should be made by the platform for
69each BL stage to correctly port the firmware stack. They are categorized as
70either mandatory or optional.
71
72
732.1 Common mandatory modifications
74----------------------------------
Sandrine Bailleuxef7fb9e2015-12-02 10:19:06 +000075
76A platform port must enable the Memory Management Unit (MMU) as well as the
77instruction and data caches for each BL stage. Setting up the translation
78tables is the responsibility of the platform port because memory maps differ
Sandrine Bailleux3c2c72f2016-04-26 14:49:57 +010079across platforms. A memory translation library (see `lib/xlat_tables/`) is
80provided to help in this setup. Note that although this library supports
Antonio Nino Diazf33fbb22016-03-31 09:08:56 +010081non-identity mappings, this is intended only for re-mapping peripheral physical
82addresses and allows platforms with high I/O addresses to reduce their virtual
83address space. All other addresses corresponding to code and data must currently
84use an identity mapping.
Sandrine Bailleuxef7fb9e2015-12-02 10:19:06 +000085
86In ARM standard platforms, each BL stage configures the MMU in the
87platform-specific architecture setup function, `blX_plat_arch_setup()`, and uses
88an identity mapping for all addresses.
Achin Gupta4f6ad662013-10-25 09:08:21 +010089
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010090If the build option `USE_COHERENT_MEM` is enabled, each platform can allocate a
Soby Mathewab8707e2015-01-08 18:02:44 +000091block of identity mapped secure memory with Device-nGnRE attributes aligned to
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010092page boundary (4K) for each BL stage. All sections which allocate coherent
93memory are grouped under `coherent_ram`. For ex: Bakery locks are placed in a
94section identified by name `bakery_lock` inside `coherent_ram` so that its
95possible for the firmware to place variables in it using the following C code
96directive:
Achin Gupta4f6ad662013-10-25 09:08:21 +010097
Soren Brinkmann65cd2992016-01-14 10:11:05 -080098 __section("bakery_lock")
Achin Gupta4f6ad662013-10-25 09:08:21 +010099
100Or alternatively the following assembler code directive:
101
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +0100102 .section bakery_lock
Achin Gupta4f6ad662013-10-25 09:08:21 +0100103
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +0100104The `coherent_ram` section is a sum of all sections like `bakery_lock` which are
105used to allocate any data structures that are accessed both when a CPU is
106executing with its MMU and caches enabled, and when it's running with its MMU
107and caches disabled. Examples are given below.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100108
109The following variables, functions and constants must be defined by the platform
110for the firmware to work correctly.
111
112
Dan Handleyb68954c2014-05-29 12:30:24 +0100113### File : platform_def.h [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100114
Dan Handleyb68954c2014-05-29 12:30:24 +0100115Each platform must ensure that a header file of this name is in the system
116include path with the following constants defined. This may require updating the
Dan Handley4a75b842015-03-19 19:24:43 +0000117list of `PLAT_INCLUDES` in the `platform.mk` file. In the ARM development
118platforms, this file is found in `plat/arm/board/<plat_name>/include/`.
119
120Platform ports may optionally use the file [include/plat/common/common_def.h],
121which provides typical values for some of the constants below. These values are
122likely to be suitable for all platform ports.
123
124Platform ports that want to be aligned with standard ARM platforms (for example
125FVP and Juno) may also use [include/plat/arm/common/arm_def.h], which provides
126standard values for some of the constants below. However, this requires the
127platform port to define additional platform porting constants in
128`platform_def.h`. These additional constants are not documented here.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129
James Morrisseyba3155b2013-10-29 10:56:46 +0000130* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100131
132 Defines the linker format used by the platform, for example
Dan Handley4a75b842015-03-19 19:24:43 +0000133 `elf64-littleaarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100134
James Morrisseyba3155b2013-10-29 10:56:46 +0000135* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100136
137 Defines the processor architecture for the linker by the platform, for
Dan Handley4a75b842015-03-19 19:24:43 +0000138 example `aarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100139
James Morrisseyba3155b2013-10-29 10:56:46 +0000140* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100141
142 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000143 by [plat/common/aarch64/platform_mp_stack.S] and
144 [plat/common/aarch64/platform_up_stack.S].
145
Dan Handley4a75b842015-03-19 19:24:43 +0000146* **define : CACHE_WRITEBACK_GRANULE**
147
148 Defines the size in bits of the largest cache line across all the cache
149 levels in the platform.
150
James Morrisseyba3155b2013-10-29 10:56:46 +0000151* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100152
153 Defines the character string printed by BL1 upon entry into the `bl1_main()`
154 function.
155
James Morrisseyba3155b2013-10-29 10:56:46 +0000156* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100157
158 Defines the total number of CPUs implemented by the platform across all
159 clusters in the system.
160
Soby Mathew58523c02015-06-08 12:32:50 +0100161* **#define : PLAT_NUM_PWR_DOMAINS**
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100162
Soby Mathew58523c02015-06-08 12:32:50 +0100163 Defines the total number of nodes in the power domain topology
164 tree at all the power domain levels used by the platform.
165 This macro is used by the PSCI implementation to allocate
166 data structures to represent power domain topology.
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100167
Soby Mathew58523c02015-06-08 12:32:50 +0100168* **#define : PLAT_MAX_PWR_LVL**
Soby Mathew8c32bc22015-02-12 14:45:02 +0000169
Soby Mathew58523c02015-06-08 12:32:50 +0100170 Defines the maximum power domain level that the power management operations
171 should apply to. More often, but not always, the power domain level
172 corresponds to affinity level. This macro allows the PSCI implementation
173 to know the highest power domain level that it should consider for power
174 management operations in the system that the platform implements. For
175 example, the Base AEM FVP implements two clusters with a configurable
176 number of CPUs and it reports the maximum power domain level as 1.
177
178* **#define : PLAT_MAX_OFF_STATE**
179
180 Defines the local power state corresponding to the deepest power down
181 possible at every power domain level in the platform. The local power
182 states for each level may be sparsely allocated between 0 and this value
183 with 0 being reserved for the RUN state. The PSCI implementation uses this
184 value to initialize the local power states of the power domain nodes and
185 to specify the requested power state for a PSCI_CPU_OFF call.
186
187* **#define : PLAT_MAX_RET_STATE**
188
189 Defines the local power state corresponding to the deepest retention state
190 possible at every power domain level in the platform. This macro should be
191 a value less than PLAT_MAX_OFF_STATE and greater than 0. It is used by the
192 PSCI implementation to distuiguish between retention and power down local
193 power states within PSCI_CPU_SUSPEND call.
Soby Mathew8c32bc22015-02-12 14:45:02 +0000194
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100195* **#define : BL1_RO_BASE**
196
197 Defines the base address in secure ROM where BL1 originally lives. Must be
198 aligned on a page-size boundary.
199
200* **#define : BL1_RO_LIMIT**
201
202 Defines the maximum address in secure ROM that BL1's actual content (i.e.
203 excluding any data section allocated at runtime) can occupy.
204
205* **#define : BL1_RW_BASE**
206
207 Defines the base address in secure RAM where BL1's read-write data will live
208 at runtime. Must be aligned on a page-size boundary.
209
210* **#define : BL1_RW_LIMIT**
211
212 Defines the maximum address in secure RAM that BL1's read-write data can
213 occupy at runtime.
214
James Morrisseyba3155b2013-10-29 10:56:46 +0000215* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100216
217 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000218 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100219
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100220* **#define : BL2_LIMIT**
221
222 Defines the maximum address in secure RAM that the BL2 image can occupy.
223
James Morrisseyba3155b2013-10-29 10:56:46 +0000224* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100225
Juan Castillod1786372015-12-14 09:35:25 +0000226 Defines the base address in secure RAM where BL2 loads the BL31 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000227 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100228
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100229* **#define : BL31_LIMIT**
230
Juan Castillod1786372015-12-14 09:35:25 +0000231 Defines the maximum address in secure RAM that the BL31 image can occupy.
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100232
Juan Castillo16948ae2015-04-13 17:36:19 +0100233For every image, the platform must define individual identifiers that will be
234used by BL1 or BL2 to load the corresponding image into memory from non-volatile
235storage. For the sake of performance, integer numbers will be used as
236identifiers. The platform will use those identifiers to return the relevant
237information about the image to be loaded (file handler, load address,
238authentication information, etc.). The following image identifiers are
239mandatory:
240
241* **#define : BL2_IMAGE_ID**
242
243 BL2 image identifier, used by BL1 to load BL2.
244
245* **#define : BL31_IMAGE_ID**
246
Juan Castillod1786372015-12-14 09:35:25 +0000247 BL31 image identifier, used by BL2 to load BL31.
Juan Castillo16948ae2015-04-13 17:36:19 +0100248
249* **#define : BL33_IMAGE_ID**
250
Juan Castillod1786372015-12-14 09:35:25 +0000251 BL33 image identifier, used by BL2 to load BL33.
Juan Castillo16948ae2015-04-13 17:36:19 +0100252
253If Trusted Board Boot is enabled, the following certificate identifiers must
254also be defined:
255
Juan Castillo516beb52015-12-03 10:19:21 +0000256* **#define : TRUSTED_BOOT_FW_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100257
258 BL2 content certificate identifier, used by BL1 to load the BL2 content
259 certificate.
260
261* **#define : TRUSTED_KEY_CERT_ID**
262
263 Trusted key certificate identifier, used by BL2 to load the trusted key
264 certificate.
265
Juan Castillo516beb52015-12-03 10:19:21 +0000266* **#define : SOC_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100267
Juan Castillod1786372015-12-14 09:35:25 +0000268 BL31 key certificate identifier, used by BL2 to load the BL31 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100269 certificate.
270
Juan Castillo516beb52015-12-03 10:19:21 +0000271* **#define : SOC_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100272
Juan Castillod1786372015-12-14 09:35:25 +0000273 BL31 content certificate identifier, used by BL2 to load the BL31 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100274 certificate.
275
Juan Castillo516beb52015-12-03 10:19:21 +0000276* **#define : NON_TRUSTED_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100277
Juan Castillod1786372015-12-14 09:35:25 +0000278 BL33 key certificate identifier, used by BL2 to load the BL33 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100279 certificate.
280
Juan Castillo516beb52015-12-03 10:19:21 +0000281* **#define : NON_TRUSTED_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100282
Juan Castillod1786372015-12-14 09:35:25 +0000283 BL33 content certificate identifier, used by BL2 to load the BL33 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100284 certificate.
285
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000286* **#define : FWU_CERT_ID**
287
288 Firmware Update (FWU) certificate identifier, used by NS_BL1U to load the
289 FWU content certificate.
290
291
292If the AP Firmware Updater Configuration image, BL2U is used, the following
293must also be defined:
294
295* **#define : BL2U_BASE**
296
297 Defines the base address in secure memory where BL1 copies the BL2U binary
298 image. Must be aligned on a page-size boundary.
299
300* **#define : BL2U_LIMIT**
301
302 Defines the maximum address in secure memory that the BL2U image can occupy.
303
304* **#define : BL2U_IMAGE_ID**
305
306 BL2U image identifier, used by BL1 to fetch an image descriptor
307 corresponding to BL2U.
308
309If the SCP Firmware Update Configuration Image, SCP_BL2U is used, the following
310must also be defined:
311
312* **#define : SCP_BL2U_IMAGE_ID**
313
314 SCP_BL2U image identifier, used by BL1 to fetch an image descriptor
315 corresponding to SCP_BL2U.
316 NOTE: TF does not provide source code for this image.
317
318If the Non-Secure Firmware Updater ROM, NS_BL1U is used, the following must
319also be defined:
320
321* **#define : NS_BL1U_BASE**
322
323 Defines the base address in non-secure ROM where NS_BL1U executes.
324 Must be aligned on a page-size boundary.
325 NOTE: TF does not provide source code for this image.
326
327* **#define : NS_BL1U_IMAGE_ID**
328
329 NS_BL1U image identifier, used by BL1 to fetch an image descriptor
330 corresponding to NS_BL1U.
331
332If the Non-Secure Firmware Updater, NS_BL2U is used, the following must also
333be defined:
334
335* **#define : NS_BL2U_BASE**
336
337 Defines the base address in non-secure memory where NS_BL2U executes.
338 Must be aligned on a page-size boundary.
339 NOTE: TF does not provide source code for this image.
340
341* **#define : NS_BL2U_IMAGE_ID**
342
343 NS_BL2U image identifier, used by BL1 to fetch an image descriptor
344 corresponding to NS_BL2U.
345
346
Juan Castillof59821d2015-12-10 15:49:17 +0000347If a SCP_BL2 image is supported by the platform, the following constants must
Achin Gupta8d35f612015-01-25 22:44:23 +0000348also be defined:
349
Juan Castillof59821d2015-12-10 15:49:17 +0000350* **#define : SCP_BL2_IMAGE_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000351
Juan Castillof59821d2015-12-10 15:49:17 +0000352 SCP_BL2 image identifier, used by BL2 to load SCP_BL2 into secure memory
353 from platform storage before being transfered to the SCP.
Achin Gupta8d35f612015-01-25 22:44:23 +0000354
Juan Castillo516beb52015-12-03 10:19:21 +0000355* **#define : SCP_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000356
Juan Castillof59821d2015-12-10 15:49:17 +0000357 SCP_BL2 key certificate identifier, used by BL2 to load the SCP_BL2 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100358 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000359
Juan Castillo516beb52015-12-03 10:19:21 +0000360* **#define : SCP_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000361
Juan Castillof59821d2015-12-10 15:49:17 +0000362 SCP_BL2 content certificate identifier, used by BL2 to load the SCP_BL2
363 content certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000364
Juan Castillod1786372015-12-14 09:35:25 +0000365If a BL32 image is supported by the platform, the following constants must
Dan Handley5a06bb72014-08-04 11:41:20 +0100366also be defined:
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100367
Juan Castillo16948ae2015-04-13 17:36:19 +0100368* **#define : BL32_IMAGE_ID**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100369
Juan Castillod1786372015-12-14 09:35:25 +0000370 BL32 image identifier, used by BL2 to load BL32.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100371
Juan Castillo516beb52015-12-03 10:19:21 +0000372* **#define : TRUSTED_OS_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000373
Juan Castillod1786372015-12-14 09:35:25 +0000374 BL32 key certificate identifier, used by BL2 to load the BL32 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100375 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000376
Juan Castillo516beb52015-12-03 10:19:21 +0000377* **#define : TRUSTED_OS_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000378
Juan Castillod1786372015-12-14 09:35:25 +0000379 BL32 content certificate identifier, used by BL2 to load the BL32 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100380 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000381
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100382* **#define : BL32_BASE**
383
Juan Castillod1786372015-12-14 09:35:25 +0000384 Defines the base address in secure memory where BL2 loads the BL32 binary
Dan Handley5a06bb72014-08-04 11:41:20 +0100385 image. Must be aligned on a page-size boundary.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100386
387* **#define : BL32_LIMIT**
388
Juan Castillod1786372015-12-14 09:35:25 +0000389 Defines the maximum address that the BL32 image can occupy.
Dan Handley5a06bb72014-08-04 11:41:20 +0100390
Juan Castillod1786372015-12-14 09:35:25 +0000391If the Test Secure-EL1 Payload (TSP) instantiation of BL32 is supported by the
Dan Handley5a06bb72014-08-04 11:41:20 +0100392platform, the following constants must also be defined:
393
394* **#define : TSP_SEC_MEM_BASE**
395
396 Defines the base address of the secure memory used by the TSP image on the
397 platform. This must be at the same address or below `BL32_BASE`.
398
399* **#define : TSP_SEC_MEM_SIZE**
400
Juan Castillod1786372015-12-14 09:35:25 +0000401 Defines the size of the secure memory used by the BL32 image on the
Dan Handley5a06bb72014-08-04 11:41:20 +0100402 platform. `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE` must fully accomodate
Juan Castillod1786372015-12-14 09:35:25 +0000403 the memory required by the BL32 image, defined by `BL32_BASE` and
Dan Handley5a06bb72014-08-04 11:41:20 +0100404 `BL32_LIMIT`.
405
406* **#define : TSP_IRQ_SEC_PHY_TIMER**
407
408 Defines the ID of the secure physical generic timer interrupt used by the
409 TSP's interrupt handling code.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100410
Dan Handley4a75b842015-03-19 19:24:43 +0000411If the platform port uses the translation table library code, the following
412constant must also be defined:
413
414* **#define : MAX_XLAT_TABLES**
415
416 Defines the maximum number of translation tables that are allocated by the
417 translation table library code. To minimize the amount of runtime memory
418 used, choose the smallest value needed to map the required virtual addresses
419 for each BL stage.
420
Juan Castillo359b60d2016-01-07 11:29:15 +0000421* **#define : MAX_MMAP_REGIONS**
422
423 Defines the maximum number of regions that are allocated by the translation
424 table library code. A region consists of physical base address, virtual base
425 address, size and attributes (Device/Memory, RO/RW, Secure/Non-Secure), as
426 defined in the `mmap_region_t` structure. The platform defines the regions
427 that should be mapped. Then, the translation table library will create the
428 corresponding tables and descriptors at runtime. To minimize the amount of
429 runtime memory used, choose the smallest value needed to register the
430 required regions for each BL stage.
431
432* **#define : ADDR_SPACE_SIZE**
433
434 Defines the total size of the address space in bytes. For example, for a 32
435 bit address space, this value should be `(1ull << 32)`.
436
Dan Handley6d16ce02014-08-04 18:31:43 +0100437If the platform port uses the IO storage framework, the following constants
438must also be defined:
439
440* **#define : MAX_IO_DEVICES**
441
442 Defines the maximum number of registered IO devices. Attempting to register
443 more devices than this value using `io_register_device()` will fail with
Juan Castillo7e26fe12015-10-01 17:55:11 +0100444 -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100445
446* **#define : MAX_IO_HANDLES**
447
448 Defines the maximum number of open IO handles. Attempting to open more IO
Juan Castillo7e26fe12015-10-01 17:55:11 +0100449 entities than this value using `io_open()` will fail with -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100450
Soby Mathewab8707e2015-01-08 18:02:44 +0000451If the platform needs to allocate data within the per-cpu data framework in
Juan Castillod1786372015-12-14 09:35:25 +0000452BL31, it should define the following macro. Currently this is only required if
Soby Mathewab8707e2015-01-08 18:02:44 +0000453the platform decides not to use the coherent memory section by undefining the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000454`USE_COHERENT_MEM` build flag. In this case, the framework allocates the
455required memory within the the per-cpu data to minimize wastage.
Soby Mathewab8707e2015-01-08 18:02:44 +0000456
457* **#define : PLAT_PCPU_DATA_SIZE**
458
459 Defines the memory (in bytes) to be reserved within the per-cpu data
460 structure for use by the platform layer.
461
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100462The following constants are optional. They should be defined when the platform
Dan Handley4a75b842015-03-19 19:24:43 +0000463memory layout implies some image overlaying like in ARM standard platforms.
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100464
465* **#define : BL31_PROGBITS_LIMIT**
466
Juan Castillod1786372015-12-14 09:35:25 +0000467 Defines the maximum address in secure RAM that the BL31's progbits sections
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100468 can occupy.
469
Dan Handley5a06bb72014-08-04 11:41:20 +0100470* **#define : TSP_PROGBITS_LIMIT**
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100471
472 Defines the maximum address that the TSP's progbits sections can occupy.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100473
Haojian Zhuang7dc4b222016-02-03 22:35:04 +0800474If the platform port uses the PL061 GPIO driver, the following constant may
475optionally be defined:
476
477* **PLAT_PL061_MAX_GPIOS**
478 Maximum number of GPIOs required by the platform. This allows control how
479 much memory is allocated for PL061 GPIO controllers. The default value is
480 32.
481 [For example, define the build flag in platform.mk]:
482 PLAT_PL061_MAX_GPIOS := 160
483 $(eval $(call add_define,PLAT_PL061_MAX_GPIOS))
484
485
Dan Handleyb68954c2014-05-29 12:30:24 +0100486### File : plat_macros.S [mandatory]
Soby Mathewa43d4312014-04-07 15:28:55 +0100487
Dan Handleyb68954c2014-05-29 12:30:24 +0100488Each platform must ensure a file of this name is in the system include path with
Dan Handley4a75b842015-03-19 19:24:43 +0000489the following macro defined. In the ARM development platforms, this file is
490found in `plat/arm/board/<plat_name>/include/plat_macros.S`.
Soby Mathewa43d4312014-04-07 15:28:55 +0100491
Gerald Lejeune9ff67fa2015-11-26 15:47:53 +0100492* **Macro : plat_crash_print_regs**
Soby Mathewa43d4312014-04-07 15:28:55 +0100493
Gerald Lejeune9ff67fa2015-11-26 15:47:53 +0100494 This macro allows the crash reporting routine to print relevant platform
Juan Castillod1786372015-12-14 09:35:25 +0000495 registers in case of an unhandled exception in BL31. This aids in debugging
Gerald Lejeune9ff67fa2015-11-26 15:47:53 +0100496 and this macro can be defined to be empty in case register reporting is not
497 desired.
498
499 For instance, GIC or interconnect registers may be helpful for
500 troubleshooting.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100501
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000502
Vikram Kanigirie452cd82014-05-23 15:56:12 +01005032.2 Handling Reset
504------------------
505
506BL1 by default implements the reset vector where execution starts from a cold
Juan Castillod1786372015-12-14 09:35:25 +0000507or warm boot. BL31 can be optionally set as a reset vector using the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000508`RESET_TO_BL31` make variable.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100509
510For each CPU, the reset vector code is responsible for the following tasks:
511
5121. Distinguishing between a cold boot and a warm boot.
513
5142. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
515 the CPU is placed in a platform-specific state until the primary CPU
516 performs the necessary steps to remove it from this state.
517
5183. In the case of a warm boot, ensuring that the CPU jumps to a platform-
Juan Castillod1786372015-12-14 09:35:25 +0000519 specific address in the BL31 image in the same processor mode as it was
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100520 when released from reset.
521
522The following functions need to be implemented by the platform port to enable
523reset vector code to perform the above tasks.
524
525
Soby Mathew58523c02015-06-08 12:32:50 +0100526### Function : plat_get_my_entrypoint() [mandatory when PROGRAMMABLE_RESET_ADDRESS == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100527
Soby Mathew58523c02015-06-08 12:32:50 +0100528 Argument : void
529 Return : unsigned long
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100530
Soby Mathew58523c02015-06-08 12:32:50 +0100531This function is called with the called with the MMU and caches disabled
532(`SCTLR_EL3.M` = 0 and `SCTLR_EL3.C` = 0). The function is responsible for
533distinguishing between a warm and cold reset for the current CPU using
534platform-specific means. If it's a warm reset, then it returns the warm
535reset entrypoint point provided to `plat_setup_psci_ops()` during
Juan Castillod1786372015-12-14 09:35:25 +0000536BL31 initialization. If it's a cold reset then this function must return zero.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100537
538This function does not follow the Procedure Call Standard used by the
539Application Binary Interface for the ARM 64-bit architecture. The caller should
540not assume that callee saved registers are preserved across a call to this
541function.
542
543This function fulfills requirement 1 and 3 listed above.
544
Soby Mathew58523c02015-06-08 12:32:50 +0100545Note that for platforms that support programming the reset address, it is
546expected that a CPU will start executing code directly at the right address,
547both on a cold and warm reset. In this case, there is no need to identify the
548type of reset nor to query the warm reset entrypoint. Therefore, implementing
549this function is not required on such platforms.
550
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100551
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000552### Function : plat_secondary_cold_boot_setup() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100553
554 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100555
556This function is called with the MMU and data caches disabled. It is responsible
557for placing the executing secondary CPU in a platform-specific state until the
558primary CPU performs the necessary actions to bring it out of that state and
Sandrine Bailleux52010cc2015-05-19 11:54:45 +0100559allow entry into the OS. This function must not return.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100560
Sandrine Bailleuxcdf14082015-10-02 14:35:25 +0100561In the ARM FVP port, when using the normal boot flow, each secondary CPU powers
562itself off. The primary CPU is responsible for powering up the secondary CPUs
563when normal world software requires them. When booting an EL3 payload instead,
564they stay powered on and are put in a holding pen until their mailbox gets
565populated.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100566
567This function fulfills requirement 2 above.
568
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000569Note that for platforms that can't release secondary CPUs out of reset, only the
570primary CPU will execute the cold boot code. Therefore, implementing this
571function is not required on such platforms.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100572
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000573
574### Function : plat_is_my_cpu_primary() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Juan Castillo53fdceb2014-07-16 15:53:43 +0100575
Soby Mathew58523c02015-06-08 12:32:50 +0100576 Argument : void
Juan Castillo53fdceb2014-07-16 15:53:43 +0100577 Return : unsigned int
578
Soby Mathew58523c02015-06-08 12:32:50 +0100579This function identifies whether the current CPU is the primary CPU or a
580secondary CPU. A return value of zero indicates that the CPU is not the
581primary CPU, while a non-zero return value indicates that the CPU is the
582primary CPU.
Juan Castillo53fdceb2014-07-16 15:53:43 +0100583
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000584Note that for platforms that can't release secondary CPUs out of reset, only the
585primary CPU will execute the cold boot code. Therefore, there is no need to
586distinguish between primary and secondary CPUs and implementing this function is
587not required.
588
Juan Castillo53fdceb2014-07-16 15:53:43 +0100589
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100590### Function : platform_mem_init() [mandatory]
591
592 Argument : void
593 Return : void
594
595This function is called before any access to data is made by the firmware, in
596order to carry out any essential memory initialization.
597
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100598
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100599### Function: plat_get_rotpk_info()
600
601 Argument : void *, void **, unsigned int *, unsigned int *
602 Return : int
603
604This function is mandatory when Trusted Board Boot is enabled. It returns a
605pointer to the ROTPK stored in the platform (or a hash of it) and its length.
606The ROTPK must be encoded in DER format according to the following ASN.1
607structure:
608
609 AlgorithmIdentifier ::= SEQUENCE {
610 algorithm OBJECT IDENTIFIER,
611 parameters ANY DEFINED BY algorithm OPTIONAL
612 }
613
614 SubjectPublicKeyInfo ::= SEQUENCE {
615 algorithm AlgorithmIdentifier,
616 subjectPublicKey BIT STRING
617 }
618
619In case the function returns a hash of the key:
620
621 DigestInfo ::= SEQUENCE {
622 digestAlgorithm AlgorithmIdentifier,
623 digest OCTET STRING
624 }
625
626The function returns 0 on success. Any other value means the ROTPK could not be
627retrieved from the platform. The function also reports extra information related
628to the ROTPK in the flags parameter.
629
630
Juan Castillo48279d52016-01-22 11:05:57 +0000631### Function: plat_get_nv_ctr()
632
633 Argument : void *, unsigned int *
634 Return : int
635
636This function is mandatory when Trusted Board Boot is enabled. It returns the
637non-volatile counter value stored in the platform in the second argument. The
638cookie in the first argument may be used to select the counter in case the
639platform provides more than one (for example, on platforms that use the default
640TBBR CoT, the cookie will correspond to the OID values defined in
641TRUSTED_FW_NVCOUNTER_OID or NON_TRUSTED_FW_NVCOUNTER_OID).
642
643The function returns 0 on success. Any other value means the counter value could
644not be retrieved from the platform.
645
646
647### Function: plat_set_nv_ctr()
648
649 Argument : void *, unsigned int
650 Return : int
651
652This function is mandatory when Trusted Board Boot is enabled. It sets a new
653counter value in the platform. The cookie in the first argument may be used to
654select the counter (as explained in plat_get_nv_ctr()).
655
656The function returns 0 on success. Any other value means the counter value could
657not be updated.
658
659
Soby Mathew58523c02015-06-08 12:32:50 +01006602.3 Common mandatory modifications
661---------------------------------
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100662
Soby Mathew58523c02015-06-08 12:32:50 +0100663The following functions are mandatory functions which need to be implemented
664by the platform port.
665
666### Function : plat_my_core_pos()
667
668 Argument : void
669 Return : unsigned int
670
671This funtion returns the index of the calling CPU which is used as a
672CPU-specific linear index into blocks of memory (for example while allocating
673per-CPU stacks). This function will be invoked very early in the
674initialization sequence which mandates that this function should be
675implemented in assembly and should not rely on the avalability of a C
Antonio Nino Diaze5846732016-02-08 10:39:42 +0000676runtime environment. This function can clobber x0 - x8 and must preserve
677x9 - x29.
Soby Mathew58523c02015-06-08 12:32:50 +0100678
679This function plays a crucial role in the power domain topology framework in
680PSCI and details of this can be found in [Power Domain Topology Design].
681
682### Function : plat_core_pos_by_mpidr()
683
684 Argument : u_register_t
685 Return : int
686
687This function validates the `MPIDR` of a CPU and converts it to an index,
688which can be used as a CPU-specific linear index into blocks of memory. In
689case the `MPIDR` is invalid, this function returns -1. This function will only
Juan Castillod1786372015-12-14 09:35:25 +0000690be invoked by BL31 after the power domain topology is initialized and can
Soby Mathew58523c02015-06-08 12:32:50 +0100691utilize the C runtime environment. For further details about how ARM Trusted
692Firmware represents the power domain topology and how this relates to the
693linear CPU index, please refer [Power Domain Topology Design].
694
695
696
6972.4 Common optional modifications
Achin Gupta4f6ad662013-10-25 09:08:21 +0100698---------------------------------
699
700The following are helper functions implemented by the firmware that perform
701common platform-specific tasks. A platform may choose to override these
702definitions.
703
Soby Mathew58523c02015-06-08 12:32:50 +0100704### Function : plat_set_my_stack()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100705
Soby Mathew58523c02015-06-08 12:32:50 +0100706 Argument : void
Achin Gupta4f6ad662013-10-25 09:08:21 +0100707 Return : void
708
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000709This function sets the current stack pointer to the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100710has been allocated for the current CPU. For BL images that only require a
711stack for the primary CPU, the UP version of the function is used. The size
712of the stack allocated to each CPU is specified by the platform defined
713constant `PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100714
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000715Common implementations of this function for the UP and MP BL images are
716provided in [plat/common/aarch64/platform_up_stack.S] and
717[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100718
719
Soby Mathew58523c02015-06-08 12:32:50 +0100720### Function : plat_get_my_stack()
Achin Guptac8afc782013-11-25 18:45:02 +0000721
Soby Mathew58523c02015-06-08 12:32:50 +0100722 Argument : void
Achin Guptac8afc782013-11-25 18:45:02 +0000723 Return : unsigned long
724
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000725This function returns the base address of the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100726has been allocated for the current CPU. For BL images that only require a
727stack for the primary CPU, the UP version of the function is used. The size
728of the stack allocated to each CPU is specified by the platform defined
729constant `PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000730
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000731Common implementations of this function for the UP and MP BL images are
732provided in [plat/common/aarch64/platform_up_stack.S] and
733[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000734
735
Achin Gupta4f6ad662013-10-25 09:08:21 +0100736### Function : plat_report_exception()
737
738 Argument : unsigned int
739 Return : void
740
741A platform may need to report various information about its status when an
742exception is taken, for example the current exception level, the CPU security
743state (secure/non-secure), the exception type, and so on. This function is
744called in the following circumstances:
745
746* In BL1, whenever an exception is taken.
747* In BL2, whenever an exception is taken.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100748
749The default implementation doesn't do anything, to avoid making assumptions
750about the way the platform displays its status information.
751
752This function receives the exception type as its argument. Possible values for
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000753exceptions types are listed in the [include/common/bl_common.h] header file.
754Note that these constants are not related to any architectural exception code;
755they are just an ARM Trusted Firmware convention.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100756
757
Soby Mathew24fb8382014-08-14 12:22:32 +0100758### Function : plat_reset_handler()
759
760 Argument : void
761 Return : void
762
763A platform may need to do additional initialization after reset. This function
764allows the platform to do the platform specific intializations. Platform
765specific errata workarounds could also be implemented here. The api should
Soby Mathew683f7882015-01-29 12:00:58 +0000766preserve the values of callee saved registers x19 to x29.
Soby Mathew24fb8382014-08-14 12:22:32 +0100767
Yatharth Kochar79a97b22014-11-20 18:09:41 +0000768The default implementation doesn't do anything. If a platform needs to override
Dan Handley4a75b842015-03-19 19:24:43 +0000769the default implementation, refer to the [Firmware Design] for general
Sandrine Bailleux452b7fa2015-05-27 17:14:22 +0100770guidelines.
Soby Mathew24fb8382014-08-14 12:22:32 +0100771
Soby Mathewadd40352014-08-14 12:49:05 +0100772### Function : plat_disable_acp()
773
774 Argument : void
775 Return : void
776
777This api allows a platform to disable the Accelerator Coherency Port (if
778present) during a cluster power down sequence. The default weak implementation
779doesn't do anything. Since this api is called during the power down sequence,
780it has restrictions for stack usage and it can use the registers x0 - x17 as
781scratch registers. It should preserve the value in x18 register as it is used
782by the caller to store the return address.
783
Juan Castillo40fc6cd2015-09-25 15:41:14 +0100784### Function : plat_error_handler()
785
786 Argument : int
787 Return : void
788
789This API is called when the generic code encounters an error situation from
790which it cannot continue. It allows the platform to perform error reporting or
791recovery actions (for example, reset the system). This function must not return.
792
793The parameter indicates the type of error using standard codes from `errno.h`.
794Possible errors reported by the generic code are:
795
796* `-EAUTH`: a certificate or image could not be authenticated (when Trusted
797 Board Boot is enabled)
798* `-ENOENT`: the requested image or certificate could not be found or an IO
799 error was detected
800* `-ENOMEM`: resources exhausted. Trusted Firmware does not use dynamic
801 memory, so this error is usually an indication of an incorrect array size
802
803The default implementation simply spins.
804
Antonio Nino Diaz1c3ea102016-02-01 13:57:25 +0000805### Function : plat_panic_handler()
806
807 Argument : void
808 Return : void
809
810This API is called when the generic code encounters an unexpected error
811situation from which it cannot recover. This function must not return,
812and must be implemented in assembly because it may be called before the C
813environment is initialized.
814
815Note: The address from where it was called is stored in x30 (Link Register).
816
817The default implementation simply spins.
818
Soby Mathew24fb8382014-08-14 12:22:32 +0100819
Achin Gupta4f6ad662013-10-25 09:08:21 +01008203. Modifications specific to a Boot Loader stage
821-------------------------------------------------
822
8233.1 Boot Loader Stage 1 (BL1)
824-----------------------------
825
826BL1 implements the reset vector where execution starts from after a cold or
827warm boot. For each CPU, BL1 is responsible for the following tasks:
828
Vikram Kanigirie452cd82014-05-23 15:56:12 +01008291. Handling the reset as described in section 2.2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100830
8312. In the case of a cold boot and the CPU being the primary CPU, ensuring that
832 only this CPU executes the remaining BL1 code, including loading and passing
833 control to the BL2 stage.
834
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00008353. Identifying and starting the Firmware Update process (if required).
836
8374. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100838 address specified by the platform defined constant `BL2_BASE`.
839
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00008405. Populating a `meminfo` structure with the following information in memory,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100841 accessible by BL2 immediately upon entry.
842
843 meminfo.total_base = Base address of secure RAM visible to BL2
844 meminfo.total_size = Size of secure RAM visible to BL2
845 meminfo.free_base = Base address of secure RAM available for
846 allocation to BL2
847 meminfo.free_size = Size of secure RAM available for allocation to BL2
848
849 BL1 places this `meminfo` structure at the beginning of the free memory
850 available for its use. Since BL1 cannot allocate memory dynamically at the
851 moment, its free memory will be available for BL2's use as-is. However, this
852 means that BL2 must read the `meminfo` structure before it starts using its
853 free memory (this is discussed in Section 3.2).
854
855 In future releases of the ARM Trusted Firmware it will be possible for
856 the platform to decide where it wants to place the `meminfo` structure for
857 BL2.
858
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100859 BL1 implements the `bl1_init_bl2_mem_layout()` function to populate the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100860 BL2 `meminfo` structure. The platform may override this implementation, for
861 example if the platform wants to restrict the amount of memory visible to
862 BL2. Details of how to do this are given below.
863
864The following functions need to be implemented by the platform port to enable
865BL1 to perform the above tasks.
866
867
Dan Handley4a75b842015-03-19 19:24:43 +0000868### Function : bl1_early_platform_setup() [mandatory]
869
870 Argument : void
871 Return : void
872
873This function executes with the MMU and data caches disabled. It is only called
874by the primary CPU.
875
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +0000876On ARM standard platforms, this function:
877
878* Enables a secure instance of SP805 to act as the Trusted Watchdog.
879
880* Initializes a UART (PL011 console), which enables access to the `printf`
881 family of functions in BL1.
882
883* Enables issuing of snoop and DVM (Distributed Virtual Memory) requests to
884 the CCI slave interface corresponding to the cluster that includes the
885 primary CPU.
Dan Handley4a75b842015-03-19 19:24:43 +0000886
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100887### Function : bl1_plat_arch_setup() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100888
889 Argument : void
890 Return : void
891
Achin Gupta4f6ad662013-10-25 09:08:21 +0100892This function performs any platform-specific and architectural setup that the
Dan Handley4a75b842015-03-19 19:24:43 +0000893platform requires. Platform-specific setup might include configuration of
894memory controllers and the interconnect.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100895
Dan Handley4a75b842015-03-19 19:24:43 +0000896In ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100897
898This function helps fulfill requirement 2 above.
899
900
901### Function : bl1_platform_setup() [mandatory]
902
903 Argument : void
904 Return : void
905
906This function executes with the MMU and data caches enabled. It is responsible
907for performing any remaining platform-specific setup that can occur after the
908MMU and data cache have been enabled.
909
Dan Handley4a75b842015-03-19 19:24:43 +0000910In ARM standard platforms, this function initializes the storage abstraction
911layer used to load the next bootloader image.
Harry Liebeld265bd72014-01-31 19:04:10 +0000912
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000913This function helps fulfill requirement 4 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100914
915
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000916### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100917
918 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000919 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100920
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000921This function should only be called on the cold boot path. It executes with the
922MMU and data caches enabled. The pointer returned by this function must point to
923a `meminfo` structure containing the extents and availability of secure RAM for
924the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100925
926 meminfo.total_base = Base address of secure RAM visible to BL1
927 meminfo.total_size = Size of secure RAM visible to BL1
928 meminfo.free_base = Base address of secure RAM available for allocation
929 to BL1
930 meminfo.free_size = Size of secure RAM available for allocation to BL1
931
932This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
933populates a similar structure to tell BL2 the extents of memory available for
934its own use.
935
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000936This function helps fulfill requirements 4 and 5 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100937
938
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100939### Function : bl1_init_bl2_mem_layout() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100940
941 Argument : meminfo *, meminfo *, unsigned int, unsigned long
942 Return : void
943
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100944BL1 needs to tell the next stage the amount of secure RAM available
945for it to use. This information is populated in a `meminfo`
Achin Gupta4f6ad662013-10-25 09:08:21 +0100946structure.
947
948Depending upon where BL2 has been loaded in secure RAM (determined by
949`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
950BL1 also ensures that its data sections resident in secure RAM are not visible
Dan Handley4a75b842015-03-19 19:24:43 +0000951to BL2. An illustration of how this is done in ARM standard platforms is given
952in the **Memory layout on ARM development platforms** section in the
953[Firmware Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100954
955
Juan Castilloe3f67122015-10-05 16:59:38 +0100956### Function : bl1_plat_prepare_exit() [optional]
957
Sandrine Bailleux862b5dc2015-11-10 15:01:57 +0000958 Argument : entry_point_info_t *
Juan Castilloe3f67122015-10-05 16:59:38 +0100959 Return : void
960
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000961This function is called prior to exiting BL1 in response to the
962`BL1_SMC_RUN_IMAGE` SMC request raised by BL2. It should be used to perform
963platform specific clean up or bookkeeping operations before transferring
964control to the next image. It receives the address of the `entry_point_info_t`
965structure passed from BL2. This function runs with MMU disabled.
966
967### Function : bl1_plat_set_ep_info() [optional]
968
969 Argument : unsigned int image_id, entry_point_info_t *ep_info
970 Return : void
971
972This function allows platforms to override `ep_info` for the given `image_id`.
973
974The default implementation just returns.
975
976### Function : bl1_plat_get_next_image_id() [optional]
977
978 Argument : void
979 Return : unsigned int
980
981This and the following function must be overridden to enable the FWU feature.
982
983BL1 calls this function after platform setup to identify the next image to be
984loaded and executed. If the platform returns `BL2_IMAGE_ID` then BL1 proceeds
985with the normal boot sequence, which loads and executes BL2. If the platform
986returns a different image id, BL1 assumes that Firmware Update is required.
987
988The default implementation always returns `BL2_IMAGE_ID`. The ARM development
989platforms override this function to detect if firmware update is required, and
990if so, return the first image in the firmware update process.
991
992### Function : bl1_plat_get_image_desc() [optional]
993
994 Argument : unsigned int image_id
995 Return : image_desc_t *
996
997BL1 calls this function to get the image descriptor information `image_desc_t`
998for the provided `image_id` from the platform.
999
1000The default implementation always returns a common BL2 image descriptor. ARM
1001standard platforms return an image descriptor corresponding to BL2 or one of
1002the firmware update images defined in the Trusted Board Boot Requirements
1003specification.
1004
1005### Function : bl1_plat_fwu_done() [optional]
1006
1007 Argument : unsigned int image_id, uintptr_t image_src,
1008 unsigned int image_size
1009 Return : void
1010
1011BL1 calls this function when the FWU process is complete. It must not return.
1012The platform may override this function to take platform specific action, for
1013example to initiate the normal boot flow.
1014
1015The default implementation spins forever.
1016
1017### Function : bl1_plat_mem_check() [mandatory]
1018
1019 Argument : uintptr_t mem_base, unsigned int mem_size,
1020 unsigned int flags
1021 Return : void
1022
1023BL1 calls this function while handling FWU copy and authenticate SMCs. The
1024platform must ensure that the provided `mem_base` and `mem_size` are mapped into
1025BL1, and that this memory corresponds to either a secure or non-secure memory
1026region as indicated by the security state of the `flags` argument.
1027
1028The default implementation of this function asserts therefore platforms must
1029override it when using the FWU feature.
Juan Castilloe3f67122015-10-05 16:59:38 +01001030
1031
Achin Gupta4f6ad662013-10-25 09:08:21 +010010323.2 Boot Loader Stage 2 (BL2)
1033-----------------------------
1034
1035The BL2 stage is executed only by the primary CPU, which is determined in BL1
1036using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
1037`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
1038
Juan Castillof59821d2015-12-10 15:49:17 +000010391. (Optional) Loading the SCP_BL2 binary image (if present) from platform
1040 provided non-volatile storage. To load the SCP_BL2 image, BL2 makes use of
1041 the `meminfo` returned by the `bl2_plat_get_scp_bl2_meminfo()` function.
1042 The platform also defines the address in memory where SCP_BL2 is loaded
1043 through the optional constant `SCP_BL2_BASE`. BL2 uses this information
1044 to determine if there is enough memory to load the SCP_BL2 image.
1045 Subsequent handling of the SCP_BL2 image is platform-specific and is
1046 implemented in the `bl2_plat_handle_scp_bl2()` function.
1047 If `SCP_BL2_BASE` is not defined then this step is not performed.
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001048
Juan Castillod1786372015-12-14 09:35:25 +000010492. Loading the BL31 binary image into secure RAM from non-volatile storage. To
1050 load the BL31 image, BL2 makes use of the `meminfo` structure passed to it
Harry Liebeld265bd72014-01-31 19:04:10 +00001051 by BL1. This structure allows BL2 to calculate how much secure RAM is
1052 available for its use. The platform also defines the address in secure RAM
Juan Castillod1786372015-12-14 09:35:25 +00001053 where BL31 is loaded through the constant `BL31_BASE`. BL2 uses this
1054 information to determine if there is enough memory to load the BL31 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001055
Juan Castillod1786372015-12-14 09:35:25 +000010563. (Optional) Loading the BL32 binary image (if present) from platform
1057 provided non-volatile storage. To load the BL32 image, BL2 makes use of
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001058 the `meminfo` returned by the `bl2_plat_get_bl32_meminfo()` function.
Juan Castillod1786372015-12-14 09:35:25 +00001059 The platform also defines the address in memory where BL32 is loaded
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001060 through the optional constant `BL32_BASE`. BL2 uses this information
Juan Castillod1786372015-12-14 09:35:25 +00001061 to determine if there is enough memory to load the BL32 image.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001062 If `BL32_BASE` is not defined then this and the next step is not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +00001063
Juan Castillod1786372015-12-14 09:35:25 +000010644. (Optional) Arranging to pass control to the BL32 image (if present) that
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001065 has been pre-loaded at `BL32_BASE`. BL2 populates an `entry_point_info`
Dan Handley1151c822014-04-15 11:38:38 +01001066 structure in memory provided by the platform with information about how
Juan Castillod1786372015-12-14 09:35:25 +00001067 BL31 should pass control to the BL32 image.
Achin Guptaa3050ed2014-02-19 17:52:35 +00001068
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +000010695. (Optional) Loading the normal world BL33 binary image (if not loaded by
1070 other means) into non-secure DRAM from platform storage and arranging for
1071 BL31 to pass control to this image. This address is determined using the
1072 `plat_get_ns_image_entrypoint()` function described below.
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001073
10746. BL2 populates an `entry_point_info` structure in memory provided by the
Juan Castillod1786372015-12-14 09:35:25 +00001075 platform with information about how BL31 should pass control to the
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001076 other BL images.
1077
Achin Gupta4f6ad662013-10-25 09:08:21 +01001078The following functions must be implemented by the platform port to enable BL2
1079to perform the above tasks.
1080
1081
1082### Function : bl2_early_platform_setup() [mandatory]
1083
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001084 Argument : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001085 Return : void
1086
1087This function executes with the MMU and data caches disabled. It is only called
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001088by the primary CPU. The arguments to this function is the address of the
1089`meminfo` structure populated by BL1.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001090
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001091The platform may copy the contents of the `meminfo` structure into a private
Achin Gupta4f6ad662013-10-25 09:08:21 +01001092variable as the original memory may be subsequently overwritten by BL2. The
1093copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +00001094`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001095
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001096On ARM standard platforms, this function also:
1097
1098* Initializes a UART (PL011 console), which enables access to the `printf`
1099 family of functions in BL2.
1100
1101* Initializes the storage abstraction layer used to load further bootloader
1102 images. It is necessary to do this early on platforms with a SCP_BL2 image,
1103 since the later `bl2_platform_setup` must be done after SCP_BL2 is loaded.
Dan Handley4a75b842015-03-19 19:24:43 +00001104
Achin Gupta4f6ad662013-10-25 09:08:21 +01001105
1106### Function : bl2_plat_arch_setup() [mandatory]
1107
1108 Argument : void
1109 Return : void
1110
1111This function executes with the MMU and data caches disabled. It is only called
1112by the primary CPU.
1113
1114The purpose of this function is to perform any architectural initialization
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001115that varies across platforms.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001116
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001117On ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001118
1119### Function : bl2_platform_setup() [mandatory]
1120
1121 Argument : void
1122 Return : void
1123
1124This function may execute with the MMU and data caches enabled if the platform
1125port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
1126called by the primary CPU.
1127
Achin Guptae4d084e2014-02-19 17:18:23 +00001128The purpose of this function is to perform any platform initialization
Dan Handley4a75b842015-03-19 19:24:43 +00001129specific to BL2.
Harry Liebelce19cf12014-04-01 19:28:07 +01001130
Dan Handley4a75b842015-03-19 19:24:43 +00001131In ARM standard platforms, this function performs security setup, including
1132configuration of the TrustZone controller to allow non-secure masters access
1133to most of DRAM. Part of DRAM is reserved for secure world use.
Harry Liebeld265bd72014-01-31 19:04:10 +00001134
Achin Gupta4f6ad662013-10-25 09:08:21 +01001135
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001136### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001137
1138 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001139 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001140
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001141This function should only be called on the cold boot path. It may execute with
1142the MMU and data caches enabled if the platform port does the necessary
1143initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001144
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001145The purpose of this function is to return a pointer to a `meminfo` structure
1146populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +01001147`bl2_early_platform_setup()` above.
1148
1149
Juan Castillof59821d2015-12-10 15:49:17 +00001150### Function : bl2_plat_get_scp_bl2_meminfo() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001151
1152 Argument : meminfo *
1153 Return : void
1154
1155This function is used to get the memory limits where BL2 can load the
Juan Castillof59821d2015-12-10 15:49:17 +00001156SCP_BL2 image. The meminfo provided by this is used by load_image() to
1157validate whether the SCP_BL2 image can be loaded within the given
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001158memory from the given base.
1159
1160
Juan Castillof59821d2015-12-10 15:49:17 +00001161### Function : bl2_plat_handle_scp_bl2() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001162
1163 Argument : image_info *
1164 Return : int
1165
Juan Castillof59821d2015-12-10 15:49:17 +00001166This function is called after loading SCP_BL2 image and it is used to perform
1167any platform-specific actions required to handle the SCP firmware. Typically it
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001168transfers the image into SCP memory using a platform-specific protocol and waits
1169until SCP executes it and signals to the Application Processor (AP) for BL2
1170execution to continue.
1171
1172This function returns 0 on success, a negative error code otherwise.
1173
1174
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001175### Function : bl2_plat_get_bl31_params() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +00001176
1177 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001178 Return : bl31_params *
Harry Liebeld265bd72014-01-31 19:04:10 +00001179
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001180BL2 platform code needs to return a pointer to a `bl31_params` structure it
Juan Castillod1786372015-12-14 09:35:25 +00001181will use for passing information to BL31. The `bl31_params` structure carries
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001182the following information.
1183 - Header describing the version information for interpreting the bl31_param
1184 structure
Juan Castillod1786372015-12-14 09:35:25 +00001185 - Information about executing the BL33 image in the `bl33_ep_info` field
1186 - Information about executing the BL32 image in the `bl32_ep_info` field
1187 - Information about the type and extents of BL31 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001188 `bl31_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001189 - Information about the type and extents of BL32 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001190 `bl32_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001191 - Information about the type and extents of BL33 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001192 `bl33_image_info` field
1193
1194The memory pointed by this structure and its sub-structures should be
Juan Castillod1786372015-12-14 09:35:25 +00001195accessible from BL31 initialisation code. BL31 might choose to copy the
1196necessary content, or maintain the structures until BL33 is initialised.
Harry Liebeld265bd72014-01-31 19:04:10 +00001197
1198
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001199### Funtion : bl2_plat_get_bl31_ep_info() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001200
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001201 Argument : void
1202 Return : entry_point_info *
1203
1204BL2 platform code returns a pointer which is used to populate the entry point
Juan Castillod1786372015-12-14 09:35:25 +00001205information for BL31 entry point. The location pointed by it should be
1206accessible from BL1 while processing the synchronous exception to run to BL31.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001207
Dan Handley4a75b842015-03-19 19:24:43 +00001208In ARM standard platforms this is allocated inside a bl2_to_bl31_params_mem
1209structure in BL2 memory.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001210
1211
1212### Function : bl2_plat_set_bl31_ep_info() [mandatory]
1213
1214 Argument : image_info *, entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001215 Return : void
1216
Juan Castillod1786372015-12-14 09:35:25 +00001217In the normal boot flow, this function is called after loading BL31 image and
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001218it can be used to overwrite the entry point set by loader and also set the
Juan Castillod1786372015-12-14 09:35:25 +00001219security state and SPSR which represents the entry point system state for BL31.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001220
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001221When booting an EL3 payload instead, this function is called after populating
1222its entry point address and can be used for the same purpose for the payload
1223image. It receives a null pointer as its first argument in this case.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001224
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001225### Function : bl2_plat_set_bl32_ep_info() [mandatory]
1226
1227 Argument : image_info *, entry_point_info *
1228 Return : void
1229
Juan Castillod1786372015-12-14 09:35:25 +00001230This function is called after loading BL32 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001231overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001232and SPSR which represents the entry point system state for BL32.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001233
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001234
1235### Function : bl2_plat_set_bl33_ep_info() [mandatory]
1236
1237 Argument : image_info *, entry_point_info *
1238 Return : void
1239
Juan Castillod1786372015-12-14 09:35:25 +00001240This function is called after loading BL33 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001241overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001242and SPSR which represents the entry point system state for BL33.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001243
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00001244In the preloaded BL33 alternative boot flow, this function is called after
1245populating its entry point address. It is passed a null pointer as its first
1246argument in this case.
1247
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001248
1249### Function : bl2_plat_get_bl32_meminfo() [mandatory]
1250
1251 Argument : meminfo *
1252 Return : void
1253
1254This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001255BL32 image. The meminfo provided by this is used by load_image() to
1256validate whether the BL32 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001257memory from the given base.
1258
1259### Function : bl2_plat_get_bl33_meminfo() [mandatory]
1260
1261 Argument : meminfo *
1262 Return : void
1263
1264This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001265BL33 image. The meminfo provided by this is used by load_image() to
1266validate whether the BL33 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001267memory from the given base.
1268
Antonio Nino Diaz68450a62016-04-06 17:31:57 +01001269This function isn't needed if either `PRELOADED_BL33_BASE` or `EL3_PAYLOAD_BASE`
1270build options are used.
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00001271
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001272### Function : bl2_plat_flush_bl31_params() [mandatory]
1273
1274 Argument : void
1275 Return : void
1276
1277Once BL2 has populated all the structures that needs to be read by BL1
Juan Castillod1786372015-12-14 09:35:25 +00001278and BL31 including the bl31_params structures and its sub-structures,
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001279the bl31_ep_info structure and any platform specific data. It flushes
1280all these data to the main memory so that it is available when we jump to
1281later Bootloader stages with MMU off
Achin Gupta4f6ad662013-10-25 09:08:21 +01001282
1283### Function : plat_get_ns_image_entrypoint() [mandatory]
1284
1285 Argument : void
Soby Mathewa0ad6012016-03-23 10:11:10 +00001286 Return : uintptr_t
Achin Gupta4f6ad662013-10-25 09:08:21 +01001287
1288As previously described, BL2 is responsible for arranging for control to be
Juan Castillod1786372015-12-14 09:35:25 +00001289passed to a normal world BL image through BL31. This function returns the
1290entrypoint of that image, which BL31 uses to jump to it.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001291
Juan Castillod1786372015-12-14 09:35:25 +00001292BL2 is responsible for loading the normal world BL33 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001293
Antonio Nino Diaz68450a62016-04-06 17:31:57 +01001294This function isn't needed if either `PRELOADED_BL33_BASE` or `EL3_PAYLOAD_BASE`
1295build options are used.
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00001296
Achin Gupta4f6ad662013-10-25 09:08:21 +01001297
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000012983.3 FWU Boot Loader Stage 2 (BL2U)
1299----------------------------------
1300
1301The AP Firmware Updater Configuration, BL2U, is an optional part of the FWU
1302process and is executed only by the primary CPU. BL1 passes control to BL2U at
1303`BL2U_BASE`. BL2U executes in Secure-EL1 and is responsible for:
1304
13051. (Optional) Transfering the optional SCP_BL2U binary image from AP secure
1306 memory to SCP RAM. BL2U uses the SCP_BL2U `image_info` passed by BL1.
1307 `SCP_BL2U_BASE` defines the address in AP secure memory where SCP_BL2U
1308 should be copied from. Subsequent handling of the SCP_BL2U image is
1309 implemented by the platform specific `bl2u_plat_handle_scp_bl2u()` function.
1310 If `SCP_BL2U_BASE` is not defined then this step is not performed.
1311
13122. Any platform specific setup required to perform the FWU process. For
1313 example, ARM standard platforms initialize the TZC controller so that the
1314 normal world can access DDR memory.
1315
1316The following functions must be implemented by the platform port to enable
1317BL2U to perform the tasks mentioned above.
1318
1319### Function : bl2u_early_platform_setup() [mandatory]
1320
1321 Argument : meminfo *mem_info, void *plat_info
1322 Return : void
1323
1324This function executes with the MMU and data caches disabled. It is only
1325called by the primary CPU. The arguments to this function is the address
1326of the `meminfo` structure and platform specific info provided by BL1.
1327
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001328The platform may copy the contents of the `mem_info` and `plat_info` into
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00001329private storage as the original memory may be subsequently overwritten by BL2U.
1330
1331On ARM CSS platforms `plat_info` is interpreted as an `image_info_t` structure,
1332to extract SCP_BL2U image information, which is then copied into a private
1333variable.
1334
1335### Function : bl2u_plat_arch_setup() [mandatory]
1336
1337 Argument : void
1338 Return : void
1339
1340This function executes with the MMU and data caches disabled. It is only
1341called by the primary CPU.
1342
1343The purpose of this function is to perform any architectural initialization
1344that varies across platforms, for example enabling the MMU (since the memory
1345map differs across platforms).
1346
1347### Function : bl2u_platform_setup() [mandatory]
1348
1349 Argument : void
1350 Return : void
1351
1352This function may execute with the MMU and data caches enabled if the platform
1353port does the necessary initialization in `bl2u_plat_arch_setup()`. It is only
1354called by the primary CPU.
1355
1356The purpose of this function is to perform any platform initialization
1357specific to BL2U.
1358
1359In ARM standard platforms, this function performs security setup, including
1360configuration of the TrustZone controller to allow non-secure masters access
1361to most of DRAM. Part of DRAM is reserved for secure world use.
1362
1363### Function : bl2u_plat_handle_scp_bl2u() [optional]
1364
1365 Argument : void
1366 Return : int
1367
1368This function is used to perform any platform-specific actions required to
1369handle the SCP firmware. Typically it transfers the image into SCP memory using
1370a platform-specific protocol and waits until SCP executes it and signals to the
1371Application Processor (AP) for BL2U execution to continue.
1372
1373This function returns 0 on success, a negative error code otherwise.
1374This function is included if SCP_BL2U_BASE is defined.
1375
1376
13773.4 Boot Loader Stage 3-1 (BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001378---------------------------------
1379
Juan Castillod1786372015-12-14 09:35:25 +00001380During cold boot, the BL31 stage is executed only by the primary CPU. This is
Achin Gupta4f6ad662013-10-25 09:08:21 +01001381determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
Juan Castillod1786372015-12-14 09:35:25 +00001382control to BL31 at `BL31_BASE`. During warm boot, BL31 is executed by all
1383CPUs. BL31 executes at EL3 and is responsible for:
Achin Gupta4f6ad662013-10-25 09:08:21 +01001384
13851. Re-initializing all architectural and platform state. Although BL1 performs
Juan Castillod1786372015-12-14 09:35:25 +00001386 some of this initialization, BL31 remains resident in EL3 and must ensure
Achin Gupta4f6ad662013-10-25 09:08:21 +01001387 that EL3 architectural and platform state is completely initialized. It
1388 should make no assumptions about the system state when it receives control.
1389
13902. Passing control to a normal world BL image, pre-loaded at a platform-
Juan Castillod1786372015-12-14 09:35:25 +00001391 specific address by BL2. BL31 uses the `entry_point_info` structure that BL2
Achin Gupta4f6ad662013-10-25 09:08:21 +01001392 populated in memory to do this.
1393
Juan Castillod1786372015-12-14 09:35:25 +000013943. Providing runtime firmware services. Currently, BL31 only implements a
Achin Gupta4f6ad662013-10-25 09:08:21 +01001395 subset of the Power State Coordination Interface (PSCI) API as a runtime
1396 service. See Section 3.3 below for details of porting the PSCI
1397 implementation.
1398
Juan Castillod1786372015-12-14 09:35:25 +000013994. Optionally passing control to the BL32 image, pre-loaded at a platform-
1400 specific address by BL2. BL31 exports a set of apis that allow runtime
Achin Gupta35ca3512014-02-19 17:58:33 +00001401 services to specify the security state in which the next image should be
Juan Castillod1786372015-12-14 09:35:25 +00001402 executed and run the corresponding image. BL31 uses the `entry_point_info`
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001403 structure populated by BL2 to do this.
1404
Juan Castillod1786372015-12-14 09:35:25 +00001405If BL31 is a reset vector, It also needs to handle the reset as specified in
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001406section 2.2 before the tasks described above.
Achin Gupta35ca3512014-02-19 17:58:33 +00001407
Juan Castillod1786372015-12-14 09:35:25 +00001408The following functions must be implemented by the platform port to enable BL31
Achin Gupta4f6ad662013-10-25 09:08:21 +01001409to perform the above tasks.
1410
1411
1412### Function : bl31_early_platform_setup() [mandatory]
1413
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001414 Argument : bl31_params *, void *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001415 Return : void
1416
1417This function executes with the MMU and data caches disabled. It is only called
1418by the primary CPU. The arguments to this function are:
1419
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001420* The address of the `bl31_params` structure populated by BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001421* An opaque pointer that the platform may use as needed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001422
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001423The platform can copy the contents of the `bl31_params` structure and its
1424sub-structures into private variables if the original memory may be
Juan Castillod1786372015-12-14 09:35:25 +00001425subsequently overwritten by BL31 and similarly the `void *` pointing
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001426to the platform data also needs to be saved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001427
Dan Handley4a75b842015-03-19 19:24:43 +00001428In ARM standard platforms, BL2 passes a pointer to a `bl31_params` structure
Juan Castillod1786372015-12-14 09:35:25 +00001429in BL2 memory. BL31 copies the information in this pointer to internal data
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001430structures. It also performs the following:
1431
1432* Initialize a UART (PL011 console), which enables access to the `printf`
1433 family of functions in BL31.
1434
1435* Enable issuing of snoop and DVM (Distributed Virtual Memory) requests to the
1436 CCI slave interface corresponding to the cluster that includes the primary
1437 CPU.
Dan Handley4a75b842015-03-19 19:24:43 +00001438
Achin Gupta4f6ad662013-10-25 09:08:21 +01001439
1440### Function : bl31_plat_arch_setup() [mandatory]
1441
1442 Argument : void
1443 Return : void
1444
1445This function executes with the MMU and data caches disabled. It is only called
1446by the primary CPU.
1447
1448The purpose of this function is to perform any architectural initialization
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001449that varies across platforms.
1450
1451On ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001452
1453
1454### Function : bl31_platform_setup() [mandatory]
1455
1456 Argument : void
1457 Return : void
1458
1459This function may execute with the MMU and data caches enabled if the platform
1460port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
1461called by the primary CPU.
1462
1463The purpose of this function is to complete platform initialization so that both
Juan Castillod1786372015-12-14 09:35:25 +00001464BL31 runtime services and normal world software can function correctly.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001465
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001466On ARM standard platforms, this function does the following:
1467
1468* Initialize the generic interrupt controller.
1469
1470 Depending on the GIC driver selected by the platform, the appropriate GICv2
1471 or GICv3 initialization will be done, which mainly consists of:
1472
1473 - Enable secure interrupts in the GIC CPU interface.
1474 - Disable the legacy interrupt bypass mechanism.
1475 - Configure the priority mask register to allow interrupts of all priorities
1476 to be signaled to the CPU interface.
1477 - Mark SGIs 8-15 and the other secure interrupts on the platform as secure.
1478 - Target all secure SPIs to CPU0.
1479 - Enable these secure interrupts in the GIC distributor.
1480 - Configure all other interrupts as non-secure.
1481 - Enable signaling of secure interrupts in the GIC distributor.
1482
1483* Enable system-level implementation of the generic timer counter through the
1484 memory mapped interface.
1485
1486* Grant access to the system counter timer module
1487
1488* Initialize the power controller device.
1489
1490 In particular, initialise the locks that prevent concurrent accesses to the
1491 power controller device.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001492
1493
Soby Mathew78e61612015-12-09 11:28:43 +00001494### Function : bl31_plat_runtime_setup() [optional]
1495
1496 Argument : void
1497 Return : void
1498
1499The purpose of this function is allow the platform to perform any BL31 runtime
1500setup just prior to BL31 exit during cold boot. The default weak
1501implementation of this function will invoke `console_uninit()` which will
1502suppress any BL31 runtime logs.
1503
Soby Mathew080225d2015-12-09 11:38:43 +00001504In ARM Standard platforms, this function will initialize the BL31 runtime
1505console which will cause all further BL31 logs to be output to the
1506runtime console.
1507
Soby Mathew78e61612015-12-09 11:28:43 +00001508
Achin Gupta4f6ad662013-10-25 09:08:21 +01001509### Function : bl31_get_next_image_info() [mandatory]
1510
Achin Gupta35ca3512014-02-19 17:58:33 +00001511 Argument : unsigned int
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001512 Return : entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001513
1514This function may execute with the MMU and data caches enabled if the platform
1515port does the necessary initializations in `bl31_plat_arch_setup()`.
1516
1517This function is called by `bl31_main()` to retrieve information provided by
Juan Castillod1786372015-12-14 09:35:25 +00001518BL2 for the next image in the security state specified by the argument. BL31
Achin Gupta35ca3512014-02-19 17:58:33 +00001519uses this information to pass control to that image in the specified security
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001520state. This function must return a pointer to the `entry_point_info` structure
Achin Gupta35ca3512014-02-19 17:58:33 +00001521(that was copied during `bl31_early_platform_setup()`) if the image exists. It
1522should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001523
Dan Handley4a75b842015-03-19 19:24:43 +00001524### Function : plat_get_syscnt_freq() [mandatory]
1525
1526 Argument : void
1527 Return : uint64_t
1528
1529This function is used by the architecture setup code to retrieve the counter
1530frequency for the CPU's generic timer. This value will be programmed into the
1531`CNTFRQ_EL0` register. In ARM standard platforms, it returns the base frequency
1532of the system counter, which is retrieved from the first entry in the frequency
1533modes table.
1534
Achin Gupta4f6ad662013-10-25 09:08:21 +01001535
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001536### #define : PLAT_PERCPU_BAKERY_LOCK_SIZE [optional]
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001537
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001538 When `USE_COHERENT_MEM = 0`, this constant defines the total memory (in
1539 bytes) aligned to the cache line boundary that should be allocated per-cpu to
1540 accommodate all the bakery locks.
1541
1542 If this constant is not defined when `USE_COHERENT_MEM = 0`, the linker
1543 calculates the size of the `bakery_lock` input section, aligns it to the
1544 nearest `CACHE_WRITEBACK_GRANULE`, multiplies it with `PLATFORM_CORE_COUNT`
1545 and stores the result in a linker symbol. This constant prevents a platform
1546 from relying on the linker and provide a more efficient mechanism for
1547 accessing per-cpu bakery lock information.
1548
1549 If this constant is defined and its value is not equal to the value
1550 calculated by the linker then a link time assertion is raised. A compile time
1551 assertion is raised if the value of the constant is not aligned to the cache
1552 line boundary.
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001553
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000015543.5 Power State Coordination Interface (in BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001555------------------------------------------------
1556
1557The ARM Trusted Firmware's implementation of the PSCI API is based around the
Soby Mathew58523c02015-06-08 12:32:50 +01001558concept of a _power domain_. A _power domain_ is a CPU or a logical group of
1559CPUs which share some state on which power management operations can be
1560performed as specified by [PSCI]. Each CPU in the system is assigned a cpu
1561index which is a unique number between `0` and `PLATFORM_CORE_COUNT - 1`.
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00001562The _power domains_ are arranged in a hierarchical tree structure and
Soby Mathew58523c02015-06-08 12:32:50 +01001563each _power domain_ can be identified in a system by the cpu index of any CPU
1564that is part of that domain and a _power domain level_. A processing element
1565(for example, a CPU) is at level 0. If the _power domain_ node above a CPU is
1566a logical grouping of CPUs that share some state, then level 1 is that group
1567of CPUs (for example, a cluster), and level 2 is a group of clusters
1568(for example, the system). More details on the power domain topology and its
1569organization can be found in [Power Domain Topology Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +01001570
Juan Castillod1786372015-12-14 09:35:25 +00001571BL31's platform initialization code exports a pointer to the platform-specific
Achin Gupta4f6ad662013-10-25 09:08:21 +01001572power management operations required for the PSCI implementation to function
Soby Mathew58523c02015-06-08 12:32:50 +01001573correctly. This information is populated in the `plat_psci_ops` structure. The
1574PSCI implementation calls members of the `plat_psci_ops` structure for performing
1575power management operations on the power domains. For example, the target
1576CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `pwr_domain_on()`
1577handler (if present) is called for the CPU power domain.
1578
1579The `power-state` parameter of a PSCI `CPU_SUSPEND` call can be used to
1580describe composite power states specific to a platform. The PSCI implementation
1581defines a generic representation of the power-state parameter viz which is an
1582array of local power states where each index corresponds to a power domain
1583level. Each entry contains the local power state the power domain at that power
1584level could enter. It depends on the `validate_power_state()` handler to
1585convert the power-state parameter (possibly encoding a composite power state)
1586passed in a PSCI `CPU_SUSPEND` call to this representation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001587
1588The following functions must be implemented to initialize PSCI functionality in
1589the ARM Trusted Firmware.
1590
1591
Soby Mathew58523c02015-06-08 12:32:50 +01001592### Function : plat_get_target_pwr_state() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001593
Soby Mathew58523c02015-06-08 12:32:50 +01001594 Argument : unsigned int, const plat_local_state_t *, unsigned int
1595 Return : plat_local_state_t
Achin Gupta4f6ad662013-10-25 09:08:21 +01001596
Soby Mathew58523c02015-06-08 12:32:50 +01001597The PSCI generic code uses this function to let the platform participate in
1598state coordination during a power management operation. The function is passed
1599a pointer to an array of platform specific local power state `states` (second
1600argument) which contains the requested power state for each CPU at a particular
1601power domain level `lvl` (first argument) within the power domain. The function
1602is expected to traverse this array of upto `ncpus` (third argument) and return
1603a coordinated target power state by the comparing all the requested power
1604states. The target power state should not be deeper than any of the requested
1605power states.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001606
Soby Mathew58523c02015-06-08 12:32:50 +01001607A weak definition of this API is provided by default wherein it assumes
1608that the platform assigns a local state value in order of increasing depth
1609of the power state i.e. for two power states X & Y, if X < Y
1610then X represents a shallower power state than Y. As a result, the
1611coordinated target local power state for a power domain will be the minimum
1612of the requested local power state values.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001613
1614
Soby Mathew58523c02015-06-08 12:32:50 +01001615### Function : plat_get_power_domain_tree_desc() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001616
Soby Mathew58523c02015-06-08 12:32:50 +01001617 Argument : void
1618 Return : const unsigned char *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001619
Soby Mathew58523c02015-06-08 12:32:50 +01001620This function returns a pointer to the byte array containing the power domain
1621topology tree description. The format and method to construct this array are
Juan Castillod1786372015-12-14 09:35:25 +00001622described in [Power Domain Topology Design]. The BL31 PSCI initilization code
Soby Mathew58523c02015-06-08 12:32:50 +01001623requires this array to be described by the platform, either statically or
1624dynamically, to initialize the power domain topology tree. In case the array
1625is populated dynamically, then plat_core_pos_by_mpidr() and
1626plat_my_core_pos() should also be implemented suitably so that the topology
1627tree description matches the CPU indices returned by these APIs. These APIs
1628together form the platform interface for the PSCI topology framework.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001629
1630
Soby Mathew58523c02015-06-08 12:32:50 +01001631## Function : plat_setup_psci_ops() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001632
Soby Mathew58523c02015-06-08 12:32:50 +01001633 Argument : uintptr_t, const plat_psci_ops **
Achin Gupta4f6ad662013-10-25 09:08:21 +01001634 Return : int
1635
1636This function may execute with the MMU and data caches enabled if the platform
1637port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1638called by the primary CPU.
1639
Soby Mathew58523c02015-06-08 12:32:50 +01001640This function is called by PSCI initialization code. Its purpose is to let
1641the platform layer know about the warm boot entrypoint through the
1642`sec_entrypoint` (first argument) and to export handler routines for
1643platform-specific psci power management actions by populating the passed
Juan Castillod1786372015-12-14 09:35:25 +00001644pointer with a pointer to BL31's private `plat_psci_ops` structure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001645
1646A description of each member of this structure is given below. Please refer to
Dan Handley4a75b842015-03-19 19:24:43 +00001647the ARM FVP specific implementation of these handlers in
Soby Mathew58523c02015-06-08 12:32:50 +01001648[plat/arm/board/fvp/fvp_pm.c] as an example. For each PSCI function that the
1649platform wants to support, the associated operation or operations in this
1650structure must be provided and implemented (Refer section 4 of
1651[Firmware Design] for the PSCI API supported in Trusted Firmware). To disable
1652a PSCI function in a platform port, the operation should be removed from this
1653structure instead of providing an empty implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001654
Soby Mathew58523c02015-06-08 12:32:50 +01001655#### plat_psci_ops.cpu_standby()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001656
Soby Mathew58523c02015-06-08 12:32:50 +01001657Perform the platform-specific actions to enter the standby state for a cpu
1658indicated by the passed argument. This provides a fast path for CPU standby
1659wherein overheads of PSCI state management and lock acquistion is avoided.
1660For this handler to be invoked by the PSCI `CPU_SUSPEND` API implementation,
1661the suspend state type specified in the `power-state` parameter should be
1662STANDBY and the target power domain level specified should be the CPU. The
1663handler should put the CPU into a low power retention state (usually by
1664issuing a wfi instruction) and ensure that it can be woken up from that
1665state by a normal interrupt. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001666
Soby Mathew58523c02015-06-08 12:32:50 +01001667#### plat_psci_ops.pwr_domain_on()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001668
Soby Mathew58523c02015-06-08 12:32:50 +01001669Perform the platform specific actions to power on a CPU, specified
1670by the `MPIDR` (first argument). The generic code expects the platform to
1671return PSCI_E_SUCCESS on success or PSCI_E_INTERN_FAIL for any failure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001672
Soby Mathew58523c02015-06-08 12:32:50 +01001673#### plat_psci_ops.pwr_domain_off()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001674
Soby Mathew58523c02015-06-08 12:32:50 +01001675Perform the platform specific actions to prepare to power off the calling CPU
1676and its higher parent power domain levels as indicated by the `target_state`
1677(first argument). It is called by the PSCI `CPU_OFF` API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001678
Soby Mathew58523c02015-06-08 12:32:50 +01001679The `target_state` encodes the platform coordinated target local power states
1680for the CPU power domain and its parent power domain levels. The handler
1681needs to perform power management operation corresponding to the local state
1682at each power level.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001683
Soby Mathew58523c02015-06-08 12:32:50 +01001684For this handler, the local power state for the CPU power domain will be a
1685power down state where as it could be either power down, retention or run state
1686for the higher power domain levels depending on the result of state
1687coordination. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001688
Soby Mathew58523c02015-06-08 12:32:50 +01001689#### plat_psci_ops.pwr_domain_suspend()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001690
Soby Mathew58523c02015-06-08 12:32:50 +01001691Perform the platform specific actions to prepare to suspend the calling
1692CPU and its higher parent power domain levels as indicated by the
1693`target_state` (first argument). It is called by the PSCI `CPU_SUSPEND`
1694API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001695
Soby Mathew58523c02015-06-08 12:32:50 +01001696The `target_state` has a similar meaning as described in
1697the `pwr_domain_off()` operation. It encodes the platform coordinated
1698target local power states for the CPU power domain and its parent
1699power domain levels. The handler needs to perform power management operation
1700corresponding to the local state at each power level. The generic code
1701expects the handler to succeed.
1702
1703The difference between turning a power domain off versus suspending it
1704is that in the former case, the power domain is expected to re-initialize
1705its state when it is next powered on (see `pwr_domain_on_finish()`). In the
1706latter case, the power domain is expected to save enough state so that it can
Achin Gupta4f6ad662013-10-25 09:08:21 +01001707resume execution by restoring this state when its powered on (see
Soby Mathew58523c02015-06-08 12:32:50 +01001708`pwr_domain_suspend_finish()`).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001709
Soby Mathew58523c02015-06-08 12:32:50 +01001710#### plat_psci_ops.pwr_domain_on_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001711
1712This function is called by the PSCI implementation after the calling CPU is
1713powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1714It performs the platform-specific setup required to initialize enough state for
1715this CPU to enter the normal world and also provide secure runtime firmware
1716services.
1717
Soby Mathew58523c02015-06-08 12:32:50 +01001718The `target_state` (first argument) is the prior state of the power domains
1719immediately before the CPU was turned on. It indicates which power domains
1720above the CPU might require initialization due to having previously been in
1721low power states. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001722
Soby Mathew58523c02015-06-08 12:32:50 +01001723#### plat_psci_ops.pwr_domain_suspend_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001724
1725This function is called by the PSCI implementation after the calling CPU is
1726powered on and released from reset in response to an asynchronous wakeup
1727event, for example a timer interrupt that was programmed by the CPU during the
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001728`CPU_SUSPEND` call or `SYSTEM_SUSPEND` call. It performs the platform-specific
1729setup required to restore the saved state for this CPU to resume execution
1730in the normal world and also provide secure runtime firmware services.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001731
Soby Mathew58523c02015-06-08 12:32:50 +01001732The `target_state` (first argument) has a similar meaning as described in
1733the `pwr_domain_on_finish()` operation. The generic code expects the platform
1734to succeed.
Soby Mathew539dced2014-10-02 16:56:51 +01001735
Soby Mathew58523c02015-06-08 12:32:50 +01001736#### plat_psci_ops.validate_power_state()
Soby Mathew539dced2014-10-02 16:56:51 +01001737
1738This function is called by the PSCI implementation during the `CPU_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001739call to validate the `power_state` parameter of the PSCI API and if valid,
1740populate it in `req_state` (second argument) array as power domain level
1741specific local states. If the `power_state` is invalid, the platform must
1742return PSCI_E_INVALID_PARAMS as error, which is propagated back to the
1743normal world PSCI client.
Soby Mathew539dced2014-10-02 16:56:51 +01001744
Soby Mathew58523c02015-06-08 12:32:50 +01001745#### plat_psci_ops.validate_ns_entrypoint()
Soby Mathew539dced2014-10-02 16:56:51 +01001746
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001747This function is called by the PSCI implementation during the `CPU_SUSPEND`,
1748`SYSTEM_SUSPEND` and `CPU_ON` calls to validate the non-secure `entry_point`
Soby Mathew58523c02015-06-08 12:32:50 +01001749parameter passed by the normal world. If the `entry_point` is invalid,
1750the platform must return PSCI_E_INVALID_ADDRESS as error, which is
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001751propagated back to the normal world PSCI client.
1752
Soby Mathew58523c02015-06-08 12:32:50 +01001753#### plat_psci_ops.get_sys_suspend_power_state()
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001754
1755This function is called by the PSCI implementation during the `SYSTEM_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001756call to get the `req_state` parameter from platform which encodes the power
1757domain level specific local states to suspend to system affinity level. The
1758`req_state` will be utilized to do the PSCI state coordination and
1759`pwr_domain_suspend()` will be invoked with the coordinated target state to
1760enter system suspend.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001761
Achin Gupta4f6ad662013-10-25 09:08:21 +01001762
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000017633.6 Interrupt Management framework (in BL31)
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001764----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00001765BL31 implements an Interrupt Management Framework (IMF) to manage interrupts
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001766generated in either security state and targeted to EL1 or EL2 in the non-secure
1767state or EL3/S-EL1 in the secure state. The design of this framework is
1768described in the [IMF Design Guide]
1769
1770A platform should export the following APIs to support the IMF. The following
Dan Handley4a75b842015-03-19 19:24:43 +00001771text briefly describes each api and its implementation in ARM standard
1772platforms. The API implementation depends upon the type of interrupt controller
Soby Mathew81123e82015-11-23 14:01:21 +00001773present in the platform. ARM standard platform layer supports both [ARM Generic
1774Interrupt Controller version 2.0 (GICv2)][ARM GIC Architecture Specification 2.0]
1775and [3.0 (GICv3)][ARM GIC Architecture Specification 3.0]. Juno builds the ARM
1776Standard layer to use GICv2 and the FVP can be configured to use either GICv2 or
1777GICv3 depending on the build flag `FVP_USE_GIC_DRIVER` (See FVP platform
1778specific build options in [User Guide] for more details).
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001779
1780### Function : plat_interrupt_type_to_line() [mandatory]
1781
1782 Argument : uint32_t, uint32_t
1783 Return : uint32_t
1784
1785The ARM processor signals an interrupt exception either through the IRQ or FIQ
1786interrupt line. The specific line that is signaled depends on how the interrupt
1787controller (IC) reports different interrupt types from an execution context in
1788either security state. The IMF uses this API to determine which interrupt line
1789the platform IC uses to signal each type of interrupt supported by the framework
Soby Mathew81123e82015-11-23 14:01:21 +00001790from a given security state. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001791
1792The first parameter will be one of the `INTR_TYPE_*` values (see [IMF Design
1793Guide]) indicating the target type of the interrupt, the second parameter is the
1794security state of the originating execution context. The return result is the
1795bit position in the `SCR_EL3` register of the respective interrupt trap: IRQ=1,
1796FIQ=2.
1797
Soby Mathew81123e82015-11-23 14:01:21 +00001798In the case of ARM standard platforms using GICv2, S-EL1 interrupts are
1799configured as FIQs and Non-secure interrupts as IRQs from either security
1800state.
1801
1802In the case of ARM standard platforms using GICv3, the interrupt line to be
1803configured depends on the security state of the execution context when the
1804interrupt is signalled and are as follows:
1805* The S-EL1 interrupts are signaled as IRQ in S-EL0/1 context and as FIQ in
1806 NS-EL0/1/2 context.
1807* The Non secure interrupts are signaled as FIQ in S-EL0/1 context and as IRQ
1808 in the NS-EL0/1/2 context.
1809* The EL3 interrupts are signaled as FIQ in both S-EL0/1 and NS-EL0/1/2
1810 context.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001811
1812
1813### Function : plat_ic_get_pending_interrupt_type() [mandatory]
1814
1815 Argument : void
1816 Return : uint32_t
1817
1818This API returns the type of the highest priority pending interrupt at the
1819platform IC. The IMF uses the interrupt type to retrieve the corresponding
1820handler function. `INTR_TYPE_INVAL` is returned when there is no interrupt
1821pending. The valid interrupt types that can be returned are `INTR_TYPE_EL3`,
Soby Mathew81123e82015-11-23 14:01:21 +00001822`INTR_TYPE_S_EL1` and `INTR_TYPE_NS`. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001823
Soby Mathew81123e82015-11-23 14:01:21 +00001824In the case of ARM standard platforms using GICv2, the _Highest Priority
1825Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of
1826the pending interrupt. The type of interrupt depends upon the id value as
1827follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001828
18291. id < 1022 is reported as a S-EL1 interrupt
18302. id = 1022 is reported as a Non-secure interrupt.
18313. id = 1023 is reported as an invalid interrupt type.
1832
Soby Mathew81123e82015-11-23 14:01:21 +00001833In the case of ARM standard platforms using GICv3, the system register
1834`ICC_HPPIR0_EL1`, _Highest Priority Pending group 0 Interrupt Register_,
1835is read to determine the id of the pending interrupt. The type of interrupt
1836depends upon the id value as follows.
1837
18381. id = `PENDING_G1S_INTID` (1020) is reported as a S-EL1 interrupt
18392. id = `PENDING_G1NS_INTID` (1021) is reported as a Non-secure interrupt.
18403. id = `GIC_SPURIOUS_INTERRUPT` (1023) is reported as an invalid interrupt type.
18414. All other interrupt id's are reported as EL3 interrupt.
1842
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001843
1844### Function : plat_ic_get_pending_interrupt_id() [mandatory]
1845
1846 Argument : void
1847 Return : uint32_t
1848
1849This API returns the id of the highest priority pending interrupt at the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00001850platform IC. `INTR_ID_UNAVAILABLE` is returned when there is no interrupt
Soby Mathew54718412015-10-27 10:01:06 +00001851pending.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001852
Soby Mathew81123e82015-11-23 14:01:21 +00001853In the case of ARM standard platforms using GICv2, the _Highest Priority
1854Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of the
1855pending interrupt. The id that is returned by API depends upon the value of
1856the id read from the interrupt controller as follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001857
18581. id < 1022. id is returned as is.
18592. id = 1022. The _Aliased Highest Priority Pending Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00001860 (`GICC_AHPPIR`) is read to determine the id of the non-secure interrupt.
1861 This id is returned by the API.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010018623. id = 1023. `INTR_ID_UNAVAILABLE` is returned.
1863
Soby Mathew81123e82015-11-23 14:01:21 +00001864In the case of ARM standard platforms using GICv3, if the API is invoked from
1865EL3, the system register `ICC_HPPIR0_EL1`, _Highest Priority Pending Interrupt
1866group 0 Register_, is read to determine the id of the pending interrupt. The id
1867that is returned by API depends upon the value of the id read from the
1868interrupt controller as follows.
1869
18701. id < `PENDING_G1S_INTID` (1020). id is returned as is.
18712. id = `PENDING_G1S_INTID` (1020) or `PENDING_G1NS_INTID` (1021). The system
1872 register `ICC_HPPIR1_EL1`, _Highest Priority Pending Interrupt group 1
1873 Register_ is read to determine the id of the group 1 interrupt. This id
1874 is returned by the API as long as it is a valid interrupt id
18753. If the id is any of the special interrupt identifiers,
1876 `INTR_ID_UNAVAILABLE` is returned.
1877
1878When the API invoked from S-EL1 for GICv3 systems, the id read from system
1879register `ICC_HPPIR1_EL1`, _Highest Priority Pending group 1 Interrupt
1880Register_, is returned if is not equal to GIC_SPURIOUS_INTERRUPT (1023) else
1881`INTR_ID_UNAVAILABLE` is returned.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001882
1883### Function : plat_ic_acknowledge_interrupt() [mandatory]
1884
1885 Argument : void
1886 Return : uint32_t
1887
1888This API is used by the CPU to indicate to the platform IC that processing of
1889the highest pending interrupt has begun. It should return the id of the
1890interrupt which is being processed.
1891
Soby Mathew81123e82015-11-23 14:01:21 +00001892This function in ARM standard platforms using GICv2, reads the _Interrupt
1893Acknowledge Register_ (`GICC_IAR`). This changes the state of the highest
1894priority pending interrupt from pending to active in the interrupt controller.
1895It returns the value read from the `GICC_IAR`. This value is the id of the
1896interrupt whose state has been changed.
1897
1898In the case of ARM standard platforms using GICv3, if the API is invoked
1899from EL3, the function reads the system register `ICC_IAR0_EL1`, _Interrupt
1900Acknowledge Register group 0_. If the API is invoked from S-EL1, the function
1901reads the system register `ICC_IAR1_EL1`, _Interrupt Acknowledge Register
1902group 1_. The read changes the state of the highest pending interrupt from
1903pending to active in the interrupt controller. The value read is returned
1904and is the id of the interrupt whose state has been changed.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001905
1906The TSP uses this API to start processing of the secure physical timer
1907interrupt.
1908
1909
1910### Function : plat_ic_end_of_interrupt() [mandatory]
1911
1912 Argument : uint32_t
1913 Return : void
1914
1915This API is used by the CPU to indicate to the platform IC that processing of
1916the interrupt corresponding to the id (passed as the parameter) has
1917finished. The id should be the same as the id returned by the
1918`plat_ic_acknowledge_interrupt()` API.
1919
Dan Handley4a75b842015-03-19 19:24:43 +00001920ARM standard platforms write the id to the _End of Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00001921(`GICC_EOIR`) in case of GICv2, and to `ICC_EOIR0_EL1` or `ICC_EOIR1_EL1`
1922system register in case of GICv3 depending on where the API is invoked from,
1923EL3 or S-EL1. This deactivates the corresponding interrupt in the interrupt
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001924controller.
1925
1926The TSP uses this API to finish processing of the secure physical timer
1927interrupt.
1928
1929
1930### Function : plat_ic_get_interrupt_type() [mandatory]
1931
1932 Argument : uint32_t
1933 Return : uint32_t
1934
1935This API returns the type of the interrupt id passed as the parameter.
1936`INTR_TYPE_INVAL` is returned if the id is invalid. If the id is valid, a valid
1937interrupt type (one of `INTR_TYPE_EL3`, `INTR_TYPE_S_EL1` and `INTR_TYPE_NS`) is
1938returned depending upon how the interrupt has been configured by the platform
Soby Mathew81123e82015-11-23 14:01:21 +00001939IC. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001940
Soby Mathew81123e82015-11-23 14:01:21 +00001941ARM standard platforms using GICv2 configures S-EL1 interrupts as Group0 interrupts
1942and Non-secure interrupts as Group1 interrupts. It reads the group value
1943corresponding to the interrupt id from the relevant _Interrupt Group Register_
1944(`GICD_IGROUPRn`). It uses the group value to determine the type of interrupt.
1945
1946In the case of ARM standard platforms using GICv3, both the _Interrupt Group
1947Register_ (`GICD_IGROUPRn`) and _Interrupt Group Modifier Register_
1948(`GICD_IGRPMODRn`) is read to figure out whether the interrupt is configured
1949as Group 0 secure interrupt, Group 1 secure interrupt or Group 1 NS interrupt.
Dan Handley4a75b842015-03-19 19:24:43 +00001950
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001951
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000019523.7 Crash Reporting mechanism (in BL31)
Soby Mathewc67b09b2014-07-14 16:57:23 +01001953----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00001954BL31 implements a crash reporting mechanism which prints the various registers
Sandrine Bailleux44804252014-08-06 11:27:23 +01001955of the CPU to enable quick crash analysis and debugging. It requires that a
1956console is designated as the crash console by the platform which will be used to
1957print the register dump.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001958
Sandrine Bailleux44804252014-08-06 11:27:23 +01001959The following functions must be implemented by the platform if it wants crash
Juan Castillod1786372015-12-14 09:35:25 +00001960reporting mechanism in BL31. The functions are implemented in assembly so that
Sandrine Bailleux44804252014-08-06 11:27:23 +01001961they can be invoked without a C Runtime stack.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001962
1963### Function : plat_crash_console_init
1964
1965 Argument : void
1966 Return : int
1967
Sandrine Bailleux44804252014-08-06 11:27:23 +01001968This API is used by the crash reporting mechanism to initialize the crash
Juan Castillo9400b402015-11-26 14:52:15 +00001969console. It must only use the general purpose registers x0 to x4 to do the
Sandrine Bailleux44804252014-08-06 11:27:23 +01001970initialization and returns 1 on success.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001971
Soby Mathewc67b09b2014-07-14 16:57:23 +01001972### Function : plat_crash_console_putc
1973
1974 Argument : int
1975 Return : int
1976
1977This API is used by the crash reporting mechanism to print a character on the
Juan Castillo9400b402015-11-26 14:52:15 +00001978designated crash console. It must only use general purpose registers x1 and
Soby Mathewc67b09b2014-07-14 16:57:23 +01001979x2 to do its work. The parameter and the return value are in general purpose
1980register x0.
1981
Soby Mathew27713fb2014-09-08 17:51:01 +010019824. Build flags
1983---------------
1984
Soby Mathew58523c02015-06-08 12:32:50 +01001985* **ENABLE_PLAT_COMPAT**
1986 All the platforms ports conforming to this API specification should define
1987 the build flag `ENABLE_PLAT_COMPAT` to 0 as the compatibility layer should
1988 be disabled. For more details on compatibility layer, refer
1989 [Migration Guide].
1990
Soby Mathew27713fb2014-09-08 17:51:01 +01001991There are some build flags which can be defined by the platform to control
1992inclusion or exclusion of certain BL stages from the FIP image. These flags
1993need to be defined in the platform makefile which will get included by the
1994build system.
1995
Soby Mathew27713fb2014-09-08 17:51:01 +01001996* **NEED_BL33**
1997 By default, this flag is defined `yes` by the build system and `BL33`
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00001998 build option should be supplied as a build option. The platform has the
1999 option of excluding the BL33 image in the `fip` image by defining this flag
Antonio Nino Diaz68450a62016-04-06 17:31:57 +01002000 to `no`. If any of the options `EL3_PAYLOAD_BASE` or `PRELOADED_BL33_BASE`
2001 are used, this flag will be set to `no` automatically.
Soby Mathew27713fb2014-09-08 17:51:01 +01002002
20035. C Library
Harry Liebela960f282013-12-12 16:03:44 +00002004-------------
2005
2006To avoid subtle toolchain behavioral dependencies, the header files provided
2007by the compiler are not used. The software is built with the `-nostdinc` flag
2008to ensure no headers are included from the toolchain inadvertently. Instead the
2009required headers are included in the ARM Trusted Firmware source tree. The
2010library only contains those C library definitions required by the local
2011implementation. If more functionality is required, the needed library functions
2012will need to be added to the local implementation.
2013
2014Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
2015headers have been cut down in order to simplify the implementation. In order to
2016minimize changes to the header files, the [FreeBSD] layout has been maintained.
2017The generic C library definitions can be found in `include/stdlib` with more
2018system and machine specific declarations in `include/stdlib/sys` and
2019`include/stdlib/machine`.
2020
2021The local C library implementations can be found in `lib/stdlib`. In order to
2022extend the C library these files may need to be modified. It is recommended to
2023use a release version of [FreeBSD] as a starting point.
2024
2025The C library header files in the [FreeBSD] source tree are located in the
2026`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
2027can be found in the `sys/<machine-type>` directories. These files define things
2028like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
2029port for [FreeBSD] does not yet exist, the machine specific definitions are
2030based on existing machine types with similar properties (for example SPARC64).
2031
2032Where possible, C library function implementations were taken from [FreeBSD]
2033as found in the `lib/libc` directory.
2034
2035A copy of the [FreeBSD] sources can be downloaded with `git`.
2036
2037 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
2038
2039
Soby Mathew27713fb2014-09-08 17:51:01 +010020406. Storage abstraction layer
Harry Liebeld265bd72014-01-31 19:04:10 +00002041-----------------------------
2042
2043In order to improve platform independence and portability an storage abstraction
2044layer is used to load data from non-volatile platform storage.
2045
2046Each platform should register devices and their drivers via the Storage layer.
2047These drivers then need to be initialized by bootloader phases as
2048required in their respective `blx_platform_setup()` functions. Currently
2049storage access is only required by BL1 and BL2 phases. The `load_image()`
2050function uses the storage layer to access non-volatile platform storage.
2051
Dan Handley4a75b842015-03-19 19:24:43 +00002052It is mandatory to implement at least one storage driver. For the ARM
2053development platforms the Firmware Image Package (FIP) driver is provided as
2054the default means to load data from storage (see the "Firmware Image Package"
2055section in the [User Guide]). The storage layer is described in the header file
2056`include/drivers/io/io_storage.h`. The implementation of the common library
Sandrine Bailleux121f2ae2015-01-28 10:11:48 +00002057is in `drivers/io/io_storage.c` and the driver files are located in
2058`drivers/io/`.
Harry Liebeld265bd72014-01-31 19:04:10 +00002059
2060Each IO driver must provide `io_dev_*` structures, as described in
2061`drivers/io/io_driver.h`. These are returned via a mandatory registration
2062function that is called on platform initialization. The semi-hosting driver
2063implementation in `io_semihosting.c` can be used as an example.
2064
2065The Storage layer provides mechanisms to initialize storage devices before
2066IO operations are called. The basic operations supported by the layer
2067include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
2068Drivers do not have to implement all operations, but each platform must
2069provide at least one driver for a device capable of supporting generic
2070operations such as loading a bootloader image.
2071
2072The current implementation only allows for known images to be loaded by the
Juan Castillo16948ae2015-04-13 17:36:19 +01002073firmware. These images are specified by using their identifiers, as defined in
2074[include/plat/common/platform_def.h] (or a separate header file included from
2075there). The platform layer (`plat_get_image_source()`) then returns a reference
2076to a device and a driver-specific `spec` which will be understood by the driver
2077to allow access to the image data.
Harry Liebeld265bd72014-01-31 19:04:10 +00002078
2079The layer is designed in such a way that is it possible to chain drivers with
2080other drivers. For example, file-system drivers may be implemented on top of
2081physical block devices, both represented by IO devices with corresponding
2082drivers. In such a case, the file-system "binding" with the block device may
2083be deferred until the file-system device is initialised.
2084
2085The abstraction currently depends on structures being statically allocated
2086by the drivers and callers, as the system does not yet provide a means of
2087dynamically allocating memory. This may also have the affect of limiting the
2088amount of open resources per driver.
2089
2090
Achin Gupta4f6ad662013-10-25 09:08:21 +01002091- - - - - - - - - - - - - - - - - - - - - - - - - -
2092
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00002093_Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01002094
2095
Yuping Luo6b140412016-01-15 11:17:27 +08002096[ARM GIC Architecture Specification 2.0]: http://infocenter.arm.com/help/topic/com.arm.doc.ihi0048b/index.html
2097[ARM GIC Architecture Specification 3.0]: http://infocenter.arm.com/help/topic/com.arm.doc.ihi0069b/index.html
Soby Mathew81123e82015-11-23 14:01:21 +00002098[IMF Design Guide]: interrupt-framework-design.md
2099[User Guide]: user-guide.md
2100[FreeBSD]: http://www.freebsd.org
2101[Firmware Design]: firmware-design.md
2102[Power Domain Topology Design]: psci-pd-tree.md
2103[PSCI]: http://infocenter.arm.com/help/topic/com.arm.doc.den0022c/DEN0022C_Power_State_Coordination_Interface.pdf
2104[Migration Guide]: platform-migration-guide.md
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00002105[Firmware Update]: firmware-update.md
Achin Gupta4f6ad662013-10-25 09:08:21 +01002106
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00002107[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
2108[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
Dan Handley4a75b842015-03-19 19:24:43 +00002109[plat/arm/board/fvp/fvp_pm.c]: ../plat/arm/board/fvp/fvp_pm.c
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00002110[include/common/bl_common.h]: ../include/common/bl_common.h
Dan Handley4a75b842015-03-19 19:24:43 +00002111[include/plat/arm/common/arm_def.h]: ../include/plat/arm/common/arm_def.h
2112[include/plat/common/common_def.h]: ../include/plat/common/common_def.h
Dan Handleyb68954c2014-05-29 12:30:24 +01002113[include/plat/common/platform.h]: ../include/plat/common/platform.h
Dan Handley4a75b842015-03-19 19:24:43 +00002114[include/plat/arm/common/plat_arm.h]: ../include/plat/arm/common/plat_arm.h]