blob: aa014f159e3d9265498ed37b4ba2d454a3e4e7c9 [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
Joakim Bech14a5b342014-11-25 10:55:26 +010071. [Introduction](#1--introduction)
82. [Common Modifications](#2--common-modifications)
9 * [Common mandatory modifications](#21-common-mandatory-modifications)
10 * [Handling reset](#22-handling-reset)
Jeenu Viswambharanec2653a2016-10-11 11:43:04 +010011 * [Common mandatory function modifications](#23-common-mandatory-function-modifications)
Soby Mathew58523c02015-06-08 12:32:50 +010012 * [Common optional modifications](#24-common-optional-modifications)
Joakim Bech14a5b342014-11-25 10:55:26 +0100133. [Boot Loader stage specific modifications](#3--modifications-specific-to-a-boot-loader-stage)
14 * [Boot Loader stage 1 (BL1)](#31-boot-loader-stage-1-bl1)
15 * [Boot Loader stage 2 (BL2)](#32-boot-loader-stage-2-bl2)
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000016 * [FWU Boot Loader stage 2 (BL2U)](#33-fwu-boot-loader-stage-2-bl2u)
17 * [Boot Loader stage 3-1 (BL31)](#34-boot-loader-stage-3-1-bl31)
18 * [PSCI implementation (in BL31)](#35-power-state-coordination-interface-in-bl31)
19 * [Interrupt Management framework (in BL31)](#36--interrupt-management-framework-in-bl31)
20 * [Crash Reporting mechanism (in BL31)](#37--crash-reporting-mechanism-in-bl31)
Joakim Bech14a5b342014-11-25 10:55:26 +0100214. [Build flags](#4--build-flags)
225. [C Library](#5--c-library)
236. [Storage abstraction layer](#6--storage-abstraction-layer)
Achin Gupta4f6ad662013-10-25 09:08:21 +010024
25- - - - - - - - - - - - - - - - - -
26
271. Introduction
28----------------
29
Soby Mathew58523c02015-06-08 12:32:50 +010030Please note that this document has been updated for the new platform API
31as required by the PSCI v1.0 implementation. Please refer to the
32[Migration Guide] for the previous platform API.
33
Achin Gupta4f6ad662013-10-25 09:08:21 +010034Porting the ARM Trusted Firmware to a new platform involves making some
35mandatory and optional modifications for both the cold and warm boot paths.
36Modifications consist of:
37
38* Implementing a platform-specific function or variable,
39* Setting up the execution context in a certain way, or
40* Defining certain constants (for example #defines).
41
Dan Handley4a75b842015-03-19 19:24:43 +000042The platform-specific functions and variables are declared in
Dan Handleyb68954c2014-05-29 12:30:24 +010043[include/plat/common/platform.h]. The firmware provides a default implementation
44of variables and functions to fulfill the optional requirements. These
45implementations are all weakly defined; they are provided to ease the porting
46effort. Each platform port can override them with its own implementation if the
47default implementation is inadequate.
Achin Gupta4f6ad662013-10-25 09:08:21 +010048
Dan Handley4a75b842015-03-19 19:24:43 +000049Platform ports that want to be aligned with standard ARM platforms (for example
50FVP and Juno) may also use [include/plat/arm/common/plat_arm.h] and the
51corresponding source files in `plat/arm/common/`. These provide standard
52implementations for some of the required platform porting functions. However,
53using these functions requires the platform port to implement additional
54ARM standard platform porting functions. These additional functions are not
55documented here.
56
Achin Gupta4f6ad662013-10-25 09:08:21 +010057Some modifications are common to all Boot Loader (BL) stages. Section 2
58discusses these in detail. The subsequent sections discuss the remaining
59modifications for each BL stage in detail.
60
61This document should be read in conjunction with the ARM Trusted Firmware
62[User Guide].
63
64
652. Common modifications
66------------------------
67
68This section covers the modifications that should be made by the platform for
69each BL stage to correctly port the firmware stack. They are categorized as
70either mandatory or optional.
71
72
732.1 Common mandatory modifications
74----------------------------------
Sandrine Bailleuxef7fb9e2015-12-02 10:19:06 +000075
76A platform port must enable the Memory Management Unit (MMU) as well as the
77instruction and data caches for each BL stage. Setting up the translation
78tables is the responsibility of the platform port because memory maps differ
Sandrine Bailleux3c2c72f2016-04-26 14:49:57 +010079across platforms. A memory translation library (see `lib/xlat_tables/`) is
80provided to help in this setup. Note that although this library supports
Antonio Nino Diazf33fbb22016-03-31 09:08:56 +010081non-identity mappings, this is intended only for re-mapping peripheral physical
82addresses and allows platforms with high I/O addresses to reduce their virtual
83address space. All other addresses corresponding to code and data must currently
84use an identity mapping.
Sandrine Bailleuxef7fb9e2015-12-02 10:19:06 +000085
86In ARM standard platforms, each BL stage configures the MMU in the
87platform-specific architecture setup function, `blX_plat_arch_setup()`, and uses
88an identity mapping for all addresses.
Achin Gupta4f6ad662013-10-25 09:08:21 +010089
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010090If the build option `USE_COHERENT_MEM` is enabled, each platform can allocate a
Soby Mathewab8707e2015-01-08 18:02:44 +000091block of identity mapped secure memory with Device-nGnRE attributes aligned to
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010092page boundary (4K) for each BL stage. All sections which allocate coherent
93memory are grouped under `coherent_ram`. For ex: Bakery locks are placed in a
94section identified by name `bakery_lock` inside `coherent_ram` so that its
95possible for the firmware to place variables in it using the following C code
96directive:
Achin Gupta4f6ad662013-10-25 09:08:21 +010097
Soren Brinkmann65cd2992016-01-14 10:11:05 -080098 __section("bakery_lock")
Achin Gupta4f6ad662013-10-25 09:08:21 +010099
100Or alternatively the following assembler code directive:
101
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +0100102 .section bakery_lock
Achin Gupta4f6ad662013-10-25 09:08:21 +0100103
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +0100104The `coherent_ram` section is a sum of all sections like `bakery_lock` which are
105used to allocate any data structures that are accessed both when a CPU is
106executing with its MMU and caches enabled, and when it's running with its MMU
107and caches disabled. Examples are given below.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100108
109The following variables, functions and constants must be defined by the platform
110for the firmware to work correctly.
111
112
Dan Handleyb68954c2014-05-29 12:30:24 +0100113### File : platform_def.h [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100114
Dan Handleyb68954c2014-05-29 12:30:24 +0100115Each platform must ensure that a header file of this name is in the system
116include path with the following constants defined. This may require updating the
Dan Handley4a75b842015-03-19 19:24:43 +0000117list of `PLAT_INCLUDES` in the `platform.mk` file. In the ARM development
118platforms, this file is found in `plat/arm/board/<plat_name>/include/`.
119
120Platform ports may optionally use the file [include/plat/common/common_def.h],
121which provides typical values for some of the constants below. These values are
122likely to be suitable for all platform ports.
123
124Platform ports that want to be aligned with standard ARM platforms (for example
125FVP and Juno) may also use [include/plat/arm/common/arm_def.h], which provides
126standard values for some of the constants below. However, this requires the
127platform port to define additional platform porting constants in
128`platform_def.h`. These additional constants are not documented here.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129
James Morrisseyba3155b2013-10-29 10:56:46 +0000130* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100131
132 Defines the linker format used by the platform, for example
Dan Handley4a75b842015-03-19 19:24:43 +0000133 `elf64-littleaarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100134
James Morrisseyba3155b2013-10-29 10:56:46 +0000135* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100136
137 Defines the processor architecture for the linker by the platform, for
Dan Handley4a75b842015-03-19 19:24:43 +0000138 example `aarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100139
James Morrisseyba3155b2013-10-29 10:56:46 +0000140* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100141
142 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000143 by [plat/common/aarch64/platform_mp_stack.S] and
144 [plat/common/aarch64/platform_up_stack.S].
145
Dan Handley4a75b842015-03-19 19:24:43 +0000146* **define : CACHE_WRITEBACK_GRANULE**
147
148 Defines the size in bits of the largest cache line across all the cache
149 levels in the platform.
150
James Morrisseyba3155b2013-10-29 10:56:46 +0000151* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100152
153 Defines the character string printed by BL1 upon entry into the `bl1_main()`
154 function.
155
James Morrisseyba3155b2013-10-29 10:56:46 +0000156* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100157
158 Defines the total number of CPUs implemented by the platform across all
159 clusters in the system.
160
Soby Mathew58523c02015-06-08 12:32:50 +0100161* **#define : PLAT_NUM_PWR_DOMAINS**
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100162
Soby Mathew58523c02015-06-08 12:32:50 +0100163 Defines the total number of nodes in the power domain topology
164 tree at all the power domain levels used by the platform.
165 This macro is used by the PSCI implementation to allocate
166 data structures to represent power domain topology.
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100167
Soby Mathew58523c02015-06-08 12:32:50 +0100168* **#define : PLAT_MAX_PWR_LVL**
Soby Mathew8c32bc22015-02-12 14:45:02 +0000169
Soby Mathew58523c02015-06-08 12:32:50 +0100170 Defines the maximum power domain level that the power management operations
171 should apply to. More often, but not always, the power domain level
172 corresponds to affinity level. This macro allows the PSCI implementation
173 to know the highest power domain level that it should consider for power
174 management operations in the system that the platform implements. For
175 example, the Base AEM FVP implements two clusters with a configurable
176 number of CPUs and it reports the maximum power domain level as 1.
177
178* **#define : PLAT_MAX_OFF_STATE**
179
180 Defines the local power state corresponding to the deepest power down
181 possible at every power domain level in the platform. The local power
182 states for each level may be sparsely allocated between 0 and this value
183 with 0 being reserved for the RUN state. The PSCI implementation uses this
184 value to initialize the local power states of the power domain nodes and
185 to specify the requested power state for a PSCI_CPU_OFF call.
186
187* **#define : PLAT_MAX_RET_STATE**
188
189 Defines the local power state corresponding to the deepest retention state
190 possible at every power domain level in the platform. This macro should be
191 a value less than PLAT_MAX_OFF_STATE and greater than 0. It is used by the
Yatharth Kochar170fb932016-05-09 18:26:35 +0100192 PSCI implementation to distinguish between retention and power down local
Soby Mathew58523c02015-06-08 12:32:50 +0100193 power states within PSCI_CPU_SUSPEND call.
Soby Mathew8c32bc22015-02-12 14:45:02 +0000194
Yatharth Kochar170fb932016-05-09 18:26:35 +0100195* **#define : PLAT_MAX_PWR_LVL_STATES**
196
197 Defines the maximum number of local power states per power domain level
198 that the platform supports. The default value of this macro is 2 since
199 most platforms just support a maximum of two local power states at each
200 power domain level (power-down and retention). If the platform needs to
201 account for more local power states, then it must redefine this macro.
202
203 Currently, this macro is used by the Generic PSCI implementation to size
204 the array used for PSCI_STAT_COUNT/RESIDENCY accounting.
205
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100206* **#define : BL1_RO_BASE**
207
208 Defines the base address in secure ROM where BL1 originally lives. Must be
209 aligned on a page-size boundary.
210
211* **#define : BL1_RO_LIMIT**
212
213 Defines the maximum address in secure ROM that BL1's actual content (i.e.
214 excluding any data section allocated at runtime) can occupy.
215
216* **#define : BL1_RW_BASE**
217
218 Defines the base address in secure RAM where BL1's read-write data will live
219 at runtime. Must be aligned on a page-size boundary.
220
221* **#define : BL1_RW_LIMIT**
222
223 Defines the maximum address in secure RAM that BL1's read-write data can
224 occupy at runtime.
225
James Morrisseyba3155b2013-10-29 10:56:46 +0000226* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100227
228 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000229 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100230
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100231* **#define : BL2_LIMIT**
232
233 Defines the maximum address in secure RAM that the BL2 image can occupy.
234
James Morrisseyba3155b2013-10-29 10:56:46 +0000235* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100236
Juan Castillod1786372015-12-14 09:35:25 +0000237 Defines the base address in secure RAM where BL2 loads the BL31 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000238 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100239
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100240* **#define : BL31_LIMIT**
241
Juan Castillod1786372015-12-14 09:35:25 +0000242 Defines the maximum address in secure RAM that the BL31 image can occupy.
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100243
Juan Castillo16948ae2015-04-13 17:36:19 +0100244For every image, the platform must define individual identifiers that will be
245used by BL1 or BL2 to load the corresponding image into memory from non-volatile
246storage. For the sake of performance, integer numbers will be used as
247identifiers. The platform will use those identifiers to return the relevant
248information about the image to be loaded (file handler, load address,
249authentication information, etc.). The following image identifiers are
250mandatory:
251
252* **#define : BL2_IMAGE_ID**
253
254 BL2 image identifier, used by BL1 to load BL2.
255
256* **#define : BL31_IMAGE_ID**
257
Juan Castillod1786372015-12-14 09:35:25 +0000258 BL31 image identifier, used by BL2 to load BL31.
Juan Castillo16948ae2015-04-13 17:36:19 +0100259
260* **#define : BL33_IMAGE_ID**
261
Juan Castillod1786372015-12-14 09:35:25 +0000262 BL33 image identifier, used by BL2 to load BL33.
Juan Castillo16948ae2015-04-13 17:36:19 +0100263
264If Trusted Board Boot is enabled, the following certificate identifiers must
265also be defined:
266
Juan Castillo516beb52015-12-03 10:19:21 +0000267* **#define : TRUSTED_BOOT_FW_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100268
269 BL2 content certificate identifier, used by BL1 to load the BL2 content
270 certificate.
271
272* **#define : TRUSTED_KEY_CERT_ID**
273
274 Trusted key certificate identifier, used by BL2 to load the trusted key
275 certificate.
276
Juan Castillo516beb52015-12-03 10:19:21 +0000277* **#define : SOC_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100278
Juan Castillod1786372015-12-14 09:35:25 +0000279 BL31 key certificate identifier, used by BL2 to load the BL31 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100280 certificate.
281
Juan Castillo516beb52015-12-03 10:19:21 +0000282* **#define : SOC_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100283
Juan Castillod1786372015-12-14 09:35:25 +0000284 BL31 content certificate identifier, used by BL2 to load the BL31 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100285 certificate.
286
Juan Castillo516beb52015-12-03 10:19:21 +0000287* **#define : NON_TRUSTED_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100288
Juan Castillod1786372015-12-14 09:35:25 +0000289 BL33 key certificate identifier, used by BL2 to load the BL33 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100290 certificate.
291
Juan Castillo516beb52015-12-03 10:19:21 +0000292* **#define : NON_TRUSTED_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100293
Juan Castillod1786372015-12-14 09:35:25 +0000294 BL33 content certificate identifier, used by BL2 to load the BL33 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100295 certificate.
296
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000297* **#define : FWU_CERT_ID**
298
299 Firmware Update (FWU) certificate identifier, used by NS_BL1U to load the
300 FWU content certificate.
301
302
303If the AP Firmware Updater Configuration image, BL2U is used, the following
304must also be defined:
305
306* **#define : BL2U_BASE**
307
308 Defines the base address in secure memory where BL1 copies the BL2U binary
309 image. Must be aligned on a page-size boundary.
310
311* **#define : BL2U_LIMIT**
312
313 Defines the maximum address in secure memory that the BL2U image can occupy.
314
315* **#define : BL2U_IMAGE_ID**
316
317 BL2U image identifier, used by BL1 to fetch an image descriptor
318 corresponding to BL2U.
319
320If the SCP Firmware Update Configuration Image, SCP_BL2U is used, the following
321must also be defined:
322
323* **#define : SCP_BL2U_IMAGE_ID**
324
325 SCP_BL2U image identifier, used by BL1 to fetch an image descriptor
326 corresponding to SCP_BL2U.
327 NOTE: TF does not provide source code for this image.
328
329If the Non-Secure Firmware Updater ROM, NS_BL1U is used, the following must
330also be defined:
331
332* **#define : NS_BL1U_BASE**
333
334 Defines the base address in non-secure ROM where NS_BL1U executes.
335 Must be aligned on a page-size boundary.
336 NOTE: TF does not provide source code for this image.
337
338* **#define : NS_BL1U_IMAGE_ID**
339
340 NS_BL1U image identifier, used by BL1 to fetch an image descriptor
341 corresponding to NS_BL1U.
342
343If the Non-Secure Firmware Updater, NS_BL2U is used, the following must also
344be defined:
345
346* **#define : NS_BL2U_BASE**
347
348 Defines the base address in non-secure memory where NS_BL2U executes.
349 Must be aligned on a page-size boundary.
350 NOTE: TF does not provide source code for this image.
351
352* **#define : NS_BL2U_IMAGE_ID**
353
354 NS_BL2U image identifier, used by BL1 to fetch an image descriptor
355 corresponding to NS_BL2U.
356
357
Juan Castillof59821d2015-12-10 15:49:17 +0000358If a SCP_BL2 image is supported by the platform, the following constants must
Achin Gupta8d35f612015-01-25 22:44:23 +0000359also be defined:
360
Juan Castillof59821d2015-12-10 15:49:17 +0000361* **#define : SCP_BL2_IMAGE_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000362
Juan Castillof59821d2015-12-10 15:49:17 +0000363 SCP_BL2 image identifier, used by BL2 to load SCP_BL2 into secure memory
364 from platform storage before being transfered to the SCP.
Achin Gupta8d35f612015-01-25 22:44:23 +0000365
Juan Castillo516beb52015-12-03 10:19:21 +0000366* **#define : SCP_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000367
Juan Castillof59821d2015-12-10 15:49:17 +0000368 SCP_BL2 key certificate identifier, used by BL2 to load the SCP_BL2 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100369 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000370
Juan Castillo516beb52015-12-03 10:19:21 +0000371* **#define : SCP_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000372
Juan Castillof59821d2015-12-10 15:49:17 +0000373 SCP_BL2 content certificate identifier, used by BL2 to load the SCP_BL2
374 content certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000375
Juan Castillod1786372015-12-14 09:35:25 +0000376If a BL32 image is supported by the platform, the following constants must
Dan Handley5a06bb72014-08-04 11:41:20 +0100377also be defined:
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100378
Juan Castillo16948ae2015-04-13 17:36:19 +0100379* **#define : BL32_IMAGE_ID**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100380
Juan Castillod1786372015-12-14 09:35:25 +0000381 BL32 image identifier, used by BL2 to load BL32.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100382
Juan Castillo516beb52015-12-03 10:19:21 +0000383* **#define : TRUSTED_OS_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000384
Juan Castillod1786372015-12-14 09:35:25 +0000385 BL32 key certificate identifier, used by BL2 to load the BL32 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100386 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000387
Juan Castillo516beb52015-12-03 10:19:21 +0000388* **#define : TRUSTED_OS_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000389
Juan Castillod1786372015-12-14 09:35:25 +0000390 BL32 content certificate identifier, used by BL2 to load the BL32 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100391 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000392
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100393* **#define : BL32_BASE**
394
Juan Castillod1786372015-12-14 09:35:25 +0000395 Defines the base address in secure memory where BL2 loads the BL32 binary
Dan Handley5a06bb72014-08-04 11:41:20 +0100396 image. Must be aligned on a page-size boundary.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100397
398* **#define : BL32_LIMIT**
399
Juan Castillod1786372015-12-14 09:35:25 +0000400 Defines the maximum address that the BL32 image can occupy.
Dan Handley5a06bb72014-08-04 11:41:20 +0100401
Juan Castillod1786372015-12-14 09:35:25 +0000402If the Test Secure-EL1 Payload (TSP) instantiation of BL32 is supported by the
Dan Handley5a06bb72014-08-04 11:41:20 +0100403platform, the following constants must also be defined:
404
405* **#define : TSP_SEC_MEM_BASE**
406
407 Defines the base address of the secure memory used by the TSP image on the
408 platform. This must be at the same address or below `BL32_BASE`.
409
410* **#define : TSP_SEC_MEM_SIZE**
411
Juan Castillod1786372015-12-14 09:35:25 +0000412 Defines the size of the secure memory used by the BL32 image on the
Dan Handley5a06bb72014-08-04 11:41:20 +0100413 platform. `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE` must fully accomodate
Juan Castillod1786372015-12-14 09:35:25 +0000414 the memory required by the BL32 image, defined by `BL32_BASE` and
Dan Handley5a06bb72014-08-04 11:41:20 +0100415 `BL32_LIMIT`.
416
417* **#define : TSP_IRQ_SEC_PHY_TIMER**
418
419 Defines the ID of the secure physical generic timer interrupt used by the
420 TSP's interrupt handling code.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100421
Dan Handley4a75b842015-03-19 19:24:43 +0000422If the platform port uses the translation table library code, the following
423constant must also be defined:
424
425* **#define : MAX_XLAT_TABLES**
426
427 Defines the maximum number of translation tables that are allocated by the
428 translation table library code. To minimize the amount of runtime memory
429 used, choose the smallest value needed to map the required virtual addresses
430 for each BL stage.
431
Juan Castillo359b60d2016-01-07 11:29:15 +0000432* **#define : MAX_MMAP_REGIONS**
433
434 Defines the maximum number of regions that are allocated by the translation
435 table library code. A region consists of physical base address, virtual base
436 address, size and attributes (Device/Memory, RO/RW, Secure/Non-Secure), as
437 defined in the `mmap_region_t` structure. The platform defines the regions
438 that should be mapped. Then, the translation table library will create the
439 corresponding tables and descriptors at runtime. To minimize the amount of
440 runtime memory used, choose the smallest value needed to register the
441 required regions for each BL stage.
442
443* **#define : ADDR_SPACE_SIZE**
444
445 Defines the total size of the address space in bytes. For example, for a 32
446 bit address space, this value should be `(1ull << 32)`.
447
Dan Handley6d16ce02014-08-04 18:31:43 +0100448If the platform port uses the IO storage framework, the following constants
449must also be defined:
450
451* **#define : MAX_IO_DEVICES**
452
453 Defines the maximum number of registered IO devices. Attempting to register
454 more devices than this value using `io_register_device()` will fail with
Juan Castillo7e26fe12015-10-01 17:55:11 +0100455 -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100456
457* **#define : MAX_IO_HANDLES**
458
459 Defines the maximum number of open IO handles. Attempting to open more IO
Juan Castillo7e26fe12015-10-01 17:55:11 +0100460 entities than this value using `io_open()` will fail with -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100461
Haojian Zhuang08b375b2016-04-21 10:52:52 +0800462* **#define : MAX_IO_BLOCK_DEVICES**
463
464 Defines the maximum number of registered IO block devices. Attempting to
465 register more devices this value using `io_dev_open()` will fail
466 with -ENOMEM. MAX_IO_BLOCK_DEVICES should be less than MAX_IO_DEVICES.
467 With this macro, multiple block devices could be supported at the same
468 time.
469
Soby Mathewab8707e2015-01-08 18:02:44 +0000470If the platform needs to allocate data within the per-cpu data framework in
Juan Castillod1786372015-12-14 09:35:25 +0000471BL31, it should define the following macro. Currently this is only required if
Soby Mathewab8707e2015-01-08 18:02:44 +0000472the platform decides not to use the coherent memory section by undefining the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000473`USE_COHERENT_MEM` build flag. In this case, the framework allocates the
474required memory within the the per-cpu data to minimize wastage.
Soby Mathewab8707e2015-01-08 18:02:44 +0000475
476* **#define : PLAT_PCPU_DATA_SIZE**
477
478 Defines the memory (in bytes) to be reserved within the per-cpu data
479 structure for use by the platform layer.
480
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100481The following constants are optional. They should be defined when the platform
Dan Handley4a75b842015-03-19 19:24:43 +0000482memory layout implies some image overlaying like in ARM standard platforms.
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100483
484* **#define : BL31_PROGBITS_LIMIT**
485
Juan Castillod1786372015-12-14 09:35:25 +0000486 Defines the maximum address in secure RAM that the BL31's progbits sections
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100487 can occupy.
488
Dan Handley5a06bb72014-08-04 11:41:20 +0100489* **#define : TSP_PROGBITS_LIMIT**
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100490
491 Defines the maximum address that the TSP's progbits sections can occupy.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100492
Haojian Zhuang7dc4b222016-02-03 22:35:04 +0800493If the platform port uses the PL061 GPIO driver, the following constant may
494optionally be defined:
495
496* **PLAT_PL061_MAX_GPIOS**
497 Maximum number of GPIOs required by the platform. This allows control how
498 much memory is allocated for PL061 GPIO controllers. The default value is
499 32.
500 [For example, define the build flag in platform.mk]:
501 PLAT_PL061_MAX_GPIOS := 160
502 $(eval $(call add_define,PLAT_PL061_MAX_GPIOS))
503
Haojian Zhuang7813aae2016-08-17 21:05:07 +0800504If the platform port uses the partition driver, the following constant may
505optionally be defined:
506
507* **PLAT_PARTITION_MAX_ENTRIES**
508 Maximum number of partition entries required by the platform. This allows
509 control how much memory is allocated for partition entries. The default
510 value is 128.
511 [For example, define the build flag in platform.mk]:
512 PLAT_PARTITION_MAX_ENTRIES := 12
513 $(eval $(call add_define,PLAT_PARTITION_MAX_ENTRIES))
514
Haojian Zhuang7dc4b222016-02-03 22:35:04 +0800515
Dan Handleyb68954c2014-05-29 12:30:24 +0100516### File : plat_macros.S [mandatory]
Soby Mathewa43d4312014-04-07 15:28:55 +0100517
Dan Handleyb68954c2014-05-29 12:30:24 +0100518Each platform must ensure a file of this name is in the system include path with
Dan Handley4a75b842015-03-19 19:24:43 +0000519the following macro defined. In the ARM development platforms, this file is
520found in `plat/arm/board/<plat_name>/include/plat_macros.S`.
Soby Mathewa43d4312014-04-07 15:28:55 +0100521
Gerald Lejeune9ff67fa2015-11-26 15:47:53 +0100522* **Macro : plat_crash_print_regs**
Soby Mathewa43d4312014-04-07 15:28:55 +0100523
Gerald Lejeune9ff67fa2015-11-26 15:47:53 +0100524 This macro allows the crash reporting routine to print relevant platform
Juan Castillod1786372015-12-14 09:35:25 +0000525 registers in case of an unhandled exception in BL31. This aids in debugging
Gerald Lejeune9ff67fa2015-11-26 15:47:53 +0100526 and this macro can be defined to be empty in case register reporting is not
527 desired.
528
529 For instance, GIC or interconnect registers may be helpful for
530 troubleshooting.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100531
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000532
Vikram Kanigirie452cd82014-05-23 15:56:12 +01005332.2 Handling Reset
534------------------
535
536BL1 by default implements the reset vector where execution starts from a cold
Juan Castillod1786372015-12-14 09:35:25 +0000537or warm boot. BL31 can be optionally set as a reset vector using the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000538`RESET_TO_BL31` make variable.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100539
540For each CPU, the reset vector code is responsible for the following tasks:
541
5421. Distinguishing between a cold boot and a warm boot.
543
5442. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
545 the CPU is placed in a platform-specific state until the primary CPU
546 performs the necessary steps to remove it from this state.
547
5483. In the case of a warm boot, ensuring that the CPU jumps to a platform-
Juan Castillod1786372015-12-14 09:35:25 +0000549 specific address in the BL31 image in the same processor mode as it was
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100550 when released from reset.
551
552The following functions need to be implemented by the platform port to enable
553reset vector code to perform the above tasks.
554
555
Soby Mathew58523c02015-06-08 12:32:50 +0100556### Function : plat_get_my_entrypoint() [mandatory when PROGRAMMABLE_RESET_ADDRESS == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100557
Soby Mathew58523c02015-06-08 12:32:50 +0100558 Argument : void
Soby Mathew4c0d0392016-06-16 14:52:04 +0100559 Return : uintptr_t
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100560
Masahiro Yamadaba21b752016-10-23 01:15:21 +0900561This function is called with the MMU and caches disabled
Soby Mathew58523c02015-06-08 12:32:50 +0100562(`SCTLR_EL3.M` = 0 and `SCTLR_EL3.C` = 0). The function is responsible for
563distinguishing between a warm and cold reset for the current CPU using
564platform-specific means. If it's a warm reset, then it returns the warm
565reset entrypoint point provided to `plat_setup_psci_ops()` during
Juan Castillod1786372015-12-14 09:35:25 +0000566BL31 initialization. If it's a cold reset then this function must return zero.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100567
568This function does not follow the Procedure Call Standard used by the
569Application Binary Interface for the ARM 64-bit architecture. The caller should
570not assume that callee saved registers are preserved across a call to this
571function.
572
573This function fulfills requirement 1 and 3 listed above.
574
Soby Mathew58523c02015-06-08 12:32:50 +0100575Note that for platforms that support programming the reset address, it is
576expected that a CPU will start executing code directly at the right address,
577both on a cold and warm reset. In this case, there is no need to identify the
578type of reset nor to query the warm reset entrypoint. Therefore, implementing
579this function is not required on such platforms.
580
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100581
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000582### Function : plat_secondary_cold_boot_setup() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100583
584 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100585
586This function is called with the MMU and data caches disabled. It is responsible
587for placing the executing secondary CPU in a platform-specific state until the
588primary CPU performs the necessary actions to bring it out of that state and
Sandrine Bailleux52010cc2015-05-19 11:54:45 +0100589allow entry into the OS. This function must not return.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100590
Sandrine Bailleuxcdf14082015-10-02 14:35:25 +0100591In the ARM FVP port, when using the normal boot flow, each secondary CPU powers
592itself off. The primary CPU is responsible for powering up the secondary CPUs
593when normal world software requires them. When booting an EL3 payload instead,
594they stay powered on and are put in a holding pen until their mailbox gets
595populated.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100596
597This function fulfills requirement 2 above.
598
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000599Note that for platforms that can't release secondary CPUs out of reset, only the
600primary CPU will execute the cold boot code. Therefore, implementing this
601function is not required on such platforms.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100602
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000603
604### Function : plat_is_my_cpu_primary() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Juan Castillo53fdceb2014-07-16 15:53:43 +0100605
Soby Mathew58523c02015-06-08 12:32:50 +0100606 Argument : void
Juan Castillo53fdceb2014-07-16 15:53:43 +0100607 Return : unsigned int
608
Soby Mathew58523c02015-06-08 12:32:50 +0100609This function identifies whether the current CPU is the primary CPU or a
610secondary CPU. A return value of zero indicates that the CPU is not the
611primary CPU, while a non-zero return value indicates that the CPU is the
612primary CPU.
Juan Castillo53fdceb2014-07-16 15:53:43 +0100613
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000614Note that for platforms that can't release secondary CPUs out of reset, only the
615primary CPU will execute the cold boot code. Therefore, there is no need to
616distinguish between primary and secondary CPUs and implementing this function is
617not required.
618
Juan Castillo53fdceb2014-07-16 15:53:43 +0100619
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100620### Function : platform_mem_init() [mandatory]
621
622 Argument : void
623 Return : void
624
625This function is called before any access to data is made by the firmware, in
626order to carry out any essential memory initialization.
627
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100628
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100629### Function: plat_get_rotpk_info()
630
631 Argument : void *, void **, unsigned int *, unsigned int *
632 Return : int
633
634This function is mandatory when Trusted Board Boot is enabled. It returns a
635pointer to the ROTPK stored in the platform (or a hash of it) and its length.
636The ROTPK must be encoded in DER format according to the following ASN.1
637structure:
638
639 AlgorithmIdentifier ::= SEQUENCE {
640 algorithm OBJECT IDENTIFIER,
641 parameters ANY DEFINED BY algorithm OPTIONAL
642 }
643
644 SubjectPublicKeyInfo ::= SEQUENCE {
645 algorithm AlgorithmIdentifier,
646 subjectPublicKey BIT STRING
647 }
648
649In case the function returns a hash of the key:
650
651 DigestInfo ::= SEQUENCE {
652 digestAlgorithm AlgorithmIdentifier,
653 digest OCTET STRING
654 }
655
Soby Mathew04943d32016-05-24 15:05:15 +0100656The function returns 0 on success. Any other value is treated as error by the
657Trusted Board Boot. The function also reports extra information related
658to the ROTPK in the flags parameter:
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100659
Soby Mathew04943d32016-05-24 15:05:15 +0100660 ROTPK_IS_HASH : Indicates that the ROTPK returned by the platform is a
661 hash.
662 ROTPK_NOT_DEPLOYED : This allows the platform to skip certificate ROTPK
663 verification while the platform ROTPK is not deployed.
664 When this flag is set, the function does not need to
665 return a platform ROTPK, and the authentication
666 framework uses the ROTPK in the certificate without
667 verifying it against the platform value. This flag
668 must not be used in a deployed production environment.
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100669
Juan Castillo48279d52016-01-22 11:05:57 +0000670### Function: plat_get_nv_ctr()
671
672 Argument : void *, unsigned int *
673 Return : int
674
675This function is mandatory when Trusted Board Boot is enabled. It returns the
676non-volatile counter value stored in the platform in the second argument. The
677cookie in the first argument may be used to select the counter in case the
678platform provides more than one (for example, on platforms that use the default
679TBBR CoT, the cookie will correspond to the OID values defined in
680TRUSTED_FW_NVCOUNTER_OID or NON_TRUSTED_FW_NVCOUNTER_OID).
681
682The function returns 0 on success. Any other value means the counter value could
683not be retrieved from the platform.
684
685
686### Function: plat_set_nv_ctr()
687
688 Argument : void *, unsigned int
689 Return : int
690
691This function is mandatory when Trusted Board Boot is enabled. It sets a new
692counter value in the platform. The cookie in the first argument may be used to
693select the counter (as explained in plat_get_nv_ctr()).
694
695The function returns 0 on success. Any other value means the counter value could
696not be updated.
697
698
Jeenu Viswambharanec2653a2016-10-11 11:43:04 +01006992.3 Common mandatory function modifications
Soby Mathew58523c02015-06-08 12:32:50 +0100700---------------------------------
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100701
Soby Mathew58523c02015-06-08 12:32:50 +0100702The following functions are mandatory functions which need to be implemented
703by the platform port.
704
705### Function : plat_my_core_pos()
706
707 Argument : void
708 Return : unsigned int
709
710This funtion returns the index of the calling CPU which is used as a
711CPU-specific linear index into blocks of memory (for example while allocating
712per-CPU stacks). This function will be invoked very early in the
713initialization sequence which mandates that this function should be
714implemented in assembly and should not rely on the avalability of a C
Antonio Nino Diaze5846732016-02-08 10:39:42 +0000715runtime environment. This function can clobber x0 - x8 and must preserve
716x9 - x29.
Soby Mathew58523c02015-06-08 12:32:50 +0100717
718This function plays a crucial role in the power domain topology framework in
719PSCI and details of this can be found in [Power Domain Topology Design].
720
721### Function : plat_core_pos_by_mpidr()
722
723 Argument : u_register_t
724 Return : int
725
726This function validates the `MPIDR` of a CPU and converts it to an index,
727which can be used as a CPU-specific linear index into blocks of memory. In
728case the `MPIDR` is invalid, this function returns -1. This function will only
Juan Castillod1786372015-12-14 09:35:25 +0000729be invoked by BL31 after the power domain topology is initialized and can
Soby Mathew58523c02015-06-08 12:32:50 +0100730utilize the C runtime environment. For further details about how ARM Trusted
731Firmware represents the power domain topology and how this relates to the
732linear CPU index, please refer [Power Domain Topology Design].
733
734
Soby Mathew58523c02015-06-08 12:32:50 +01007352.4 Common optional modifications
Achin Gupta4f6ad662013-10-25 09:08:21 +0100736---------------------------------
737
738The following are helper functions implemented by the firmware that perform
739common platform-specific tasks. A platform may choose to override these
740definitions.
741
Soby Mathew58523c02015-06-08 12:32:50 +0100742### Function : plat_set_my_stack()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100743
Soby Mathew58523c02015-06-08 12:32:50 +0100744 Argument : void
Achin Gupta4f6ad662013-10-25 09:08:21 +0100745 Return : void
746
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000747This function sets the current stack pointer to the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100748has been allocated for the current CPU. For BL images that only require a
749stack for the primary CPU, the UP version of the function is used. The size
750of the stack allocated to each CPU is specified by the platform defined
751constant `PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100752
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000753Common implementations of this function for the UP and MP BL images are
754provided in [plat/common/aarch64/platform_up_stack.S] and
755[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100756
757
Soby Mathew58523c02015-06-08 12:32:50 +0100758### Function : plat_get_my_stack()
Achin Guptac8afc782013-11-25 18:45:02 +0000759
Soby Mathew58523c02015-06-08 12:32:50 +0100760 Argument : void
Soby Mathew4c0d0392016-06-16 14:52:04 +0100761 Return : uintptr_t
Achin Guptac8afc782013-11-25 18:45:02 +0000762
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000763This function returns the base address of the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100764has been allocated for the current CPU. For BL images that only require a
765stack for the primary CPU, the UP version of the function is used. The size
766of the stack allocated to each CPU is specified by the platform defined
767constant `PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000768
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000769Common implementations of this function for the UP and MP BL images are
770provided in [plat/common/aarch64/platform_up_stack.S] and
771[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000772
773
Achin Gupta4f6ad662013-10-25 09:08:21 +0100774### Function : plat_report_exception()
775
776 Argument : unsigned int
777 Return : void
778
779A platform may need to report various information about its status when an
780exception is taken, for example the current exception level, the CPU security
781state (secure/non-secure), the exception type, and so on. This function is
782called in the following circumstances:
783
784* In BL1, whenever an exception is taken.
785* In BL2, whenever an exception is taken.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100786
787The default implementation doesn't do anything, to avoid making assumptions
788about the way the platform displays its status information.
789
Yatharth Kochar1a0a3f02016-06-28 16:58:26 +0100790For AArch64, this function receives the exception type as its argument.
791Possible values for exceptions types are listed in the
792[include/common/bl_common.h] header file. Note that these constants are not
793related to any architectural exception code; they are just an ARM Trusted
794Firmware convention.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100795
Yatharth Kochar1a0a3f02016-06-28 16:58:26 +0100796For AArch32, this function receives the exception mode as its argument.
797Possible values for exception modes are listed in the
798[include/lib/aarch32/arch.h] header file.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100799
Soby Mathew24fb8382014-08-14 12:22:32 +0100800### Function : plat_reset_handler()
801
802 Argument : void
803 Return : void
804
805A platform may need to do additional initialization after reset. This function
806allows the platform to do the platform specific intializations. Platform
807specific errata workarounds could also be implemented here. The api should
Soby Mathew683f7882015-01-29 12:00:58 +0000808preserve the values of callee saved registers x19 to x29.
Soby Mathew24fb8382014-08-14 12:22:32 +0100809
Yatharth Kochar79a97b22014-11-20 18:09:41 +0000810The default implementation doesn't do anything. If a platform needs to override
Dan Handley4a75b842015-03-19 19:24:43 +0000811the default implementation, refer to the [Firmware Design] for general
Sandrine Bailleux452b7fa2015-05-27 17:14:22 +0100812guidelines.
Soby Mathew24fb8382014-08-14 12:22:32 +0100813
Soby Mathewadd40352014-08-14 12:49:05 +0100814### Function : plat_disable_acp()
815
816 Argument : void
817 Return : void
818
819This api allows a platform to disable the Accelerator Coherency Port (if
820present) during a cluster power down sequence. The default weak implementation
821doesn't do anything. Since this api is called during the power down sequence,
822it has restrictions for stack usage and it can use the registers x0 - x17 as
823scratch registers. It should preserve the value in x18 register as it is used
824by the caller to store the return address.
825
Juan Castillo40fc6cd2015-09-25 15:41:14 +0100826### Function : plat_error_handler()
827
828 Argument : int
829 Return : void
830
831This API is called when the generic code encounters an error situation from
832which it cannot continue. It allows the platform to perform error reporting or
833recovery actions (for example, reset the system). This function must not return.
834
835The parameter indicates the type of error using standard codes from `errno.h`.
836Possible errors reported by the generic code are:
837
838* `-EAUTH`: a certificate or image could not be authenticated (when Trusted
839 Board Boot is enabled)
840* `-ENOENT`: the requested image or certificate could not be found or an IO
841 error was detected
842* `-ENOMEM`: resources exhausted. Trusted Firmware does not use dynamic
843 memory, so this error is usually an indication of an incorrect array size
844
845The default implementation simply spins.
846
Antonio Nino Diaz1c3ea102016-02-01 13:57:25 +0000847### Function : plat_panic_handler()
848
849 Argument : void
850 Return : void
851
852This API is called when the generic code encounters an unexpected error
853situation from which it cannot recover. This function must not return,
854and must be implemented in assembly because it may be called before the C
855environment is initialized.
856
857Note: The address from where it was called is stored in x30 (Link Register).
Antonio Nino Diaz1c3ea102016-02-01 13:57:25 +0000858The default implementation simply spins.
859
Soby Mathew24fb8382014-08-14 12:22:32 +0100860
Yatharth Kochar72600222016-09-12 16:08:41 +0100861### Function : plat_get_bl_image_load_info()
862
863 Argument : void
864 Return : bl_load_info_t *
865
866This function returns pointer to the list of images that the platform has
867populated to load. This function is currently invoked in BL2 to load the
868BL3xx images, when LOAD_IMAGE_V2 is enabled.
869
870### Function : plat_get_next_bl_params()
871
872 Argument : void
873 Return : bl_params_t *
874
875This function returns a pointer to the shared memory that the platform has
876kept aside to pass trusted firmware related information that next BL image
877needs. This function is currently invoked in BL2 to pass this information to
878the next BL image, when LOAD_IMAGE_V2 is enabled.
879
880### Function : plat_flush_next_bl_params()
881
882 Argument : void
883 Return : void
884
885This function flushes to main memory all the image params that are passed to
886next image. This function is currently invoked in BL2 to flush this information
887to the next BL image, when LOAD_IMAGE_V2 is enabled.
888
Achin Gupta4f6ad662013-10-25 09:08:21 +01008893. Modifications specific to a Boot Loader stage
890-------------------------------------------------
891
8923.1 Boot Loader Stage 1 (BL1)
893-----------------------------
894
895BL1 implements the reset vector where execution starts from after a cold or
896warm boot. For each CPU, BL1 is responsible for the following tasks:
897
Vikram Kanigirie452cd82014-05-23 15:56:12 +01008981. Handling the reset as described in section 2.2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100899
9002. In the case of a cold boot and the CPU being the primary CPU, ensuring that
901 only this CPU executes the remaining BL1 code, including loading and passing
902 control to the BL2 stage.
903
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00009043. Identifying and starting the Firmware Update process (if required).
905
9064. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100907 address specified by the platform defined constant `BL2_BASE`.
908
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00009095. Populating a `meminfo` structure with the following information in memory,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100910 accessible by BL2 immediately upon entry.
911
912 meminfo.total_base = Base address of secure RAM visible to BL2
913 meminfo.total_size = Size of secure RAM visible to BL2
914 meminfo.free_base = Base address of secure RAM available for
915 allocation to BL2
916 meminfo.free_size = Size of secure RAM available for allocation to BL2
917
918 BL1 places this `meminfo` structure at the beginning of the free memory
919 available for its use. Since BL1 cannot allocate memory dynamically at the
920 moment, its free memory will be available for BL2's use as-is. However, this
921 means that BL2 must read the `meminfo` structure before it starts using its
922 free memory (this is discussed in Section 3.2).
923
924 In future releases of the ARM Trusted Firmware it will be possible for
925 the platform to decide where it wants to place the `meminfo` structure for
926 BL2.
927
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100928 BL1 implements the `bl1_init_bl2_mem_layout()` function to populate the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100929 BL2 `meminfo` structure. The platform may override this implementation, for
930 example if the platform wants to restrict the amount of memory visible to
931 BL2. Details of how to do this are given below.
932
933The following functions need to be implemented by the platform port to enable
934BL1 to perform the above tasks.
935
936
Dan Handley4a75b842015-03-19 19:24:43 +0000937### Function : bl1_early_platform_setup() [mandatory]
938
939 Argument : void
940 Return : void
941
942This function executes with the MMU and data caches disabled. It is only called
943by the primary CPU.
944
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +0000945On ARM standard platforms, this function:
946
947* Enables a secure instance of SP805 to act as the Trusted Watchdog.
948
949* Initializes a UART (PL011 console), which enables access to the `printf`
950 family of functions in BL1.
951
952* Enables issuing of snoop and DVM (Distributed Virtual Memory) requests to
953 the CCI slave interface corresponding to the cluster that includes the
954 primary CPU.
Dan Handley4a75b842015-03-19 19:24:43 +0000955
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100956### Function : bl1_plat_arch_setup() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100957
958 Argument : void
959 Return : void
960
Achin Gupta4f6ad662013-10-25 09:08:21 +0100961This function performs any platform-specific and architectural setup that the
Dan Handley4a75b842015-03-19 19:24:43 +0000962platform requires. Platform-specific setup might include configuration of
963memory controllers and the interconnect.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100964
Dan Handley4a75b842015-03-19 19:24:43 +0000965In ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100966
967This function helps fulfill requirement 2 above.
968
969
970### Function : bl1_platform_setup() [mandatory]
971
972 Argument : void
973 Return : void
974
975This function executes with the MMU and data caches enabled. It is responsible
976for performing any remaining platform-specific setup that can occur after the
977MMU and data cache have been enabled.
978
Dan Handley4a75b842015-03-19 19:24:43 +0000979In ARM standard platforms, this function initializes the storage abstraction
980layer used to load the next bootloader image.
Harry Liebeld265bd72014-01-31 19:04:10 +0000981
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000982This function helps fulfill requirement 4 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100983
984
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000985### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100986
987 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000988 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100989
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000990This function should only be called on the cold boot path. It executes with the
991MMU and data caches enabled. The pointer returned by this function must point to
992a `meminfo` structure containing the extents and availability of secure RAM for
993the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100994
995 meminfo.total_base = Base address of secure RAM visible to BL1
996 meminfo.total_size = Size of secure RAM visible to BL1
997 meminfo.free_base = Base address of secure RAM available for allocation
998 to BL1
999 meminfo.free_size = Size of secure RAM available for allocation to BL1
1000
1001This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
1002populates a similar structure to tell BL2 the extents of memory available for
1003its own use.
1004
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00001005This function helps fulfill requirements 4 and 5 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001006
1007
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +01001008### Function : bl1_init_bl2_mem_layout() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001009
Soby Mathew4c0d0392016-06-16 14:52:04 +01001010 Argument : meminfo *, meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001011 Return : void
1012
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001013BL1 needs to tell the next stage the amount of secure RAM available
1014for it to use. This information is populated in a `meminfo`
Achin Gupta4f6ad662013-10-25 09:08:21 +01001015structure.
1016
1017Depending upon where BL2 has been loaded in secure RAM (determined by
1018`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
1019BL1 also ensures that its data sections resident in secure RAM are not visible
Dan Handley4a75b842015-03-19 19:24:43 +00001020to BL2. An illustration of how this is done in ARM standard platforms is given
1021in the **Memory layout on ARM development platforms** section in the
1022[Firmware Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +01001023
1024
Juan Castilloe3f67122015-10-05 16:59:38 +01001025### Function : bl1_plat_prepare_exit() [optional]
1026
Sandrine Bailleux862b5dc2015-11-10 15:01:57 +00001027 Argument : entry_point_info_t *
Juan Castilloe3f67122015-10-05 16:59:38 +01001028 Return : void
1029
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00001030This function is called prior to exiting BL1 in response to the
1031`BL1_SMC_RUN_IMAGE` SMC request raised by BL2. It should be used to perform
1032platform specific clean up or bookkeeping operations before transferring
1033control to the next image. It receives the address of the `entry_point_info_t`
1034structure passed from BL2. This function runs with MMU disabled.
1035
1036### Function : bl1_plat_set_ep_info() [optional]
1037
1038 Argument : unsigned int image_id, entry_point_info_t *ep_info
1039 Return : void
1040
1041This function allows platforms to override `ep_info` for the given `image_id`.
1042
1043The default implementation just returns.
1044
1045### Function : bl1_plat_get_next_image_id() [optional]
1046
1047 Argument : void
1048 Return : unsigned int
1049
1050This and the following function must be overridden to enable the FWU feature.
1051
1052BL1 calls this function after platform setup to identify the next image to be
1053loaded and executed. If the platform returns `BL2_IMAGE_ID` then BL1 proceeds
1054with the normal boot sequence, which loads and executes BL2. If the platform
1055returns a different image id, BL1 assumes that Firmware Update is required.
1056
1057The default implementation always returns `BL2_IMAGE_ID`. The ARM development
1058platforms override this function to detect if firmware update is required, and
1059if so, return the first image in the firmware update process.
1060
1061### Function : bl1_plat_get_image_desc() [optional]
1062
1063 Argument : unsigned int image_id
1064 Return : image_desc_t *
1065
1066BL1 calls this function to get the image descriptor information `image_desc_t`
1067for the provided `image_id` from the platform.
1068
1069The default implementation always returns a common BL2 image descriptor. ARM
1070standard platforms return an image descriptor corresponding to BL2 or one of
1071the firmware update images defined in the Trusted Board Boot Requirements
1072specification.
1073
1074### Function : bl1_plat_fwu_done() [optional]
1075
1076 Argument : unsigned int image_id, uintptr_t image_src,
1077 unsigned int image_size
1078 Return : void
1079
1080BL1 calls this function when the FWU process is complete. It must not return.
1081The platform may override this function to take platform specific action, for
1082example to initiate the normal boot flow.
1083
1084The default implementation spins forever.
1085
1086### Function : bl1_plat_mem_check() [mandatory]
1087
1088 Argument : uintptr_t mem_base, unsigned int mem_size,
1089 unsigned int flags
1090 Return : void
1091
1092BL1 calls this function while handling FWU copy and authenticate SMCs. The
1093platform must ensure that the provided `mem_base` and `mem_size` are mapped into
1094BL1, and that this memory corresponds to either a secure or non-secure memory
1095region as indicated by the security state of the `flags` argument.
1096
1097The default implementation of this function asserts therefore platforms must
1098override it when using the FWU feature.
Juan Castilloe3f67122015-10-05 16:59:38 +01001099
1100
Achin Gupta4f6ad662013-10-25 09:08:21 +010011013.2 Boot Loader Stage 2 (BL2)
1102-----------------------------
1103
1104The BL2 stage is executed only by the primary CPU, which is determined in BL1
1105using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
1106`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
1107
Juan Castillof59821d2015-12-10 15:49:17 +000011081. (Optional) Loading the SCP_BL2 binary image (if present) from platform
1109 provided non-volatile storage. To load the SCP_BL2 image, BL2 makes use of
1110 the `meminfo` returned by the `bl2_plat_get_scp_bl2_meminfo()` function.
1111 The platform also defines the address in memory where SCP_BL2 is loaded
1112 through the optional constant `SCP_BL2_BASE`. BL2 uses this information
1113 to determine if there is enough memory to load the SCP_BL2 image.
1114 Subsequent handling of the SCP_BL2 image is platform-specific and is
1115 implemented in the `bl2_plat_handle_scp_bl2()` function.
1116 If `SCP_BL2_BASE` is not defined then this step is not performed.
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001117
Juan Castillod1786372015-12-14 09:35:25 +000011182. Loading the BL31 binary image into secure RAM from non-volatile storage. To
1119 load the BL31 image, BL2 makes use of the `meminfo` structure passed to it
Harry Liebeld265bd72014-01-31 19:04:10 +00001120 by BL1. This structure allows BL2 to calculate how much secure RAM is
1121 available for its use. The platform also defines the address in secure RAM
Juan Castillod1786372015-12-14 09:35:25 +00001122 where BL31 is loaded through the constant `BL31_BASE`. BL2 uses this
1123 information to determine if there is enough memory to load the BL31 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001124
Juan Castillod1786372015-12-14 09:35:25 +000011253. (Optional) Loading the BL32 binary image (if present) from platform
1126 provided non-volatile storage. To load the BL32 image, BL2 makes use of
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001127 the `meminfo` returned by the `bl2_plat_get_bl32_meminfo()` function.
Juan Castillod1786372015-12-14 09:35:25 +00001128 The platform also defines the address in memory where BL32 is loaded
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001129 through the optional constant `BL32_BASE`. BL2 uses this information
Juan Castillod1786372015-12-14 09:35:25 +00001130 to determine if there is enough memory to load the BL32 image.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001131 If `BL32_BASE` is not defined then this and the next step is not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +00001132
Juan Castillod1786372015-12-14 09:35:25 +000011334. (Optional) Arranging to pass control to the BL32 image (if present) that
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001134 has been pre-loaded at `BL32_BASE`. BL2 populates an `entry_point_info`
Dan Handley1151c822014-04-15 11:38:38 +01001135 structure in memory provided by the platform with information about how
Juan Castillod1786372015-12-14 09:35:25 +00001136 BL31 should pass control to the BL32 image.
Achin Guptaa3050ed2014-02-19 17:52:35 +00001137
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +000011385. (Optional) Loading the normal world BL33 binary image (if not loaded by
1139 other means) into non-secure DRAM from platform storage and arranging for
1140 BL31 to pass control to this image. This address is determined using the
1141 `plat_get_ns_image_entrypoint()` function described below.
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001142
11436. BL2 populates an `entry_point_info` structure in memory provided by the
Juan Castillod1786372015-12-14 09:35:25 +00001144 platform with information about how BL31 should pass control to the
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001145 other BL images.
1146
Achin Gupta4f6ad662013-10-25 09:08:21 +01001147The following functions must be implemented by the platform port to enable BL2
1148to perform the above tasks.
1149
1150
1151### Function : bl2_early_platform_setup() [mandatory]
1152
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001153 Argument : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001154 Return : void
1155
1156This function executes with the MMU and data caches disabled. It is only called
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001157by the primary CPU. The arguments to this function is the address of the
1158`meminfo` structure populated by BL1.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001159
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001160The platform may copy the contents of the `meminfo` structure into a private
Achin Gupta4f6ad662013-10-25 09:08:21 +01001161variable as the original memory may be subsequently overwritten by BL2. The
1162copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +00001163`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001164
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001165On ARM standard platforms, this function also:
1166
1167* Initializes a UART (PL011 console), which enables access to the `printf`
1168 family of functions in BL2.
1169
1170* Initializes the storage abstraction layer used to load further bootloader
1171 images. It is necessary to do this early on platforms with a SCP_BL2 image,
1172 since the later `bl2_platform_setup` must be done after SCP_BL2 is loaded.
Dan Handley4a75b842015-03-19 19:24:43 +00001173
Achin Gupta4f6ad662013-10-25 09:08:21 +01001174
1175### Function : bl2_plat_arch_setup() [mandatory]
1176
1177 Argument : void
1178 Return : void
1179
1180This function executes with the MMU and data caches disabled. It is only called
1181by the primary CPU.
1182
1183The purpose of this function is to perform any architectural initialization
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001184that varies across platforms.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001185
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001186On ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001187
1188### Function : bl2_platform_setup() [mandatory]
1189
1190 Argument : void
1191 Return : void
1192
1193This function may execute with the MMU and data caches enabled if the platform
1194port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
1195called by the primary CPU.
1196
Achin Guptae4d084e2014-02-19 17:18:23 +00001197The purpose of this function is to perform any platform initialization
Dan Handley4a75b842015-03-19 19:24:43 +00001198specific to BL2.
Harry Liebelce19cf12014-04-01 19:28:07 +01001199
Dan Handley4a75b842015-03-19 19:24:43 +00001200In ARM standard platforms, this function performs security setup, including
1201configuration of the TrustZone controller to allow non-secure masters access
1202to most of DRAM. Part of DRAM is reserved for secure world use.
Harry Liebeld265bd72014-01-31 19:04:10 +00001203
Achin Gupta4f6ad662013-10-25 09:08:21 +01001204
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001205### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001206
1207 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001208 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001209
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001210This function should only be called on the cold boot path. It may execute with
1211the MMU and data caches enabled if the platform port does the necessary
1212initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001213
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001214The purpose of this function is to return a pointer to a `meminfo` structure
1215populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +01001216`bl2_early_platform_setup()` above.
1217
1218
Yatharth Kochar72600222016-09-12 16:08:41 +01001219Following function is required only when LOAD_IMAGE_V2 is enabled.
1220
1221### Function : bl2_plat_handle_post_image_load() [mandatory]
1222
1223 Argument : unsigned int
1224 Return : int
1225
1226This function can be used by the platforms to update/use image information
1227for given `image_id`. This function is currently invoked in BL2 to handle
1228BL image specific information based on the `image_id` passed, when
1229LOAD_IMAGE_V2 is enabled.
1230
1231Following functions are required only when LOAD_IMAGE_V2 is disabled.
1232
Juan Castillof59821d2015-12-10 15:49:17 +00001233### Function : bl2_plat_get_scp_bl2_meminfo() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001234
1235 Argument : meminfo *
1236 Return : void
1237
1238This function is used to get the memory limits where BL2 can load the
Juan Castillof59821d2015-12-10 15:49:17 +00001239SCP_BL2 image. The meminfo provided by this is used by load_image() to
1240validate whether the SCP_BL2 image can be loaded within the given
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001241memory from the given base.
1242
1243
Juan Castillof59821d2015-12-10 15:49:17 +00001244### Function : bl2_plat_handle_scp_bl2() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001245
1246 Argument : image_info *
1247 Return : int
1248
Juan Castillof59821d2015-12-10 15:49:17 +00001249This function is called after loading SCP_BL2 image and it is used to perform
1250any platform-specific actions required to handle the SCP firmware. Typically it
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001251transfers the image into SCP memory using a platform-specific protocol and waits
1252until SCP executes it and signals to the Application Processor (AP) for BL2
1253execution to continue.
1254
1255This function returns 0 on success, a negative error code otherwise.
1256
1257
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001258### Function : bl2_plat_get_bl31_params() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +00001259
1260 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001261 Return : bl31_params *
Harry Liebeld265bd72014-01-31 19:04:10 +00001262
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001263BL2 platform code needs to return a pointer to a `bl31_params` structure it
Juan Castillod1786372015-12-14 09:35:25 +00001264will use for passing information to BL31. The `bl31_params` structure carries
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001265the following information.
1266 - Header describing the version information for interpreting the bl31_param
1267 structure
Juan Castillod1786372015-12-14 09:35:25 +00001268 - Information about executing the BL33 image in the `bl33_ep_info` field
1269 - Information about executing the BL32 image in the `bl32_ep_info` field
1270 - Information about the type and extents of BL31 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001271 `bl31_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001272 - Information about the type and extents of BL32 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001273 `bl32_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001274 - Information about the type and extents of BL33 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001275 `bl33_image_info` field
1276
1277The memory pointed by this structure and its sub-structures should be
Juan Castillod1786372015-12-14 09:35:25 +00001278accessible from BL31 initialisation code. BL31 might choose to copy the
1279necessary content, or maintain the structures until BL33 is initialised.
Harry Liebeld265bd72014-01-31 19:04:10 +00001280
1281
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001282### Funtion : bl2_plat_get_bl31_ep_info() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001283
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001284 Argument : void
1285 Return : entry_point_info *
1286
1287BL2 platform code returns a pointer which is used to populate the entry point
Juan Castillod1786372015-12-14 09:35:25 +00001288information for BL31 entry point. The location pointed by it should be
1289accessible from BL1 while processing the synchronous exception to run to BL31.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001290
Dan Handley4a75b842015-03-19 19:24:43 +00001291In ARM standard platforms this is allocated inside a bl2_to_bl31_params_mem
1292structure in BL2 memory.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001293
1294
1295### Function : bl2_plat_set_bl31_ep_info() [mandatory]
1296
1297 Argument : image_info *, entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001298 Return : void
1299
Juan Castillod1786372015-12-14 09:35:25 +00001300In the normal boot flow, this function is called after loading BL31 image and
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001301it can be used to overwrite the entry point set by loader and also set the
Juan Castillod1786372015-12-14 09:35:25 +00001302security state and SPSR which represents the entry point system state for BL31.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001303
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001304When booting an EL3 payload instead, this function is called after populating
1305its entry point address and can be used for the same purpose for the payload
1306image. It receives a null pointer as its first argument in this case.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001307
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001308### Function : bl2_plat_set_bl32_ep_info() [mandatory]
1309
1310 Argument : image_info *, entry_point_info *
1311 Return : void
1312
Juan Castillod1786372015-12-14 09:35:25 +00001313This function is called after loading BL32 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001314overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001315and SPSR which represents the entry point system state for BL32.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001316
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001317
1318### Function : bl2_plat_set_bl33_ep_info() [mandatory]
1319
1320 Argument : image_info *, entry_point_info *
1321 Return : void
1322
Juan Castillod1786372015-12-14 09:35:25 +00001323This function is called after loading BL33 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001324overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001325and SPSR which represents the entry point system state for BL33.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001326
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00001327In the preloaded BL33 alternative boot flow, this function is called after
1328populating its entry point address. It is passed a null pointer as its first
1329argument in this case.
1330
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001331
1332### Function : bl2_plat_get_bl32_meminfo() [mandatory]
1333
1334 Argument : meminfo *
1335 Return : void
1336
1337This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001338BL32 image. The meminfo provided by this is used by load_image() to
1339validate whether the BL32 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001340memory from the given base.
1341
1342### Function : bl2_plat_get_bl33_meminfo() [mandatory]
1343
1344 Argument : meminfo *
1345 Return : void
1346
1347This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001348BL33 image. The meminfo provided by this is used by load_image() to
1349validate whether the BL33 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001350memory from the given base.
1351
Antonio Nino Diaz68450a62016-04-06 17:31:57 +01001352This function isn't needed if either `PRELOADED_BL33_BASE` or `EL3_PAYLOAD_BASE`
1353build options are used.
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00001354
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001355### Function : bl2_plat_flush_bl31_params() [mandatory]
1356
1357 Argument : void
1358 Return : void
1359
1360Once BL2 has populated all the structures that needs to be read by BL1
Juan Castillod1786372015-12-14 09:35:25 +00001361and BL31 including the bl31_params structures and its sub-structures,
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001362the bl31_ep_info structure and any platform specific data. It flushes
1363all these data to the main memory so that it is available when we jump to
1364later Bootloader stages with MMU off
Achin Gupta4f6ad662013-10-25 09:08:21 +01001365
1366### Function : plat_get_ns_image_entrypoint() [mandatory]
1367
1368 Argument : void
Soby Mathewa0ad6012016-03-23 10:11:10 +00001369 Return : uintptr_t
Achin Gupta4f6ad662013-10-25 09:08:21 +01001370
1371As previously described, BL2 is responsible for arranging for control to be
Juan Castillod1786372015-12-14 09:35:25 +00001372passed to a normal world BL image through BL31. This function returns the
1373entrypoint of that image, which BL31 uses to jump to it.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001374
Juan Castillod1786372015-12-14 09:35:25 +00001375BL2 is responsible for loading the normal world BL33 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001376
Antonio Nino Diaz68450a62016-04-06 17:31:57 +01001377This function isn't needed if either `PRELOADED_BL33_BASE` or `EL3_PAYLOAD_BASE`
1378build options are used.
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00001379
Achin Gupta4f6ad662013-10-25 09:08:21 +01001380
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000013813.3 FWU Boot Loader Stage 2 (BL2U)
1382----------------------------------
1383
1384The AP Firmware Updater Configuration, BL2U, is an optional part of the FWU
1385process and is executed only by the primary CPU. BL1 passes control to BL2U at
1386`BL2U_BASE`. BL2U executes in Secure-EL1 and is responsible for:
1387
13881. (Optional) Transfering the optional SCP_BL2U binary image from AP secure
1389 memory to SCP RAM. BL2U uses the SCP_BL2U `image_info` passed by BL1.
1390 `SCP_BL2U_BASE` defines the address in AP secure memory where SCP_BL2U
1391 should be copied from. Subsequent handling of the SCP_BL2U image is
1392 implemented by the platform specific `bl2u_plat_handle_scp_bl2u()` function.
1393 If `SCP_BL2U_BASE` is not defined then this step is not performed.
1394
13952. Any platform specific setup required to perform the FWU process. For
1396 example, ARM standard platforms initialize the TZC controller so that the
1397 normal world can access DDR memory.
1398
1399The following functions must be implemented by the platform port to enable
1400BL2U to perform the tasks mentioned above.
1401
1402### Function : bl2u_early_platform_setup() [mandatory]
1403
1404 Argument : meminfo *mem_info, void *plat_info
1405 Return : void
1406
1407This function executes with the MMU and data caches disabled. It is only
1408called by the primary CPU. The arguments to this function is the address
1409of the `meminfo` structure and platform specific info provided by BL1.
1410
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001411The platform may copy the contents of the `mem_info` and `plat_info` into
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00001412private storage as the original memory may be subsequently overwritten by BL2U.
1413
1414On ARM CSS platforms `plat_info` is interpreted as an `image_info_t` structure,
1415to extract SCP_BL2U image information, which is then copied into a private
1416variable.
1417
1418### Function : bl2u_plat_arch_setup() [mandatory]
1419
1420 Argument : void
1421 Return : void
1422
1423This function executes with the MMU and data caches disabled. It is only
1424called by the primary CPU.
1425
1426The purpose of this function is to perform any architectural initialization
1427that varies across platforms, for example enabling the MMU (since the memory
1428map differs across platforms).
1429
1430### Function : bl2u_platform_setup() [mandatory]
1431
1432 Argument : void
1433 Return : void
1434
1435This function may execute with the MMU and data caches enabled if the platform
1436port does the necessary initialization in `bl2u_plat_arch_setup()`. It is only
1437called by the primary CPU.
1438
1439The purpose of this function is to perform any platform initialization
1440specific to BL2U.
1441
1442In ARM standard platforms, this function performs security setup, including
1443configuration of the TrustZone controller to allow non-secure masters access
1444to most of DRAM. Part of DRAM is reserved for secure world use.
1445
1446### Function : bl2u_plat_handle_scp_bl2u() [optional]
1447
1448 Argument : void
1449 Return : int
1450
1451This function is used to perform any platform-specific actions required to
1452handle the SCP firmware. Typically it transfers the image into SCP memory using
1453a platform-specific protocol and waits until SCP executes it and signals to the
1454Application Processor (AP) for BL2U execution to continue.
1455
1456This function returns 0 on success, a negative error code otherwise.
1457This function is included if SCP_BL2U_BASE is defined.
1458
1459
14603.4 Boot Loader Stage 3-1 (BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001461---------------------------------
1462
Juan Castillod1786372015-12-14 09:35:25 +00001463During cold boot, the BL31 stage is executed only by the primary CPU. This is
Achin Gupta4f6ad662013-10-25 09:08:21 +01001464determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
Juan Castillod1786372015-12-14 09:35:25 +00001465control to BL31 at `BL31_BASE`. During warm boot, BL31 is executed by all
1466CPUs. BL31 executes at EL3 and is responsible for:
Achin Gupta4f6ad662013-10-25 09:08:21 +01001467
14681. Re-initializing all architectural and platform state. Although BL1 performs
Juan Castillod1786372015-12-14 09:35:25 +00001469 some of this initialization, BL31 remains resident in EL3 and must ensure
Achin Gupta4f6ad662013-10-25 09:08:21 +01001470 that EL3 architectural and platform state is completely initialized. It
1471 should make no assumptions about the system state when it receives control.
1472
14732. Passing control to a normal world BL image, pre-loaded at a platform-
Juan Castillod1786372015-12-14 09:35:25 +00001474 specific address by BL2. BL31 uses the `entry_point_info` structure that BL2
Achin Gupta4f6ad662013-10-25 09:08:21 +01001475 populated in memory to do this.
1476
Juan Castillod1786372015-12-14 09:35:25 +000014773. Providing runtime firmware services. Currently, BL31 only implements a
Achin Gupta4f6ad662013-10-25 09:08:21 +01001478 subset of the Power State Coordination Interface (PSCI) API as a runtime
1479 service. See Section 3.3 below for details of porting the PSCI
1480 implementation.
1481
Juan Castillod1786372015-12-14 09:35:25 +000014824. Optionally passing control to the BL32 image, pre-loaded at a platform-
1483 specific address by BL2. BL31 exports a set of apis that allow runtime
Achin Gupta35ca3512014-02-19 17:58:33 +00001484 services to specify the security state in which the next image should be
Juan Castillod1786372015-12-14 09:35:25 +00001485 executed and run the corresponding image. BL31 uses the `entry_point_info`
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001486 structure populated by BL2 to do this.
1487
Juan Castillod1786372015-12-14 09:35:25 +00001488If BL31 is a reset vector, It also needs to handle the reset as specified in
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001489section 2.2 before the tasks described above.
Achin Gupta35ca3512014-02-19 17:58:33 +00001490
Juan Castillod1786372015-12-14 09:35:25 +00001491The following functions must be implemented by the platform port to enable BL31
Achin Gupta4f6ad662013-10-25 09:08:21 +01001492to perform the above tasks.
1493
1494
1495### Function : bl31_early_platform_setup() [mandatory]
1496
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001497 Argument : bl31_params *, void *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001498 Return : void
1499
1500This function executes with the MMU and data caches disabled. It is only called
1501by the primary CPU. The arguments to this function are:
1502
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001503* The address of the `bl31_params` structure populated by BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001504* An opaque pointer that the platform may use as needed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001505
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001506The platform can copy the contents of the `bl31_params` structure and its
1507sub-structures into private variables if the original memory may be
Juan Castillod1786372015-12-14 09:35:25 +00001508subsequently overwritten by BL31 and similarly the `void *` pointing
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001509to the platform data also needs to be saved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001510
Dan Handley4a75b842015-03-19 19:24:43 +00001511In ARM standard platforms, BL2 passes a pointer to a `bl31_params` structure
Juan Castillod1786372015-12-14 09:35:25 +00001512in BL2 memory. BL31 copies the information in this pointer to internal data
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001513structures. It also performs the following:
1514
1515* Initialize a UART (PL011 console), which enables access to the `printf`
1516 family of functions in BL31.
1517
1518* Enable issuing of snoop and DVM (Distributed Virtual Memory) requests to the
1519 CCI slave interface corresponding to the cluster that includes the primary
1520 CPU.
Dan Handley4a75b842015-03-19 19:24:43 +00001521
Achin Gupta4f6ad662013-10-25 09:08:21 +01001522
1523### Function : bl31_plat_arch_setup() [mandatory]
1524
1525 Argument : void
1526 Return : void
1527
1528This function executes with the MMU and data caches disabled. It is only called
1529by the primary CPU.
1530
1531The purpose of this function is to perform any architectural initialization
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001532that varies across platforms.
1533
1534On ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001535
1536
1537### Function : bl31_platform_setup() [mandatory]
1538
1539 Argument : void
1540 Return : void
1541
1542This function may execute with the MMU and data caches enabled if the platform
1543port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
1544called by the primary CPU.
1545
1546The purpose of this function is to complete platform initialization so that both
Juan Castillod1786372015-12-14 09:35:25 +00001547BL31 runtime services and normal world software can function correctly.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001548
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001549On ARM standard platforms, this function does the following:
1550
1551* Initialize the generic interrupt controller.
1552
1553 Depending on the GIC driver selected by the platform, the appropriate GICv2
1554 or GICv3 initialization will be done, which mainly consists of:
1555
1556 - Enable secure interrupts in the GIC CPU interface.
1557 - Disable the legacy interrupt bypass mechanism.
1558 - Configure the priority mask register to allow interrupts of all priorities
1559 to be signaled to the CPU interface.
1560 - Mark SGIs 8-15 and the other secure interrupts on the platform as secure.
1561 - Target all secure SPIs to CPU0.
1562 - Enable these secure interrupts in the GIC distributor.
1563 - Configure all other interrupts as non-secure.
1564 - Enable signaling of secure interrupts in the GIC distributor.
1565
1566* Enable system-level implementation of the generic timer counter through the
1567 memory mapped interface.
1568
1569* Grant access to the system counter timer module
1570
1571* Initialize the power controller device.
1572
1573 In particular, initialise the locks that prevent concurrent accesses to the
1574 power controller device.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001575
1576
Soby Mathew78e61612015-12-09 11:28:43 +00001577### Function : bl31_plat_runtime_setup() [optional]
1578
1579 Argument : void
1580 Return : void
1581
1582The purpose of this function is allow the platform to perform any BL31 runtime
1583setup just prior to BL31 exit during cold boot. The default weak
1584implementation of this function will invoke `console_uninit()` which will
1585suppress any BL31 runtime logs.
1586
Soby Mathew080225d2015-12-09 11:38:43 +00001587In ARM Standard platforms, this function will initialize the BL31 runtime
1588console which will cause all further BL31 logs to be output to the
1589runtime console.
1590
Soby Mathew78e61612015-12-09 11:28:43 +00001591
Achin Gupta4f6ad662013-10-25 09:08:21 +01001592### Function : bl31_get_next_image_info() [mandatory]
1593
Achin Gupta35ca3512014-02-19 17:58:33 +00001594 Argument : unsigned int
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001595 Return : entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001596
1597This function may execute with the MMU and data caches enabled if the platform
1598port does the necessary initializations in `bl31_plat_arch_setup()`.
1599
1600This function is called by `bl31_main()` to retrieve information provided by
Juan Castillod1786372015-12-14 09:35:25 +00001601BL2 for the next image in the security state specified by the argument. BL31
Achin Gupta35ca3512014-02-19 17:58:33 +00001602uses this information to pass control to that image in the specified security
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001603state. This function must return a pointer to the `entry_point_info` structure
Achin Gupta35ca3512014-02-19 17:58:33 +00001604(that was copied during `bl31_early_platform_setup()`) if the image exists. It
1605should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001606
Antonio Nino Diazd4486392016-05-18 16:53:31 +01001607### Function : plat_get_syscnt_freq2() [mandatory]
Dan Handley4a75b842015-03-19 19:24:43 +00001608
1609 Argument : void
Antonio Nino Diazd4486392016-05-18 16:53:31 +01001610 Return : unsigned int
Dan Handley4a75b842015-03-19 19:24:43 +00001611
1612This function is used by the architecture setup code to retrieve the counter
1613frequency for the CPU's generic timer. This value will be programmed into the
1614`CNTFRQ_EL0` register. In ARM standard platforms, it returns the base frequency
1615of the system counter, which is retrieved from the first entry in the frequency
1616modes table.
1617
Achin Gupta4f6ad662013-10-25 09:08:21 +01001618
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001619### #define : PLAT_PERCPU_BAKERY_LOCK_SIZE [optional]
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001620
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001621 When `USE_COHERENT_MEM = 0`, this constant defines the total memory (in
1622 bytes) aligned to the cache line boundary that should be allocated per-cpu to
1623 accommodate all the bakery locks.
1624
1625 If this constant is not defined when `USE_COHERENT_MEM = 0`, the linker
1626 calculates the size of the `bakery_lock` input section, aligns it to the
1627 nearest `CACHE_WRITEBACK_GRANULE`, multiplies it with `PLATFORM_CORE_COUNT`
1628 and stores the result in a linker symbol. This constant prevents a platform
1629 from relying on the linker and provide a more efficient mechanism for
1630 accessing per-cpu bakery lock information.
1631
1632 If this constant is defined and its value is not equal to the value
1633 calculated by the linker then a link time assertion is raised. A compile time
1634 assertion is raised if the value of the constant is not aligned to the cache
1635 line boundary.
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001636
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000016373.5 Power State Coordination Interface (in BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001638------------------------------------------------
1639
1640The ARM Trusted Firmware's implementation of the PSCI API is based around the
Soby Mathew58523c02015-06-08 12:32:50 +01001641concept of a _power domain_. A _power domain_ is a CPU or a logical group of
1642CPUs which share some state on which power management operations can be
1643performed as specified by [PSCI]. Each CPU in the system is assigned a cpu
1644index which is a unique number between `0` and `PLATFORM_CORE_COUNT - 1`.
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00001645The _power domains_ are arranged in a hierarchical tree structure and
Soby Mathew58523c02015-06-08 12:32:50 +01001646each _power domain_ can be identified in a system by the cpu index of any CPU
1647that is part of that domain and a _power domain level_. A processing element
1648(for example, a CPU) is at level 0. If the _power domain_ node above a CPU is
1649a logical grouping of CPUs that share some state, then level 1 is that group
1650of CPUs (for example, a cluster), and level 2 is a group of clusters
1651(for example, the system). More details on the power domain topology and its
1652organization can be found in [Power Domain Topology Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +01001653
Juan Castillod1786372015-12-14 09:35:25 +00001654BL31's platform initialization code exports a pointer to the platform-specific
Achin Gupta4f6ad662013-10-25 09:08:21 +01001655power management operations required for the PSCI implementation to function
Soby Mathew58523c02015-06-08 12:32:50 +01001656correctly. This information is populated in the `plat_psci_ops` structure. The
1657PSCI implementation calls members of the `plat_psci_ops` structure for performing
1658power management operations on the power domains. For example, the target
1659CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `pwr_domain_on()`
1660handler (if present) is called for the CPU power domain.
1661
1662The `power-state` parameter of a PSCI `CPU_SUSPEND` call can be used to
1663describe composite power states specific to a platform. The PSCI implementation
1664defines a generic representation of the power-state parameter viz which is an
1665array of local power states where each index corresponds to a power domain
1666level. Each entry contains the local power state the power domain at that power
1667level could enter. It depends on the `validate_power_state()` handler to
1668convert the power-state parameter (possibly encoding a composite power state)
1669passed in a PSCI `CPU_SUSPEND` call to this representation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001670
1671The following functions must be implemented to initialize PSCI functionality in
1672the ARM Trusted Firmware.
1673
1674
Soby Mathew58523c02015-06-08 12:32:50 +01001675### Function : plat_get_target_pwr_state() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001676
Soby Mathew58523c02015-06-08 12:32:50 +01001677 Argument : unsigned int, const plat_local_state_t *, unsigned int
1678 Return : plat_local_state_t
Achin Gupta4f6ad662013-10-25 09:08:21 +01001679
Soby Mathew58523c02015-06-08 12:32:50 +01001680The PSCI generic code uses this function to let the platform participate in
1681state coordination during a power management operation. The function is passed
1682a pointer to an array of platform specific local power state `states` (second
1683argument) which contains the requested power state for each CPU at a particular
1684power domain level `lvl` (first argument) within the power domain. The function
1685is expected to traverse this array of upto `ncpus` (third argument) and return
1686a coordinated target power state by the comparing all the requested power
1687states. The target power state should not be deeper than any of the requested
1688power states.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001689
Soby Mathew58523c02015-06-08 12:32:50 +01001690A weak definition of this API is provided by default wherein it assumes
1691that the platform assigns a local state value in order of increasing depth
1692of the power state i.e. for two power states X & Y, if X < Y
1693then X represents a shallower power state than Y. As a result, the
1694coordinated target local power state for a power domain will be the minimum
1695of the requested local power state values.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001696
1697
Soby Mathew58523c02015-06-08 12:32:50 +01001698### Function : plat_get_power_domain_tree_desc() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001699
Soby Mathew58523c02015-06-08 12:32:50 +01001700 Argument : void
1701 Return : const unsigned char *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001702
Soby Mathew58523c02015-06-08 12:32:50 +01001703This function returns a pointer to the byte array containing the power domain
1704topology tree description. The format and method to construct this array are
Juan Castillod1786372015-12-14 09:35:25 +00001705described in [Power Domain Topology Design]. The BL31 PSCI initilization code
Soby Mathew58523c02015-06-08 12:32:50 +01001706requires this array to be described by the platform, either statically or
1707dynamically, to initialize the power domain topology tree. In case the array
1708is populated dynamically, then plat_core_pos_by_mpidr() and
1709plat_my_core_pos() should also be implemented suitably so that the topology
1710tree description matches the CPU indices returned by these APIs. These APIs
1711together form the platform interface for the PSCI topology framework.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001712
1713
Soby Mathew58523c02015-06-08 12:32:50 +01001714## Function : plat_setup_psci_ops() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001715
Soby Mathew58523c02015-06-08 12:32:50 +01001716 Argument : uintptr_t, const plat_psci_ops **
Achin Gupta4f6ad662013-10-25 09:08:21 +01001717 Return : int
1718
1719This function may execute with the MMU and data caches enabled if the platform
1720port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1721called by the primary CPU.
1722
Soby Mathew58523c02015-06-08 12:32:50 +01001723This function is called by PSCI initialization code. Its purpose is to let
1724the platform layer know about the warm boot entrypoint through the
1725`sec_entrypoint` (first argument) and to export handler routines for
1726platform-specific psci power management actions by populating the passed
Juan Castillod1786372015-12-14 09:35:25 +00001727pointer with a pointer to BL31's private `plat_psci_ops` structure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001728
1729A description of each member of this structure is given below. Please refer to
Dan Handley4a75b842015-03-19 19:24:43 +00001730the ARM FVP specific implementation of these handlers in
Soby Mathew58523c02015-06-08 12:32:50 +01001731[plat/arm/board/fvp/fvp_pm.c] as an example. For each PSCI function that the
1732platform wants to support, the associated operation or operations in this
1733structure must be provided and implemented (Refer section 4 of
1734[Firmware Design] for the PSCI API supported in Trusted Firmware). To disable
1735a PSCI function in a platform port, the operation should be removed from this
1736structure instead of providing an empty implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001737
Soby Mathew58523c02015-06-08 12:32:50 +01001738#### plat_psci_ops.cpu_standby()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001739
Soby Mathew58523c02015-06-08 12:32:50 +01001740Perform the platform-specific actions to enter the standby state for a cpu
1741indicated by the passed argument. This provides a fast path for CPU standby
1742wherein overheads of PSCI state management and lock acquistion is avoided.
1743For this handler to be invoked by the PSCI `CPU_SUSPEND` API implementation,
1744the suspend state type specified in the `power-state` parameter should be
1745STANDBY and the target power domain level specified should be the CPU. The
1746handler should put the CPU into a low power retention state (usually by
1747issuing a wfi instruction) and ensure that it can be woken up from that
1748state by a normal interrupt. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001749
Soby Mathew58523c02015-06-08 12:32:50 +01001750#### plat_psci_ops.pwr_domain_on()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001751
Soby Mathew58523c02015-06-08 12:32:50 +01001752Perform the platform specific actions to power on a CPU, specified
1753by the `MPIDR` (first argument). The generic code expects the platform to
1754return PSCI_E_SUCCESS on success or PSCI_E_INTERN_FAIL for any failure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001755
Soby Mathew58523c02015-06-08 12:32:50 +01001756#### plat_psci_ops.pwr_domain_off()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001757
Soby Mathew58523c02015-06-08 12:32:50 +01001758Perform the platform specific actions to prepare to power off the calling CPU
1759and its higher parent power domain levels as indicated by the `target_state`
1760(first argument). It is called by the PSCI `CPU_OFF` API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001761
Soby Mathew58523c02015-06-08 12:32:50 +01001762The `target_state` encodes the platform coordinated target local power states
1763for the CPU power domain and its parent power domain levels. The handler
1764needs to perform power management operation corresponding to the local state
1765at each power level.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001766
Soby Mathew58523c02015-06-08 12:32:50 +01001767For this handler, the local power state for the CPU power domain will be a
1768power down state where as it could be either power down, retention or run state
1769for the higher power domain levels depending on the result of state
1770coordination. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001771
Soby Mathew58523c02015-06-08 12:32:50 +01001772#### plat_psci_ops.pwr_domain_suspend()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001773
Soby Mathew58523c02015-06-08 12:32:50 +01001774Perform the platform specific actions to prepare to suspend the calling
1775CPU and its higher parent power domain levels as indicated by the
1776`target_state` (first argument). It is called by the PSCI `CPU_SUSPEND`
1777API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001778
Soby Mathew58523c02015-06-08 12:32:50 +01001779The `target_state` has a similar meaning as described in
1780the `pwr_domain_off()` operation. It encodes the platform coordinated
1781target local power states for the CPU power domain and its parent
1782power domain levels. The handler needs to perform power management operation
1783corresponding to the local state at each power level. The generic code
1784expects the handler to succeed.
1785
1786The difference between turning a power domain off versus suspending it
1787is that in the former case, the power domain is expected to re-initialize
1788its state when it is next powered on (see `pwr_domain_on_finish()`). In the
1789latter case, the power domain is expected to save enough state so that it can
Achin Gupta4f6ad662013-10-25 09:08:21 +01001790resume execution by restoring this state when its powered on (see
Soby Mathew58523c02015-06-08 12:32:50 +01001791`pwr_domain_suspend_finish()`).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001792
Soby Mathewac1cc8e2016-04-27 14:46:28 +01001793#### plat_psci_ops.pwr_domain_pwr_down_wfi()
1794
1795This is an optional function and, if implemented, is expected to perform
1796platform specific actions including the `wfi` invocation which allows the
1797CPU to powerdown. Since this function is invoked outside the PSCI locks,
1798the actions performed in this hook must be local to the CPU or the platform
1799must ensure that races between multiple CPUs cannot occur.
1800
1801The `target_state` has a similar meaning as described in the `pwr_domain_off()`
1802operation and it encodes the platform coordinated target local power states for
1803the CPU power domain and its parent power domain levels. This function must
1804not return back to the caller.
1805
1806If this function is not implemented by the platform, PSCI generic
1807implementation invokes `psci_power_down_wfi()` for power down.
1808
Soby Mathew58523c02015-06-08 12:32:50 +01001809#### plat_psci_ops.pwr_domain_on_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001810
1811This function is called by the PSCI implementation after the calling CPU is
1812powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1813It performs the platform-specific setup required to initialize enough state for
1814this CPU to enter the normal world and also provide secure runtime firmware
1815services.
1816
Soby Mathew58523c02015-06-08 12:32:50 +01001817The `target_state` (first argument) is the prior state of the power domains
1818immediately before the CPU was turned on. It indicates which power domains
1819above the CPU might require initialization due to having previously been in
1820low power states. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001821
Soby Mathew58523c02015-06-08 12:32:50 +01001822#### plat_psci_ops.pwr_domain_suspend_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001823
1824This function is called by the PSCI implementation after the calling CPU is
1825powered on and released from reset in response to an asynchronous wakeup
1826event, for example a timer interrupt that was programmed by the CPU during the
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001827`CPU_SUSPEND` call or `SYSTEM_SUSPEND` call. It performs the platform-specific
1828setup required to restore the saved state for this CPU to resume execution
1829in the normal world and also provide secure runtime firmware services.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001830
Soby Mathew58523c02015-06-08 12:32:50 +01001831The `target_state` (first argument) has a similar meaning as described in
1832the `pwr_domain_on_finish()` operation. The generic code expects the platform
1833to succeed.
Soby Mathew539dced2014-10-02 16:56:51 +01001834
Soby Mathew58523c02015-06-08 12:32:50 +01001835#### plat_psci_ops.validate_power_state()
Soby Mathew539dced2014-10-02 16:56:51 +01001836
1837This function is called by the PSCI implementation during the `CPU_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001838call to validate the `power_state` parameter of the PSCI API and if valid,
1839populate it in `req_state` (second argument) array as power domain level
1840specific local states. If the `power_state` is invalid, the platform must
1841return PSCI_E_INVALID_PARAMS as error, which is propagated back to the
1842normal world PSCI client.
Soby Mathew539dced2014-10-02 16:56:51 +01001843
Soby Mathew58523c02015-06-08 12:32:50 +01001844#### plat_psci_ops.validate_ns_entrypoint()
Soby Mathew539dced2014-10-02 16:56:51 +01001845
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001846This function is called by the PSCI implementation during the `CPU_SUSPEND`,
1847`SYSTEM_SUSPEND` and `CPU_ON` calls to validate the non-secure `entry_point`
Soby Mathew58523c02015-06-08 12:32:50 +01001848parameter passed by the normal world. If the `entry_point` is invalid,
1849the platform must return PSCI_E_INVALID_ADDRESS as error, which is
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001850propagated back to the normal world PSCI client.
1851
Soby Mathew58523c02015-06-08 12:32:50 +01001852#### plat_psci_ops.get_sys_suspend_power_state()
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001853
1854This function is called by the PSCI implementation during the `SYSTEM_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001855call to get the `req_state` parameter from platform which encodes the power
1856domain level specific local states to suspend to system affinity level. The
1857`req_state` will be utilized to do the PSCI state coordination and
1858`pwr_domain_suspend()` will be invoked with the coordinated target state to
1859enter system suspend.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001860
Yatharth Kochar170fb932016-05-09 18:26:35 +01001861#### plat_psci_ops.get_pwr_lvl_state_idx()
1862
1863This is an optional function and, if implemented, is invoked by the PSCI
1864implementation to convert the `local_state` (first argument) at a specified
1865`pwr_lvl` (second argument) to an index between 0 and
1866`PLAT_MAX_PWR_LVL_STATES` - 1. This function is only needed if the platform
1867supports more than two local power states at each power domain level, that is
1868`PLAT_MAX_PWR_LVL_STATES` is greater than 2, and needs to account for these
1869local power states.
1870
1871#### plat_psci_ops.translate_power_state_by_mpidr()
1872
1873This is an optional function and, if implemented, verifies the `power_state`
1874(second argument) parameter of the PSCI API corresponding to a target power
1875domain. The target power domain is identified by using both `MPIDR` (first
1876argument) and the power domain level encoded in `power_state`. The power domain
1877level specific local states are to be extracted from `power_state` and be
1878populated in the `output_state` (third argument) array. The functionality
1879is similar to the `validate_power_state` function described above and is
1880envisaged to be used in case the validity of `power_state` depend on the
1881targeted power domain. If the `power_state` is invalid for the targeted power
1882domain, the platform must return PSCI_E_INVALID_PARAMS as error. If this
1883function is not implemented, then the generic implementation relies on
1884`validate_power_state` function to translate the `power_state`.
1885
1886This function can also be used in case the platform wants to support local
1887power state encoding for `power_state` parameter of PSCI_STAT_COUNT/RESIDENCY
1888APIs as described in Section 5.18 of [PSCI].
Achin Gupta4f6ad662013-10-25 09:08:21 +01001889
Jeenu Viswambharan28d3d612016-08-03 15:54:50 +01001890#### plat_psci_ops.get_node_hw_state()
1891
1892This is an optional function. If implemented this function is intended to return
1893the power state of a node (identified by the first parameter, the `MPIDR`) in
1894the power domain topology (identified by the second parameter, `power_level`),
1895as retrieved from a power controller or equivalent component on the platform.
1896Upon successful completion, the implementation must map and return the final
1897status among `HW_ON`, `HW_OFF` or `HW_STANDBY`. Upon encountering failures, it
1898must return either `PSCI_E_INVALID_PARAMS` or `PSCI_E_NOT_SUPPORTED` as
1899appropriate.
1900
1901Implementations are not expected to handle `power_levels` greater than
1902`PLAT_MAX_PWR_LVL`.
1903
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000019043.6 Interrupt Management framework (in BL31)
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001905----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00001906BL31 implements an Interrupt Management Framework (IMF) to manage interrupts
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001907generated in either security state and targeted to EL1 or EL2 in the non-secure
1908state or EL3/S-EL1 in the secure state. The design of this framework is
1909described in the [IMF Design Guide]
1910
1911A platform should export the following APIs to support the IMF. The following
Dan Handley4a75b842015-03-19 19:24:43 +00001912text briefly describes each api and its implementation in ARM standard
1913platforms. The API implementation depends upon the type of interrupt controller
Soby Mathew81123e82015-11-23 14:01:21 +00001914present in the platform. ARM standard platform layer supports both [ARM Generic
1915Interrupt Controller version 2.0 (GICv2)][ARM GIC Architecture Specification 2.0]
1916and [3.0 (GICv3)][ARM GIC Architecture Specification 3.0]. Juno builds the ARM
1917Standard layer to use GICv2 and the FVP can be configured to use either GICv2 or
1918GICv3 depending on the build flag `FVP_USE_GIC_DRIVER` (See FVP platform
1919specific build options in [User Guide] for more details).
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001920
1921### Function : plat_interrupt_type_to_line() [mandatory]
1922
1923 Argument : uint32_t, uint32_t
1924 Return : uint32_t
1925
1926The ARM processor signals an interrupt exception either through the IRQ or FIQ
1927interrupt line. The specific line that is signaled depends on how the interrupt
1928controller (IC) reports different interrupt types from an execution context in
1929either security state. The IMF uses this API to determine which interrupt line
1930the platform IC uses to signal each type of interrupt supported by the framework
Soby Mathew81123e82015-11-23 14:01:21 +00001931from a given security state. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001932
1933The first parameter will be one of the `INTR_TYPE_*` values (see [IMF Design
1934Guide]) indicating the target type of the interrupt, the second parameter is the
1935security state of the originating execution context. The return result is the
1936bit position in the `SCR_EL3` register of the respective interrupt trap: IRQ=1,
1937FIQ=2.
1938
Soby Mathew81123e82015-11-23 14:01:21 +00001939In the case of ARM standard platforms using GICv2, S-EL1 interrupts are
1940configured as FIQs and Non-secure interrupts as IRQs from either security
1941state.
1942
1943In the case of ARM standard platforms using GICv3, the interrupt line to be
1944configured depends on the security state of the execution context when the
1945interrupt is signalled and are as follows:
1946* The S-EL1 interrupts are signaled as IRQ in S-EL0/1 context and as FIQ in
1947 NS-EL0/1/2 context.
1948* The Non secure interrupts are signaled as FIQ in S-EL0/1 context and as IRQ
1949 in the NS-EL0/1/2 context.
1950* The EL3 interrupts are signaled as FIQ in both S-EL0/1 and NS-EL0/1/2
1951 context.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001952
1953
1954### Function : plat_ic_get_pending_interrupt_type() [mandatory]
1955
1956 Argument : void
1957 Return : uint32_t
1958
1959This API returns the type of the highest priority pending interrupt at the
1960platform IC. The IMF uses the interrupt type to retrieve the corresponding
1961handler function. `INTR_TYPE_INVAL` is returned when there is no interrupt
1962pending. The valid interrupt types that can be returned are `INTR_TYPE_EL3`,
Soby Mathew81123e82015-11-23 14:01:21 +00001963`INTR_TYPE_S_EL1` and `INTR_TYPE_NS`. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001964
Soby Mathew81123e82015-11-23 14:01:21 +00001965In the case of ARM standard platforms using GICv2, the _Highest Priority
1966Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of
1967the pending interrupt. The type of interrupt depends upon the id value as
1968follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001969
19701. id < 1022 is reported as a S-EL1 interrupt
19712. id = 1022 is reported as a Non-secure interrupt.
19723. id = 1023 is reported as an invalid interrupt type.
1973
Soby Mathew81123e82015-11-23 14:01:21 +00001974In the case of ARM standard platforms using GICv3, the system register
1975`ICC_HPPIR0_EL1`, _Highest Priority Pending group 0 Interrupt Register_,
1976is read to determine the id of the pending interrupt. The type of interrupt
1977depends upon the id value as follows.
1978
19791. id = `PENDING_G1S_INTID` (1020) is reported as a S-EL1 interrupt
19802. id = `PENDING_G1NS_INTID` (1021) is reported as a Non-secure interrupt.
19813. id = `GIC_SPURIOUS_INTERRUPT` (1023) is reported as an invalid interrupt type.
19824. All other interrupt id's are reported as EL3 interrupt.
1983
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001984
1985### Function : plat_ic_get_pending_interrupt_id() [mandatory]
1986
1987 Argument : void
1988 Return : uint32_t
1989
1990This API returns the id of the highest priority pending interrupt at the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00001991platform IC. `INTR_ID_UNAVAILABLE` is returned when there is no interrupt
Soby Mathew54718412015-10-27 10:01:06 +00001992pending.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001993
Soby Mathew81123e82015-11-23 14:01:21 +00001994In the case of ARM standard platforms using GICv2, the _Highest Priority
1995Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of the
1996pending interrupt. The id that is returned by API depends upon the value of
1997the id read from the interrupt controller as follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001998
19991. id < 1022. id is returned as is.
20002. id = 1022. The _Aliased Highest Priority Pending Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00002001 (`GICC_AHPPIR`) is read to determine the id of the non-secure interrupt.
2002 This id is returned by the API.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010020033. id = 1023. `INTR_ID_UNAVAILABLE` is returned.
2004
Soby Mathew81123e82015-11-23 14:01:21 +00002005In the case of ARM standard platforms using GICv3, if the API is invoked from
2006EL3, the system register `ICC_HPPIR0_EL1`, _Highest Priority Pending Interrupt
2007group 0 Register_, is read to determine the id of the pending interrupt. The id
2008that is returned by API depends upon the value of the id read from the
2009interrupt controller as follows.
2010
20111. id < `PENDING_G1S_INTID` (1020). id is returned as is.
20122. id = `PENDING_G1S_INTID` (1020) or `PENDING_G1NS_INTID` (1021). The system
2013 register `ICC_HPPIR1_EL1`, _Highest Priority Pending Interrupt group 1
2014 Register_ is read to determine the id of the group 1 interrupt. This id
2015 is returned by the API as long as it is a valid interrupt id
20163. If the id is any of the special interrupt identifiers,
2017 `INTR_ID_UNAVAILABLE` is returned.
2018
2019When the API invoked from S-EL1 for GICv3 systems, the id read from system
2020register `ICC_HPPIR1_EL1`, _Highest Priority Pending group 1 Interrupt
2021Register_, is returned if is not equal to GIC_SPURIOUS_INTERRUPT (1023) else
2022`INTR_ID_UNAVAILABLE` is returned.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01002023
2024### Function : plat_ic_acknowledge_interrupt() [mandatory]
2025
2026 Argument : void
2027 Return : uint32_t
2028
2029This API is used by the CPU to indicate to the platform IC that processing of
2030the highest pending interrupt has begun. It should return the id of the
2031interrupt which is being processed.
2032
Soby Mathew81123e82015-11-23 14:01:21 +00002033This function in ARM standard platforms using GICv2, reads the _Interrupt
2034Acknowledge Register_ (`GICC_IAR`). This changes the state of the highest
2035priority pending interrupt from pending to active in the interrupt controller.
2036It returns the value read from the `GICC_IAR`. This value is the id of the
2037interrupt whose state has been changed.
2038
2039In the case of ARM standard platforms using GICv3, if the API is invoked
2040from EL3, the function reads the system register `ICC_IAR0_EL1`, _Interrupt
2041Acknowledge Register group 0_. If the API is invoked from S-EL1, the function
2042reads the system register `ICC_IAR1_EL1`, _Interrupt Acknowledge Register
2043group 1_. The read changes the state of the highest pending interrupt from
2044pending to active in the interrupt controller. The value read is returned
2045and is the id of the interrupt whose state has been changed.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01002046
2047The TSP uses this API to start processing of the secure physical timer
2048interrupt.
2049
2050
2051### Function : plat_ic_end_of_interrupt() [mandatory]
2052
2053 Argument : uint32_t
2054 Return : void
2055
2056This API is used by the CPU to indicate to the platform IC that processing of
2057the interrupt corresponding to the id (passed as the parameter) has
2058finished. The id should be the same as the id returned by the
2059`plat_ic_acknowledge_interrupt()` API.
2060
Dan Handley4a75b842015-03-19 19:24:43 +00002061ARM standard platforms write the id to the _End of Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00002062(`GICC_EOIR`) in case of GICv2, and to `ICC_EOIR0_EL1` or `ICC_EOIR1_EL1`
2063system register in case of GICv3 depending on where the API is invoked from,
2064EL3 or S-EL1. This deactivates the corresponding interrupt in the interrupt
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01002065controller.
2066
2067The TSP uses this API to finish processing of the secure physical timer
2068interrupt.
2069
2070
2071### Function : plat_ic_get_interrupt_type() [mandatory]
2072
2073 Argument : uint32_t
2074 Return : uint32_t
2075
2076This API returns the type of the interrupt id passed as the parameter.
2077`INTR_TYPE_INVAL` is returned if the id is invalid. If the id is valid, a valid
2078interrupt type (one of `INTR_TYPE_EL3`, `INTR_TYPE_S_EL1` and `INTR_TYPE_NS`) is
2079returned depending upon how the interrupt has been configured by the platform
Soby Mathew81123e82015-11-23 14:01:21 +00002080IC. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01002081
Soby Mathew81123e82015-11-23 14:01:21 +00002082ARM standard platforms using GICv2 configures S-EL1 interrupts as Group0 interrupts
2083and Non-secure interrupts as Group1 interrupts. It reads the group value
2084corresponding to the interrupt id from the relevant _Interrupt Group Register_
2085(`GICD_IGROUPRn`). It uses the group value to determine the type of interrupt.
2086
2087In the case of ARM standard platforms using GICv3, both the _Interrupt Group
2088Register_ (`GICD_IGROUPRn`) and _Interrupt Group Modifier Register_
2089(`GICD_IGRPMODRn`) is read to figure out whether the interrupt is configured
2090as Group 0 secure interrupt, Group 1 secure interrupt or Group 1 NS interrupt.
Dan Handley4a75b842015-03-19 19:24:43 +00002091
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01002092
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000020933.7 Crash Reporting mechanism (in BL31)
Soby Mathewc67b09b2014-07-14 16:57:23 +01002094----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00002095BL31 implements a crash reporting mechanism which prints the various registers
Sandrine Bailleux44804252014-08-06 11:27:23 +01002096of the CPU to enable quick crash analysis and debugging. It requires that a
2097console is designated as the crash console by the platform which will be used to
2098print the register dump.
Soby Mathewc67b09b2014-07-14 16:57:23 +01002099
Sandrine Bailleux44804252014-08-06 11:27:23 +01002100The following functions must be implemented by the platform if it wants crash
Juan Castillod1786372015-12-14 09:35:25 +00002101reporting mechanism in BL31. The functions are implemented in assembly so that
Sandrine Bailleux44804252014-08-06 11:27:23 +01002102they can be invoked without a C Runtime stack.
Soby Mathewc67b09b2014-07-14 16:57:23 +01002103
2104### Function : plat_crash_console_init
2105
2106 Argument : void
2107 Return : int
2108
Sandrine Bailleux44804252014-08-06 11:27:23 +01002109This API is used by the crash reporting mechanism to initialize the crash
Juan Castillo9400b402015-11-26 14:52:15 +00002110console. It must only use the general purpose registers x0 to x4 to do the
Sandrine Bailleux44804252014-08-06 11:27:23 +01002111initialization and returns 1 on success.
Soby Mathewc67b09b2014-07-14 16:57:23 +01002112
Soby Mathewc67b09b2014-07-14 16:57:23 +01002113### Function : plat_crash_console_putc
2114
2115 Argument : int
2116 Return : int
2117
2118This API is used by the crash reporting mechanism to print a character on the
Juan Castillo9400b402015-11-26 14:52:15 +00002119designated crash console. It must only use general purpose registers x1 and
Soby Mathewc67b09b2014-07-14 16:57:23 +01002120x2 to do its work. The parameter and the return value are in general purpose
2121register x0.
2122
Soby Mathew27713fb2014-09-08 17:51:01 +010021234. Build flags
2124---------------
2125
Soby Mathew58523c02015-06-08 12:32:50 +01002126* **ENABLE_PLAT_COMPAT**
2127 All the platforms ports conforming to this API specification should define
2128 the build flag `ENABLE_PLAT_COMPAT` to 0 as the compatibility layer should
2129 be disabled. For more details on compatibility layer, refer
2130 [Migration Guide].
2131
Soby Mathew27713fb2014-09-08 17:51:01 +01002132There are some build flags which can be defined by the platform to control
2133inclusion or exclusion of certain BL stages from the FIP image. These flags
2134need to be defined in the platform makefile which will get included by the
2135build system.
2136
Soby Mathew27713fb2014-09-08 17:51:01 +01002137* **NEED_BL33**
2138 By default, this flag is defined `yes` by the build system and `BL33`
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00002139 build option should be supplied as a build option. The platform has the
2140 option of excluding the BL33 image in the `fip` image by defining this flag
Antonio Nino Diaz68450a62016-04-06 17:31:57 +01002141 to `no`. If any of the options `EL3_PAYLOAD_BASE` or `PRELOADED_BL33_BASE`
2142 are used, this flag will be set to `no` automatically.
Soby Mathew27713fb2014-09-08 17:51:01 +01002143
21445. C Library
Harry Liebela960f282013-12-12 16:03:44 +00002145-------------
2146
2147To avoid subtle toolchain behavioral dependencies, the header files provided
2148by the compiler are not used. The software is built with the `-nostdinc` flag
2149to ensure no headers are included from the toolchain inadvertently. Instead the
2150required headers are included in the ARM Trusted Firmware source tree. The
2151library only contains those C library definitions required by the local
2152implementation. If more functionality is required, the needed library functions
2153will need to be added to the local implementation.
2154
Dan Handleyf0b489c2016-06-02 17:15:13 +01002155Versions of [FreeBSD] headers can be found in `include/lib/stdlib`. Some of
2156these headers have been cut down in order to simplify the implementation. In
2157order to minimize changes to the header files, the [FreeBSD] layout has been
2158maintained. The generic C library definitions can be found in
2159`include/lib/stdlib` with more system and machine specific declarations in
2160`include/lib/stdlib/sys` and `include/lib/stdlib/machine`.
Harry Liebela960f282013-12-12 16:03:44 +00002161
2162The local C library implementations can be found in `lib/stdlib`. In order to
2163extend the C library these files may need to be modified. It is recommended to
2164use a release version of [FreeBSD] as a starting point.
2165
2166The C library header files in the [FreeBSD] source tree are located in the
2167`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
2168can be found in the `sys/<machine-type>` directories. These files define things
2169like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
2170port for [FreeBSD] does not yet exist, the machine specific definitions are
2171based on existing machine types with similar properties (for example SPARC64).
2172
2173Where possible, C library function implementations were taken from [FreeBSD]
2174as found in the `lib/libc` directory.
2175
2176A copy of the [FreeBSD] sources can be downloaded with `git`.
2177
2178 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
2179
2180
Soby Mathew27713fb2014-09-08 17:51:01 +010021816. Storage abstraction layer
Harry Liebeld265bd72014-01-31 19:04:10 +00002182-----------------------------
2183
2184In order to improve platform independence and portability an storage abstraction
2185layer is used to load data from non-volatile platform storage.
2186
2187Each platform should register devices and their drivers via the Storage layer.
2188These drivers then need to be initialized by bootloader phases as
2189required in their respective `blx_platform_setup()` functions. Currently
2190storage access is only required by BL1 and BL2 phases. The `load_image()`
2191function uses the storage layer to access non-volatile platform storage.
2192
Dan Handley4a75b842015-03-19 19:24:43 +00002193It is mandatory to implement at least one storage driver. For the ARM
2194development platforms the Firmware Image Package (FIP) driver is provided as
2195the default means to load data from storage (see the "Firmware Image Package"
2196section in the [User Guide]). The storage layer is described in the header file
2197`include/drivers/io/io_storage.h`. The implementation of the common library
Sandrine Bailleux121f2ae2015-01-28 10:11:48 +00002198is in `drivers/io/io_storage.c` and the driver files are located in
2199`drivers/io/`.
Harry Liebeld265bd72014-01-31 19:04:10 +00002200
2201Each IO driver must provide `io_dev_*` structures, as described in
2202`drivers/io/io_driver.h`. These are returned via a mandatory registration
2203function that is called on platform initialization. The semi-hosting driver
2204implementation in `io_semihosting.c` can be used as an example.
2205
2206The Storage layer provides mechanisms to initialize storage devices before
2207IO operations are called. The basic operations supported by the layer
2208include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
2209Drivers do not have to implement all operations, but each platform must
2210provide at least one driver for a device capable of supporting generic
2211operations such as loading a bootloader image.
2212
2213The current implementation only allows for known images to be loaded by the
Juan Castillo16948ae2015-04-13 17:36:19 +01002214firmware. These images are specified by using their identifiers, as defined in
2215[include/plat/common/platform_def.h] (or a separate header file included from
2216there). The platform layer (`plat_get_image_source()`) then returns a reference
2217to a device and a driver-specific `spec` which will be understood by the driver
2218to allow access to the image data.
Harry Liebeld265bd72014-01-31 19:04:10 +00002219
2220The layer is designed in such a way that is it possible to chain drivers with
2221other drivers. For example, file-system drivers may be implemented on top of
2222physical block devices, both represented by IO devices with corresponding
2223drivers. In such a case, the file-system "binding" with the block device may
2224be deferred until the file-system device is initialised.
2225
2226The abstraction currently depends on structures being statically allocated
2227by the drivers and callers, as the system does not yet provide a means of
2228dynamically allocating memory. This may also have the affect of limiting the
2229amount of open resources per driver.
2230
2231
Achin Gupta4f6ad662013-10-25 09:08:21 +01002232- - - - - - - - - - - - - - - - - - - - - - - - - -
2233
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00002234_Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01002235
2236
Yuping Luo6b140412016-01-15 11:17:27 +08002237[ARM GIC Architecture Specification 2.0]: http://infocenter.arm.com/help/topic/com.arm.doc.ihi0048b/index.html
2238[ARM GIC Architecture Specification 3.0]: http://infocenter.arm.com/help/topic/com.arm.doc.ihi0069b/index.html
Soby Mathew81123e82015-11-23 14:01:21 +00002239[IMF Design Guide]: interrupt-framework-design.md
2240[User Guide]: user-guide.md
2241[FreeBSD]: http://www.freebsd.org
2242[Firmware Design]: firmware-design.md
2243[Power Domain Topology Design]: psci-pd-tree.md
2244[PSCI]: http://infocenter.arm.com/help/topic/com.arm.doc.den0022c/DEN0022C_Power_State_Coordination_Interface.pdf
2245[Migration Guide]: platform-migration-guide.md
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00002246[Firmware Update]: firmware-update.md
Achin Gupta4f6ad662013-10-25 09:08:21 +01002247
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00002248[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
2249[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
Dan Handley4a75b842015-03-19 19:24:43 +00002250[plat/arm/board/fvp/fvp_pm.c]: ../plat/arm/board/fvp/fvp_pm.c
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00002251[include/common/bl_common.h]: ../include/common/bl_common.h
Yatharth Kochar1a0a3f02016-06-28 16:58:26 +01002252[include/lib/aarch32/arch.h]: ../include/lib/aarch32/arch.h
Dan Handley4a75b842015-03-19 19:24:43 +00002253[include/plat/arm/common/arm_def.h]: ../include/plat/arm/common/arm_def.h
2254[include/plat/common/common_def.h]: ../include/plat/common/common_def.h
Dan Handleyb68954c2014-05-29 12:30:24 +01002255[include/plat/common/platform.h]: ../include/plat/common/platform.h
Dan Handley4a75b842015-03-19 19:24:43 +00002256[include/plat/arm/common/plat_arm.h]: ../include/plat/arm/common/plat_arm.h]