blob: aa1ff45ef6968d2432bbac241827d10932d07a95 [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
Joakim Bech14a5b342014-11-25 10:55:26 +010071. [Introduction](#1--introduction)
82. [Common Modifications](#2--common-modifications)
9 * [Common mandatory modifications](#21-common-mandatory-modifications)
10 * [Handling reset](#22-handling-reset)
Soby Mathew58523c02015-06-08 12:32:50 +010011 * [Common mandatory modifications](#23-common-mandatory-modifications)
12 * [Common optional modifications](#24-common-optional-modifications)
Joakim Bech14a5b342014-11-25 10:55:26 +0100133. [Boot Loader stage specific modifications](#3--modifications-specific-to-a-boot-loader-stage)
14 * [Boot Loader stage 1 (BL1)](#31-boot-loader-stage-1-bl1)
15 * [Boot Loader stage 2 (BL2)](#32-boot-loader-stage-2-bl2)
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000016 * [FWU Boot Loader stage 2 (BL2U)](#33-fwu-boot-loader-stage-2-bl2u)
17 * [Boot Loader stage 3-1 (BL31)](#34-boot-loader-stage-3-1-bl31)
18 * [PSCI implementation (in BL31)](#35-power-state-coordination-interface-in-bl31)
19 * [Interrupt Management framework (in BL31)](#36--interrupt-management-framework-in-bl31)
20 * [Crash Reporting mechanism (in BL31)](#37--crash-reporting-mechanism-in-bl31)
Joakim Bech14a5b342014-11-25 10:55:26 +0100214. [Build flags](#4--build-flags)
225. [C Library](#5--c-library)
236. [Storage abstraction layer](#6--storage-abstraction-layer)
Achin Gupta4f6ad662013-10-25 09:08:21 +010024
25- - - - - - - - - - - - - - - - - -
26
271. Introduction
28----------------
29
Soby Mathew58523c02015-06-08 12:32:50 +010030Please note that this document has been updated for the new platform API
31as required by the PSCI v1.0 implementation. Please refer to the
32[Migration Guide] for the previous platform API.
33
Achin Gupta4f6ad662013-10-25 09:08:21 +010034Porting the ARM Trusted Firmware to a new platform involves making some
35mandatory and optional modifications for both the cold and warm boot paths.
36Modifications consist of:
37
38* Implementing a platform-specific function or variable,
39* Setting up the execution context in a certain way, or
40* Defining certain constants (for example #defines).
41
Dan Handley4a75b842015-03-19 19:24:43 +000042The platform-specific functions and variables are declared in
Dan Handleyb68954c2014-05-29 12:30:24 +010043[include/plat/common/platform.h]. The firmware provides a default implementation
44of variables and functions to fulfill the optional requirements. These
45implementations are all weakly defined; they are provided to ease the porting
46effort. Each platform port can override them with its own implementation if the
47default implementation is inadequate.
Achin Gupta4f6ad662013-10-25 09:08:21 +010048
Dan Handley4a75b842015-03-19 19:24:43 +000049Platform ports that want to be aligned with standard ARM platforms (for example
50FVP and Juno) may also use [include/plat/arm/common/plat_arm.h] and the
51corresponding source files in `plat/arm/common/`. These provide standard
52implementations for some of the required platform porting functions. However,
53using these functions requires the platform port to implement additional
54ARM standard platform porting functions. These additional functions are not
55documented here.
56
Achin Gupta4f6ad662013-10-25 09:08:21 +010057Some modifications are common to all Boot Loader (BL) stages. Section 2
58discusses these in detail. The subsequent sections discuss the remaining
59modifications for each BL stage in detail.
60
61This document should be read in conjunction with the ARM Trusted Firmware
62[User Guide].
63
64
652. Common modifications
66------------------------
67
68This section covers the modifications that should be made by the platform for
69each BL stage to correctly port the firmware stack. They are categorized as
70either mandatory or optional.
71
72
732.1 Common mandatory modifications
74----------------------------------
Sandrine Bailleuxef7fb9e2015-12-02 10:19:06 +000075
76A platform port must enable the Memory Management Unit (MMU) as well as the
77instruction and data caches for each BL stage. Setting up the translation
78tables is the responsibility of the platform port because memory maps differ
Sandrine Bailleux3c2c72f2016-04-26 14:49:57 +010079across platforms. A memory translation library (see `lib/xlat_tables/`) is
80provided to help in this setup. Note that although this library supports
Antonio Nino Diazf33fbb22016-03-31 09:08:56 +010081non-identity mappings, this is intended only for re-mapping peripheral physical
82addresses and allows platforms with high I/O addresses to reduce their virtual
83address space. All other addresses corresponding to code and data must currently
84use an identity mapping.
Sandrine Bailleuxef7fb9e2015-12-02 10:19:06 +000085
86In ARM standard platforms, each BL stage configures the MMU in the
87platform-specific architecture setup function, `blX_plat_arch_setup()`, and uses
88an identity mapping for all addresses.
Achin Gupta4f6ad662013-10-25 09:08:21 +010089
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010090If the build option `USE_COHERENT_MEM` is enabled, each platform can allocate a
Soby Mathewab8707e2015-01-08 18:02:44 +000091block of identity mapped secure memory with Device-nGnRE attributes aligned to
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010092page boundary (4K) for each BL stage. All sections which allocate coherent
93memory are grouped under `coherent_ram`. For ex: Bakery locks are placed in a
94section identified by name `bakery_lock` inside `coherent_ram` so that its
95possible for the firmware to place variables in it using the following C code
96directive:
Achin Gupta4f6ad662013-10-25 09:08:21 +010097
Soren Brinkmann65cd2992016-01-14 10:11:05 -080098 __section("bakery_lock")
Achin Gupta4f6ad662013-10-25 09:08:21 +010099
100Or alternatively the following assembler code directive:
101
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +0100102 .section bakery_lock
Achin Gupta4f6ad662013-10-25 09:08:21 +0100103
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +0100104The `coherent_ram` section is a sum of all sections like `bakery_lock` which are
105used to allocate any data structures that are accessed both when a CPU is
106executing with its MMU and caches enabled, and when it's running with its MMU
107and caches disabled. Examples are given below.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100108
109The following variables, functions and constants must be defined by the platform
110for the firmware to work correctly.
111
112
Dan Handleyb68954c2014-05-29 12:30:24 +0100113### File : platform_def.h [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100114
Dan Handleyb68954c2014-05-29 12:30:24 +0100115Each platform must ensure that a header file of this name is in the system
116include path with the following constants defined. This may require updating the
Dan Handley4a75b842015-03-19 19:24:43 +0000117list of `PLAT_INCLUDES` in the `platform.mk` file. In the ARM development
118platforms, this file is found in `plat/arm/board/<plat_name>/include/`.
119
120Platform ports may optionally use the file [include/plat/common/common_def.h],
121which provides typical values for some of the constants below. These values are
122likely to be suitable for all platform ports.
123
124Platform ports that want to be aligned with standard ARM platforms (for example
125FVP and Juno) may also use [include/plat/arm/common/arm_def.h], which provides
126standard values for some of the constants below. However, this requires the
127platform port to define additional platform porting constants in
128`platform_def.h`. These additional constants are not documented here.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129
James Morrisseyba3155b2013-10-29 10:56:46 +0000130* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100131
132 Defines the linker format used by the platform, for example
Dan Handley4a75b842015-03-19 19:24:43 +0000133 `elf64-littleaarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100134
James Morrisseyba3155b2013-10-29 10:56:46 +0000135* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100136
137 Defines the processor architecture for the linker by the platform, for
Dan Handley4a75b842015-03-19 19:24:43 +0000138 example `aarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100139
James Morrisseyba3155b2013-10-29 10:56:46 +0000140* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100141
142 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000143 by [plat/common/aarch64/platform_mp_stack.S] and
144 [plat/common/aarch64/platform_up_stack.S].
145
Dan Handley4a75b842015-03-19 19:24:43 +0000146* **define : CACHE_WRITEBACK_GRANULE**
147
148 Defines the size in bits of the largest cache line across all the cache
149 levels in the platform.
150
James Morrisseyba3155b2013-10-29 10:56:46 +0000151* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100152
153 Defines the character string printed by BL1 upon entry into the `bl1_main()`
154 function.
155
James Morrisseyba3155b2013-10-29 10:56:46 +0000156* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100157
158 Defines the total number of CPUs implemented by the platform across all
159 clusters in the system.
160
Soby Mathew58523c02015-06-08 12:32:50 +0100161* **#define : PLAT_NUM_PWR_DOMAINS**
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100162
Soby Mathew58523c02015-06-08 12:32:50 +0100163 Defines the total number of nodes in the power domain topology
164 tree at all the power domain levels used by the platform.
165 This macro is used by the PSCI implementation to allocate
166 data structures to represent power domain topology.
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100167
Soby Mathew58523c02015-06-08 12:32:50 +0100168* **#define : PLAT_MAX_PWR_LVL**
Soby Mathew8c32bc22015-02-12 14:45:02 +0000169
Soby Mathew58523c02015-06-08 12:32:50 +0100170 Defines the maximum power domain level that the power management operations
171 should apply to. More often, but not always, the power domain level
172 corresponds to affinity level. This macro allows the PSCI implementation
173 to know the highest power domain level that it should consider for power
174 management operations in the system that the platform implements. For
175 example, the Base AEM FVP implements two clusters with a configurable
176 number of CPUs and it reports the maximum power domain level as 1.
177
178* **#define : PLAT_MAX_OFF_STATE**
179
180 Defines the local power state corresponding to the deepest power down
181 possible at every power domain level in the platform. The local power
182 states for each level may be sparsely allocated between 0 and this value
183 with 0 being reserved for the RUN state. The PSCI implementation uses this
184 value to initialize the local power states of the power domain nodes and
185 to specify the requested power state for a PSCI_CPU_OFF call.
186
187* **#define : PLAT_MAX_RET_STATE**
188
189 Defines the local power state corresponding to the deepest retention state
190 possible at every power domain level in the platform. This macro should be
191 a value less than PLAT_MAX_OFF_STATE and greater than 0. It is used by the
Yatharth Kochar170fb932016-05-09 18:26:35 +0100192 PSCI implementation to distinguish between retention and power down local
Soby Mathew58523c02015-06-08 12:32:50 +0100193 power states within PSCI_CPU_SUSPEND call.
Soby Mathew8c32bc22015-02-12 14:45:02 +0000194
Yatharth Kochar170fb932016-05-09 18:26:35 +0100195* **#define : PLAT_MAX_PWR_LVL_STATES**
196
197 Defines the maximum number of local power states per power domain level
198 that the platform supports. The default value of this macro is 2 since
199 most platforms just support a maximum of two local power states at each
200 power domain level (power-down and retention). If the platform needs to
201 account for more local power states, then it must redefine this macro.
202
203 Currently, this macro is used by the Generic PSCI implementation to size
204 the array used for PSCI_STAT_COUNT/RESIDENCY accounting.
205
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100206* **#define : BL1_RO_BASE**
207
208 Defines the base address in secure ROM where BL1 originally lives. Must be
209 aligned on a page-size boundary.
210
211* **#define : BL1_RO_LIMIT**
212
213 Defines the maximum address in secure ROM that BL1's actual content (i.e.
214 excluding any data section allocated at runtime) can occupy.
215
216* **#define : BL1_RW_BASE**
217
218 Defines the base address in secure RAM where BL1's read-write data will live
219 at runtime. Must be aligned on a page-size boundary.
220
221* **#define : BL1_RW_LIMIT**
222
223 Defines the maximum address in secure RAM that BL1's read-write data can
224 occupy at runtime.
225
James Morrisseyba3155b2013-10-29 10:56:46 +0000226* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100227
228 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000229 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100230
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100231* **#define : BL2_LIMIT**
232
233 Defines the maximum address in secure RAM that the BL2 image can occupy.
234
James Morrisseyba3155b2013-10-29 10:56:46 +0000235* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100236
Juan Castillod1786372015-12-14 09:35:25 +0000237 Defines the base address in secure RAM where BL2 loads the BL31 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000238 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100239
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100240* **#define : BL31_LIMIT**
241
Juan Castillod1786372015-12-14 09:35:25 +0000242 Defines the maximum address in secure RAM that the BL31 image can occupy.
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100243
Juan Castillo16948ae2015-04-13 17:36:19 +0100244For every image, the platform must define individual identifiers that will be
245used by BL1 or BL2 to load the corresponding image into memory from non-volatile
246storage. For the sake of performance, integer numbers will be used as
247identifiers. The platform will use those identifiers to return the relevant
248information about the image to be loaded (file handler, load address,
249authentication information, etc.). The following image identifiers are
250mandatory:
251
252* **#define : BL2_IMAGE_ID**
253
254 BL2 image identifier, used by BL1 to load BL2.
255
256* **#define : BL31_IMAGE_ID**
257
Juan Castillod1786372015-12-14 09:35:25 +0000258 BL31 image identifier, used by BL2 to load BL31.
Juan Castillo16948ae2015-04-13 17:36:19 +0100259
260* **#define : BL33_IMAGE_ID**
261
Juan Castillod1786372015-12-14 09:35:25 +0000262 BL33 image identifier, used by BL2 to load BL33.
Juan Castillo16948ae2015-04-13 17:36:19 +0100263
264If Trusted Board Boot is enabled, the following certificate identifiers must
265also be defined:
266
Juan Castillo516beb52015-12-03 10:19:21 +0000267* **#define : TRUSTED_BOOT_FW_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100268
269 BL2 content certificate identifier, used by BL1 to load the BL2 content
270 certificate.
271
272* **#define : TRUSTED_KEY_CERT_ID**
273
274 Trusted key certificate identifier, used by BL2 to load the trusted key
275 certificate.
276
Juan Castillo516beb52015-12-03 10:19:21 +0000277* **#define : SOC_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100278
Juan Castillod1786372015-12-14 09:35:25 +0000279 BL31 key certificate identifier, used by BL2 to load the BL31 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100280 certificate.
281
Juan Castillo516beb52015-12-03 10:19:21 +0000282* **#define : SOC_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100283
Juan Castillod1786372015-12-14 09:35:25 +0000284 BL31 content certificate identifier, used by BL2 to load the BL31 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100285 certificate.
286
Juan Castillo516beb52015-12-03 10:19:21 +0000287* **#define : NON_TRUSTED_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100288
Juan Castillod1786372015-12-14 09:35:25 +0000289 BL33 key certificate identifier, used by BL2 to load the BL33 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100290 certificate.
291
Juan Castillo516beb52015-12-03 10:19:21 +0000292* **#define : NON_TRUSTED_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100293
Juan Castillod1786372015-12-14 09:35:25 +0000294 BL33 content certificate identifier, used by BL2 to load the BL33 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100295 certificate.
296
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000297* **#define : FWU_CERT_ID**
298
299 Firmware Update (FWU) certificate identifier, used by NS_BL1U to load the
300 FWU content certificate.
301
302
303If the AP Firmware Updater Configuration image, BL2U is used, the following
304must also be defined:
305
306* **#define : BL2U_BASE**
307
308 Defines the base address in secure memory where BL1 copies the BL2U binary
309 image. Must be aligned on a page-size boundary.
310
311* **#define : BL2U_LIMIT**
312
313 Defines the maximum address in secure memory that the BL2U image can occupy.
314
315* **#define : BL2U_IMAGE_ID**
316
317 BL2U image identifier, used by BL1 to fetch an image descriptor
318 corresponding to BL2U.
319
320If the SCP Firmware Update Configuration Image, SCP_BL2U is used, the following
321must also be defined:
322
323* **#define : SCP_BL2U_IMAGE_ID**
324
325 SCP_BL2U image identifier, used by BL1 to fetch an image descriptor
326 corresponding to SCP_BL2U.
327 NOTE: TF does not provide source code for this image.
328
329If the Non-Secure Firmware Updater ROM, NS_BL1U is used, the following must
330also be defined:
331
332* **#define : NS_BL1U_BASE**
333
334 Defines the base address in non-secure ROM where NS_BL1U executes.
335 Must be aligned on a page-size boundary.
336 NOTE: TF does not provide source code for this image.
337
338* **#define : NS_BL1U_IMAGE_ID**
339
340 NS_BL1U image identifier, used by BL1 to fetch an image descriptor
341 corresponding to NS_BL1U.
342
343If the Non-Secure Firmware Updater, NS_BL2U is used, the following must also
344be defined:
345
346* **#define : NS_BL2U_BASE**
347
348 Defines the base address in non-secure memory where NS_BL2U executes.
349 Must be aligned on a page-size boundary.
350 NOTE: TF does not provide source code for this image.
351
352* **#define : NS_BL2U_IMAGE_ID**
353
354 NS_BL2U image identifier, used by BL1 to fetch an image descriptor
355 corresponding to NS_BL2U.
356
357
Juan Castillof59821d2015-12-10 15:49:17 +0000358If a SCP_BL2 image is supported by the platform, the following constants must
Achin Gupta8d35f612015-01-25 22:44:23 +0000359also be defined:
360
Juan Castillof59821d2015-12-10 15:49:17 +0000361* **#define : SCP_BL2_IMAGE_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000362
Juan Castillof59821d2015-12-10 15:49:17 +0000363 SCP_BL2 image identifier, used by BL2 to load SCP_BL2 into secure memory
364 from platform storage before being transfered to the SCP.
Achin Gupta8d35f612015-01-25 22:44:23 +0000365
Juan Castillo516beb52015-12-03 10:19:21 +0000366* **#define : SCP_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000367
Juan Castillof59821d2015-12-10 15:49:17 +0000368 SCP_BL2 key certificate identifier, used by BL2 to load the SCP_BL2 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100369 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000370
Juan Castillo516beb52015-12-03 10:19:21 +0000371* **#define : SCP_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000372
Juan Castillof59821d2015-12-10 15:49:17 +0000373 SCP_BL2 content certificate identifier, used by BL2 to load the SCP_BL2
374 content certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000375
Juan Castillod1786372015-12-14 09:35:25 +0000376If a BL32 image is supported by the platform, the following constants must
Dan Handley5a06bb72014-08-04 11:41:20 +0100377also be defined:
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100378
Juan Castillo16948ae2015-04-13 17:36:19 +0100379* **#define : BL32_IMAGE_ID**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100380
Juan Castillod1786372015-12-14 09:35:25 +0000381 BL32 image identifier, used by BL2 to load BL32.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100382
Juan Castillo516beb52015-12-03 10:19:21 +0000383* **#define : TRUSTED_OS_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000384
Juan Castillod1786372015-12-14 09:35:25 +0000385 BL32 key certificate identifier, used by BL2 to load the BL32 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100386 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000387
Juan Castillo516beb52015-12-03 10:19:21 +0000388* **#define : TRUSTED_OS_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000389
Juan Castillod1786372015-12-14 09:35:25 +0000390 BL32 content certificate identifier, used by BL2 to load the BL32 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100391 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000392
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100393* **#define : BL32_BASE**
394
Juan Castillod1786372015-12-14 09:35:25 +0000395 Defines the base address in secure memory where BL2 loads the BL32 binary
Dan Handley5a06bb72014-08-04 11:41:20 +0100396 image. Must be aligned on a page-size boundary.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100397
398* **#define : BL32_LIMIT**
399
Juan Castillod1786372015-12-14 09:35:25 +0000400 Defines the maximum address that the BL32 image can occupy.
Dan Handley5a06bb72014-08-04 11:41:20 +0100401
Juan Castillod1786372015-12-14 09:35:25 +0000402If the Test Secure-EL1 Payload (TSP) instantiation of BL32 is supported by the
Dan Handley5a06bb72014-08-04 11:41:20 +0100403platform, the following constants must also be defined:
404
405* **#define : TSP_SEC_MEM_BASE**
406
407 Defines the base address of the secure memory used by the TSP image on the
408 platform. This must be at the same address or below `BL32_BASE`.
409
410* **#define : TSP_SEC_MEM_SIZE**
411
Juan Castillod1786372015-12-14 09:35:25 +0000412 Defines the size of the secure memory used by the BL32 image on the
Dan Handley5a06bb72014-08-04 11:41:20 +0100413 platform. `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE` must fully accomodate
Juan Castillod1786372015-12-14 09:35:25 +0000414 the memory required by the BL32 image, defined by `BL32_BASE` and
Dan Handley5a06bb72014-08-04 11:41:20 +0100415 `BL32_LIMIT`.
416
417* **#define : TSP_IRQ_SEC_PHY_TIMER**
418
419 Defines the ID of the secure physical generic timer interrupt used by the
420 TSP's interrupt handling code.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100421
Dan Handley4a75b842015-03-19 19:24:43 +0000422If the platform port uses the translation table library code, the following
423constant must also be defined:
424
425* **#define : MAX_XLAT_TABLES**
426
427 Defines the maximum number of translation tables that are allocated by the
428 translation table library code. To minimize the amount of runtime memory
429 used, choose the smallest value needed to map the required virtual addresses
430 for each BL stage.
431
Juan Castillo359b60d2016-01-07 11:29:15 +0000432* **#define : MAX_MMAP_REGIONS**
433
434 Defines the maximum number of regions that are allocated by the translation
435 table library code. A region consists of physical base address, virtual base
436 address, size and attributes (Device/Memory, RO/RW, Secure/Non-Secure), as
437 defined in the `mmap_region_t` structure. The platform defines the regions
438 that should be mapped. Then, the translation table library will create the
439 corresponding tables and descriptors at runtime. To minimize the amount of
440 runtime memory used, choose the smallest value needed to register the
441 required regions for each BL stage.
442
443* **#define : ADDR_SPACE_SIZE**
444
445 Defines the total size of the address space in bytes. For example, for a 32
446 bit address space, this value should be `(1ull << 32)`.
447
Dan Handley6d16ce02014-08-04 18:31:43 +0100448If the platform port uses the IO storage framework, the following constants
449must also be defined:
450
451* **#define : MAX_IO_DEVICES**
452
453 Defines the maximum number of registered IO devices. Attempting to register
454 more devices than this value using `io_register_device()` will fail with
Juan Castillo7e26fe12015-10-01 17:55:11 +0100455 -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100456
457* **#define : MAX_IO_HANDLES**
458
459 Defines the maximum number of open IO handles. Attempting to open more IO
Juan Castillo7e26fe12015-10-01 17:55:11 +0100460 entities than this value using `io_open()` will fail with -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100461
Haojian Zhuang08b375b2016-04-21 10:52:52 +0800462* **#define : MAX_IO_BLOCK_DEVICES**
463
464 Defines the maximum number of registered IO block devices. Attempting to
465 register more devices this value using `io_dev_open()` will fail
466 with -ENOMEM. MAX_IO_BLOCK_DEVICES should be less than MAX_IO_DEVICES.
467 With this macro, multiple block devices could be supported at the same
468 time.
469
Soby Mathewab8707e2015-01-08 18:02:44 +0000470If the platform needs to allocate data within the per-cpu data framework in
Juan Castillod1786372015-12-14 09:35:25 +0000471BL31, it should define the following macro. Currently this is only required if
Soby Mathewab8707e2015-01-08 18:02:44 +0000472the platform decides not to use the coherent memory section by undefining the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000473`USE_COHERENT_MEM` build flag. In this case, the framework allocates the
474required memory within the the per-cpu data to minimize wastage.
Soby Mathewab8707e2015-01-08 18:02:44 +0000475
476* **#define : PLAT_PCPU_DATA_SIZE**
477
478 Defines the memory (in bytes) to be reserved within the per-cpu data
479 structure for use by the platform layer.
480
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100481The following constants are optional. They should be defined when the platform
Dan Handley4a75b842015-03-19 19:24:43 +0000482memory layout implies some image overlaying like in ARM standard platforms.
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100483
484* **#define : BL31_PROGBITS_LIMIT**
485
Juan Castillod1786372015-12-14 09:35:25 +0000486 Defines the maximum address in secure RAM that the BL31's progbits sections
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100487 can occupy.
488
Dan Handley5a06bb72014-08-04 11:41:20 +0100489* **#define : TSP_PROGBITS_LIMIT**
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100490
491 Defines the maximum address that the TSP's progbits sections can occupy.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100492
Haojian Zhuang7dc4b222016-02-03 22:35:04 +0800493If the platform port uses the PL061 GPIO driver, the following constant may
494optionally be defined:
495
496* **PLAT_PL061_MAX_GPIOS**
497 Maximum number of GPIOs required by the platform. This allows control how
498 much memory is allocated for PL061 GPIO controllers. The default value is
499 32.
500 [For example, define the build flag in platform.mk]:
501 PLAT_PL061_MAX_GPIOS := 160
502 $(eval $(call add_define,PLAT_PL061_MAX_GPIOS))
503
Haojian Zhuang7813aae2016-08-17 21:05:07 +0800504If the platform port uses the partition driver, the following constant may
505optionally be defined:
506
507* **PLAT_PARTITION_MAX_ENTRIES**
508 Maximum number of partition entries required by the platform. This allows
509 control how much memory is allocated for partition entries. The default
510 value is 128.
511 [For example, define the build flag in platform.mk]:
512 PLAT_PARTITION_MAX_ENTRIES := 12
513 $(eval $(call add_define,PLAT_PARTITION_MAX_ENTRIES))
514
Haojian Zhuang7dc4b222016-02-03 22:35:04 +0800515
Dan Handleyb68954c2014-05-29 12:30:24 +0100516### File : plat_macros.S [mandatory]
Soby Mathewa43d4312014-04-07 15:28:55 +0100517
Dan Handleyb68954c2014-05-29 12:30:24 +0100518Each platform must ensure a file of this name is in the system include path with
Dan Handley4a75b842015-03-19 19:24:43 +0000519the following macro defined. In the ARM development platforms, this file is
520found in `plat/arm/board/<plat_name>/include/plat_macros.S`.
Soby Mathewa43d4312014-04-07 15:28:55 +0100521
Gerald Lejeune9ff67fa2015-11-26 15:47:53 +0100522* **Macro : plat_crash_print_regs**
Soby Mathewa43d4312014-04-07 15:28:55 +0100523
Gerald Lejeune9ff67fa2015-11-26 15:47:53 +0100524 This macro allows the crash reporting routine to print relevant platform
Juan Castillod1786372015-12-14 09:35:25 +0000525 registers in case of an unhandled exception in BL31. This aids in debugging
Gerald Lejeune9ff67fa2015-11-26 15:47:53 +0100526 and this macro can be defined to be empty in case register reporting is not
527 desired.
528
529 For instance, GIC or interconnect registers may be helpful for
530 troubleshooting.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100531
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000532
Vikram Kanigirie452cd82014-05-23 15:56:12 +01005332.2 Handling Reset
534------------------
535
536BL1 by default implements the reset vector where execution starts from a cold
Juan Castillod1786372015-12-14 09:35:25 +0000537or warm boot. BL31 can be optionally set as a reset vector using the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000538`RESET_TO_BL31` make variable.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100539
540For each CPU, the reset vector code is responsible for the following tasks:
541
5421. Distinguishing between a cold boot and a warm boot.
543
5442. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
545 the CPU is placed in a platform-specific state until the primary CPU
546 performs the necessary steps to remove it from this state.
547
5483. In the case of a warm boot, ensuring that the CPU jumps to a platform-
Juan Castillod1786372015-12-14 09:35:25 +0000549 specific address in the BL31 image in the same processor mode as it was
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100550 when released from reset.
551
552The following functions need to be implemented by the platform port to enable
553reset vector code to perform the above tasks.
554
555
Soby Mathew58523c02015-06-08 12:32:50 +0100556### Function : plat_get_my_entrypoint() [mandatory when PROGRAMMABLE_RESET_ADDRESS == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100557
Soby Mathew58523c02015-06-08 12:32:50 +0100558 Argument : void
Soby Mathew4c0d0392016-06-16 14:52:04 +0100559 Return : uintptr_t
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100560
Soby Mathew58523c02015-06-08 12:32:50 +0100561This function is called with the called with the MMU and caches disabled
562(`SCTLR_EL3.M` = 0 and `SCTLR_EL3.C` = 0). The function is responsible for
563distinguishing between a warm and cold reset for the current CPU using
564platform-specific means. If it's a warm reset, then it returns the warm
565reset entrypoint point provided to `plat_setup_psci_ops()` during
Juan Castillod1786372015-12-14 09:35:25 +0000566BL31 initialization. If it's a cold reset then this function must return zero.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100567
568This function does not follow the Procedure Call Standard used by the
569Application Binary Interface for the ARM 64-bit architecture. The caller should
570not assume that callee saved registers are preserved across a call to this
571function.
572
573This function fulfills requirement 1 and 3 listed above.
574
Soby Mathew58523c02015-06-08 12:32:50 +0100575Note that for platforms that support programming the reset address, it is
576expected that a CPU will start executing code directly at the right address,
577both on a cold and warm reset. In this case, there is no need to identify the
578type of reset nor to query the warm reset entrypoint. Therefore, implementing
579this function is not required on such platforms.
580
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100581
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000582### Function : plat_secondary_cold_boot_setup() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100583
584 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100585
586This function is called with the MMU and data caches disabled. It is responsible
587for placing the executing secondary CPU in a platform-specific state until the
588primary CPU performs the necessary actions to bring it out of that state and
Sandrine Bailleux52010cc2015-05-19 11:54:45 +0100589allow entry into the OS. This function must not return.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100590
Sandrine Bailleuxcdf14082015-10-02 14:35:25 +0100591In the ARM FVP port, when using the normal boot flow, each secondary CPU powers
592itself off. The primary CPU is responsible for powering up the secondary CPUs
593when normal world software requires them. When booting an EL3 payload instead,
594they stay powered on and are put in a holding pen until their mailbox gets
595populated.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100596
597This function fulfills requirement 2 above.
598
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000599Note that for platforms that can't release secondary CPUs out of reset, only the
600primary CPU will execute the cold boot code. Therefore, implementing this
601function is not required on such platforms.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100602
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000603
604### Function : plat_is_my_cpu_primary() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Juan Castillo53fdceb2014-07-16 15:53:43 +0100605
Soby Mathew58523c02015-06-08 12:32:50 +0100606 Argument : void
Juan Castillo53fdceb2014-07-16 15:53:43 +0100607 Return : unsigned int
608
Soby Mathew58523c02015-06-08 12:32:50 +0100609This function identifies whether the current CPU is the primary CPU or a
610secondary CPU. A return value of zero indicates that the CPU is not the
611primary CPU, while a non-zero return value indicates that the CPU is the
612primary CPU.
Juan Castillo53fdceb2014-07-16 15:53:43 +0100613
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000614Note that for platforms that can't release secondary CPUs out of reset, only the
615primary CPU will execute the cold boot code. Therefore, there is no need to
616distinguish between primary and secondary CPUs and implementing this function is
617not required.
618
Juan Castillo53fdceb2014-07-16 15:53:43 +0100619
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100620### Function : platform_mem_init() [mandatory]
621
622 Argument : void
623 Return : void
624
625This function is called before any access to data is made by the firmware, in
626order to carry out any essential memory initialization.
627
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100628
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100629### Function: plat_get_rotpk_info()
630
631 Argument : void *, void **, unsigned int *, unsigned int *
632 Return : int
633
634This function is mandatory when Trusted Board Boot is enabled. It returns a
635pointer to the ROTPK stored in the platform (or a hash of it) and its length.
636The ROTPK must be encoded in DER format according to the following ASN.1
637structure:
638
639 AlgorithmIdentifier ::= SEQUENCE {
640 algorithm OBJECT IDENTIFIER,
641 parameters ANY DEFINED BY algorithm OPTIONAL
642 }
643
644 SubjectPublicKeyInfo ::= SEQUENCE {
645 algorithm AlgorithmIdentifier,
646 subjectPublicKey BIT STRING
647 }
648
649In case the function returns a hash of the key:
650
651 DigestInfo ::= SEQUENCE {
652 digestAlgorithm AlgorithmIdentifier,
653 digest OCTET STRING
654 }
655
Soby Mathew04943d32016-05-24 15:05:15 +0100656The function returns 0 on success. Any other value is treated as error by the
657Trusted Board Boot. The function also reports extra information related
658to the ROTPK in the flags parameter:
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100659
Soby Mathew04943d32016-05-24 15:05:15 +0100660 ROTPK_IS_HASH : Indicates that the ROTPK returned by the platform is a
661 hash.
662 ROTPK_NOT_DEPLOYED : This allows the platform to skip certificate ROTPK
663 verification while the platform ROTPK is not deployed.
664 When this flag is set, the function does not need to
665 return a platform ROTPK, and the authentication
666 framework uses the ROTPK in the certificate without
667 verifying it against the platform value. This flag
668 must not be used in a deployed production environment.
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100669
Juan Castillo48279d52016-01-22 11:05:57 +0000670### Function: plat_get_nv_ctr()
671
672 Argument : void *, unsigned int *
673 Return : int
674
675This function is mandatory when Trusted Board Boot is enabled. It returns the
676non-volatile counter value stored in the platform in the second argument. The
677cookie in the first argument may be used to select the counter in case the
678platform provides more than one (for example, on platforms that use the default
679TBBR CoT, the cookie will correspond to the OID values defined in
680TRUSTED_FW_NVCOUNTER_OID or NON_TRUSTED_FW_NVCOUNTER_OID).
681
682The function returns 0 on success. Any other value means the counter value could
683not be retrieved from the platform.
684
685
686### Function: plat_set_nv_ctr()
687
688 Argument : void *, unsigned int
689 Return : int
690
691This function is mandatory when Trusted Board Boot is enabled. It sets a new
692counter value in the platform. The cookie in the first argument may be used to
693select the counter (as explained in plat_get_nv_ctr()).
694
695The function returns 0 on success. Any other value means the counter value could
696not be updated.
697
698
Soby Mathew58523c02015-06-08 12:32:50 +01006992.3 Common mandatory modifications
700---------------------------------
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100701
Soby Mathew58523c02015-06-08 12:32:50 +0100702The following functions are mandatory functions which need to be implemented
703by the platform port.
704
705### Function : plat_my_core_pos()
706
707 Argument : void
708 Return : unsigned int
709
710This funtion returns the index of the calling CPU which is used as a
711CPU-specific linear index into blocks of memory (for example while allocating
712per-CPU stacks). This function will be invoked very early in the
713initialization sequence which mandates that this function should be
714implemented in assembly and should not rely on the avalability of a C
Antonio Nino Diaze5846732016-02-08 10:39:42 +0000715runtime environment. This function can clobber x0 - x8 and must preserve
716x9 - x29.
Soby Mathew58523c02015-06-08 12:32:50 +0100717
718This function plays a crucial role in the power domain topology framework in
719PSCI and details of this can be found in [Power Domain Topology Design].
720
721### Function : plat_core_pos_by_mpidr()
722
723 Argument : u_register_t
724 Return : int
725
726This function validates the `MPIDR` of a CPU and converts it to an index,
727which can be used as a CPU-specific linear index into blocks of memory. In
728case the `MPIDR` is invalid, this function returns -1. This function will only
Juan Castillod1786372015-12-14 09:35:25 +0000729be invoked by BL31 after the power domain topology is initialized and can
Soby Mathew58523c02015-06-08 12:32:50 +0100730utilize the C runtime environment. For further details about how ARM Trusted
731Firmware represents the power domain topology and how this relates to the
732linear CPU index, please refer [Power Domain Topology Design].
733
734
735
7362.4 Common optional modifications
Achin Gupta4f6ad662013-10-25 09:08:21 +0100737---------------------------------
738
739The following are helper functions implemented by the firmware that perform
740common platform-specific tasks. A platform may choose to override these
741definitions.
742
Soby Mathew58523c02015-06-08 12:32:50 +0100743### Function : plat_set_my_stack()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100744
Soby Mathew58523c02015-06-08 12:32:50 +0100745 Argument : void
Achin Gupta4f6ad662013-10-25 09:08:21 +0100746 Return : void
747
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000748This function sets the current stack pointer to the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100749has been allocated for the current CPU. For BL images that only require a
750stack for the primary CPU, the UP version of the function is used. The size
751of the stack allocated to each CPU is specified by the platform defined
752constant `PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100753
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000754Common implementations of this function for the UP and MP BL images are
755provided in [plat/common/aarch64/platform_up_stack.S] and
756[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100757
758
Soby Mathew58523c02015-06-08 12:32:50 +0100759### Function : plat_get_my_stack()
Achin Guptac8afc782013-11-25 18:45:02 +0000760
Soby Mathew58523c02015-06-08 12:32:50 +0100761 Argument : void
Soby Mathew4c0d0392016-06-16 14:52:04 +0100762 Return : uintptr_t
Achin Guptac8afc782013-11-25 18:45:02 +0000763
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000764This function returns the base address of the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100765has been allocated for the current CPU. For BL images that only require a
766stack for the primary CPU, the UP version of the function is used. The size
767of the stack allocated to each CPU is specified by the platform defined
768constant `PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000769
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000770Common implementations of this function for the UP and MP BL images are
771provided in [plat/common/aarch64/platform_up_stack.S] and
772[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000773
774
Achin Gupta4f6ad662013-10-25 09:08:21 +0100775### Function : plat_report_exception()
776
777 Argument : unsigned int
778 Return : void
779
780A platform may need to report various information about its status when an
781exception is taken, for example the current exception level, the CPU security
782state (secure/non-secure), the exception type, and so on. This function is
783called in the following circumstances:
784
785* In BL1, whenever an exception is taken.
786* In BL2, whenever an exception is taken.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100787
788The default implementation doesn't do anything, to avoid making assumptions
789about the way the platform displays its status information.
790
791This function receives the exception type as its argument. Possible values for
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000792exceptions types are listed in the [include/common/bl_common.h] header file.
793Note that these constants are not related to any architectural exception code;
794they are just an ARM Trusted Firmware convention.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100795
796
Soby Mathew24fb8382014-08-14 12:22:32 +0100797### Function : plat_reset_handler()
798
799 Argument : void
800 Return : void
801
802A platform may need to do additional initialization after reset. This function
803allows the platform to do the platform specific intializations. Platform
804specific errata workarounds could also be implemented here. The api should
Soby Mathew683f7882015-01-29 12:00:58 +0000805preserve the values of callee saved registers x19 to x29.
Soby Mathew24fb8382014-08-14 12:22:32 +0100806
Yatharth Kochar79a97b22014-11-20 18:09:41 +0000807The default implementation doesn't do anything. If a platform needs to override
Dan Handley4a75b842015-03-19 19:24:43 +0000808the default implementation, refer to the [Firmware Design] for general
Sandrine Bailleux452b7fa2015-05-27 17:14:22 +0100809guidelines.
Soby Mathew24fb8382014-08-14 12:22:32 +0100810
Soby Mathewadd40352014-08-14 12:49:05 +0100811### Function : plat_disable_acp()
812
813 Argument : void
814 Return : void
815
816This api allows a platform to disable the Accelerator Coherency Port (if
817present) during a cluster power down sequence. The default weak implementation
818doesn't do anything. Since this api is called during the power down sequence,
819it has restrictions for stack usage and it can use the registers x0 - x17 as
820scratch registers. It should preserve the value in x18 register as it is used
821by the caller to store the return address.
822
Juan Castillo40fc6cd2015-09-25 15:41:14 +0100823### Function : plat_error_handler()
824
825 Argument : int
826 Return : void
827
828This API is called when the generic code encounters an error situation from
829which it cannot continue. It allows the platform to perform error reporting or
830recovery actions (for example, reset the system). This function must not return.
831
832The parameter indicates the type of error using standard codes from `errno.h`.
833Possible errors reported by the generic code are:
834
835* `-EAUTH`: a certificate or image could not be authenticated (when Trusted
836 Board Boot is enabled)
837* `-ENOENT`: the requested image or certificate could not be found or an IO
838 error was detected
839* `-ENOMEM`: resources exhausted. Trusted Firmware does not use dynamic
840 memory, so this error is usually an indication of an incorrect array size
841
842The default implementation simply spins.
843
Antonio Nino Diaz1c3ea102016-02-01 13:57:25 +0000844### Function : plat_panic_handler()
845
846 Argument : void
847 Return : void
848
849This API is called when the generic code encounters an unexpected error
850situation from which it cannot recover. This function must not return,
851and must be implemented in assembly because it may be called before the C
852environment is initialized.
853
854Note: The address from where it was called is stored in x30 (Link Register).
855
856The default implementation simply spins.
857
Soby Mathew24fb8382014-08-14 12:22:32 +0100858
Achin Gupta4f6ad662013-10-25 09:08:21 +01008593. Modifications specific to a Boot Loader stage
860-------------------------------------------------
861
8623.1 Boot Loader Stage 1 (BL1)
863-----------------------------
864
865BL1 implements the reset vector where execution starts from after a cold or
866warm boot. For each CPU, BL1 is responsible for the following tasks:
867
Vikram Kanigirie452cd82014-05-23 15:56:12 +01008681. Handling the reset as described in section 2.2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100869
8702. In the case of a cold boot and the CPU being the primary CPU, ensuring that
871 only this CPU executes the remaining BL1 code, including loading and passing
872 control to the BL2 stage.
873
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00008743. Identifying and starting the Firmware Update process (if required).
875
8764. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100877 address specified by the platform defined constant `BL2_BASE`.
878
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00008795. Populating a `meminfo` structure with the following information in memory,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100880 accessible by BL2 immediately upon entry.
881
882 meminfo.total_base = Base address of secure RAM visible to BL2
883 meminfo.total_size = Size of secure RAM visible to BL2
884 meminfo.free_base = Base address of secure RAM available for
885 allocation to BL2
886 meminfo.free_size = Size of secure RAM available for allocation to BL2
887
888 BL1 places this `meminfo` structure at the beginning of the free memory
889 available for its use. Since BL1 cannot allocate memory dynamically at the
890 moment, its free memory will be available for BL2's use as-is. However, this
891 means that BL2 must read the `meminfo` structure before it starts using its
892 free memory (this is discussed in Section 3.2).
893
894 In future releases of the ARM Trusted Firmware it will be possible for
895 the platform to decide where it wants to place the `meminfo` structure for
896 BL2.
897
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100898 BL1 implements the `bl1_init_bl2_mem_layout()` function to populate the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100899 BL2 `meminfo` structure. The platform may override this implementation, for
900 example if the platform wants to restrict the amount of memory visible to
901 BL2. Details of how to do this are given below.
902
903The following functions need to be implemented by the platform port to enable
904BL1 to perform the above tasks.
905
906
Dan Handley4a75b842015-03-19 19:24:43 +0000907### Function : bl1_early_platform_setup() [mandatory]
908
909 Argument : void
910 Return : void
911
912This function executes with the MMU and data caches disabled. It is only called
913by the primary CPU.
914
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +0000915On ARM standard platforms, this function:
916
917* Enables a secure instance of SP805 to act as the Trusted Watchdog.
918
919* Initializes a UART (PL011 console), which enables access to the `printf`
920 family of functions in BL1.
921
922* Enables issuing of snoop and DVM (Distributed Virtual Memory) requests to
923 the CCI slave interface corresponding to the cluster that includes the
924 primary CPU.
Dan Handley4a75b842015-03-19 19:24:43 +0000925
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100926### Function : bl1_plat_arch_setup() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100927
928 Argument : void
929 Return : void
930
Achin Gupta4f6ad662013-10-25 09:08:21 +0100931This function performs any platform-specific and architectural setup that the
Dan Handley4a75b842015-03-19 19:24:43 +0000932platform requires. Platform-specific setup might include configuration of
933memory controllers and the interconnect.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100934
Dan Handley4a75b842015-03-19 19:24:43 +0000935In ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100936
937This function helps fulfill requirement 2 above.
938
939
940### Function : bl1_platform_setup() [mandatory]
941
942 Argument : void
943 Return : void
944
945This function executes with the MMU and data caches enabled. It is responsible
946for performing any remaining platform-specific setup that can occur after the
947MMU and data cache have been enabled.
948
Dan Handley4a75b842015-03-19 19:24:43 +0000949In ARM standard platforms, this function initializes the storage abstraction
950layer used to load the next bootloader image.
Harry Liebeld265bd72014-01-31 19:04:10 +0000951
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000952This function helps fulfill requirement 4 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100953
954
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000955### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100956
957 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000958 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100959
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000960This function should only be called on the cold boot path. It executes with the
961MMU and data caches enabled. The pointer returned by this function must point to
962a `meminfo` structure containing the extents and availability of secure RAM for
963the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100964
965 meminfo.total_base = Base address of secure RAM visible to BL1
966 meminfo.total_size = Size of secure RAM visible to BL1
967 meminfo.free_base = Base address of secure RAM available for allocation
968 to BL1
969 meminfo.free_size = Size of secure RAM available for allocation to BL1
970
971This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
972populates a similar structure to tell BL2 the extents of memory available for
973its own use.
974
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000975This function helps fulfill requirements 4 and 5 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100976
977
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100978### Function : bl1_init_bl2_mem_layout() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100979
Soby Mathew4c0d0392016-06-16 14:52:04 +0100980 Argument : meminfo *, meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100981 Return : void
982
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100983BL1 needs to tell the next stage the amount of secure RAM available
984for it to use. This information is populated in a `meminfo`
Achin Gupta4f6ad662013-10-25 09:08:21 +0100985structure.
986
987Depending upon where BL2 has been loaded in secure RAM (determined by
988`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
989BL1 also ensures that its data sections resident in secure RAM are not visible
Dan Handley4a75b842015-03-19 19:24:43 +0000990to BL2. An illustration of how this is done in ARM standard platforms is given
991in the **Memory layout on ARM development platforms** section in the
992[Firmware Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100993
994
Juan Castilloe3f67122015-10-05 16:59:38 +0100995### Function : bl1_plat_prepare_exit() [optional]
996
Sandrine Bailleux862b5dc2015-11-10 15:01:57 +0000997 Argument : entry_point_info_t *
Juan Castilloe3f67122015-10-05 16:59:38 +0100998 Return : void
999
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00001000This function is called prior to exiting BL1 in response to the
1001`BL1_SMC_RUN_IMAGE` SMC request raised by BL2. It should be used to perform
1002platform specific clean up or bookkeeping operations before transferring
1003control to the next image. It receives the address of the `entry_point_info_t`
1004structure passed from BL2. This function runs with MMU disabled.
1005
1006### Function : bl1_plat_set_ep_info() [optional]
1007
1008 Argument : unsigned int image_id, entry_point_info_t *ep_info
1009 Return : void
1010
1011This function allows platforms to override `ep_info` for the given `image_id`.
1012
1013The default implementation just returns.
1014
1015### Function : bl1_plat_get_next_image_id() [optional]
1016
1017 Argument : void
1018 Return : unsigned int
1019
1020This and the following function must be overridden to enable the FWU feature.
1021
1022BL1 calls this function after platform setup to identify the next image to be
1023loaded and executed. If the platform returns `BL2_IMAGE_ID` then BL1 proceeds
1024with the normal boot sequence, which loads and executes BL2. If the platform
1025returns a different image id, BL1 assumes that Firmware Update is required.
1026
1027The default implementation always returns `BL2_IMAGE_ID`. The ARM development
1028platforms override this function to detect if firmware update is required, and
1029if so, return the first image in the firmware update process.
1030
1031### Function : bl1_plat_get_image_desc() [optional]
1032
1033 Argument : unsigned int image_id
1034 Return : image_desc_t *
1035
1036BL1 calls this function to get the image descriptor information `image_desc_t`
1037for the provided `image_id` from the platform.
1038
1039The default implementation always returns a common BL2 image descriptor. ARM
1040standard platforms return an image descriptor corresponding to BL2 or one of
1041the firmware update images defined in the Trusted Board Boot Requirements
1042specification.
1043
1044### Function : bl1_plat_fwu_done() [optional]
1045
1046 Argument : unsigned int image_id, uintptr_t image_src,
1047 unsigned int image_size
1048 Return : void
1049
1050BL1 calls this function when the FWU process is complete. It must not return.
1051The platform may override this function to take platform specific action, for
1052example to initiate the normal boot flow.
1053
1054The default implementation spins forever.
1055
1056### Function : bl1_plat_mem_check() [mandatory]
1057
1058 Argument : uintptr_t mem_base, unsigned int mem_size,
1059 unsigned int flags
1060 Return : void
1061
1062BL1 calls this function while handling FWU copy and authenticate SMCs. The
1063platform must ensure that the provided `mem_base` and `mem_size` are mapped into
1064BL1, and that this memory corresponds to either a secure or non-secure memory
1065region as indicated by the security state of the `flags` argument.
1066
1067The default implementation of this function asserts therefore platforms must
1068override it when using the FWU feature.
Juan Castilloe3f67122015-10-05 16:59:38 +01001069
1070
Achin Gupta4f6ad662013-10-25 09:08:21 +010010713.2 Boot Loader Stage 2 (BL2)
1072-----------------------------
1073
1074The BL2 stage is executed only by the primary CPU, which is determined in BL1
1075using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
1076`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
1077
Juan Castillof59821d2015-12-10 15:49:17 +000010781. (Optional) Loading the SCP_BL2 binary image (if present) from platform
1079 provided non-volatile storage. To load the SCP_BL2 image, BL2 makes use of
1080 the `meminfo` returned by the `bl2_plat_get_scp_bl2_meminfo()` function.
1081 The platform also defines the address in memory where SCP_BL2 is loaded
1082 through the optional constant `SCP_BL2_BASE`. BL2 uses this information
1083 to determine if there is enough memory to load the SCP_BL2 image.
1084 Subsequent handling of the SCP_BL2 image is platform-specific and is
1085 implemented in the `bl2_plat_handle_scp_bl2()` function.
1086 If `SCP_BL2_BASE` is not defined then this step is not performed.
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001087
Juan Castillod1786372015-12-14 09:35:25 +000010882. Loading the BL31 binary image into secure RAM from non-volatile storage. To
1089 load the BL31 image, BL2 makes use of the `meminfo` structure passed to it
Harry Liebeld265bd72014-01-31 19:04:10 +00001090 by BL1. This structure allows BL2 to calculate how much secure RAM is
1091 available for its use. The platform also defines the address in secure RAM
Juan Castillod1786372015-12-14 09:35:25 +00001092 where BL31 is loaded through the constant `BL31_BASE`. BL2 uses this
1093 information to determine if there is enough memory to load the BL31 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001094
Juan Castillod1786372015-12-14 09:35:25 +000010953. (Optional) Loading the BL32 binary image (if present) from platform
1096 provided non-volatile storage. To load the BL32 image, BL2 makes use of
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001097 the `meminfo` returned by the `bl2_plat_get_bl32_meminfo()` function.
Juan Castillod1786372015-12-14 09:35:25 +00001098 The platform also defines the address in memory where BL32 is loaded
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001099 through the optional constant `BL32_BASE`. BL2 uses this information
Juan Castillod1786372015-12-14 09:35:25 +00001100 to determine if there is enough memory to load the BL32 image.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001101 If `BL32_BASE` is not defined then this and the next step is not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +00001102
Juan Castillod1786372015-12-14 09:35:25 +000011034. (Optional) Arranging to pass control to the BL32 image (if present) that
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001104 has been pre-loaded at `BL32_BASE`. BL2 populates an `entry_point_info`
Dan Handley1151c822014-04-15 11:38:38 +01001105 structure in memory provided by the platform with information about how
Juan Castillod1786372015-12-14 09:35:25 +00001106 BL31 should pass control to the BL32 image.
Achin Guptaa3050ed2014-02-19 17:52:35 +00001107
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +000011085. (Optional) Loading the normal world BL33 binary image (if not loaded by
1109 other means) into non-secure DRAM from platform storage and arranging for
1110 BL31 to pass control to this image. This address is determined using the
1111 `plat_get_ns_image_entrypoint()` function described below.
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001112
11136. BL2 populates an `entry_point_info` structure in memory provided by the
Juan Castillod1786372015-12-14 09:35:25 +00001114 platform with information about how BL31 should pass control to the
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001115 other BL images.
1116
Achin Gupta4f6ad662013-10-25 09:08:21 +01001117The following functions must be implemented by the platform port to enable BL2
1118to perform the above tasks.
1119
1120
1121### Function : bl2_early_platform_setup() [mandatory]
1122
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001123 Argument : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001124 Return : void
1125
1126This function executes with the MMU and data caches disabled. It is only called
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001127by the primary CPU. The arguments to this function is the address of the
1128`meminfo` structure populated by BL1.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001129
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001130The platform may copy the contents of the `meminfo` structure into a private
Achin Gupta4f6ad662013-10-25 09:08:21 +01001131variable as the original memory may be subsequently overwritten by BL2. The
1132copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +00001133`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001134
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001135On ARM standard platforms, this function also:
1136
1137* Initializes a UART (PL011 console), which enables access to the `printf`
1138 family of functions in BL2.
1139
1140* Initializes the storage abstraction layer used to load further bootloader
1141 images. It is necessary to do this early on platforms with a SCP_BL2 image,
1142 since the later `bl2_platform_setup` must be done after SCP_BL2 is loaded.
Dan Handley4a75b842015-03-19 19:24:43 +00001143
Achin Gupta4f6ad662013-10-25 09:08:21 +01001144
1145### Function : bl2_plat_arch_setup() [mandatory]
1146
1147 Argument : void
1148 Return : void
1149
1150This function executes with the MMU and data caches disabled. It is only called
1151by the primary CPU.
1152
1153The purpose of this function is to perform any architectural initialization
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001154that varies across platforms.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001155
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001156On ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001157
1158### Function : bl2_platform_setup() [mandatory]
1159
1160 Argument : void
1161 Return : void
1162
1163This function may execute with the MMU and data caches enabled if the platform
1164port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
1165called by the primary CPU.
1166
Achin Guptae4d084e2014-02-19 17:18:23 +00001167The purpose of this function is to perform any platform initialization
Dan Handley4a75b842015-03-19 19:24:43 +00001168specific to BL2.
Harry Liebelce19cf12014-04-01 19:28:07 +01001169
Dan Handley4a75b842015-03-19 19:24:43 +00001170In ARM standard platforms, this function performs security setup, including
1171configuration of the TrustZone controller to allow non-secure masters access
1172to most of DRAM. Part of DRAM is reserved for secure world use.
Harry Liebeld265bd72014-01-31 19:04:10 +00001173
Achin Gupta4f6ad662013-10-25 09:08:21 +01001174
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001175### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001176
1177 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001178 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001179
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001180This function should only be called on the cold boot path. It may execute with
1181the MMU and data caches enabled if the platform port does the necessary
1182initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001183
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001184The purpose of this function is to return a pointer to a `meminfo` structure
1185populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +01001186`bl2_early_platform_setup()` above.
1187
1188
Juan Castillof59821d2015-12-10 15:49:17 +00001189### Function : bl2_plat_get_scp_bl2_meminfo() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001190
1191 Argument : meminfo *
1192 Return : void
1193
1194This function is used to get the memory limits where BL2 can load the
Juan Castillof59821d2015-12-10 15:49:17 +00001195SCP_BL2 image. The meminfo provided by this is used by load_image() to
1196validate whether the SCP_BL2 image can be loaded within the given
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001197memory from the given base.
1198
1199
Juan Castillof59821d2015-12-10 15:49:17 +00001200### Function : bl2_plat_handle_scp_bl2() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001201
1202 Argument : image_info *
1203 Return : int
1204
Juan Castillof59821d2015-12-10 15:49:17 +00001205This function is called after loading SCP_BL2 image and it is used to perform
1206any platform-specific actions required to handle the SCP firmware. Typically it
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001207transfers the image into SCP memory using a platform-specific protocol and waits
1208until SCP executes it and signals to the Application Processor (AP) for BL2
1209execution to continue.
1210
1211This function returns 0 on success, a negative error code otherwise.
1212
1213
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001214### Function : bl2_plat_get_bl31_params() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +00001215
1216 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001217 Return : bl31_params *
Harry Liebeld265bd72014-01-31 19:04:10 +00001218
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001219BL2 platform code needs to return a pointer to a `bl31_params` structure it
Juan Castillod1786372015-12-14 09:35:25 +00001220will use for passing information to BL31. The `bl31_params` structure carries
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001221the following information.
1222 - Header describing the version information for interpreting the bl31_param
1223 structure
Juan Castillod1786372015-12-14 09:35:25 +00001224 - Information about executing the BL33 image in the `bl33_ep_info` field
1225 - Information about executing the BL32 image in the `bl32_ep_info` field
1226 - Information about the type and extents of BL31 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001227 `bl31_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001228 - Information about the type and extents of BL32 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001229 `bl32_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001230 - Information about the type and extents of BL33 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001231 `bl33_image_info` field
1232
1233The memory pointed by this structure and its sub-structures should be
Juan Castillod1786372015-12-14 09:35:25 +00001234accessible from BL31 initialisation code. BL31 might choose to copy the
1235necessary content, or maintain the structures until BL33 is initialised.
Harry Liebeld265bd72014-01-31 19:04:10 +00001236
1237
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001238### Funtion : bl2_plat_get_bl31_ep_info() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001239
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001240 Argument : void
1241 Return : entry_point_info *
1242
1243BL2 platform code returns a pointer which is used to populate the entry point
Juan Castillod1786372015-12-14 09:35:25 +00001244information for BL31 entry point. The location pointed by it should be
1245accessible from BL1 while processing the synchronous exception to run to BL31.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001246
Dan Handley4a75b842015-03-19 19:24:43 +00001247In ARM standard platforms this is allocated inside a bl2_to_bl31_params_mem
1248structure in BL2 memory.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001249
1250
1251### Function : bl2_plat_set_bl31_ep_info() [mandatory]
1252
1253 Argument : image_info *, entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001254 Return : void
1255
Juan Castillod1786372015-12-14 09:35:25 +00001256In the normal boot flow, this function is called after loading BL31 image and
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001257it can be used to overwrite the entry point set by loader and also set the
Juan Castillod1786372015-12-14 09:35:25 +00001258security state and SPSR which represents the entry point system state for BL31.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001259
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001260When booting an EL3 payload instead, this function is called after populating
1261its entry point address and can be used for the same purpose for the payload
1262image. It receives a null pointer as its first argument in this case.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001263
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001264### Function : bl2_plat_set_bl32_ep_info() [mandatory]
1265
1266 Argument : image_info *, entry_point_info *
1267 Return : void
1268
Juan Castillod1786372015-12-14 09:35:25 +00001269This function is called after loading BL32 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001270overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001271and SPSR which represents the entry point system state for BL32.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001272
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001273
1274### Function : bl2_plat_set_bl33_ep_info() [mandatory]
1275
1276 Argument : image_info *, entry_point_info *
1277 Return : void
1278
Juan Castillod1786372015-12-14 09:35:25 +00001279This function is called after loading BL33 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001280overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001281and SPSR which represents the entry point system state for BL33.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001282
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00001283In the preloaded BL33 alternative boot flow, this function is called after
1284populating its entry point address. It is passed a null pointer as its first
1285argument in this case.
1286
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001287
1288### Function : bl2_plat_get_bl32_meminfo() [mandatory]
1289
1290 Argument : meminfo *
1291 Return : void
1292
1293This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001294BL32 image. The meminfo provided by this is used by load_image() to
1295validate whether the BL32 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001296memory from the given base.
1297
1298### Function : bl2_plat_get_bl33_meminfo() [mandatory]
1299
1300 Argument : meminfo *
1301 Return : void
1302
1303This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001304BL33 image. The meminfo provided by this is used by load_image() to
1305validate whether the BL33 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001306memory from the given base.
1307
Antonio Nino Diaz68450a62016-04-06 17:31:57 +01001308This function isn't needed if either `PRELOADED_BL33_BASE` or `EL3_PAYLOAD_BASE`
1309build options are used.
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00001310
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001311### Function : bl2_plat_flush_bl31_params() [mandatory]
1312
1313 Argument : void
1314 Return : void
1315
1316Once BL2 has populated all the structures that needs to be read by BL1
Juan Castillod1786372015-12-14 09:35:25 +00001317and BL31 including the bl31_params structures and its sub-structures,
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001318the bl31_ep_info structure and any platform specific data. It flushes
1319all these data to the main memory so that it is available when we jump to
1320later Bootloader stages with MMU off
Achin Gupta4f6ad662013-10-25 09:08:21 +01001321
1322### Function : plat_get_ns_image_entrypoint() [mandatory]
1323
1324 Argument : void
Soby Mathewa0ad6012016-03-23 10:11:10 +00001325 Return : uintptr_t
Achin Gupta4f6ad662013-10-25 09:08:21 +01001326
1327As previously described, BL2 is responsible for arranging for control to be
Juan Castillod1786372015-12-14 09:35:25 +00001328passed to a normal world BL image through BL31. This function returns the
1329entrypoint of that image, which BL31 uses to jump to it.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001330
Juan Castillod1786372015-12-14 09:35:25 +00001331BL2 is responsible for loading the normal world BL33 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001332
Antonio Nino Diaz68450a62016-04-06 17:31:57 +01001333This function isn't needed if either `PRELOADED_BL33_BASE` or `EL3_PAYLOAD_BASE`
1334build options are used.
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00001335
Achin Gupta4f6ad662013-10-25 09:08:21 +01001336
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000013373.3 FWU Boot Loader Stage 2 (BL2U)
1338----------------------------------
1339
1340The AP Firmware Updater Configuration, BL2U, is an optional part of the FWU
1341process and is executed only by the primary CPU. BL1 passes control to BL2U at
1342`BL2U_BASE`. BL2U executes in Secure-EL1 and is responsible for:
1343
13441. (Optional) Transfering the optional SCP_BL2U binary image from AP secure
1345 memory to SCP RAM. BL2U uses the SCP_BL2U `image_info` passed by BL1.
1346 `SCP_BL2U_BASE` defines the address in AP secure memory where SCP_BL2U
1347 should be copied from. Subsequent handling of the SCP_BL2U image is
1348 implemented by the platform specific `bl2u_plat_handle_scp_bl2u()` function.
1349 If `SCP_BL2U_BASE` is not defined then this step is not performed.
1350
13512. Any platform specific setup required to perform the FWU process. For
1352 example, ARM standard platforms initialize the TZC controller so that the
1353 normal world can access DDR memory.
1354
1355The following functions must be implemented by the platform port to enable
1356BL2U to perform the tasks mentioned above.
1357
1358### Function : bl2u_early_platform_setup() [mandatory]
1359
1360 Argument : meminfo *mem_info, void *plat_info
1361 Return : void
1362
1363This function executes with the MMU and data caches disabled. It is only
1364called by the primary CPU. The arguments to this function is the address
1365of the `meminfo` structure and platform specific info provided by BL1.
1366
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001367The platform may copy the contents of the `mem_info` and `plat_info` into
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00001368private storage as the original memory may be subsequently overwritten by BL2U.
1369
1370On ARM CSS platforms `plat_info` is interpreted as an `image_info_t` structure,
1371to extract SCP_BL2U image information, which is then copied into a private
1372variable.
1373
1374### Function : bl2u_plat_arch_setup() [mandatory]
1375
1376 Argument : void
1377 Return : void
1378
1379This function executes with the MMU and data caches disabled. It is only
1380called by the primary CPU.
1381
1382The purpose of this function is to perform any architectural initialization
1383that varies across platforms, for example enabling the MMU (since the memory
1384map differs across platforms).
1385
1386### Function : bl2u_platform_setup() [mandatory]
1387
1388 Argument : void
1389 Return : void
1390
1391This function may execute with the MMU and data caches enabled if the platform
1392port does the necessary initialization in `bl2u_plat_arch_setup()`. It is only
1393called by the primary CPU.
1394
1395The purpose of this function is to perform any platform initialization
1396specific to BL2U.
1397
1398In ARM standard platforms, this function performs security setup, including
1399configuration of the TrustZone controller to allow non-secure masters access
1400to most of DRAM. Part of DRAM is reserved for secure world use.
1401
1402### Function : bl2u_plat_handle_scp_bl2u() [optional]
1403
1404 Argument : void
1405 Return : int
1406
1407This function is used to perform any platform-specific actions required to
1408handle the SCP firmware. Typically it transfers the image into SCP memory using
1409a platform-specific protocol and waits until SCP executes it and signals to the
1410Application Processor (AP) for BL2U execution to continue.
1411
1412This function returns 0 on success, a negative error code otherwise.
1413This function is included if SCP_BL2U_BASE is defined.
1414
1415
14163.4 Boot Loader Stage 3-1 (BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001417---------------------------------
1418
Juan Castillod1786372015-12-14 09:35:25 +00001419During cold boot, the BL31 stage is executed only by the primary CPU. This is
Achin Gupta4f6ad662013-10-25 09:08:21 +01001420determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
Juan Castillod1786372015-12-14 09:35:25 +00001421control to BL31 at `BL31_BASE`. During warm boot, BL31 is executed by all
1422CPUs. BL31 executes at EL3 and is responsible for:
Achin Gupta4f6ad662013-10-25 09:08:21 +01001423
14241. Re-initializing all architectural and platform state. Although BL1 performs
Juan Castillod1786372015-12-14 09:35:25 +00001425 some of this initialization, BL31 remains resident in EL3 and must ensure
Achin Gupta4f6ad662013-10-25 09:08:21 +01001426 that EL3 architectural and platform state is completely initialized. It
1427 should make no assumptions about the system state when it receives control.
1428
14292. Passing control to a normal world BL image, pre-loaded at a platform-
Juan Castillod1786372015-12-14 09:35:25 +00001430 specific address by BL2. BL31 uses the `entry_point_info` structure that BL2
Achin Gupta4f6ad662013-10-25 09:08:21 +01001431 populated in memory to do this.
1432
Juan Castillod1786372015-12-14 09:35:25 +000014333. Providing runtime firmware services. Currently, BL31 only implements a
Achin Gupta4f6ad662013-10-25 09:08:21 +01001434 subset of the Power State Coordination Interface (PSCI) API as a runtime
1435 service. See Section 3.3 below for details of porting the PSCI
1436 implementation.
1437
Juan Castillod1786372015-12-14 09:35:25 +000014384. Optionally passing control to the BL32 image, pre-loaded at a platform-
1439 specific address by BL2. BL31 exports a set of apis that allow runtime
Achin Gupta35ca3512014-02-19 17:58:33 +00001440 services to specify the security state in which the next image should be
Juan Castillod1786372015-12-14 09:35:25 +00001441 executed and run the corresponding image. BL31 uses the `entry_point_info`
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001442 structure populated by BL2 to do this.
1443
Juan Castillod1786372015-12-14 09:35:25 +00001444If BL31 is a reset vector, It also needs to handle the reset as specified in
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001445section 2.2 before the tasks described above.
Achin Gupta35ca3512014-02-19 17:58:33 +00001446
Juan Castillod1786372015-12-14 09:35:25 +00001447The following functions must be implemented by the platform port to enable BL31
Achin Gupta4f6ad662013-10-25 09:08:21 +01001448to perform the above tasks.
1449
1450
1451### Function : bl31_early_platform_setup() [mandatory]
1452
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001453 Argument : bl31_params *, void *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001454 Return : void
1455
1456This function executes with the MMU and data caches disabled. It is only called
1457by the primary CPU. The arguments to this function are:
1458
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001459* The address of the `bl31_params` structure populated by BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001460* An opaque pointer that the platform may use as needed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001461
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001462The platform can copy the contents of the `bl31_params` structure and its
1463sub-structures into private variables if the original memory may be
Juan Castillod1786372015-12-14 09:35:25 +00001464subsequently overwritten by BL31 and similarly the `void *` pointing
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001465to the platform data also needs to be saved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001466
Dan Handley4a75b842015-03-19 19:24:43 +00001467In ARM standard platforms, BL2 passes a pointer to a `bl31_params` structure
Juan Castillod1786372015-12-14 09:35:25 +00001468in BL2 memory. BL31 copies the information in this pointer to internal data
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001469structures. It also performs the following:
1470
1471* Initialize a UART (PL011 console), which enables access to the `printf`
1472 family of functions in BL31.
1473
1474* Enable issuing of snoop and DVM (Distributed Virtual Memory) requests to the
1475 CCI slave interface corresponding to the cluster that includes the primary
1476 CPU.
Dan Handley4a75b842015-03-19 19:24:43 +00001477
Achin Gupta4f6ad662013-10-25 09:08:21 +01001478
1479### Function : bl31_plat_arch_setup() [mandatory]
1480
1481 Argument : void
1482 Return : void
1483
1484This function executes with the MMU and data caches disabled. It is only called
1485by the primary CPU.
1486
1487The purpose of this function is to perform any architectural initialization
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001488that varies across platforms.
1489
1490On ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001491
1492
1493### Function : bl31_platform_setup() [mandatory]
1494
1495 Argument : void
1496 Return : void
1497
1498This function may execute with the MMU and data caches enabled if the platform
1499port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
1500called by the primary CPU.
1501
1502The purpose of this function is to complete platform initialization so that both
Juan Castillod1786372015-12-14 09:35:25 +00001503BL31 runtime services and normal world software can function correctly.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001504
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001505On ARM standard platforms, this function does the following:
1506
1507* Initialize the generic interrupt controller.
1508
1509 Depending on the GIC driver selected by the platform, the appropriate GICv2
1510 or GICv3 initialization will be done, which mainly consists of:
1511
1512 - Enable secure interrupts in the GIC CPU interface.
1513 - Disable the legacy interrupt bypass mechanism.
1514 - Configure the priority mask register to allow interrupts of all priorities
1515 to be signaled to the CPU interface.
1516 - Mark SGIs 8-15 and the other secure interrupts on the platform as secure.
1517 - Target all secure SPIs to CPU0.
1518 - Enable these secure interrupts in the GIC distributor.
1519 - Configure all other interrupts as non-secure.
1520 - Enable signaling of secure interrupts in the GIC distributor.
1521
1522* Enable system-level implementation of the generic timer counter through the
1523 memory mapped interface.
1524
1525* Grant access to the system counter timer module
1526
1527* Initialize the power controller device.
1528
1529 In particular, initialise the locks that prevent concurrent accesses to the
1530 power controller device.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001531
1532
Soby Mathew78e61612015-12-09 11:28:43 +00001533### Function : bl31_plat_runtime_setup() [optional]
1534
1535 Argument : void
1536 Return : void
1537
1538The purpose of this function is allow the platform to perform any BL31 runtime
1539setup just prior to BL31 exit during cold boot. The default weak
1540implementation of this function will invoke `console_uninit()` which will
1541suppress any BL31 runtime logs.
1542
Soby Mathew080225d2015-12-09 11:38:43 +00001543In ARM Standard platforms, this function will initialize the BL31 runtime
1544console which will cause all further BL31 logs to be output to the
1545runtime console.
1546
Soby Mathew78e61612015-12-09 11:28:43 +00001547
Achin Gupta4f6ad662013-10-25 09:08:21 +01001548### Function : bl31_get_next_image_info() [mandatory]
1549
Achin Gupta35ca3512014-02-19 17:58:33 +00001550 Argument : unsigned int
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001551 Return : entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001552
1553This function may execute with the MMU and data caches enabled if the platform
1554port does the necessary initializations in `bl31_plat_arch_setup()`.
1555
1556This function is called by `bl31_main()` to retrieve information provided by
Juan Castillod1786372015-12-14 09:35:25 +00001557BL2 for the next image in the security state specified by the argument. BL31
Achin Gupta35ca3512014-02-19 17:58:33 +00001558uses this information to pass control to that image in the specified security
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001559state. This function must return a pointer to the `entry_point_info` structure
Achin Gupta35ca3512014-02-19 17:58:33 +00001560(that was copied during `bl31_early_platform_setup()`) if the image exists. It
1561should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001562
Antonio Nino Diazd4486392016-05-18 16:53:31 +01001563### Function : plat_get_syscnt_freq2() [mandatory]
Dan Handley4a75b842015-03-19 19:24:43 +00001564
1565 Argument : void
Antonio Nino Diazd4486392016-05-18 16:53:31 +01001566 Return : unsigned int
Dan Handley4a75b842015-03-19 19:24:43 +00001567
1568This function is used by the architecture setup code to retrieve the counter
1569frequency for the CPU's generic timer. This value will be programmed into the
1570`CNTFRQ_EL0` register. In ARM standard platforms, it returns the base frequency
1571of the system counter, which is retrieved from the first entry in the frequency
1572modes table.
1573
Achin Gupta4f6ad662013-10-25 09:08:21 +01001574
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001575### #define : PLAT_PERCPU_BAKERY_LOCK_SIZE [optional]
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001576
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001577 When `USE_COHERENT_MEM = 0`, this constant defines the total memory (in
1578 bytes) aligned to the cache line boundary that should be allocated per-cpu to
1579 accommodate all the bakery locks.
1580
1581 If this constant is not defined when `USE_COHERENT_MEM = 0`, the linker
1582 calculates the size of the `bakery_lock` input section, aligns it to the
1583 nearest `CACHE_WRITEBACK_GRANULE`, multiplies it with `PLATFORM_CORE_COUNT`
1584 and stores the result in a linker symbol. This constant prevents a platform
1585 from relying on the linker and provide a more efficient mechanism for
1586 accessing per-cpu bakery lock information.
1587
1588 If this constant is defined and its value is not equal to the value
1589 calculated by the linker then a link time assertion is raised. A compile time
1590 assertion is raised if the value of the constant is not aligned to the cache
1591 line boundary.
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001592
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000015933.5 Power State Coordination Interface (in BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001594------------------------------------------------
1595
1596The ARM Trusted Firmware's implementation of the PSCI API is based around the
Soby Mathew58523c02015-06-08 12:32:50 +01001597concept of a _power domain_. A _power domain_ is a CPU or a logical group of
1598CPUs which share some state on which power management operations can be
1599performed as specified by [PSCI]. Each CPU in the system is assigned a cpu
1600index which is a unique number between `0` and `PLATFORM_CORE_COUNT - 1`.
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00001601The _power domains_ are arranged in a hierarchical tree structure and
Soby Mathew58523c02015-06-08 12:32:50 +01001602each _power domain_ can be identified in a system by the cpu index of any CPU
1603that is part of that domain and a _power domain level_. A processing element
1604(for example, a CPU) is at level 0. If the _power domain_ node above a CPU is
1605a logical grouping of CPUs that share some state, then level 1 is that group
1606of CPUs (for example, a cluster), and level 2 is a group of clusters
1607(for example, the system). More details on the power domain topology and its
1608organization can be found in [Power Domain Topology Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +01001609
Juan Castillod1786372015-12-14 09:35:25 +00001610BL31's platform initialization code exports a pointer to the platform-specific
Achin Gupta4f6ad662013-10-25 09:08:21 +01001611power management operations required for the PSCI implementation to function
Soby Mathew58523c02015-06-08 12:32:50 +01001612correctly. This information is populated in the `plat_psci_ops` structure. The
1613PSCI implementation calls members of the `plat_psci_ops` structure for performing
1614power management operations on the power domains. For example, the target
1615CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `pwr_domain_on()`
1616handler (if present) is called for the CPU power domain.
1617
1618The `power-state` parameter of a PSCI `CPU_SUSPEND` call can be used to
1619describe composite power states specific to a platform. The PSCI implementation
1620defines a generic representation of the power-state parameter viz which is an
1621array of local power states where each index corresponds to a power domain
1622level. Each entry contains the local power state the power domain at that power
1623level could enter. It depends on the `validate_power_state()` handler to
1624convert the power-state parameter (possibly encoding a composite power state)
1625passed in a PSCI `CPU_SUSPEND` call to this representation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001626
1627The following functions must be implemented to initialize PSCI functionality in
1628the ARM Trusted Firmware.
1629
1630
Soby Mathew58523c02015-06-08 12:32:50 +01001631### Function : plat_get_target_pwr_state() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001632
Soby Mathew58523c02015-06-08 12:32:50 +01001633 Argument : unsigned int, const plat_local_state_t *, unsigned int
1634 Return : plat_local_state_t
Achin Gupta4f6ad662013-10-25 09:08:21 +01001635
Soby Mathew58523c02015-06-08 12:32:50 +01001636The PSCI generic code uses this function to let the platform participate in
1637state coordination during a power management operation. The function is passed
1638a pointer to an array of platform specific local power state `states` (second
1639argument) which contains the requested power state for each CPU at a particular
1640power domain level `lvl` (first argument) within the power domain. The function
1641is expected to traverse this array of upto `ncpus` (third argument) and return
1642a coordinated target power state by the comparing all the requested power
1643states. The target power state should not be deeper than any of the requested
1644power states.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001645
Soby Mathew58523c02015-06-08 12:32:50 +01001646A weak definition of this API is provided by default wherein it assumes
1647that the platform assigns a local state value in order of increasing depth
1648of the power state i.e. for two power states X & Y, if X < Y
1649then X represents a shallower power state than Y. As a result, the
1650coordinated target local power state for a power domain will be the minimum
1651of the requested local power state values.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001652
1653
Soby Mathew58523c02015-06-08 12:32:50 +01001654### Function : plat_get_power_domain_tree_desc() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001655
Soby Mathew58523c02015-06-08 12:32:50 +01001656 Argument : void
1657 Return : const unsigned char *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001658
Soby Mathew58523c02015-06-08 12:32:50 +01001659This function returns a pointer to the byte array containing the power domain
1660topology tree description. The format and method to construct this array are
Juan Castillod1786372015-12-14 09:35:25 +00001661described in [Power Domain Topology Design]. The BL31 PSCI initilization code
Soby Mathew58523c02015-06-08 12:32:50 +01001662requires this array to be described by the platform, either statically or
1663dynamically, to initialize the power domain topology tree. In case the array
1664is populated dynamically, then plat_core_pos_by_mpidr() and
1665plat_my_core_pos() should also be implemented suitably so that the topology
1666tree description matches the CPU indices returned by these APIs. These APIs
1667together form the platform interface for the PSCI topology framework.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001668
1669
Soby Mathew58523c02015-06-08 12:32:50 +01001670## Function : plat_setup_psci_ops() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001671
Soby Mathew58523c02015-06-08 12:32:50 +01001672 Argument : uintptr_t, const plat_psci_ops **
Achin Gupta4f6ad662013-10-25 09:08:21 +01001673 Return : int
1674
1675This function may execute with the MMU and data caches enabled if the platform
1676port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1677called by the primary CPU.
1678
Soby Mathew58523c02015-06-08 12:32:50 +01001679This function is called by PSCI initialization code. Its purpose is to let
1680the platform layer know about the warm boot entrypoint through the
1681`sec_entrypoint` (first argument) and to export handler routines for
1682platform-specific psci power management actions by populating the passed
Juan Castillod1786372015-12-14 09:35:25 +00001683pointer with a pointer to BL31's private `plat_psci_ops` structure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001684
1685A description of each member of this structure is given below. Please refer to
Dan Handley4a75b842015-03-19 19:24:43 +00001686the ARM FVP specific implementation of these handlers in
Soby Mathew58523c02015-06-08 12:32:50 +01001687[plat/arm/board/fvp/fvp_pm.c] as an example. For each PSCI function that the
1688platform wants to support, the associated operation or operations in this
1689structure must be provided and implemented (Refer section 4 of
1690[Firmware Design] for the PSCI API supported in Trusted Firmware). To disable
1691a PSCI function in a platform port, the operation should be removed from this
1692structure instead of providing an empty implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001693
Soby Mathew58523c02015-06-08 12:32:50 +01001694#### plat_psci_ops.cpu_standby()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001695
Soby Mathew58523c02015-06-08 12:32:50 +01001696Perform the platform-specific actions to enter the standby state for a cpu
1697indicated by the passed argument. This provides a fast path for CPU standby
1698wherein overheads of PSCI state management and lock acquistion is avoided.
1699For this handler to be invoked by the PSCI `CPU_SUSPEND` API implementation,
1700the suspend state type specified in the `power-state` parameter should be
1701STANDBY and the target power domain level specified should be the CPU. The
1702handler should put the CPU into a low power retention state (usually by
1703issuing a wfi instruction) and ensure that it can be woken up from that
1704state by a normal interrupt. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001705
Soby Mathew58523c02015-06-08 12:32:50 +01001706#### plat_psci_ops.pwr_domain_on()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001707
Soby Mathew58523c02015-06-08 12:32:50 +01001708Perform the platform specific actions to power on a CPU, specified
1709by the `MPIDR` (first argument). The generic code expects the platform to
1710return PSCI_E_SUCCESS on success or PSCI_E_INTERN_FAIL for any failure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001711
Soby Mathew58523c02015-06-08 12:32:50 +01001712#### plat_psci_ops.pwr_domain_off()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001713
Soby Mathew58523c02015-06-08 12:32:50 +01001714Perform the platform specific actions to prepare to power off the calling CPU
1715and its higher parent power domain levels as indicated by the `target_state`
1716(first argument). It is called by the PSCI `CPU_OFF` API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001717
Soby Mathew58523c02015-06-08 12:32:50 +01001718The `target_state` encodes the platform coordinated target local power states
1719for the CPU power domain and its parent power domain levels. The handler
1720needs to perform power management operation corresponding to the local state
1721at each power level.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001722
Soby Mathew58523c02015-06-08 12:32:50 +01001723For this handler, the local power state for the CPU power domain will be a
1724power down state where as it could be either power down, retention or run state
1725for the higher power domain levels depending on the result of state
1726coordination. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001727
Soby Mathew58523c02015-06-08 12:32:50 +01001728#### plat_psci_ops.pwr_domain_suspend()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001729
Soby Mathew58523c02015-06-08 12:32:50 +01001730Perform the platform specific actions to prepare to suspend the calling
1731CPU and its higher parent power domain levels as indicated by the
1732`target_state` (first argument). It is called by the PSCI `CPU_SUSPEND`
1733API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001734
Soby Mathew58523c02015-06-08 12:32:50 +01001735The `target_state` has a similar meaning as described in
1736the `pwr_domain_off()` operation. It encodes the platform coordinated
1737target local power states for the CPU power domain and its parent
1738power domain levels. The handler needs to perform power management operation
1739corresponding to the local state at each power level. The generic code
1740expects the handler to succeed.
1741
1742The difference between turning a power domain off versus suspending it
1743is that in the former case, the power domain is expected to re-initialize
1744its state when it is next powered on (see `pwr_domain_on_finish()`). In the
1745latter case, the power domain is expected to save enough state so that it can
Achin Gupta4f6ad662013-10-25 09:08:21 +01001746resume execution by restoring this state when its powered on (see
Soby Mathew58523c02015-06-08 12:32:50 +01001747`pwr_domain_suspend_finish()`).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001748
Soby Mathewac1cc8e2016-04-27 14:46:28 +01001749#### plat_psci_ops.pwr_domain_pwr_down_wfi()
1750
1751This is an optional function and, if implemented, is expected to perform
1752platform specific actions including the `wfi` invocation which allows the
1753CPU to powerdown. Since this function is invoked outside the PSCI locks,
1754the actions performed in this hook must be local to the CPU or the platform
1755must ensure that races between multiple CPUs cannot occur.
1756
1757The `target_state` has a similar meaning as described in the `pwr_domain_off()`
1758operation and it encodes the platform coordinated target local power states for
1759the CPU power domain and its parent power domain levels. This function must
1760not return back to the caller.
1761
1762If this function is not implemented by the platform, PSCI generic
1763implementation invokes `psci_power_down_wfi()` for power down.
1764
Soby Mathew58523c02015-06-08 12:32:50 +01001765#### plat_psci_ops.pwr_domain_on_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001766
1767This function is called by the PSCI implementation after the calling CPU is
1768powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1769It performs the platform-specific setup required to initialize enough state for
1770this CPU to enter the normal world and also provide secure runtime firmware
1771services.
1772
Soby Mathew58523c02015-06-08 12:32:50 +01001773The `target_state` (first argument) is the prior state of the power domains
1774immediately before the CPU was turned on. It indicates which power domains
1775above the CPU might require initialization due to having previously been in
1776low power states. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001777
Soby Mathew58523c02015-06-08 12:32:50 +01001778#### plat_psci_ops.pwr_domain_suspend_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001779
1780This function is called by the PSCI implementation after the calling CPU is
1781powered on and released from reset in response to an asynchronous wakeup
1782event, for example a timer interrupt that was programmed by the CPU during the
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001783`CPU_SUSPEND` call or `SYSTEM_SUSPEND` call. It performs the platform-specific
1784setup required to restore the saved state for this CPU to resume execution
1785in the normal world and also provide secure runtime firmware services.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001786
Soby Mathew58523c02015-06-08 12:32:50 +01001787The `target_state` (first argument) has a similar meaning as described in
1788the `pwr_domain_on_finish()` operation. The generic code expects the platform
1789to succeed.
Soby Mathew539dced2014-10-02 16:56:51 +01001790
Soby Mathew58523c02015-06-08 12:32:50 +01001791#### plat_psci_ops.validate_power_state()
Soby Mathew539dced2014-10-02 16:56:51 +01001792
1793This function is called by the PSCI implementation during the `CPU_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001794call to validate the `power_state` parameter of the PSCI API and if valid,
1795populate it in `req_state` (second argument) array as power domain level
1796specific local states. If the `power_state` is invalid, the platform must
1797return PSCI_E_INVALID_PARAMS as error, which is propagated back to the
1798normal world PSCI client.
Soby Mathew539dced2014-10-02 16:56:51 +01001799
Soby Mathew58523c02015-06-08 12:32:50 +01001800#### plat_psci_ops.validate_ns_entrypoint()
Soby Mathew539dced2014-10-02 16:56:51 +01001801
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001802This function is called by the PSCI implementation during the `CPU_SUSPEND`,
1803`SYSTEM_SUSPEND` and `CPU_ON` calls to validate the non-secure `entry_point`
Soby Mathew58523c02015-06-08 12:32:50 +01001804parameter passed by the normal world. If the `entry_point` is invalid,
1805the platform must return PSCI_E_INVALID_ADDRESS as error, which is
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001806propagated back to the normal world PSCI client.
1807
Soby Mathew58523c02015-06-08 12:32:50 +01001808#### plat_psci_ops.get_sys_suspend_power_state()
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001809
1810This function is called by the PSCI implementation during the `SYSTEM_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001811call to get the `req_state` parameter from platform which encodes the power
1812domain level specific local states to suspend to system affinity level. The
1813`req_state` will be utilized to do the PSCI state coordination and
1814`pwr_domain_suspend()` will be invoked with the coordinated target state to
1815enter system suspend.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001816
Yatharth Kochar170fb932016-05-09 18:26:35 +01001817#### plat_psci_ops.get_pwr_lvl_state_idx()
1818
1819This is an optional function and, if implemented, is invoked by the PSCI
1820implementation to convert the `local_state` (first argument) at a specified
1821`pwr_lvl` (second argument) to an index between 0 and
1822`PLAT_MAX_PWR_LVL_STATES` - 1. This function is only needed if the platform
1823supports more than two local power states at each power domain level, that is
1824`PLAT_MAX_PWR_LVL_STATES` is greater than 2, and needs to account for these
1825local power states.
1826
1827#### plat_psci_ops.translate_power_state_by_mpidr()
1828
1829This is an optional function and, if implemented, verifies the `power_state`
1830(second argument) parameter of the PSCI API corresponding to a target power
1831domain. The target power domain is identified by using both `MPIDR` (first
1832argument) and the power domain level encoded in `power_state`. The power domain
1833level specific local states are to be extracted from `power_state` and be
1834populated in the `output_state` (third argument) array. The functionality
1835is similar to the `validate_power_state` function described above and is
1836envisaged to be used in case the validity of `power_state` depend on the
1837targeted power domain. If the `power_state` is invalid for the targeted power
1838domain, the platform must return PSCI_E_INVALID_PARAMS as error. If this
1839function is not implemented, then the generic implementation relies on
1840`validate_power_state` function to translate the `power_state`.
1841
1842This function can also be used in case the platform wants to support local
1843power state encoding for `power_state` parameter of PSCI_STAT_COUNT/RESIDENCY
1844APIs as described in Section 5.18 of [PSCI].
Achin Gupta4f6ad662013-10-25 09:08:21 +01001845
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000018463.6 Interrupt Management framework (in BL31)
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001847----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00001848BL31 implements an Interrupt Management Framework (IMF) to manage interrupts
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001849generated in either security state and targeted to EL1 or EL2 in the non-secure
1850state or EL3/S-EL1 in the secure state. The design of this framework is
1851described in the [IMF Design Guide]
1852
1853A platform should export the following APIs to support the IMF. The following
Dan Handley4a75b842015-03-19 19:24:43 +00001854text briefly describes each api and its implementation in ARM standard
1855platforms. The API implementation depends upon the type of interrupt controller
Soby Mathew81123e82015-11-23 14:01:21 +00001856present in the platform. ARM standard platform layer supports both [ARM Generic
1857Interrupt Controller version 2.0 (GICv2)][ARM GIC Architecture Specification 2.0]
1858and [3.0 (GICv3)][ARM GIC Architecture Specification 3.0]. Juno builds the ARM
1859Standard layer to use GICv2 and the FVP can be configured to use either GICv2 or
1860GICv3 depending on the build flag `FVP_USE_GIC_DRIVER` (See FVP platform
1861specific build options in [User Guide] for more details).
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001862
1863### Function : plat_interrupt_type_to_line() [mandatory]
1864
1865 Argument : uint32_t, uint32_t
1866 Return : uint32_t
1867
1868The ARM processor signals an interrupt exception either through the IRQ or FIQ
1869interrupt line. The specific line that is signaled depends on how the interrupt
1870controller (IC) reports different interrupt types from an execution context in
1871either security state. The IMF uses this API to determine which interrupt line
1872the platform IC uses to signal each type of interrupt supported by the framework
Soby Mathew81123e82015-11-23 14:01:21 +00001873from a given security state. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001874
1875The first parameter will be one of the `INTR_TYPE_*` values (see [IMF Design
1876Guide]) indicating the target type of the interrupt, the second parameter is the
1877security state of the originating execution context. The return result is the
1878bit position in the `SCR_EL3` register of the respective interrupt trap: IRQ=1,
1879FIQ=2.
1880
Soby Mathew81123e82015-11-23 14:01:21 +00001881In the case of ARM standard platforms using GICv2, S-EL1 interrupts are
1882configured as FIQs and Non-secure interrupts as IRQs from either security
1883state.
1884
1885In the case of ARM standard platforms using GICv3, the interrupt line to be
1886configured depends on the security state of the execution context when the
1887interrupt is signalled and are as follows:
1888* The S-EL1 interrupts are signaled as IRQ in S-EL0/1 context and as FIQ in
1889 NS-EL0/1/2 context.
1890* The Non secure interrupts are signaled as FIQ in S-EL0/1 context and as IRQ
1891 in the NS-EL0/1/2 context.
1892* The EL3 interrupts are signaled as FIQ in both S-EL0/1 and NS-EL0/1/2
1893 context.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001894
1895
1896### Function : plat_ic_get_pending_interrupt_type() [mandatory]
1897
1898 Argument : void
1899 Return : uint32_t
1900
1901This API returns the type of the highest priority pending interrupt at the
1902platform IC. The IMF uses the interrupt type to retrieve the corresponding
1903handler function. `INTR_TYPE_INVAL` is returned when there is no interrupt
1904pending. The valid interrupt types that can be returned are `INTR_TYPE_EL3`,
Soby Mathew81123e82015-11-23 14:01:21 +00001905`INTR_TYPE_S_EL1` and `INTR_TYPE_NS`. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001906
Soby Mathew81123e82015-11-23 14:01:21 +00001907In the case of ARM standard platforms using GICv2, the _Highest Priority
1908Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of
1909the pending interrupt. The type of interrupt depends upon the id value as
1910follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001911
19121. id < 1022 is reported as a S-EL1 interrupt
19132. id = 1022 is reported as a Non-secure interrupt.
19143. id = 1023 is reported as an invalid interrupt type.
1915
Soby Mathew81123e82015-11-23 14:01:21 +00001916In the case of ARM standard platforms using GICv3, the system register
1917`ICC_HPPIR0_EL1`, _Highest Priority Pending group 0 Interrupt Register_,
1918is read to determine the id of the pending interrupt. The type of interrupt
1919depends upon the id value as follows.
1920
19211. id = `PENDING_G1S_INTID` (1020) is reported as a S-EL1 interrupt
19222. id = `PENDING_G1NS_INTID` (1021) is reported as a Non-secure interrupt.
19233. id = `GIC_SPURIOUS_INTERRUPT` (1023) is reported as an invalid interrupt type.
19244. All other interrupt id's are reported as EL3 interrupt.
1925
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001926
1927### Function : plat_ic_get_pending_interrupt_id() [mandatory]
1928
1929 Argument : void
1930 Return : uint32_t
1931
1932This API returns the id of the highest priority pending interrupt at the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00001933platform IC. `INTR_ID_UNAVAILABLE` is returned when there is no interrupt
Soby Mathew54718412015-10-27 10:01:06 +00001934pending.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001935
Soby Mathew81123e82015-11-23 14:01:21 +00001936In the case of ARM standard platforms using GICv2, the _Highest Priority
1937Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of the
1938pending interrupt. The id that is returned by API depends upon the value of
1939the id read from the interrupt controller as follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001940
19411. id < 1022. id is returned as is.
19422. id = 1022. The _Aliased Highest Priority Pending Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00001943 (`GICC_AHPPIR`) is read to determine the id of the non-secure interrupt.
1944 This id is returned by the API.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010019453. id = 1023. `INTR_ID_UNAVAILABLE` is returned.
1946
Soby Mathew81123e82015-11-23 14:01:21 +00001947In the case of ARM standard platforms using GICv3, if the API is invoked from
1948EL3, the system register `ICC_HPPIR0_EL1`, _Highest Priority Pending Interrupt
1949group 0 Register_, is read to determine the id of the pending interrupt. The id
1950that is returned by API depends upon the value of the id read from the
1951interrupt controller as follows.
1952
19531. id < `PENDING_G1S_INTID` (1020). id is returned as is.
19542. id = `PENDING_G1S_INTID` (1020) or `PENDING_G1NS_INTID` (1021). The system
1955 register `ICC_HPPIR1_EL1`, _Highest Priority Pending Interrupt group 1
1956 Register_ is read to determine the id of the group 1 interrupt. This id
1957 is returned by the API as long as it is a valid interrupt id
19583. If the id is any of the special interrupt identifiers,
1959 `INTR_ID_UNAVAILABLE` is returned.
1960
1961When the API invoked from S-EL1 for GICv3 systems, the id read from system
1962register `ICC_HPPIR1_EL1`, _Highest Priority Pending group 1 Interrupt
1963Register_, is returned if is not equal to GIC_SPURIOUS_INTERRUPT (1023) else
1964`INTR_ID_UNAVAILABLE` is returned.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001965
1966### Function : plat_ic_acknowledge_interrupt() [mandatory]
1967
1968 Argument : void
1969 Return : uint32_t
1970
1971This API is used by the CPU to indicate to the platform IC that processing of
1972the highest pending interrupt has begun. It should return the id of the
1973interrupt which is being processed.
1974
Soby Mathew81123e82015-11-23 14:01:21 +00001975This function in ARM standard platforms using GICv2, reads the _Interrupt
1976Acknowledge Register_ (`GICC_IAR`). This changes the state of the highest
1977priority pending interrupt from pending to active in the interrupt controller.
1978It returns the value read from the `GICC_IAR`. This value is the id of the
1979interrupt whose state has been changed.
1980
1981In the case of ARM standard platforms using GICv3, if the API is invoked
1982from EL3, the function reads the system register `ICC_IAR0_EL1`, _Interrupt
1983Acknowledge Register group 0_. If the API is invoked from S-EL1, the function
1984reads the system register `ICC_IAR1_EL1`, _Interrupt Acknowledge Register
1985group 1_. The read changes the state of the highest pending interrupt from
1986pending to active in the interrupt controller. The value read is returned
1987and is the id of the interrupt whose state has been changed.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001988
1989The TSP uses this API to start processing of the secure physical timer
1990interrupt.
1991
1992
1993### Function : plat_ic_end_of_interrupt() [mandatory]
1994
1995 Argument : uint32_t
1996 Return : void
1997
1998This API is used by the CPU to indicate to the platform IC that processing of
1999the interrupt corresponding to the id (passed as the parameter) has
2000finished. The id should be the same as the id returned by the
2001`plat_ic_acknowledge_interrupt()` API.
2002
Dan Handley4a75b842015-03-19 19:24:43 +00002003ARM standard platforms write the id to the _End of Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00002004(`GICC_EOIR`) in case of GICv2, and to `ICC_EOIR0_EL1` or `ICC_EOIR1_EL1`
2005system register in case of GICv3 depending on where the API is invoked from,
2006EL3 or S-EL1. This deactivates the corresponding interrupt in the interrupt
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01002007controller.
2008
2009The TSP uses this API to finish processing of the secure physical timer
2010interrupt.
2011
2012
2013### Function : plat_ic_get_interrupt_type() [mandatory]
2014
2015 Argument : uint32_t
2016 Return : uint32_t
2017
2018This API returns the type of the interrupt id passed as the parameter.
2019`INTR_TYPE_INVAL` is returned if the id is invalid. If the id is valid, a valid
2020interrupt type (one of `INTR_TYPE_EL3`, `INTR_TYPE_S_EL1` and `INTR_TYPE_NS`) is
2021returned depending upon how the interrupt has been configured by the platform
Soby Mathew81123e82015-11-23 14:01:21 +00002022IC. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01002023
Soby Mathew81123e82015-11-23 14:01:21 +00002024ARM standard platforms using GICv2 configures S-EL1 interrupts as Group0 interrupts
2025and Non-secure interrupts as Group1 interrupts. It reads the group value
2026corresponding to the interrupt id from the relevant _Interrupt Group Register_
2027(`GICD_IGROUPRn`). It uses the group value to determine the type of interrupt.
2028
2029In the case of ARM standard platforms using GICv3, both the _Interrupt Group
2030Register_ (`GICD_IGROUPRn`) and _Interrupt Group Modifier Register_
2031(`GICD_IGRPMODRn`) is read to figure out whether the interrupt is configured
2032as Group 0 secure interrupt, Group 1 secure interrupt or Group 1 NS interrupt.
Dan Handley4a75b842015-03-19 19:24:43 +00002033
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01002034
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000020353.7 Crash Reporting mechanism (in BL31)
Soby Mathewc67b09b2014-07-14 16:57:23 +01002036----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00002037BL31 implements a crash reporting mechanism which prints the various registers
Sandrine Bailleux44804252014-08-06 11:27:23 +01002038of the CPU to enable quick crash analysis and debugging. It requires that a
2039console is designated as the crash console by the platform which will be used to
2040print the register dump.
Soby Mathewc67b09b2014-07-14 16:57:23 +01002041
Sandrine Bailleux44804252014-08-06 11:27:23 +01002042The following functions must be implemented by the platform if it wants crash
Juan Castillod1786372015-12-14 09:35:25 +00002043reporting mechanism in BL31. The functions are implemented in assembly so that
Sandrine Bailleux44804252014-08-06 11:27:23 +01002044they can be invoked without a C Runtime stack.
Soby Mathewc67b09b2014-07-14 16:57:23 +01002045
2046### Function : plat_crash_console_init
2047
2048 Argument : void
2049 Return : int
2050
Sandrine Bailleux44804252014-08-06 11:27:23 +01002051This API is used by the crash reporting mechanism to initialize the crash
Juan Castillo9400b402015-11-26 14:52:15 +00002052console. It must only use the general purpose registers x0 to x4 to do the
Sandrine Bailleux44804252014-08-06 11:27:23 +01002053initialization and returns 1 on success.
Soby Mathewc67b09b2014-07-14 16:57:23 +01002054
Soby Mathewc67b09b2014-07-14 16:57:23 +01002055### Function : plat_crash_console_putc
2056
2057 Argument : int
2058 Return : int
2059
2060This API is used by the crash reporting mechanism to print a character on the
Juan Castillo9400b402015-11-26 14:52:15 +00002061designated crash console. It must only use general purpose registers x1 and
Soby Mathewc67b09b2014-07-14 16:57:23 +01002062x2 to do its work. The parameter and the return value are in general purpose
2063register x0.
2064
Soby Mathew27713fb2014-09-08 17:51:01 +010020654. Build flags
2066---------------
2067
Soby Mathew58523c02015-06-08 12:32:50 +01002068* **ENABLE_PLAT_COMPAT**
2069 All the platforms ports conforming to this API specification should define
2070 the build flag `ENABLE_PLAT_COMPAT` to 0 as the compatibility layer should
2071 be disabled. For more details on compatibility layer, refer
2072 [Migration Guide].
2073
Soby Mathew27713fb2014-09-08 17:51:01 +01002074There are some build flags which can be defined by the platform to control
2075inclusion or exclusion of certain BL stages from the FIP image. These flags
2076need to be defined in the platform makefile which will get included by the
2077build system.
2078
Soby Mathew27713fb2014-09-08 17:51:01 +01002079* **NEED_BL33**
2080 By default, this flag is defined `yes` by the build system and `BL33`
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00002081 build option should be supplied as a build option. The platform has the
2082 option of excluding the BL33 image in the `fip` image by defining this flag
Antonio Nino Diaz68450a62016-04-06 17:31:57 +01002083 to `no`. If any of the options `EL3_PAYLOAD_BASE` or `PRELOADED_BL33_BASE`
2084 are used, this flag will be set to `no` automatically.
Soby Mathew27713fb2014-09-08 17:51:01 +01002085
20865. C Library
Harry Liebela960f282013-12-12 16:03:44 +00002087-------------
2088
2089To avoid subtle toolchain behavioral dependencies, the header files provided
2090by the compiler are not used. The software is built with the `-nostdinc` flag
2091to ensure no headers are included from the toolchain inadvertently. Instead the
2092required headers are included in the ARM Trusted Firmware source tree. The
2093library only contains those C library definitions required by the local
2094implementation. If more functionality is required, the needed library functions
2095will need to be added to the local implementation.
2096
Dan Handleyf0b489c2016-06-02 17:15:13 +01002097Versions of [FreeBSD] headers can be found in `include/lib/stdlib`. Some of
2098these headers have been cut down in order to simplify the implementation. In
2099order to minimize changes to the header files, the [FreeBSD] layout has been
2100maintained. The generic C library definitions can be found in
2101`include/lib/stdlib` with more system and machine specific declarations in
2102`include/lib/stdlib/sys` and `include/lib/stdlib/machine`.
Harry Liebela960f282013-12-12 16:03:44 +00002103
2104The local C library implementations can be found in `lib/stdlib`. In order to
2105extend the C library these files may need to be modified. It is recommended to
2106use a release version of [FreeBSD] as a starting point.
2107
2108The C library header files in the [FreeBSD] source tree are located in the
2109`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
2110can be found in the `sys/<machine-type>` directories. These files define things
2111like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
2112port for [FreeBSD] does not yet exist, the machine specific definitions are
2113based on existing machine types with similar properties (for example SPARC64).
2114
2115Where possible, C library function implementations were taken from [FreeBSD]
2116as found in the `lib/libc` directory.
2117
2118A copy of the [FreeBSD] sources can be downloaded with `git`.
2119
2120 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
2121
2122
Soby Mathew27713fb2014-09-08 17:51:01 +010021236. Storage abstraction layer
Harry Liebeld265bd72014-01-31 19:04:10 +00002124-----------------------------
2125
2126In order to improve platform independence and portability an storage abstraction
2127layer is used to load data from non-volatile platform storage.
2128
2129Each platform should register devices and their drivers via the Storage layer.
2130These drivers then need to be initialized by bootloader phases as
2131required in their respective `blx_platform_setup()` functions. Currently
2132storage access is only required by BL1 and BL2 phases. The `load_image()`
2133function uses the storage layer to access non-volatile platform storage.
2134
Dan Handley4a75b842015-03-19 19:24:43 +00002135It is mandatory to implement at least one storage driver. For the ARM
2136development platforms the Firmware Image Package (FIP) driver is provided as
2137the default means to load data from storage (see the "Firmware Image Package"
2138section in the [User Guide]). The storage layer is described in the header file
2139`include/drivers/io/io_storage.h`. The implementation of the common library
Sandrine Bailleux121f2ae2015-01-28 10:11:48 +00002140is in `drivers/io/io_storage.c` and the driver files are located in
2141`drivers/io/`.
Harry Liebeld265bd72014-01-31 19:04:10 +00002142
2143Each IO driver must provide `io_dev_*` structures, as described in
2144`drivers/io/io_driver.h`. These are returned via a mandatory registration
2145function that is called on platform initialization. The semi-hosting driver
2146implementation in `io_semihosting.c` can be used as an example.
2147
2148The Storage layer provides mechanisms to initialize storage devices before
2149IO operations are called. The basic operations supported by the layer
2150include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
2151Drivers do not have to implement all operations, but each platform must
2152provide at least one driver for a device capable of supporting generic
2153operations such as loading a bootloader image.
2154
2155The current implementation only allows for known images to be loaded by the
Juan Castillo16948ae2015-04-13 17:36:19 +01002156firmware. These images are specified by using their identifiers, as defined in
2157[include/plat/common/platform_def.h] (or a separate header file included from
2158there). The platform layer (`plat_get_image_source()`) then returns a reference
2159to a device and a driver-specific `spec` which will be understood by the driver
2160to allow access to the image data.
Harry Liebeld265bd72014-01-31 19:04:10 +00002161
2162The layer is designed in such a way that is it possible to chain drivers with
2163other drivers. For example, file-system drivers may be implemented on top of
2164physical block devices, both represented by IO devices with corresponding
2165drivers. In such a case, the file-system "binding" with the block device may
2166be deferred until the file-system device is initialised.
2167
2168The abstraction currently depends on structures being statically allocated
2169by the drivers and callers, as the system does not yet provide a means of
2170dynamically allocating memory. This may also have the affect of limiting the
2171amount of open resources per driver.
2172
2173
Achin Gupta4f6ad662013-10-25 09:08:21 +01002174- - - - - - - - - - - - - - - - - - - - - - - - - -
2175
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00002176_Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01002177
2178
Yuping Luo6b140412016-01-15 11:17:27 +08002179[ARM GIC Architecture Specification 2.0]: http://infocenter.arm.com/help/topic/com.arm.doc.ihi0048b/index.html
2180[ARM GIC Architecture Specification 3.0]: http://infocenter.arm.com/help/topic/com.arm.doc.ihi0069b/index.html
Soby Mathew81123e82015-11-23 14:01:21 +00002181[IMF Design Guide]: interrupt-framework-design.md
2182[User Guide]: user-guide.md
2183[FreeBSD]: http://www.freebsd.org
2184[Firmware Design]: firmware-design.md
2185[Power Domain Topology Design]: psci-pd-tree.md
2186[PSCI]: http://infocenter.arm.com/help/topic/com.arm.doc.den0022c/DEN0022C_Power_State_Coordination_Interface.pdf
2187[Migration Guide]: platform-migration-guide.md
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00002188[Firmware Update]: firmware-update.md
Achin Gupta4f6ad662013-10-25 09:08:21 +01002189
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00002190[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
2191[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
Dan Handley4a75b842015-03-19 19:24:43 +00002192[plat/arm/board/fvp/fvp_pm.c]: ../plat/arm/board/fvp/fvp_pm.c
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00002193[include/common/bl_common.h]: ../include/common/bl_common.h
Dan Handley4a75b842015-03-19 19:24:43 +00002194[include/plat/arm/common/arm_def.h]: ../include/plat/arm/common/arm_def.h
2195[include/plat/common/common_def.h]: ../include/plat/common/common_def.h
Dan Handleyb68954c2014-05-29 12:30:24 +01002196[include/plat/common/platform.h]: ../include/plat/common/platform.h
Dan Handley4a75b842015-03-19 19:24:43 +00002197[include/plat/arm/common/plat_arm.h]: ../include/plat/arm/common/plat_arm.h]