blob: c4eaf0733edf30bfce7910217383180894203285 [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Andrew Scull18834872018-10-12 11:48:09 +01007 */
8
Andrew Scullc960c032018-10-24 15:13:35 +01009#include <stdnoreturn.h>
10
Andrew Walbran1f32e722019-06-07 17:57:26 +010011#include "hf/arch/barriers.h"
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -060012#include "hf/arch/gicv3.h"
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050013#include "hf/arch/host_timer.h"
Andrew Scullc960c032018-10-24 15:13:35 +010014#include "hf/arch/init.h"
J-Alvesa2d1c3b2024-03-28 12:46:58 +000015#include "hf/arch/memcpy_trapped.h"
Olivier Deprez98ad2d22020-05-20 09:52:43 +020016#include "hf/arch/mmu.h"
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +010017#include "hf/arch/plat/ffa.h"
Karl Meakin9724b362024-10-15 14:35:02 +010018#include "hf/arch/plat/ffa/indirect_messaging.h"
Karl Meakin8e58ddc2024-11-08 23:19:34 +000019#include "hf/arch/plat/ffa/interrupts.h"
Karl Meakin7a664f62024-07-24 17:20:29 +010020#include "hf/arch/plat/ffa/notifications.h"
Karl Meakin5b2da502024-11-07 17:13:51 +000021#include "hf/arch/plat/ffa/vm.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000022#include "hf/arch/plat/smc.h"
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050023#include "hf/arch/timer.h"
J-Alves03edf402023-07-21 15:13:49 +010024#include "hf/arch/vmid_base.h"
Andrew Scullc960c032018-10-24 15:13:35 +010025
Andrew Scull18c78fc2018-08-20 12:57:41 +010026#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010027#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010028#include "hf/cpu.h"
29#include "hf/dlog.h"
Andrew Walbranb5ab43c2020-04-30 11:32:54 +010030#include "hf/ffa.h"
J-Alvesb37fd082020-10-22 12:29:21 +010031#include "hf/ffa_internal.h"
Daniel Boulbyf3cf28c2024-08-22 10:46:23 +010032#include "hf/hf_ipi.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010033#include "hf/panic.h"
Manish Pandeya5f39fb2020-09-11 09:47:11 +010034#include "hf/plat/interrupts.h"
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050035#include "hf/timer_mgmt.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010036#include "hf/vm.h"
Karl Meakind0356f82024-09-04 13:34:31 +010037#include "hf/vm_ids.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010038
Andrew Scullf35a5c92018-08-07 18:09:46 +010039#include "vmapi/hf/call.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010040
Fuad Tabbac76466d2019-09-06 10:42:12 +010041#include "debug_el1.h"
Madhukar Pappireddyf684d192024-09-25 14:35:57 -050042#include "el1_physical_timer.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000043#include "feature_id.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010044#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010045#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010046#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000047#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010048#include "sysregs.h"
Karl Meakin5a133552024-05-30 16:06:27 +010049#include "sysregs_defs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010050
Fuad Tabbac76466d2019-09-06 10:42:12 +010051/**
Olivier Deprez98ad2d22020-05-20 09:52:43 +020052 * Hypervisor Fault Address Register Non-Secure.
53 */
54#define HPFAR_EL2_NS (UINT64_C(0x1) << 63)
55
56/**
57 * Hypervisor Fault Address Register Faulting IPA.
58 */
59#define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0))
60
61/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010062 * Gets the value to increment for the next PC.
63 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
64 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000065#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010066
Fuad Tabbac76466d2019-09-06 10:42:12 +010067/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010068 * The Client ID field within X7 for an SMC64 call.
69 */
70#define CLIENT_ID_MASK UINT64_C(0xffff)
71
Karl Meakind0356f82024-09-04 13:34:31 +010072/**
73 * Identifies SPMD specific framework messages. See section 18.2 of v1.2 FF-A
74 * specification.
Daniel Boulbyefa381f2022-01-18 14:49:40 +000075 */
Karl Meakind0356f82024-09-04 13:34:31 +010076enum ffa_spmd_framework_msg_func {
77 SPMD_FRAMEWORK_MSG_PSCI_REQ = 0,
78 SPMD_FRAMEWORK_MSG_PSCI_RESP = 2,
79
80 SPMD_FRAMEWORK_MSG_FFA_VERSION_REQ = 8,
81 SPMD_FRAMEWORK_MSG_FFA_VERSION_RESP = 9,
82};
Daniel Boulbyefa381f2022-01-18 14:49:40 +000083
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010084/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010085 * Returns a reference to the currently executing vCPU.
86 */
Andrew Scullc960c032018-10-24 15:13:35 +010087static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000088{
Daniel Boulby3f784262021-09-27 13:02:54 +010089 // NOLINTNEXTLINE(performance-no-int-to-ptr)
Andrew Walbran3d84a262018-12-13 14:41:19 +000090 return (struct vcpu *)read_msr(tpidr_el2);
91}
92
Andrew Walbran1f8d4872018-12-20 11:21:32 +000093/**
Madhukar Pappireddyd3ac7382024-09-25 14:29:03 -050094 * Saves the state of per-vCPU peripherals, such as the arch timer, and
Andrew Walbran1f8d4872018-12-20 11:21:32 +000095 * informs the arch-independent sections that registers have been saved.
96 */
97void complete_saving_state(struct vcpu *vcpu)
98{
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050099 host_timer_save_arch_timer(&vcpu->regs.arch_timer);
100
101 timer_vcpu_manage(vcpu);
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000102 api_regs_state_saved(vcpu);
Madhukar Pappireddya3787c92024-09-25 14:50:36 -0500103
104 /*
105 * Since switching away from current vCPU, disable the host physical
106 * timer for now. If necessary, the host timer will be reconfigured
107 * at appropriate time to track timer deadline of the vCPU.
108 */
109 host_timer_disable();
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000110}
111
112/**
Madhukar Pappireddyd3ac7382024-09-25 14:29:03 -0500113 * Restores the state of per-vCPU peripherals, such as the arch timer.
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000114 */
115void begin_restoring_state(struct vcpu *vcpu)
116{
Madhukar Pappireddya3787c92024-09-25 14:50:36 -0500117 /*
118 * If a vCPU's timer has expired while it was de-scheduled, SPMC will
119 * inject the virtual timer interrupt before resuming the vCPU.
120 * If not, there is a live state and we need to configure the host timer
121 * to track it again.
122 */
123 if (arch_timer_enabled(&vcpu->regs) &&
124 (arch_timer_remaining_ns(&vcpu->regs) != 0)) {
125 host_timer_track_deadline(&vcpu->regs.arch_timer);
126 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000127}
128
Andrew Walbran1f32e722019-06-07 17:57:26 +0100129/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100130 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
131 * current VMID.
132 */
133static void invalidate_vm_tlb(void)
134{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100135 /*
136 * Ensure that the last VTTBR write has taken effect so we invalidate
137 * the right set of TLB entries.
138 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100139 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100140
Olivier Deprez0b0ba8c2023-03-17 11:11:53 +0100141 tlbi(vmalle1);
Andrew Walbrancff1f682019-07-04 14:52:45 +0100142
143 /*
144 * Ensure that no instructions are fetched for the VM until after the
145 * TLB invalidation has taken effect.
146 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100147 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100148
149 /*
150 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000151 * TLB invalidation has taken effect. Non-shareable is enough because
152 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100153 */
David Brazdil851948e2019-08-09 12:02:12 +0100154 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100155}
156
157/**
158 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
159 * the same VM which was run on the current pCPU.
160 *
161 * This is necessary because VMs may (contrary to the architecture
162 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
163 * workaround:
164 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
165 */
166void maybe_invalidate_tlb(struct vcpu *vcpu)
167{
168 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100169 ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100170
171 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
172 new_vcpu_index) {
173 /*
174 * The vCPU has changed since the last time this VM was run on
175 * this pCPU, so we need to invalidate the TLB.
176 */
177 invalidate_vm_tlb();
178
179 /* Record the fact that this vCPU is now running on this CPU. */
180 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
181 new_vcpu_index;
182 }
183}
184
David Brazdil768f69c2019-12-19 15:46:12 +0000185noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100186{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000187 (void)elr;
188 (void)spsr;
189
Fuad Tabbad1d67982020-01-08 11:28:29 +0000190 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100191}
192
David Brazdil768f69c2019-12-19 15:46:12 +0000193noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100194{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000195 (void)elr;
196 (void)spsr;
197
Fuad Tabbad1d67982020-01-08 11:28:29 +0000198 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000199}
200
David Brazdil768f69c2019-12-19 15:46:12 +0000201noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000202{
203 (void)elr;
204 (void)spsr;
205
Fuad Tabbad1d67982020-01-08 11:28:29 +0000206 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000207}
208
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000209/**
210 * Returns true if ELR_EL2 is not to be restored from stack.
211 * Currently function doesn't return false, as for all other cases
212 * panics.
213 */
214bool sync_current_exception(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000215{
216 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000217 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000218 (void)spsr;
219
Fuad Tabbac76466d2019-09-06 10:42:12 +0100220 switch (ec) {
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000221 case EC_DATA_ABORT_SAME_EL: {
222 uint64_t iss = GET_ESR_ISS(esr);
223 uint64_t dfsc = GET_ESR_ISS_DFSC(iss);
224 uint64_t far = read_msr(far_el2);
225
226 /* Handle Granule Protection Fault. */
227 if (is_arch_feat_rme_supported() && dfsc == DFSC_GPF) {
228 dlog_verbose(
Karl Meakine8937d92024-03-19 16:04:25 +0000229 "Granule Protection Fault: esr=%#lx, ec=%#lx, "
230 "far=%#lx, elr=%#lx\n",
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000231 esr, ec, far, elr);
232
233 /*
234 * Change ELR_EL2 only if failed whilst either
235 * reading or writing within 'memcpy_trapped'.
236 */
237 if (elr == (uintptr_t)memcpy_trapped_read ||
238 elr == (uintptr_t)memcpy_trapped_write) {
239 dlog_verbose(
240 "GPF due to data abort on %s.\n",
241 (elr == (uintptr_t)memcpy_trapped_read)
242 ? "read"
243 : "write");
244
245 /*
246 * Update the ELR_EL2 with the return
247 * address, to return error from the
248 * call to 'memcpy_trapped'.
249 */
250 write_msr(ELR_EL2, memcpy_trapped_aborted);
251 return true;
252 }
253 }
254
Kathleen Capellad1c34b52024-04-01 21:27:15 -0400255#if ENABLE_MTE
256 if (dfsc == DFSC_SYNC_TAG_CHECK_FAULT) {
257 dlog_error(
258 "Data abort due to synchronous tag check "
259 "fault: pc=%#lx, esr=%#lx, ec=%#lx, "
260 "far=%#lx, dfsc = %#lx\n",
261 elr, esr, ec, far, dfsc);
262 }
263 break;
264#endif
Karl Meakin5a133552024-05-30 16:06:27 +0100265 if (!GET_ESR_FNV(esr)) {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000266 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000267 "Data abort: pc=%#lx, esr=%#lx, ec=%#lx, "
268 "far=%#lx\n",
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000269 elr, esr, ec, far);
270
Andrew Scull7364a8e2018-07-19 15:39:29 +0100271 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000272 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000273 "Data abort: pc=%#lx, esr=%#lx, ec=%#lx, "
Andrew Walbran17eebf92020-02-05 16:35:49 +0000274 "far=invalid\n",
275 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100276 }
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000277 } break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100278 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000279 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000280 "Unknown current sync exception pc=%#lx, esr=%#lx, "
281 "ec=%#lx\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000282 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100283 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100284 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000285
Andrew Sculla9c172d2019-04-03 14:10:00 +0100286 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100287}
288
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100289/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000290 * Sets or clears the VF bit in the HCR_EL2 register saved in the given
291 * arch_regs.
292 */
293static void set_virtual_fiq(struct arch_regs *r, bool enable)
294{
295 if (enable) {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200296 r->hyp_state.hcr_el2 |= HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000297 } else {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200298 r->hyp_state.hcr_el2 &= ~HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000299 }
300}
301
302/**
J-Alves6f6bf8a2024-07-25 15:17:57 +0100303 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
304 * arch_regs.
Manish Pandey35e452f2021-02-18 21:36:34 +0000305 */
J-Alves6f6bf8a2024-07-25 15:17:57 +0100306static void set_virtual_irq(struct arch_regs *r, bool enable)
Manish Pandey35e452f2021-02-18 21:36:34 +0000307{
Manish Pandey35e452f2021-02-18 21:36:34 +0000308 if (enable) {
J-Alves6f6bf8a2024-07-25 15:17:57 +0100309 r->hyp_state.hcr_el2 |= HCR_EL2_VI;
Manish Pandey35e452f2021-02-18 21:36:34 +0000310 } else {
J-Alves6f6bf8a2024-07-25 15:17:57 +0100311 r->hyp_state.hcr_el2 &= ~HCR_EL2_VI;
Manish Pandey35e452f2021-02-18 21:36:34 +0000312 }
Manish Pandey35e452f2021-02-18 21:36:34 +0000313}
314
J-Alvesb37fd082020-10-22 12:29:21 +0100315#if SECURE_WORLD == 1
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100316/**
Karl Meakind0356f82024-09-04 13:34:31 +0100317 * Handle special direct messages from SPMD to SPMC.
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100318 */
319static bool spmd_handler(struct ffa_value *args, struct vcpu *current)
320{
J-Alves19e20cf2023-08-02 12:48:55 +0100321 ffa_id_t sender = ffa_sender(*args);
322 ffa_id_t receiver = ffa_receiver(*args);
323 ffa_id_t current_vm_id = current->vm->id;
Karl Meakind0356f82024-09-04 13:34:31 +0100324 enum ffa_spmd_framework_msg_func func =
325 (enum ffa_spmd_framework_msg_func)ffa_framework_msg_func(*args);
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100326
327 /*
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000328 * Check if direct message request is originating from the SPMD,
329 * directed to the SPMC and the message is a framework message.
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100330 */
331 if (!(sender == HF_SPMD_VM_ID && receiver == HF_SPMC_VM_ID &&
Karl Meakind0356f82024-09-04 13:34:31 +0100332 current_vm_id == HF_OTHER_WORLD_ID &&
333 ffa_is_framework_msg(*args))) {
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100334 return false;
335 }
336
Olivier Depreza67ab882023-01-10 15:00:54 +0100337 /*
338 * The framework message is conveyed by EL3/SPMD to SPMC so the
339 * current VM id must match to the other world VM id.
340 */
341 CHECK(current->vm->id == HF_HYPERVISOR_VM_ID);
342
Karl Meakind0356f82024-09-04 13:34:31 +0100343 switch (func) {
344 case SPMD_FRAMEWORK_MSG_PSCI_REQ: {
345 enum psci_return_code psci_msg_response =
346 PSCI_ERROR_NOT_SUPPORTED;
Olivier Deprez181074b2023-02-02 14:53:23 +0100347 struct vcpu *boot_vcpu = vcpu_get_boot_vcpu();
348 struct vm *vm = boot_vcpu->vm;
Olivier Deprez98f151e2023-01-10 15:08:54 +0100349 struct vcpu_locked vcpu_locked;
Olivier Deprez181074b2023-02-02 14:53:23 +0100350
Olivier Depreza67ab882023-01-10 15:00:54 +0100351 /*
352 * TODO: the power management event reached the SPMC.
353 * In a later iteration, the power management event can
354 * be passed to the SP by resuming it.
355 */
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000356 switch (args->arg3) {
357 case PSCI_CPU_OFF: {
Olivier Deprez98f151e2023-01-10 15:08:54 +0100358 if (vm_power_management_cpu_off_requested(vm) == true) {
Daniel Boulby5fe882d2023-08-07 10:36:53 +0100359 struct vcpu *vcpu;
360
Olivier Deprez98f151e2023-01-10 15:08:54 +0100361 /* Allow only S-EL1 MP SPs to reach here. */
362 CHECK(vm->el0_partition == false);
363 CHECK(vm->vcpu_count > 1);
364
365 vcpu = vm_get_vcpu(vm, vcpu_index(current));
366 vcpu_locked = vcpu_lock(vcpu);
367 vcpu->state = VCPU_STATE_OFF;
368 vcpu_unlock(&vcpu_locked);
369 cpu_off(vcpu->cpu);
Daniel Boulby5fe882d2023-08-07 10:36:53 +0100370 dlog_verbose("cpu%u off notification!\n",
371 vcpu_index(vcpu));
Olivier Deprez98f151e2023-01-10 15:08:54 +0100372 }
373
Olivier Depreza67ab882023-01-10 15:00:54 +0100374 psci_msg_response = PSCI_RETURN_SUCCESS;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000375 break;
376 }
377 default:
Olivier Depreza67ab882023-01-10 15:00:54 +0100378 dlog_error(
379 "FF-A PSCI framework message not handled "
Karl Meakine8937d92024-03-19 16:04:25 +0000380 "%#lx %#lx %#lx %#lx\n",
Olivier Depreza67ab882023-01-10 15:00:54 +0100381 args->func, args->arg1, args->arg2, args->arg3);
382 psci_msg_response = PSCI_ERROR_NOT_SUPPORTED;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000383 }
Olivier Depreza67ab882023-01-10 15:00:54 +0100384
Karl Meakind0356f82024-09-04 13:34:31 +0100385 *args = ffa_framework_msg_resp(HF_SPMC_VM_ID, HF_SPMD_VM_ID,
386 SPMD_FRAMEWORK_MSG_PSCI_RESP,
387 psci_msg_response);
Olivier Depreza67ab882023-01-10 15:00:54 +0100388 return true;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000389 }
Karl Meakind0356f82024-09-04 13:34:31 +0100390 case SPMD_FRAMEWORK_MSG_FFA_VERSION_REQ: {
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000391 struct ffa_value ret = api_ffa_version(current, args->arg3);
Karl Meakind0356f82024-09-04 13:34:31 +0100392 *args = ffa_framework_msg_resp(
393 HF_SPMC_VM_ID, HF_SPMD_VM_ID,
394 SPMD_FRAMEWORK_MSG_FFA_VERSION_RESP, ret.func);
Olivier Depreza67ab882023-01-10 15:00:54 +0100395 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100396 }
397 default:
Karl Meakine8937d92024-03-19 16:04:25 +0000398 dlog_error("FF-A framework message not handled %#lx\n",
Olivier Depreza67ab882023-01-10 15:00:54 +0100399 args->arg2);
400
401 /*
402 * TODO: the framework message that was conveyed by a direct
403 * request is not handled although we still want to complete
404 * by a direct response. However, there is no defined error
405 * response to state that the message couldn't be handled.
406 * An alternative would be to return FFA_ERROR.
407 */
Karl Meakind0356f82024-09-04 13:34:31 +0100408 *args = ffa_framework_msg_resp(HF_SPMC_VM_ID, HF_SPMD_VM_ID,
409 func, 0);
Olivier Depreza67ab882023-01-10 15:00:54 +0100410 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100411 }
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100412}
Madhukar Pappireddycf069a62024-09-25 15:36:32 -0500413
414void spmc_exit_to_nwd(struct vcpu *owd_vcpu)
415{
416 struct vcpu *deadline_vcpu =
417 timer_find_vcpu_nearest_deadline(owd_vcpu->cpu);
418
419 /*
420 * SPMC tracks a vCPU's timer deadline through its host timer such that
421 * it can bring back execution from normal world to signal the timer
422 * virtual interrupt to the SP's vCPU.
423 */
424 if (deadline_vcpu != NULL) {
425 host_timer_track_deadline(&deadline_vcpu->regs.arch_timer);
426 }
427}
J-Alvesb37fd082020-10-22 12:29:21 +0100428#endif
429
Andrew Scullae9962e2019-10-03 16:51:16 +0100430/**
431 * Checks whether to block an SMC being forwarded from a VM.
432 */
433static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100434{
Andrew Scullae9962e2019-10-03 16:51:16 +0100435 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100436
Andrew Scullae9962e2019-10-03 16:51:16 +0100437 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
438 if (func == vm->smc_whitelist.smcs[i]) {
439 return false;
440 }
441 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100442
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100443 dlog_notice("SMC %#010x attempted from VM %#x, blocked=%u\n", func,
Andrew Walbran17eebf92020-02-05 16:35:49 +0000444 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100445
446 /* Access is still allowed in permissive mode. */
447 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100448}
449
450/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100451 * Applies SMC access control according to manifest and forwards the call if
452 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100453 */
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100454static void smc_forwarder(const struct vm *vm, struct ffa_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100455{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100456 struct ffa_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000457 uint32_t client_id = vm->id;
458 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100459
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000460 if (smc_is_blocked(vm, args->func)) {
461 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100462 return;
463 }
464
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100465 /*
466 * Set the Client ID but keep the existing Secure OS ID and anything
467 * else (currently unspecified) that the client may have passed in the
468 * upper bits.
469 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000470 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000471 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
472 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100473
Andrew Scullae9962e2019-10-03 16:51:16 +0100474 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000475 * Preserve the value passed by the caller, rather than the generated
476 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100477 * may be in x7, but the SMCs that we are forwarding are legacy calls
478 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
479 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000480 ret.arg7 = arg7;
481
482 plat_smc_post_forward(*args, &ret);
483
484 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100485}
486
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200487/**
488 * In the normal world, ffa_handler is always called from the virtual FF-A
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100489 * instance (from a VM in EL1). In the secure world, ffa_handler may be called
490 * from the virtual (a secure partition in S-EL1) or physical FF-A instance
491 * (from the normal world via EL3). The function returns true when the call is
492 * handled. The *next pointer is updated to the next vCPU to run, which might be
493 * the 'other world' vCPU if the call originated from the virtual FF-A instance
494 * and has to be forwarded down to EL3, or left as is to resume the current
495 * vCPU.
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200496 */
497static bool ffa_handler(struct ffa_value *args, struct vcpu *current,
498 struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100499{
J-Alvesbc3de8b2020-12-07 14:32:04 +0000500 uint32_t func = args->func;
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000501
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100502 /*
503 * NOTE: When adding new methods to this handler update
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100504 * api_ffa_features accordingly.
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100505 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000506 switch (func) {
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100507 case FFA_VERSION_32:
Daniel Boulbybaeaf2e2021-12-09 11:42:36 +0000508 *args = api_ffa_version(current, args->arg1);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100509 return true;
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100510 case FFA_PARTITION_INFO_GET_32: {
511 struct ffa_uuid uuid;
512
513 ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4,
514 &uuid);
Daniel Boulbyb46cad12021-12-13 17:47:21 +0000515 *args = api_ffa_partition_info_get(current, &uuid, args->arg5);
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100516 return true;
517 }
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800518 case FFA_PARTITION_INFO_GET_REGS_64: {
519 struct ffa_uuid uuid;
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800520 uint16_t start_index;
521 uint16_t tag;
522
Karl Meakin9478e322024-09-23 17:47:09 +0100523 ffa_uuid_from_u64x2(args->arg1, args->arg2, &uuid);
Raghu Krishnamurthyd29411a2023-02-17 17:22:04 -0800524 start_index = args->arg3 & 0xFFFF;
525 tag = (args->arg3 >> 16) & 0xFFFF;
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800526 *args = api_ffa_partition_info_get_regs(current, &uuid,
527 start_index, tag);
528 return true;
529 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100530 case FFA_ID_GET_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200531 *args = api_ffa_id_get(current);
Andrew Walbrand230f662019-10-07 18:03:36 +0100532 return true;
Daniel Boulbyb2fb80e2021-02-03 15:09:23 +0000533 case FFA_SPM_ID_GET_32:
534 *args = api_ffa_spm_id_get();
535 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100536 case FFA_FEATURES_32:
Karl Meakinf1ed5f12024-02-22 15:57:36 +0000537 *args = api_ffa_features(args->arg1, args->arg2, current);
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100538 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100539 case FFA_RX_RELEASE_32:
J-Alvese8c8c2b2022-12-16 15:34:48 +0000540 *args = api_ffa_rx_release(ffa_receiver(*args), current);
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000541 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000542 case FFA_RXTX_MAP_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100543 *args = api_ffa_rxtx_map(ipa_init(args->arg1),
544 ipa_init(args->arg2), args->arg3,
Federico Recanati9f1b6532022-04-14 13:15:28 +0200545 current);
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000546 return true;
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100547 case FFA_RXTX_UNMAP_32:
J-Alves70079932022-12-07 17:32:20 +0000548 *args = api_ffa_rxtx_unmap(ffa_vm_id(*args), current);
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100549 return true;
Federico Recanati644f0462022-03-17 12:04:00 +0100550 case FFA_RX_ACQUIRE_32:
551 *args = api_ffa_rx_acquire(ffa_receiver(*args), current);
552 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100553 case FFA_YIELD_32:
Madhukar Pappireddy184501c2023-05-23 17:24:06 -0500554 *args = api_yield(current, next, args);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100555 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100556 case FFA_MSG_SEND_32:
J-Alves27b71962022-12-12 15:29:58 +0000557 *args = plat_ffa_msg_send(
558 ffa_sender(*args), ffa_receiver(*args),
559 ffa_msg_send_size(*args), current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100560 return true;
Federico Recanati25053ee2022-03-14 15:01:53 +0100561 case FFA_MSG_SEND2_32:
562 *args = api_ffa_msg_send2(ffa_sender(*args),
563 ffa_msg_send2_flags(*args), current);
564 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100565 case FFA_MSG_WAIT_32:
Madhukar Pappireddy5522c672021-12-17 16:35:51 -0600566 *args = api_ffa_msg_wait(current, next, args);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100567 return true;
J-Alvesbc7ab4f2022-12-13 12:09:25 +0000568#if SECURE_WORLD == 0
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600569 case FFA_MSG_POLL_32: {
570 struct vcpu_locked current_locked;
571
572 current_locked = vcpu_lock(current);
J-Alves2ced1672022-12-12 14:35:38 +0000573 *args = plat_ffa_msg_recv(false, current_locked, next);
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600574 vcpu_unlock(&current_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100575 return true;
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600576 }
J-Alvesbc7ab4f2022-12-13 12:09:25 +0000577#endif
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100578 case FFA_RUN_32:
Kathleen Capella036cc592023-11-30 18:26:15 -0500579 /**
580 * Ensure that an FF-A v1.2 endpoint preserves the
581 * runtime state of the calling partition by setting
582 * the extended registers (x8-x17) to zero.
583 */
Karl Meakin0e617d92024-04-05 12:55:22 +0100584 if (current->vm->ffa_version >= FFA_VERSION_1_2 &&
Kathleen Capella036cc592023-11-30 18:26:15 -0500585 !api_extended_args_are_zero(args)) {
586 *args = ffa_error(FFA_INVALID_PARAMETERS);
587 return false;
588 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100589 *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200590 current, next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100591 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100592 case FFA_MEM_DONATE_32:
J-Alves95fbb312024-03-20 15:19:16 +0000593 case FFA_MEM_DONATE_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100594 case FFA_MEM_LEND_32:
J-Alves95fbb312024-03-20 15:19:16 +0000595 case FFA_MEM_LEND_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100596 case FFA_MEM_SHARE_32:
J-Alves95fbb312024-03-20 15:19:16 +0000597 case FFA_MEM_SHARE_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100598 *args = api_ffa_mem_send(func, args->arg1, args->arg2,
599 ipa_init(args->arg3), args->arg4,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200600 current);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000601 return true;
J-Alves95fbb312024-03-20 15:19:16 +0000602 case FFA_MEM_RETRIEVE_REQ_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100603 case FFA_MEM_RETRIEVE_REQ_32:
604 *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2,
605 ipa_init(args->arg3),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200606 args->arg4, current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000607 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100608 case FFA_MEM_RELINQUISH_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200609 *args = api_ffa_mem_relinquish(current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000610 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100611 case FFA_MEM_RECLAIM_32:
612 *args = api_ffa_mem_reclaim(
Andrew Walbran1bbe9402020-04-30 16:47:13 +0100613 ffa_assemble_handle(args->arg1, args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200614 current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000615 return true;
Andrew Walbranca808b12020-05-15 17:22:28 +0100616 case FFA_MEM_FRAG_RX_32:
617 *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3,
618 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200619 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100620 return true;
621 case FFA_MEM_FRAG_TX_32:
622 *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3,
623 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200624 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100625 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000626 case FFA_MSG_SEND_DIRECT_REQ_64:
Karl Meakind0356f82024-09-04 13:34:31 +0100627 case FFA_MSG_SEND_DIRECT_REQ_32:
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100628#if SECURE_WORLD == 1
629 if (spmd_handler(args, current)) {
630 return true;
631 }
632#endif
Kathleen Capella41fea932023-06-23 17:39:28 -0400633 case FFA_MSG_SEND_DIRECT_REQ2_64:
Karl Meakin13f09812024-10-28 16:33:23 +0000634 *args = api_ffa_msg_send_direct_req(*args, current, next);
Kathleen Capella41fea932023-06-23 17:39:28 -0400635 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000636 case FFA_MSG_SEND_DIRECT_RESP_64:
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000637 case FFA_MSG_SEND_DIRECT_RESP_32:
Kathleen Capella087e5022023-09-07 18:04:15 -0400638 case FFA_MSG_SEND_DIRECT_RESP2_64:
Karl Meakin13f09812024-10-28 16:33:23 +0000639 *args = api_ffa_msg_send_direct_resp(*args, current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000640 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000641 case FFA_SECONDARY_EP_REGISTER_64:
Olivier Deprezd614d322021-06-18 15:21:00 +0200642 /*
643 * DEN0077A FF-A v1.1 Beta0 section 18.3.2.1.1
644 * The callee must return NOT_SUPPORTED if this function is
645 * invoked by a caller that implements version v1.0 of
646 * the Framework.
647 */
Max Shvetsov40108e72020-08-27 12:39:50 +0100648 *args = api_ffa_secondary_ep_register(ipa_init(args->arg1),
649 current);
650 return true;
J-Alvesa0f317d2021-06-09 13:31:59 +0100651 case FFA_NOTIFICATION_BITMAP_CREATE_32:
652 *args = api_ffa_notification_bitmap_create(
J-Alves19e20cf2023-08-02 12:48:55 +0100653 (ffa_id_t)args->arg1, (ffa_vcpu_count_t)args->arg2,
J-Alvesa0f317d2021-06-09 13:31:59 +0100654 current);
655 return true;
656 case FFA_NOTIFICATION_BITMAP_DESTROY_32:
657 *args = api_ffa_notification_bitmap_destroy(
J-Alves19e20cf2023-08-02 12:48:55 +0100658 (ffa_id_t)args->arg1, current);
J-Alvesa0f317d2021-06-09 13:31:59 +0100659 return true;
J-Alvesc003a7a2021-03-18 13:06:53 +0000660 case FFA_NOTIFICATION_BIND_32:
661 *args = api_ffa_notification_update_bindings(
662 ffa_sender(*args), ffa_receiver(*args), args->arg2,
663 ffa_notifications_bitmap(args->arg3, args->arg4), true,
664 current);
665 return true;
666 case FFA_NOTIFICATION_UNBIND_32:
667 *args = api_ffa_notification_update_bindings(
668 ffa_sender(*args), ffa_receiver(*args), 0,
669 ffa_notifications_bitmap(args->arg3, args->arg4), false,
670 current);
671 return true;
Raghu Krishnamurthyea6d25f2021-09-14 15:27:06 -0700672 case FFA_MEM_PERM_SET_32:
673 case FFA_MEM_PERM_SET_64:
674 *args = api_ffa_mem_perm_set(va_init(args->arg1), args->arg2,
675 args->arg3, current);
676 return true;
677 case FFA_MEM_PERM_GET_32:
678 case FFA_MEM_PERM_GET_64:
679 *args = api_ffa_mem_perm_get(va_init(args->arg1), current);
680 return true;
J-Alvesaa79c012021-07-09 14:29:45 +0100681 case FFA_NOTIFICATION_SET_32:
682 *args = api_ffa_notification_set(
683 ffa_sender(*args), ffa_receiver(*args), args->arg2,
684 ffa_notifications_bitmap(args->arg3, args->arg4),
685 current);
686 return true;
687 case FFA_NOTIFICATION_GET_32:
688 *args = api_ffa_notification_get(
J-Alvesbe6e3032021-11-30 14:54:12 +0000689 ffa_receiver(*args), ffa_notifications_get_vcpu(*args),
690 args->arg2, current);
J-Alvesaa79c012021-07-09 14:29:45 +0100691 return true;
J-Alvesc8e8a222021-06-08 17:33:52 +0100692 case FFA_NOTIFICATION_INFO_GET_64:
693 *args = api_ffa_notification_info_get(current);
694 return true;
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500695 case FFA_INTERRUPT_32:
J-Alves03edf402023-07-21 15:13:49 +0100696 /*
697 * A malicious SP could invoke a HVC/SMC call with
698 * FFA_INTERRUPT_32 as the function argument. Return error to
699 * avoid DoS.
700 */
701 if (current->vm->id != HF_OTHER_WORLD_ID) {
702 *args = ffa_error(FFA_DENIED);
703 return true;
704 }
J-Alvescf0c4712023-08-04 14:41:50 +0100705
706 plat_ffa_handle_secure_interrupt(current, next);
707
708 /*
709 * If the next vCPU belongs to an SP, the next time the NWd
710 * gets resumed these values will be overwritten by the ABI
711 * that used to handover execution back to the NWd.
712 * If the NWd is to be resumed from here, then it will
713 * receive the FFA_NORMAL_WORLD_RESUME ABI which is to signal
714 * that an interrupt has occured, thought it wasn't handled.
715 * This happens when the target vCPU was in preempted state,
716 * and the SP couldn't not be resumed to handle the interrupt.
717 */
718 *args = (struct ffa_value){.func = FFA_NORMAL_WORLD_RESUME};
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500719 return true;
Maksims Svecovs71b76702022-05-20 15:32:58 +0100720 case FFA_CONSOLE_LOG_32:
721 case FFA_CONSOLE_LOG_64:
722 *args = api_ffa_console_log(*args, current);
723 return true;
Kathleen Capella6ab05132023-05-10 12:27:35 -0400724 case FFA_ERROR_32:
725 *args = plat_ffa_error_32(current, next, args->arg2);
726 return true;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100727
Karl Meakina5ea9092024-05-28 15:40:33 +0100728 default:
Karl Meakina5ea9092024-05-28 15:40:33 +0100729 return false;
730 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100731}
732
733/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000734 * Set or clear VI/VF bits according to pending interrupts.
J-Alves6f6bf8a2024-07-25 15:17:57 +0100735 * If `vcpu` is NULL, the function will set it to the currently running
736 * vCPU.
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100737 */
J-Alves6f6bf8a2024-07-25 15:17:57 +0100738static void vcpu_update_virtual_interrupts(struct vcpu *vcpu)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100739{
Manish Pandey35e452f2021-02-18 21:36:34 +0000740 struct vcpu_locked vcpu_locked;
741
J-Alves6f6bf8a2024-07-25 15:17:57 +0100742 if (vcpu == NULL) {
743 vcpu = current();
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100744 }
J-Alves6f6bf8a2024-07-25 15:17:57 +0100745
746 /* Only update to those at the virtual instance. */
747 if (vcpu->vm->el0_partition || !vm_id_is_current_world(vcpu->vm->id)) {
748 return;
749 }
750
751 vcpu_locked = vcpu_lock(vcpu);
752 set_virtual_irq(&vcpu->regs,
753 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
754 set_virtual_fiq(&vcpu->regs,
755 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
756 vcpu_unlock(&vcpu_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100757}
758
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100759/**
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100760 * Handles PSCI and FF-A calls and writes the return value back to the registers
761 * of the vCPU. This is shared between smc_handler and hvc_handler.
762 *
763 * Returns true if the call was handled.
764 */
765static bool hvc_smc_handler(struct ffa_value args, struct vcpu *vcpu,
766 struct vcpu **next)
767{
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000768 const uint32_t func = args.func;
769
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100770 /* Do not expect PSCI calls emitted from within the secure world. */
771#if SECURE_WORLD == 0
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000772 if (psci_handler(vcpu, func, args.arg1, args.arg2, args.arg3,
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100773 &vcpu->regs.r[0], next)) {
774 return true;
775 }
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100776#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100777
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100778 if (ffa_handler(&args, vcpu, next)) {
J-Alves13394022021-06-30 13:48:49 +0100779#if SECURE_WORLD == 1
780 /*
781 * If giving back execution to the NWd, check if the Schedule
Olivier Deprez618c8fc2022-05-30 15:27:49 +0200782 * Receiver Interrupt has been delayed, and trigger it on
783 * current core if so.
J-Alves13394022021-06-30 13:48:49 +0100784 */
785 if ((*next != NULL && (*next)->vm->id == HF_OTHER_WORLD_ID) ||
786 (*next == NULL && vcpu->vm->id == HF_OTHER_WORLD_ID)) {
787 plat_ffa_sri_trigger_if_delayed(vcpu->cpu);
788 }
789#endif
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000790 if (func != FFA_VERSION_32) {
791 struct vm_locked vm_locked = vm_lock(vcpu->vm);
792
793 vm_locked.vm->ffa_version_negotiated = true;
794 vm_unlock(&vm_locked);
795 }
796
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100797 arch_regs_set_retval(&vcpu->regs, args);
J-Alves6f6bf8a2024-07-25 15:17:57 +0100798
799 /*
800 * In case there has been an update after handling the last
801 * ff-a call, update the next vCPU directly in the
802 * register.
803 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000804 vcpu_update_virtual_interrupts(*next);
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100805 return true;
806 }
807
808 return false;
809}
810
811/**
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100812 * Processes SMC instruction calls.
813 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000814static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100815{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100816 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000817 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100818
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100819 /* Mask out SMCCC SVE hint bit from function id. */
820 args.func &= ~SMCCC_SVE_HINT_MASK;
821
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100822 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000823 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100824 }
825
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000826 smc_forwarder(vcpu->vm, &args);
827 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000828 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100829}
830
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100831#if SECURE_WORLD == 1
832
833/**
834 * Called from other_world_loop return from SMC.
835 * Processes SMC calls originating from the NWd.
836 */
837struct vcpu *smc_handler_from_nwd(struct vcpu *vcpu)
838{
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100839 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100840 struct vcpu *next = NULL;
841
Olivier Deprez5b588332023-09-05 15:08:48 +0200842 plat_save_ns_simd_context(vcpu);
843
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100844 /* Mask out SMCCC SVE hint bit from function id. */
845 args.func &= ~SMCCC_SVE_HINT_MASK;
846
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100847 if (hvc_smc_handler(args, vcpu, &next)) {
848 return next;
849 }
850
851 /*
852 * If the SMC emitted by the normal world is not handled in the secure
853 * world then return an error stating such ABI is not supported. Only
854 * FF-A calls are supported. We cannot return SMCCC_ERROR_UNKNOWN
855 * directly because the SPMD smc handler would not recognize it as a
856 * standard FF-A call returning from the SPMC.
857 */
858 arch_regs_set_retval(&vcpu->regs, ffa_error(FFA_NOT_SUPPORTED));
859
860 return NULL;
861}
862
863#endif
864
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000865/*
866 * Exception vector offsets.
867 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
868 */
869
870/**
871 * Offset for synchronous exceptions at current EL with SPx.
872 */
873#define OFFSET_CURRENT_SPX UINT64_C(0x200)
874
875/**
876 * Offset for synchronous exceptions at lower EL using AArch64.
877 */
878#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
879
880/**
881 * Offset for synchronous exceptions at lower EL using AArch32.
882 */
883#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
884
885/**
886 * Returns the address for the exception handler at EL1.
887 */
888static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
889{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800890 uintreg_t base_addr = has_vhe_support() ? read_msr(MSR_VBAR_EL12)
891 : read_msr(vbar_el1);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000892 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
893 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
894
895 if (pe_mode == PSR_PE_MODE_EL0T) {
896 if (is_arch32) {
897 base_addr += OFFSET_LOWER_EL_32;
898 } else {
899 base_addr += OFFSET_LOWER_EL_64;
900 }
901 } else {
902 CHECK(!is_arch32);
903 base_addr += OFFSET_CURRENT_SPX;
904 }
905
906 return base_addr;
907}
908
909/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000910 * Injects an exception with the specified Exception Syndrom Register value into
911 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000912 *
913 * NOTE: This function assumes that the lazy registers haven't been saved, and
914 * writes to the lazy registers of the CPU directly instead of the vCPU.
915 */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100916static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value,
917 uintreg_t far_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000918{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000919 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000920
921 /* Update the CPU state to inject the exception. */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800922 if (has_vhe_support()) {
923 write_msr(MSR_ESR_EL12, esr_el1_value);
924 write_msr(MSR_FAR_EL12, far_el1_value);
925 write_msr(MSR_ELR_EL12, vcpu->regs.pc);
926 write_msr(MSR_SPSR_EL12, vcpu->regs.spsr);
927 } else {
928 write_msr(esr_el1, esr_el1_value);
929 write_msr(far_el1, far_el1_value);
930 write_msr(elr_el1, vcpu->regs.pc);
931 write_msr(spsr_el1, vcpu->regs.spsr);
932 }
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000933
934 /*
935 * Mask (disable) interrupts and run in EL1h mode.
936 * EL1h mode is used because by default, taking an exception selects the
937 * stack pointer for the target Exception level. The software can change
938 * that later in the handler if needed.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000939 */
940 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
941
942 /* Transfer control to the exception hander. */
943 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000944}
945
946/**
947 * Injects a Data Abort exception (same exception level).
948 */
949static void inject_el1_data_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100950 uintreg_t esr_el2,
951 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000952{
953 /*
954 * ISS encoding remains the same, but the EC is changed to reflect
955 * where the exception came from.
956 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
957 */
958 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
959 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
960
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100961 dlog_notice("Injecting Data Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000962 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000963
Fuad Tabbac3847c72020-08-11 09:32:25 +0100964 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000965}
966
967/**
968 * Injects a Data Abort exception (same exception level).
969 */
970static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100971 uintreg_t esr_el2,
972 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000973{
974 /*
975 * ISS encoding remains the same, but the EC is changed to reflect
976 * where the exception came from.
977 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
978 */
979 uintreg_t esr_el1_value =
980 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
981 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
982
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100983 dlog_notice("Injecting Instruction Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000984 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000985
Fuad Tabbac3847c72020-08-11 09:32:25 +0100986 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000987}
988
989/**
990 * Injects an exception with an unknown reason into the EL1.
991 */
992static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
993{
994 uintreg_t esr_el1_value =
995 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
Fuad Tabbac3847c72020-08-11 09:32:25 +0100996
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200997 dlog_notice("Injecting Unknown Reason exception into VM %#x.\n",
998 vcpu->vm->id);
999
Fuad Tabbac3847c72020-08-11 09:32:25 +01001000 /*
1001 * The value of the far_el2 register is UNKNOWN in this case,
1002 * therefore, don't propagate it to avoid leaking sensitive information.
1003 */
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001004 inject_el1_exception(vcpu, esr_el1_value, 0);
1005}
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001006
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001007/**
1008 * Injects an exception because of a system register trap.
1009 */
1010static void inject_el1_sysreg_trap_exception(struct vcpu *vcpu,
1011 uintreg_t esr_el2)
1012{
1013 char *direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
1014
Andrew Walbran17eebf92020-02-05 16:35:49 +00001015 dlog_notice(
Karl Meakine8937d92024-03-19 16:04:25 +00001016 "Trapped access to system register %s: op0=%lu, op1=%lu, "
1017 "crn=%lu, "
1018 "crm=%lu, op2=%lu, rt=%lu.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +00001019 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
1020 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
1021 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001022
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001023 inject_el1_unknown_exception(vcpu, esr_el2);
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001024}
1025
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001026static struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001027{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001028 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran59182d52019-09-23 17:55:39 +01001029 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001030
Olivier Deprez79dbd6f2023-11-29 16:12:36 +01001031 /* Mask out SMCCC SVE hint bit from function id. */
1032 args.func &= ~SMCCC_SVE_HINT_MASK;
1033
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001034 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +01001035 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +01001036 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +01001037
Andrew Walbran7f920af2019-09-03 17:09:30 +01001038 switch (args.func) {
J-Alves15e30262024-10-14 11:56:07 +01001039#if SECURE_WORLD == 1
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001040 case HF_INTERRUPT_DEACTIVATE:
1041 vcpu->regs.r[0] = plat_ffa_interrupt_deactivate(
1042 args.arg1, args.arg2, vcpu);
1043 break;
Madhukar Pappireddy72d23932023-07-24 15:57:28 -05001044
1045 case HF_INTERRUPT_RECONFIGURE:
1046 vcpu->regs.r[0] = plat_ffa_interrupt_reconfigure(
1047 args.arg1, args.arg2, args.arg3, vcpu);
1048 break;
Daniel Boulbyf3cf28c2024-08-22 10:46:23 +01001049
1050 case HF_INTERRUPT_SEND_IPI:
1051 vcpu->regs.r[0] = api_hf_interrupt_send_ipi(args.arg1, vcpu);
1052 break;
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001053#endif
Olivier Deprez109c6d42023-11-29 14:58:47 +01001054 case HF_INTERRUPT_ENABLE:
1055 vcpu->regs.r[0] = api_interrupt_enable(args.arg1, args.arg2,
1056 args.arg3, vcpu);
1057 break;
1058
Madhukar Pappireddyc64d0642024-08-07 16:55:46 -05001059 case HF_INTERRUPT_GET: {
1060 struct vcpu_locked current_locked;
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001061
Madhukar Pappireddyc64d0642024-08-07 16:55:46 -05001062 current_locked = vcpu_lock(vcpu);
1063 vcpu->regs.r[0] = plat_ffa_interrupt_get(current_locked);
1064 vcpu_unlock(&current_locked);
1065 break;
1066 }
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001067 default:
Andrew Walbran59182d52019-09-23 17:55:39 +01001068 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
J-Alves33172402024-08-15 13:15:34 +01001069 dlog_verbose("Unsupported function %#lx\n", args.func);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001070 }
1071
J-Alves6f6bf8a2024-07-25 15:17:57 +01001072 /*
1073 * In case there has been an update after handling the last
1074 * hypervisor call, update the next vCPU directly in the register.
1075 */
Manish Pandey35e452f2021-02-18 21:36:34 +00001076 vcpu_update_virtual_interrupts(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +00001077
Andrew Walbran59182d52019-09-23 17:55:39 +01001078 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001079}
1080
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001081struct vcpu *irq_lower(void)
1082{
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001083#if SECURE_WORLD == 1
1084 struct vcpu *next = NULL;
1085
J-Alves03edf402023-07-21 15:13:49 +01001086 plat_ffa_handle_secure_interrupt(current(), &next);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001087
1088 /*
1089 * Since we are in interrupt context, set the bit for the
1090 * next vCPU directly in the register.
1091 */
1092 vcpu_update_virtual_interrupts(next);
1093
1094 return next;
1095#else
Andrew Scull9726c252019-01-23 13:44:19 +00001096 /*
1097 * Switch back to primary VM, interrupts will be handled there.
1098 *
1099 * If the VM has aborted, this vCPU will be aborted when the scheduler
1100 * tries to run it again. This means the interrupt will not be delayed
1101 * by the aborted VM.
1102 *
1103 * TODO: Only switch when the interrupt isn't for the current VM.
1104 */
Andrew Scull33fecd32019-01-08 14:48:27 +00001105 return api_preempt(current());
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001106#endif
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001107}
1108
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -06001109#if SECURE_WORLD == 1
1110static void spmd_group0_intr_delegate(void)
1111{
1112 struct ffa_value ret;
1113
1114 dlog_verbose("Delegating Group0 interrupt to SPMD\n");
1115
1116 ret = smc_ffa_call((struct ffa_value){.func = FFA_EL3_INTR_HANDLE_32});
1117
1118 /* Check if the Group0 interrupt was handled successfully. */
1119 CHECK(ret.func == FFA_SUCCESS_32);
1120}
1121#endif
1122
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001123struct vcpu *fiq_lower(void)
1124{
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001125#if SECURE_WORLD == 1
1126 struct vcpu_locked current_locked;
1127 struct vcpu *current_vcpu = current();
Daniel Boulby4dd3f532021-09-21 09:57:08 +01001128 int64_t ret;
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001129 uint32_t intid;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001130
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001131 intid = get_highest_pending_g0_interrupt_id();
1132
1133 /* Check for the highest priority pending Group0 interrupt. */
1134 if (intid != SPURIOUS_INTID_OTHER_WORLD) {
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -06001135 /* Delegate handling of Group0 interrupt to EL3 firmware. */
1136 spmd_group0_intr_delegate();
1137
1138 /* Resume current vCPU. */
1139 return NULL;
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001140 }
1141
1142 /*
1143 * A special interrupt indicating there is no pending interrupt
1144 * with sufficient priority for current security state. This
1145 * means a non-secure interrupt is pending.
1146 */
Madhukar Pappireddyc40f55f2022-06-22 11:00:41 -05001147 assert(current_vcpu->vm->ns_interrupts_action != NS_ACTION_QUEUED);
1148
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +01001149 if (plat_ffa_vm_managed_exit_supported(current_vcpu->vm)) {
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001150 uint8_t pmr = plat_interrupts_get_priority_mask();
1151
Madhukar Pappireddy025a4512024-10-14 22:09:19 -05001152 /*
1153 * Mask non-secure interrupt from triggering again till the
1154 * vCPU completes the managed exit sequenece.
1155 */
1156 plat_interrupts_set_priority_mask(SWD_MASK_NS_INT);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001157
1158 current_locked = vcpu_lock(current_vcpu);
Madhukar Pappireddy025a4512024-10-14 22:09:19 -05001159 current_vcpu->prev_interrupt_priority = pmr;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001160 ret = api_interrupt_inject_locked(current_locked,
1161 HF_MANAGED_EXIT_INTID,
Madhukar Pappireddybd10e572023-03-06 16:39:49 -06001162 current_locked, NULL);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001163 if (ret != 0) {
1164 panic("Failed to inject managed exit interrupt\n");
1165 }
1166
1167 /* Entering managed exit sequence. */
1168 current_vcpu->processing_managed_exit = true;
1169
1170 vcpu_unlock(&current_locked);
1171
1172 /*
1173 * Since we are in interrupt context, set the bit for the
1174 * current vCPU directly in the register.
1175 */
1176 vcpu_update_virtual_interrupts(NULL);
1177
1178 /* Resume current vCPU. */
1179 return NULL;
1180 }
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001181
Madhukar Pappireddyd46c06e2022-06-21 18:14:52 -05001182 /*
1183 * Unwind Normal World Scheduled Call chain in response to NS
1184 * Interrupt.
1185 */
1186 return plat_ffa_unwind_nwd_call_chain_interrupt(current_vcpu);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001187#else
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001188 return irq_lower();
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001189#endif
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001190}
1191
Fuad Tabbad1d67982020-01-08 11:28:29 +00001192noreturn struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001193{
Fuad Tabbad1d67982020-01-08 11:28:29 +00001194 /*
1195 * SError exceptions should be isolated and handled by the responsible
1196 * VM/exception level. Getting here indicates a bug, that isolation is
1197 * not working, or a processor that does not support ARMv8.2-IESB, in
1198 * which case Hafnium routes SError exceptions to EL2 (here).
1199 */
1200 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001201}
1202
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001203/**
1204 * Initialises a fault info structure. It assumes that an FnV bit exists at
1205 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
1206 * the ESR (the fault status code) are 010000; this is the case for both
1207 * instruction and data aborts, but not necessarily for other exception reasons.
1208 */
1209static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +01001210 const struct vcpu *vcpu,
1211 uint32_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001212{
1213 uint32_t fsc = esr & 0x3f;
1214 struct vcpu_fault_info r;
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001215 uint64_t hpfar_el2_val;
1216 uint64_t hpfar_el2_fipa;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001217
1218 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001219 r.pc = va_init(vcpu->regs.pc);
1220
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001221 /* Get Hypervisor IPA Fault Address value. */
1222 hpfar_el2_val = read_msr(hpfar_el2);
1223
1224 /* Extract Faulting IPA. */
1225 hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8;
1226
1227#if SECURE_WORLD == 1
1228
1229 /**
1230 * Determine if faulting IPA targets NS space.
1231 * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if
1232 * the faulting Stage-1 address output is a secure or non-secure IPA.
1233 */
1234 if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) {
1235 r.mode |= MM_MODE_NS;
1236 }
1237
1238#endif
1239
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001240 /*
1241 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
1242 * indicates that we cannot rely on far_el2.
1243 */
Karl Meakin5a133552024-05-30 16:06:27 +01001244 if (fsc == 0x10 && GET_ESR_FNV(esr)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001245 r.vaddr = va_init(0);
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001246 r.ipaddr = ipa_init(hpfar_el2_fipa);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001247 } else {
1248 r.vaddr = va_init(read_msr(far_el2));
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001249 r.ipaddr = ipa_init(hpfar_el2_fipa |
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001250 (read_msr(far_el2) & (PAGE_SIZE - 1)));
1251 }
1252
1253 return r;
1254}
1255
Fuad Tabbac3847c72020-08-11 09:32:25 +01001256struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001257{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +01001258 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001259 struct vcpu_fault_info info;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001260 struct vcpu *new_vcpu = NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001261 uintreg_t ec = GET_ESR_EC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001262 bool is_el0_partition = vcpu->vm->el0_partition;
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001263 bool resume = false;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001264
Fuad Tabbac76466d2019-09-06 10:42:12 +01001265 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001266 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +00001267 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001268 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001269
1270 /*
1271 * For EL0 partitions, treat both WFI and WFE the same way so
1272 * that FFA_RUN can be called on the partition to resume it. If
1273 * we treat WFI using api_wait_for_interrupt, the VCPU will be
1274 * in blocked waiting for interrupt but we cannot inject
1275 * interrupts into EL0 partitions.
1276 */
1277 if (is_el0_partition) {
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001278 api_yield(vcpu, &new_vcpu, NULL);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001279 return new_vcpu;
1280 }
1281
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001282 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +01001283 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +00001284 /* WFE */
1285 /*
1286 * TODO: consider giving the scheduler more context,
1287 * somehow.
1288 */
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001289 api_yield(vcpu, &new_vcpu, NULL);
Jose Marinho135dff32019-02-28 10:25:57 +00001290 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +01001291 }
Andrew Walbran48196eb2019-03-04 14:56:24 +00001292 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +00001293 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001294
Fuad Tabbab86325a2020-01-10 13:38:15 +00001295 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001296 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +01001297 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001298
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001299 resume = vcpu_handle_page_fault(vcpu, &info);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001300 if (is_el0_partition) {
1301 dlog_warning("Data abort on EL0 partition\n");
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001302 /*
1303 * Abort EL0 context if we should not resume the
1304 * context, or it is an alignment fault.
1305 * vcpu_handle_page_fault() only checks the mode of the
1306 * page in an architecture agnostic way but alignment
1307 * faults on aarch64 can happen on a correctly mapped
1308 * page.
1309 */
1310 if (!resume || ((esr & 0x3f) == 0x21)) {
1311 return api_abort(vcpu);
1312 }
1313 }
1314
1315 if (resume) {
1316 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001317 }
1318
Fuad Tabbab86325a2020-01-10 13:38:15 +00001319 /* Inform the EL1 of the data abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001320 inject_el1_data_abort_exception(vcpu, esr, far);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001321
Fuad Tabbab86325a2020-01-10 13:38:15 +00001322 /* Schedule the same VM to continue running. */
1323 return NULL;
1324
1325 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +01001326 info = fault_info_init(esr, vcpu, MM_MODE_X);
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001327
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001328 if (vcpu_handle_page_fault(vcpu, &info)) {
1329 return NULL;
1330 }
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001331
1332 if (is_el0_partition) {
1333 dlog_warning("Instruction abort on EL0 partition\n");
1334 return api_abort(vcpu);
1335 }
1336
Fuad Tabbab86325a2020-01-10 13:38:15 +00001337 /* Inform the EL1 of the instruction abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001338 inject_el1_instruction_abort_exception(vcpu, esr, far);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +01001339
Fuad Tabbab86325a2020-01-10 13:38:15 +00001340 /* Schedule the same VM to continue running. */
1341 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001342 case EC_SVC:
1343 CHECK(is_el0_partition);
1344 return hvc_handler(vcpu);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001345 case EC_HVC:
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001346 if (is_el0_partition) {
1347 dlog_warning("Unexpected HVC Trap on EL0 partition\n");
1348 return api_abort(vcpu);
1349 }
Andrew Walbran59182d52019-09-23 17:55:39 +01001350 return hvc_handler(vcpu);
1351
Fuad Tabbab86325a2020-01-10 13:38:15 +00001352 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +01001353 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001354 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001355
1356 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001357 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001358
Andrew Walbran33645652019-04-15 12:29:31 +01001359 return next;
Andrew Scullc960c032018-10-24 15:13:35 +01001360 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001361
Fuad Tabbab86325a2020-01-10 13:38:15 +00001362 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +01001363 /*
1364 * NOTE: This should never be reached because it goes through a
1365 * separate path handled by handle_system_register_access().
1366 */
1367 panic("Handled by handle_system_register_access().");
1368
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001369 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +00001370 dlog_notice(
Karl Meakine8937d92024-03-19 16:04:25 +00001371 "Unknown lower sync exception pc=%#lx, esr=%#lx, "
1372 "ec=%#lx\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +00001373 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +00001374 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001375 }
1376
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001377 if (is_el0_partition) {
1378 return api_abort(vcpu);
1379 }
1380
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001381 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001382 * The exception wasn't handled. Inject to the VM to give it chance to
1383 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001384 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001385 inject_el1_unknown_exception(vcpu, esr);
1386
1387 /* Schedule the same VM to continue running. */
1388 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001389}
1390
Fuad Tabbac76466d2019-09-06 10:42:12 +01001391/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +00001392 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +00001393 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001394 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001395void handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +01001396{
1397 struct vcpu *vcpu = current();
J-Alves19e20cf2023-08-02 12:48:55 +01001398 ffa_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001399 uintreg_t ec = GET_ESR_EC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001400
Fuad Tabbab86325a2020-01-10 13:38:15 +00001401 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001402 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001403 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001404 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001405 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001406 if (debug_el1_is_register_access(esr_el2)) {
1407 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001408 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001409 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001410 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001411 } else if (perfmon_is_register_access(esr_el2)) {
1412 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001413 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001414 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001415 }
Fuad Tabba77a4b012019-11-15 12:13:08 +00001416 } else if (feature_id_is_register_access(esr_el2)) {
1417 if (!feature_id_process_access(vcpu, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001418 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001419 return;
Fuad Tabba77a4b012019-11-15 12:13:08 +00001420 }
Madhukar Pappireddyf684d192024-09-25 14:35:57 -05001421 } else if (el1_physical_timer_is_register_access(esr_el2)) {
1422 if (!el1_physical_timer_process_access(vcpu, esr_el2)) {
1423 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
1424 return;
1425 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001426 } else {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001427 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001428 return;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001429 }
1430
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001431 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001432 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001433}