blob: 4d14c63d23f637abc7ebf40ad69ad0f2ef85b556 [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Andrew Scull18834872018-10-12 11:48:09 +01007 */
8
Andrew Scullc960c032018-10-24 15:13:35 +01009#include <stdnoreturn.h>
10
Andrew Walbran1f32e722019-06-07 17:57:26 +010011#include "hf/arch/barriers.h"
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -060012#include "hf/arch/gicv3.h"
Andrew Scullc960c032018-10-24 15:13:35 +010013#include "hf/arch/init.h"
J-Alvesa2d1c3b2024-03-28 12:46:58 +000014#include "hf/arch/memcpy_trapped.h"
Olivier Deprez98ad2d22020-05-20 09:52:43 +020015#include "hf/arch/mmu.h"
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +010016#include "hf/arch/plat/ffa.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000017#include "hf/arch/plat/smc.h"
J-Alves03edf402023-07-21 15:13:49 +010018#include "hf/arch/vmid_base.h"
Andrew Scullc960c032018-10-24 15:13:35 +010019
Andrew Scull18c78fc2018-08-20 12:57:41 +010020#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010021#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010022#include "hf/cpu.h"
23#include "hf/dlog.h"
Andrew Walbranb5ab43c2020-04-30 11:32:54 +010024#include "hf/ffa.h"
J-Alvesb37fd082020-10-22 12:29:21 +010025#include "hf/ffa_internal.h"
Daniel Boulbyf3cf28c2024-08-22 10:46:23 +010026#include "hf/hf_ipi.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010027#include "hf/panic.h"
Manish Pandeya5f39fb2020-09-11 09:47:11 +010028#include "hf/plat/interrupts.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010029#include "hf/vm.h"
Karl Meakind0356f82024-09-04 13:34:31 +010030#include "hf/vm_ids.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010031
Andrew Scullf35a5c92018-08-07 18:09:46 +010032#include "vmapi/hf/call.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010033
Fuad Tabbac76466d2019-09-06 10:42:12 +010034#include "debug_el1.h"
Madhukar Pappireddyf684d192024-09-25 14:35:57 -050035#include "el1_physical_timer.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000036#include "feature_id.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010037#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010038#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010039#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000040#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010041#include "sysregs.h"
Karl Meakin5a133552024-05-30 16:06:27 +010042#include "sysregs_defs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010043
Fuad Tabbac76466d2019-09-06 10:42:12 +010044/**
Olivier Deprez98ad2d22020-05-20 09:52:43 +020045 * Hypervisor Fault Address Register Non-Secure.
46 */
47#define HPFAR_EL2_NS (UINT64_C(0x1) << 63)
48
49/**
50 * Hypervisor Fault Address Register Faulting IPA.
51 */
52#define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0))
53
54/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010055 * Gets the value to increment for the next PC.
56 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
57 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000058#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010059
Fuad Tabbac76466d2019-09-06 10:42:12 +010060/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010061 * The Client ID field within X7 for an SMC64 call.
62 */
63#define CLIENT_ID_MASK UINT64_C(0xffff)
64
Karl Meakind0356f82024-09-04 13:34:31 +010065/**
66 * Identifies SPMD specific framework messages. See section 18.2 of v1.2 FF-A
67 * specification.
Daniel Boulbyefa381f2022-01-18 14:49:40 +000068 */
Karl Meakind0356f82024-09-04 13:34:31 +010069enum ffa_spmd_framework_msg_func {
70 SPMD_FRAMEWORK_MSG_PSCI_REQ = 0,
71 SPMD_FRAMEWORK_MSG_PSCI_RESP = 2,
72
73 SPMD_FRAMEWORK_MSG_FFA_VERSION_REQ = 8,
74 SPMD_FRAMEWORK_MSG_FFA_VERSION_RESP = 9,
75};
Daniel Boulbyefa381f2022-01-18 14:49:40 +000076
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010077/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010078 * Returns a reference to the currently executing vCPU.
79 */
Andrew Scullc960c032018-10-24 15:13:35 +010080static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000081{
Daniel Boulby3f784262021-09-27 13:02:54 +010082 // NOLINTNEXTLINE(performance-no-int-to-ptr)
Andrew Walbran3d84a262018-12-13 14:41:19 +000083 return (struct vcpu *)read_msr(tpidr_el2);
84}
85
Andrew Walbran1f8d4872018-12-20 11:21:32 +000086/**
Madhukar Pappireddyd3ac7382024-09-25 14:29:03 -050087 * Saves the state of per-vCPU peripherals, such as the arch timer, and
Andrew Walbran1f8d4872018-12-20 11:21:32 +000088 * informs the arch-independent sections that registers have been saved.
89 */
90void complete_saving_state(struct vcpu *vcpu)
91{
Andrew Walbran1f8d4872018-12-20 11:21:32 +000092 api_regs_state_saved(vcpu);
Andrew Walbran1f8d4872018-12-20 11:21:32 +000093}
94
95/**
Madhukar Pappireddyd3ac7382024-09-25 14:29:03 -050096 * Restores the state of per-vCPU peripherals, such as the arch timer.
Andrew Walbran1f8d4872018-12-20 11:21:32 +000097 */
98void begin_restoring_state(struct vcpu *vcpu)
99{
Madhukar Pappireddyd3ac7382024-09-25 14:29:03 -0500100 (void)vcpu;
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000101}
102
Andrew Walbran1f32e722019-06-07 17:57:26 +0100103/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100104 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
105 * current VMID.
106 */
107static void invalidate_vm_tlb(void)
108{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100109 /*
110 * Ensure that the last VTTBR write has taken effect so we invalidate
111 * the right set of TLB entries.
112 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100113 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100114
Olivier Deprez0b0ba8c2023-03-17 11:11:53 +0100115 tlbi(vmalle1);
Andrew Walbrancff1f682019-07-04 14:52:45 +0100116
117 /*
118 * Ensure that no instructions are fetched for the VM until after the
119 * TLB invalidation has taken effect.
120 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100121 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100122
123 /*
124 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000125 * TLB invalidation has taken effect. Non-shareable is enough because
126 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100127 */
David Brazdil851948e2019-08-09 12:02:12 +0100128 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100129}
130
131/**
132 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
133 * the same VM which was run on the current pCPU.
134 *
135 * This is necessary because VMs may (contrary to the architecture
136 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
137 * workaround:
138 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
139 */
140void maybe_invalidate_tlb(struct vcpu *vcpu)
141{
142 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100143 ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100144
145 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
146 new_vcpu_index) {
147 /*
148 * The vCPU has changed since the last time this VM was run on
149 * this pCPU, so we need to invalidate the TLB.
150 */
151 invalidate_vm_tlb();
152
153 /* Record the fact that this vCPU is now running on this CPU. */
154 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
155 new_vcpu_index;
156 }
157}
158
David Brazdil768f69c2019-12-19 15:46:12 +0000159noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100160{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000161 (void)elr;
162 (void)spsr;
163
Fuad Tabbad1d67982020-01-08 11:28:29 +0000164 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100165}
166
David Brazdil768f69c2019-12-19 15:46:12 +0000167noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100168{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000169 (void)elr;
170 (void)spsr;
171
Fuad Tabbad1d67982020-01-08 11:28:29 +0000172 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000173}
174
David Brazdil768f69c2019-12-19 15:46:12 +0000175noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000176{
177 (void)elr;
178 (void)spsr;
179
Fuad Tabbad1d67982020-01-08 11:28:29 +0000180 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000181}
182
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000183/**
184 * Returns true if ELR_EL2 is not to be restored from stack.
185 * Currently function doesn't return false, as for all other cases
186 * panics.
187 */
188bool sync_current_exception(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000189{
190 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000191 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000192 (void)spsr;
193
Fuad Tabbac76466d2019-09-06 10:42:12 +0100194 switch (ec) {
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000195 case EC_DATA_ABORT_SAME_EL: {
196 uint64_t iss = GET_ESR_ISS(esr);
197 uint64_t dfsc = GET_ESR_ISS_DFSC(iss);
198 uint64_t far = read_msr(far_el2);
199
200 /* Handle Granule Protection Fault. */
201 if (is_arch_feat_rme_supported() && dfsc == DFSC_GPF) {
202 dlog_verbose(
Karl Meakine8937d92024-03-19 16:04:25 +0000203 "Granule Protection Fault: esr=%#lx, ec=%#lx, "
204 "far=%#lx, elr=%#lx\n",
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000205 esr, ec, far, elr);
206
207 /*
208 * Change ELR_EL2 only if failed whilst either
209 * reading or writing within 'memcpy_trapped'.
210 */
211 if (elr == (uintptr_t)memcpy_trapped_read ||
212 elr == (uintptr_t)memcpy_trapped_write) {
213 dlog_verbose(
214 "GPF due to data abort on %s.\n",
215 (elr == (uintptr_t)memcpy_trapped_read)
216 ? "read"
217 : "write");
218
219 /*
220 * Update the ELR_EL2 with the return
221 * address, to return error from the
222 * call to 'memcpy_trapped'.
223 */
224 write_msr(ELR_EL2, memcpy_trapped_aborted);
225 return true;
226 }
227 }
228
Kathleen Capellad1c34b52024-04-01 21:27:15 -0400229#if ENABLE_MTE
230 if (dfsc == DFSC_SYNC_TAG_CHECK_FAULT) {
231 dlog_error(
232 "Data abort due to synchronous tag check "
233 "fault: pc=%#lx, esr=%#lx, ec=%#lx, "
234 "far=%#lx, dfsc = %#lx\n",
235 elr, esr, ec, far, dfsc);
236 }
237 break;
238#endif
Karl Meakin5a133552024-05-30 16:06:27 +0100239 if (!GET_ESR_FNV(esr)) {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000240 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000241 "Data abort: pc=%#lx, esr=%#lx, ec=%#lx, "
242 "far=%#lx\n",
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000243 elr, esr, ec, far);
244
Andrew Scull7364a8e2018-07-19 15:39:29 +0100245 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000246 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000247 "Data abort: pc=%#lx, esr=%#lx, ec=%#lx, "
Andrew Walbran17eebf92020-02-05 16:35:49 +0000248 "far=invalid\n",
249 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100250 }
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000251 } break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100252 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000253 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000254 "Unknown current sync exception pc=%#lx, esr=%#lx, "
255 "ec=%#lx\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000256 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100257 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100258 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000259
Andrew Sculla9c172d2019-04-03 14:10:00 +0100260 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100261}
262
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100263/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000264 * Sets or clears the VF bit in the HCR_EL2 register saved in the given
265 * arch_regs.
266 */
267static void set_virtual_fiq(struct arch_regs *r, bool enable)
268{
269 if (enable) {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200270 r->hyp_state.hcr_el2 |= HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000271 } else {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200272 r->hyp_state.hcr_el2 &= ~HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000273 }
274}
275
276/**
J-Alves6f6bf8a2024-07-25 15:17:57 +0100277 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
278 * arch_regs.
Manish Pandey35e452f2021-02-18 21:36:34 +0000279 */
J-Alves6f6bf8a2024-07-25 15:17:57 +0100280static void set_virtual_irq(struct arch_regs *r, bool enable)
Manish Pandey35e452f2021-02-18 21:36:34 +0000281{
Manish Pandey35e452f2021-02-18 21:36:34 +0000282 if (enable) {
J-Alves6f6bf8a2024-07-25 15:17:57 +0100283 r->hyp_state.hcr_el2 |= HCR_EL2_VI;
Manish Pandey35e452f2021-02-18 21:36:34 +0000284 } else {
J-Alves6f6bf8a2024-07-25 15:17:57 +0100285 r->hyp_state.hcr_el2 &= ~HCR_EL2_VI;
Manish Pandey35e452f2021-02-18 21:36:34 +0000286 }
Manish Pandey35e452f2021-02-18 21:36:34 +0000287}
288
J-Alvesb37fd082020-10-22 12:29:21 +0100289#if SECURE_WORLD == 1
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100290/**
Karl Meakind0356f82024-09-04 13:34:31 +0100291 * Handle special direct messages from SPMD to SPMC.
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100292 */
293static bool spmd_handler(struct ffa_value *args, struct vcpu *current)
294{
J-Alves19e20cf2023-08-02 12:48:55 +0100295 ffa_id_t sender = ffa_sender(*args);
296 ffa_id_t receiver = ffa_receiver(*args);
297 ffa_id_t current_vm_id = current->vm->id;
Karl Meakind0356f82024-09-04 13:34:31 +0100298 enum ffa_spmd_framework_msg_func func =
299 (enum ffa_spmd_framework_msg_func)ffa_framework_msg_func(*args);
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100300
301 /*
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000302 * Check if direct message request is originating from the SPMD,
303 * directed to the SPMC and the message is a framework message.
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100304 */
305 if (!(sender == HF_SPMD_VM_ID && receiver == HF_SPMC_VM_ID &&
Karl Meakind0356f82024-09-04 13:34:31 +0100306 current_vm_id == HF_OTHER_WORLD_ID &&
307 ffa_is_framework_msg(*args))) {
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100308 return false;
309 }
310
Olivier Depreza67ab882023-01-10 15:00:54 +0100311 /*
312 * The framework message is conveyed by EL3/SPMD to SPMC so the
313 * current VM id must match to the other world VM id.
314 */
315 CHECK(current->vm->id == HF_HYPERVISOR_VM_ID);
316
Karl Meakind0356f82024-09-04 13:34:31 +0100317 switch (func) {
318 case SPMD_FRAMEWORK_MSG_PSCI_REQ: {
319 enum psci_return_code psci_msg_response =
320 PSCI_ERROR_NOT_SUPPORTED;
Olivier Deprez181074b2023-02-02 14:53:23 +0100321 struct vcpu *boot_vcpu = vcpu_get_boot_vcpu();
322 struct vm *vm = boot_vcpu->vm;
Olivier Deprez98f151e2023-01-10 15:08:54 +0100323 struct vcpu_locked vcpu_locked;
Olivier Deprez181074b2023-02-02 14:53:23 +0100324
Olivier Depreza67ab882023-01-10 15:00:54 +0100325 /*
326 * TODO: the power management event reached the SPMC.
327 * In a later iteration, the power management event can
328 * be passed to the SP by resuming it.
329 */
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000330 switch (args->arg3) {
331 case PSCI_CPU_OFF: {
Olivier Deprez98f151e2023-01-10 15:08:54 +0100332 if (vm_power_management_cpu_off_requested(vm) == true) {
Daniel Boulby5fe882d2023-08-07 10:36:53 +0100333 struct vcpu *vcpu;
334
Olivier Deprez98f151e2023-01-10 15:08:54 +0100335 /* Allow only S-EL1 MP SPs to reach here. */
336 CHECK(vm->el0_partition == false);
337 CHECK(vm->vcpu_count > 1);
338
339 vcpu = vm_get_vcpu(vm, vcpu_index(current));
340 vcpu_locked = vcpu_lock(vcpu);
341 vcpu->state = VCPU_STATE_OFF;
342 vcpu_unlock(&vcpu_locked);
343 cpu_off(vcpu->cpu);
Daniel Boulby5fe882d2023-08-07 10:36:53 +0100344 dlog_verbose("cpu%u off notification!\n",
345 vcpu_index(vcpu));
Olivier Deprez98f151e2023-01-10 15:08:54 +0100346 }
347
Olivier Depreza67ab882023-01-10 15:00:54 +0100348 psci_msg_response = PSCI_RETURN_SUCCESS;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000349 break;
350 }
351 default:
Olivier Depreza67ab882023-01-10 15:00:54 +0100352 dlog_error(
353 "FF-A PSCI framework message not handled "
Karl Meakine8937d92024-03-19 16:04:25 +0000354 "%#lx %#lx %#lx %#lx\n",
Olivier Depreza67ab882023-01-10 15:00:54 +0100355 args->func, args->arg1, args->arg2, args->arg3);
356 psci_msg_response = PSCI_ERROR_NOT_SUPPORTED;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000357 }
Olivier Depreza67ab882023-01-10 15:00:54 +0100358
Karl Meakind0356f82024-09-04 13:34:31 +0100359 *args = ffa_framework_msg_resp(HF_SPMC_VM_ID, HF_SPMD_VM_ID,
360 SPMD_FRAMEWORK_MSG_PSCI_RESP,
361 psci_msg_response);
Olivier Depreza67ab882023-01-10 15:00:54 +0100362 return true;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000363 }
Karl Meakind0356f82024-09-04 13:34:31 +0100364 case SPMD_FRAMEWORK_MSG_FFA_VERSION_REQ: {
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000365 struct ffa_value ret = api_ffa_version(current, args->arg3);
Karl Meakind0356f82024-09-04 13:34:31 +0100366 *args = ffa_framework_msg_resp(
367 HF_SPMC_VM_ID, HF_SPMD_VM_ID,
368 SPMD_FRAMEWORK_MSG_FFA_VERSION_RESP, ret.func);
Olivier Depreza67ab882023-01-10 15:00:54 +0100369 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100370 }
371 default:
Karl Meakine8937d92024-03-19 16:04:25 +0000372 dlog_error("FF-A framework message not handled %#lx\n",
Olivier Depreza67ab882023-01-10 15:00:54 +0100373 args->arg2);
374
375 /*
376 * TODO: the framework message that was conveyed by a direct
377 * request is not handled although we still want to complete
378 * by a direct response. However, there is no defined error
379 * response to state that the message couldn't be handled.
380 * An alternative would be to return FFA_ERROR.
381 */
Karl Meakind0356f82024-09-04 13:34:31 +0100382 *args = ffa_framework_msg_resp(HF_SPMC_VM_ID, HF_SPMD_VM_ID,
383 func, 0);
Olivier Depreza67ab882023-01-10 15:00:54 +0100384 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100385 }
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100386}
J-Alvesb37fd082020-10-22 12:29:21 +0100387#endif
388
Andrew Scullae9962e2019-10-03 16:51:16 +0100389/**
390 * Checks whether to block an SMC being forwarded from a VM.
391 */
392static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100393{
Andrew Scullae9962e2019-10-03 16:51:16 +0100394 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100395
Andrew Scullae9962e2019-10-03 16:51:16 +0100396 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
397 if (func == vm->smc_whitelist.smcs[i]) {
398 return false;
399 }
400 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100401
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100402 dlog_notice("SMC %#010x attempted from VM %#x, blocked=%u\n", func,
Andrew Walbran17eebf92020-02-05 16:35:49 +0000403 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100404
405 /* Access is still allowed in permissive mode. */
406 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100407}
408
409/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100410 * Applies SMC access control according to manifest and forwards the call if
411 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100412 */
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100413static void smc_forwarder(const struct vm *vm, struct ffa_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100414{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100415 struct ffa_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000416 uint32_t client_id = vm->id;
417 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100418
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000419 if (smc_is_blocked(vm, args->func)) {
420 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100421 return;
422 }
423
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100424 /*
425 * Set the Client ID but keep the existing Secure OS ID and anything
426 * else (currently unspecified) that the client may have passed in the
427 * upper bits.
428 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000429 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000430 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
431 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100432
Andrew Scullae9962e2019-10-03 16:51:16 +0100433 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000434 * Preserve the value passed by the caller, rather than the generated
435 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100436 * may be in x7, but the SMCs that we are forwarding are legacy calls
437 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
438 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000439 ret.arg7 = arg7;
440
441 plat_smc_post_forward(*args, &ret);
442
443 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100444}
445
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200446/**
447 * In the normal world, ffa_handler is always called from the virtual FF-A
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100448 * instance (from a VM in EL1). In the secure world, ffa_handler may be called
449 * from the virtual (a secure partition in S-EL1) or physical FF-A instance
450 * (from the normal world via EL3). The function returns true when the call is
451 * handled. The *next pointer is updated to the next vCPU to run, which might be
452 * the 'other world' vCPU if the call originated from the virtual FF-A instance
453 * and has to be forwarded down to EL3, or left as is to resume the current
454 * vCPU.
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200455 */
456static bool ffa_handler(struct ffa_value *args, struct vcpu *current,
457 struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100458{
J-Alvesbc3de8b2020-12-07 14:32:04 +0000459 uint32_t func = args->func;
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000460
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100461 /*
462 * NOTE: When adding new methods to this handler update
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100463 * api_ffa_features accordingly.
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100464 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000465 switch (func) {
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100466 case FFA_VERSION_32:
Daniel Boulbybaeaf2e2021-12-09 11:42:36 +0000467 *args = api_ffa_version(current, args->arg1);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100468 return true;
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100469 case FFA_PARTITION_INFO_GET_32: {
470 struct ffa_uuid uuid;
471
472 ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4,
473 &uuid);
Daniel Boulbyb46cad12021-12-13 17:47:21 +0000474 *args = api_ffa_partition_info_get(current, &uuid, args->arg5);
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100475 return true;
476 }
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800477 case FFA_PARTITION_INFO_GET_REGS_64: {
478 struct ffa_uuid uuid;
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800479 uint16_t start_index;
480 uint16_t tag;
481
Karl Meakin9478e322024-09-23 17:47:09 +0100482 ffa_uuid_from_u64x2(args->arg1, args->arg2, &uuid);
Raghu Krishnamurthyd29411a2023-02-17 17:22:04 -0800483 start_index = args->arg3 & 0xFFFF;
484 tag = (args->arg3 >> 16) & 0xFFFF;
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800485 *args = api_ffa_partition_info_get_regs(current, &uuid,
486 start_index, tag);
487 return true;
488 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100489 case FFA_ID_GET_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200490 *args = api_ffa_id_get(current);
Andrew Walbrand230f662019-10-07 18:03:36 +0100491 return true;
Daniel Boulbyb2fb80e2021-02-03 15:09:23 +0000492 case FFA_SPM_ID_GET_32:
493 *args = api_ffa_spm_id_get();
494 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100495 case FFA_FEATURES_32:
Karl Meakinf1ed5f12024-02-22 15:57:36 +0000496 *args = api_ffa_features(args->arg1, args->arg2, current);
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100497 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100498 case FFA_RX_RELEASE_32:
J-Alvese8c8c2b2022-12-16 15:34:48 +0000499 *args = api_ffa_rx_release(ffa_receiver(*args), current);
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000500 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000501 case FFA_RXTX_MAP_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100502 *args = api_ffa_rxtx_map(ipa_init(args->arg1),
503 ipa_init(args->arg2), args->arg3,
Federico Recanati9f1b6532022-04-14 13:15:28 +0200504 current);
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000505 return true;
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100506 case FFA_RXTX_UNMAP_32:
J-Alves70079932022-12-07 17:32:20 +0000507 *args = api_ffa_rxtx_unmap(ffa_vm_id(*args), current);
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100508 return true;
Federico Recanati644f0462022-03-17 12:04:00 +0100509 case FFA_RX_ACQUIRE_32:
510 *args = api_ffa_rx_acquire(ffa_receiver(*args), current);
511 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100512 case FFA_YIELD_32:
Madhukar Pappireddy184501c2023-05-23 17:24:06 -0500513 *args = api_yield(current, next, args);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100514 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100515 case FFA_MSG_SEND_32:
J-Alves27b71962022-12-12 15:29:58 +0000516 *args = plat_ffa_msg_send(
517 ffa_sender(*args), ffa_receiver(*args),
518 ffa_msg_send_size(*args), current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100519 return true;
Federico Recanati25053ee2022-03-14 15:01:53 +0100520 case FFA_MSG_SEND2_32:
521 *args = api_ffa_msg_send2(ffa_sender(*args),
522 ffa_msg_send2_flags(*args), current);
523 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100524 case FFA_MSG_WAIT_32:
Madhukar Pappireddy5522c672021-12-17 16:35:51 -0600525 *args = api_ffa_msg_wait(current, next, args);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100526 return true;
J-Alvesbc7ab4f2022-12-13 12:09:25 +0000527#if SECURE_WORLD == 0
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600528 case FFA_MSG_POLL_32: {
529 struct vcpu_locked current_locked;
530
531 current_locked = vcpu_lock(current);
J-Alves2ced1672022-12-12 14:35:38 +0000532 *args = plat_ffa_msg_recv(false, current_locked, next);
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600533 vcpu_unlock(&current_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100534 return true;
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600535 }
J-Alvesbc7ab4f2022-12-13 12:09:25 +0000536#endif
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100537 case FFA_RUN_32:
Kathleen Capella036cc592023-11-30 18:26:15 -0500538 /**
539 * Ensure that an FF-A v1.2 endpoint preserves the
540 * runtime state of the calling partition by setting
541 * the extended registers (x8-x17) to zero.
542 */
Karl Meakin0e617d92024-04-05 12:55:22 +0100543 if (current->vm->ffa_version >= FFA_VERSION_1_2 &&
Kathleen Capella036cc592023-11-30 18:26:15 -0500544 !api_extended_args_are_zero(args)) {
545 *args = ffa_error(FFA_INVALID_PARAMETERS);
546 return false;
547 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100548 *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200549 current, next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100550 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100551 case FFA_MEM_DONATE_32:
J-Alves95fbb312024-03-20 15:19:16 +0000552 case FFA_MEM_DONATE_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100553 case FFA_MEM_LEND_32:
J-Alves95fbb312024-03-20 15:19:16 +0000554 case FFA_MEM_LEND_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100555 case FFA_MEM_SHARE_32:
J-Alves95fbb312024-03-20 15:19:16 +0000556 case FFA_MEM_SHARE_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100557 *args = api_ffa_mem_send(func, args->arg1, args->arg2,
558 ipa_init(args->arg3), args->arg4,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200559 current);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000560 return true;
J-Alves95fbb312024-03-20 15:19:16 +0000561 case FFA_MEM_RETRIEVE_REQ_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100562 case FFA_MEM_RETRIEVE_REQ_32:
563 *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2,
564 ipa_init(args->arg3),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200565 args->arg4, current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000566 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100567 case FFA_MEM_RELINQUISH_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200568 *args = api_ffa_mem_relinquish(current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000569 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100570 case FFA_MEM_RECLAIM_32:
571 *args = api_ffa_mem_reclaim(
Andrew Walbran1bbe9402020-04-30 16:47:13 +0100572 ffa_assemble_handle(args->arg1, args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200573 current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000574 return true;
Andrew Walbranca808b12020-05-15 17:22:28 +0100575 case FFA_MEM_FRAG_RX_32:
576 *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3,
577 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200578 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100579 return true;
580 case FFA_MEM_FRAG_TX_32:
581 *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3,
582 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200583 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100584 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000585 case FFA_MSG_SEND_DIRECT_REQ_64:
Karl Meakind0356f82024-09-04 13:34:31 +0100586 case FFA_MSG_SEND_DIRECT_REQ_32:
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100587#if SECURE_WORLD == 1
588 if (spmd_handler(args, current)) {
589 return true;
590 }
591#endif
Kathleen Capella41fea932023-06-23 17:39:28 -0400592 case FFA_MSG_SEND_DIRECT_REQ2_64:
Karl Meakin13f09812024-10-28 16:33:23 +0000593 *args = api_ffa_msg_send_direct_req(*args, current, next);
Kathleen Capella41fea932023-06-23 17:39:28 -0400594 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000595 case FFA_MSG_SEND_DIRECT_RESP_64:
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000596 case FFA_MSG_SEND_DIRECT_RESP_32:
Kathleen Capella087e5022023-09-07 18:04:15 -0400597 case FFA_MSG_SEND_DIRECT_RESP2_64:
Karl Meakin13f09812024-10-28 16:33:23 +0000598 *args = api_ffa_msg_send_direct_resp(*args, current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000599 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000600 case FFA_SECONDARY_EP_REGISTER_64:
Olivier Deprezd614d322021-06-18 15:21:00 +0200601 /*
602 * DEN0077A FF-A v1.1 Beta0 section 18.3.2.1.1
603 * The callee must return NOT_SUPPORTED if this function is
604 * invoked by a caller that implements version v1.0 of
605 * the Framework.
606 */
Max Shvetsov40108e72020-08-27 12:39:50 +0100607 *args = api_ffa_secondary_ep_register(ipa_init(args->arg1),
608 current);
609 return true;
J-Alvesa0f317d2021-06-09 13:31:59 +0100610 case FFA_NOTIFICATION_BITMAP_CREATE_32:
611 *args = api_ffa_notification_bitmap_create(
J-Alves19e20cf2023-08-02 12:48:55 +0100612 (ffa_id_t)args->arg1, (ffa_vcpu_count_t)args->arg2,
J-Alvesa0f317d2021-06-09 13:31:59 +0100613 current);
614 return true;
615 case FFA_NOTIFICATION_BITMAP_DESTROY_32:
616 *args = api_ffa_notification_bitmap_destroy(
J-Alves19e20cf2023-08-02 12:48:55 +0100617 (ffa_id_t)args->arg1, current);
J-Alvesa0f317d2021-06-09 13:31:59 +0100618 return true;
J-Alvesc003a7a2021-03-18 13:06:53 +0000619 case FFA_NOTIFICATION_BIND_32:
620 *args = api_ffa_notification_update_bindings(
621 ffa_sender(*args), ffa_receiver(*args), args->arg2,
622 ffa_notifications_bitmap(args->arg3, args->arg4), true,
623 current);
624 return true;
625 case FFA_NOTIFICATION_UNBIND_32:
626 *args = api_ffa_notification_update_bindings(
627 ffa_sender(*args), ffa_receiver(*args), 0,
628 ffa_notifications_bitmap(args->arg3, args->arg4), false,
629 current);
630 return true;
Raghu Krishnamurthyea6d25f2021-09-14 15:27:06 -0700631 case FFA_MEM_PERM_SET_32:
632 case FFA_MEM_PERM_SET_64:
633 *args = api_ffa_mem_perm_set(va_init(args->arg1), args->arg2,
634 args->arg3, current);
635 return true;
636 case FFA_MEM_PERM_GET_32:
637 case FFA_MEM_PERM_GET_64:
638 *args = api_ffa_mem_perm_get(va_init(args->arg1), current);
639 return true;
J-Alvesaa79c012021-07-09 14:29:45 +0100640 case FFA_NOTIFICATION_SET_32:
641 *args = api_ffa_notification_set(
642 ffa_sender(*args), ffa_receiver(*args), args->arg2,
643 ffa_notifications_bitmap(args->arg3, args->arg4),
644 current);
645 return true;
646 case FFA_NOTIFICATION_GET_32:
647 *args = api_ffa_notification_get(
J-Alvesbe6e3032021-11-30 14:54:12 +0000648 ffa_receiver(*args), ffa_notifications_get_vcpu(*args),
649 args->arg2, current);
J-Alvesaa79c012021-07-09 14:29:45 +0100650 return true;
J-Alvesc8e8a222021-06-08 17:33:52 +0100651 case FFA_NOTIFICATION_INFO_GET_64:
652 *args = api_ffa_notification_info_get(current);
653 return true;
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500654 case FFA_INTERRUPT_32:
J-Alves03edf402023-07-21 15:13:49 +0100655 /*
656 * A malicious SP could invoke a HVC/SMC call with
657 * FFA_INTERRUPT_32 as the function argument. Return error to
658 * avoid DoS.
659 */
660 if (current->vm->id != HF_OTHER_WORLD_ID) {
661 *args = ffa_error(FFA_DENIED);
662 return true;
663 }
J-Alvescf0c4712023-08-04 14:41:50 +0100664
665 plat_ffa_handle_secure_interrupt(current, next);
666
667 /*
668 * If the next vCPU belongs to an SP, the next time the NWd
669 * gets resumed these values will be overwritten by the ABI
670 * that used to handover execution back to the NWd.
671 * If the NWd is to be resumed from here, then it will
672 * receive the FFA_NORMAL_WORLD_RESUME ABI which is to signal
673 * that an interrupt has occured, thought it wasn't handled.
674 * This happens when the target vCPU was in preempted state,
675 * and the SP couldn't not be resumed to handle the interrupt.
676 */
677 *args = (struct ffa_value){.func = FFA_NORMAL_WORLD_RESUME};
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500678 return true;
Maksims Svecovs71b76702022-05-20 15:32:58 +0100679 case FFA_CONSOLE_LOG_32:
680 case FFA_CONSOLE_LOG_64:
681 *args = api_ffa_console_log(*args, current);
682 return true;
Kathleen Capella6ab05132023-05-10 12:27:35 -0400683 case FFA_ERROR_32:
684 *args = plat_ffa_error_32(current, next, args->arg2);
685 return true;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100686
Karl Meakina5ea9092024-05-28 15:40:33 +0100687 default:
Karl Meakina5ea9092024-05-28 15:40:33 +0100688 return false;
689 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100690}
691
692/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000693 * Set or clear VI/VF bits according to pending interrupts.
J-Alves6f6bf8a2024-07-25 15:17:57 +0100694 * If `vcpu` is NULL, the function will set it to the currently running
695 * vCPU.
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100696 */
J-Alves6f6bf8a2024-07-25 15:17:57 +0100697static void vcpu_update_virtual_interrupts(struct vcpu *vcpu)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100698{
Manish Pandey35e452f2021-02-18 21:36:34 +0000699 struct vcpu_locked vcpu_locked;
700
J-Alves6f6bf8a2024-07-25 15:17:57 +0100701 if (vcpu == NULL) {
702 vcpu = current();
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100703 }
J-Alves6f6bf8a2024-07-25 15:17:57 +0100704
705 /* Only update to those at the virtual instance. */
706 if (vcpu->vm->el0_partition || !vm_id_is_current_world(vcpu->vm->id)) {
707 return;
708 }
709
710 vcpu_locked = vcpu_lock(vcpu);
711 set_virtual_irq(&vcpu->regs,
712 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
713 set_virtual_fiq(&vcpu->regs,
714 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
715 vcpu_unlock(&vcpu_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100716}
717
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100718/**
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100719 * Handles PSCI and FF-A calls and writes the return value back to the registers
720 * of the vCPU. This is shared between smc_handler and hvc_handler.
721 *
722 * Returns true if the call was handled.
723 */
724static bool hvc_smc_handler(struct ffa_value args, struct vcpu *vcpu,
725 struct vcpu **next)
726{
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000727 const uint32_t func = args.func;
728
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100729 /* Do not expect PSCI calls emitted from within the secure world. */
730#if SECURE_WORLD == 0
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000731 if (psci_handler(vcpu, func, args.arg1, args.arg2, args.arg3,
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100732 &vcpu->regs.r[0], next)) {
733 return true;
734 }
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100735#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100736
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100737 if (ffa_handler(&args, vcpu, next)) {
J-Alves13394022021-06-30 13:48:49 +0100738#if SECURE_WORLD == 1
739 /*
740 * If giving back execution to the NWd, check if the Schedule
Olivier Deprez618c8fc2022-05-30 15:27:49 +0200741 * Receiver Interrupt has been delayed, and trigger it on
742 * current core if so.
J-Alves13394022021-06-30 13:48:49 +0100743 */
744 if ((*next != NULL && (*next)->vm->id == HF_OTHER_WORLD_ID) ||
745 (*next == NULL && vcpu->vm->id == HF_OTHER_WORLD_ID)) {
746 plat_ffa_sri_trigger_if_delayed(vcpu->cpu);
747 }
748#endif
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000749 if (func != FFA_VERSION_32) {
750 struct vm_locked vm_locked = vm_lock(vcpu->vm);
751
752 vm_locked.vm->ffa_version_negotiated = true;
753 vm_unlock(&vm_locked);
754 }
755
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100756 arch_regs_set_retval(&vcpu->regs, args);
J-Alves6f6bf8a2024-07-25 15:17:57 +0100757
758 /*
759 * In case there has been an update after handling the last
760 * ff-a call, update the next vCPU directly in the
761 * register.
762 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000763 vcpu_update_virtual_interrupts(*next);
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100764 return true;
765 }
766
767 return false;
768}
769
770/**
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100771 * Processes SMC instruction calls.
772 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000773static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100774{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100775 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000776 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100777
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100778 /* Mask out SMCCC SVE hint bit from function id. */
779 args.func &= ~SMCCC_SVE_HINT_MASK;
780
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100781 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000782 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100783 }
784
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000785 smc_forwarder(vcpu->vm, &args);
786 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000787 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100788}
789
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100790#if SECURE_WORLD == 1
791
792/**
793 * Called from other_world_loop return from SMC.
794 * Processes SMC calls originating from the NWd.
795 */
796struct vcpu *smc_handler_from_nwd(struct vcpu *vcpu)
797{
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100798 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100799 struct vcpu *next = NULL;
800
Olivier Deprez5b588332023-09-05 15:08:48 +0200801 plat_save_ns_simd_context(vcpu);
802
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100803 /* Mask out SMCCC SVE hint bit from function id. */
804 args.func &= ~SMCCC_SVE_HINT_MASK;
805
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100806 if (hvc_smc_handler(args, vcpu, &next)) {
807 return next;
808 }
809
810 /*
811 * If the SMC emitted by the normal world is not handled in the secure
812 * world then return an error stating such ABI is not supported. Only
813 * FF-A calls are supported. We cannot return SMCCC_ERROR_UNKNOWN
814 * directly because the SPMD smc handler would not recognize it as a
815 * standard FF-A call returning from the SPMC.
816 */
817 arch_regs_set_retval(&vcpu->regs, ffa_error(FFA_NOT_SUPPORTED));
818
819 return NULL;
820}
821
822#endif
823
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000824/*
825 * Exception vector offsets.
826 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
827 */
828
829/**
830 * Offset for synchronous exceptions at current EL with SPx.
831 */
832#define OFFSET_CURRENT_SPX UINT64_C(0x200)
833
834/**
835 * Offset for synchronous exceptions at lower EL using AArch64.
836 */
837#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
838
839/**
840 * Offset for synchronous exceptions at lower EL using AArch32.
841 */
842#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
843
844/**
845 * Returns the address for the exception handler at EL1.
846 */
847static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
848{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800849 uintreg_t base_addr = has_vhe_support() ? read_msr(MSR_VBAR_EL12)
850 : read_msr(vbar_el1);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000851 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
852 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
853
854 if (pe_mode == PSR_PE_MODE_EL0T) {
855 if (is_arch32) {
856 base_addr += OFFSET_LOWER_EL_32;
857 } else {
858 base_addr += OFFSET_LOWER_EL_64;
859 }
860 } else {
861 CHECK(!is_arch32);
862 base_addr += OFFSET_CURRENT_SPX;
863 }
864
865 return base_addr;
866}
867
868/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000869 * Injects an exception with the specified Exception Syndrom Register value into
870 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000871 *
872 * NOTE: This function assumes that the lazy registers haven't been saved, and
873 * writes to the lazy registers of the CPU directly instead of the vCPU.
874 */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100875static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value,
876 uintreg_t far_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000877{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000878 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000879
880 /* Update the CPU state to inject the exception. */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800881 if (has_vhe_support()) {
882 write_msr(MSR_ESR_EL12, esr_el1_value);
883 write_msr(MSR_FAR_EL12, far_el1_value);
884 write_msr(MSR_ELR_EL12, vcpu->regs.pc);
885 write_msr(MSR_SPSR_EL12, vcpu->regs.spsr);
886 } else {
887 write_msr(esr_el1, esr_el1_value);
888 write_msr(far_el1, far_el1_value);
889 write_msr(elr_el1, vcpu->regs.pc);
890 write_msr(spsr_el1, vcpu->regs.spsr);
891 }
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000892
893 /*
894 * Mask (disable) interrupts and run in EL1h mode.
895 * EL1h mode is used because by default, taking an exception selects the
896 * stack pointer for the target Exception level. The software can change
897 * that later in the handler if needed.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000898 */
899 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
900
901 /* Transfer control to the exception hander. */
902 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000903}
904
905/**
906 * Injects a Data Abort exception (same exception level).
907 */
908static void inject_el1_data_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100909 uintreg_t esr_el2,
910 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000911{
912 /*
913 * ISS encoding remains the same, but the EC is changed to reflect
914 * where the exception came from.
915 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
916 */
917 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
918 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
919
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100920 dlog_notice("Injecting Data Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000921 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000922
Fuad Tabbac3847c72020-08-11 09:32:25 +0100923 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000924}
925
926/**
927 * Injects a Data Abort exception (same exception level).
928 */
929static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100930 uintreg_t esr_el2,
931 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000932{
933 /*
934 * ISS encoding remains the same, but the EC is changed to reflect
935 * where the exception came from.
936 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
937 */
938 uintreg_t esr_el1_value =
939 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
940 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
941
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100942 dlog_notice("Injecting Instruction Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000943 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000944
Fuad Tabbac3847c72020-08-11 09:32:25 +0100945 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000946}
947
948/**
949 * Injects an exception with an unknown reason into the EL1.
950 */
951static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
952{
953 uintreg_t esr_el1_value =
954 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
Fuad Tabbac3847c72020-08-11 09:32:25 +0100955
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200956 dlog_notice("Injecting Unknown Reason exception into VM %#x.\n",
957 vcpu->vm->id);
958
Fuad Tabbac3847c72020-08-11 09:32:25 +0100959 /*
960 * The value of the far_el2 register is UNKNOWN in this case,
961 * therefore, don't propagate it to avoid leaking sensitive information.
962 */
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200963 inject_el1_exception(vcpu, esr_el1_value, 0);
964}
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000965
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200966/**
967 * Injects an exception because of a system register trap.
968 */
969static void inject_el1_sysreg_trap_exception(struct vcpu *vcpu,
970 uintreg_t esr_el2)
971{
972 char *direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
973
Andrew Walbran17eebf92020-02-05 16:35:49 +0000974 dlog_notice(
Karl Meakine8937d92024-03-19 16:04:25 +0000975 "Trapped access to system register %s: op0=%lu, op1=%lu, "
976 "crn=%lu, "
977 "crm=%lu, op2=%lu, rt=%lu.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000978 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
979 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
980 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000981
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200982 inject_el1_unknown_exception(vcpu, esr_el2);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000983}
984
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100985static struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100986{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100987 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran59182d52019-09-23 17:55:39 +0100988 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100989
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100990 /* Mask out SMCCC SVE hint bit from function id. */
991 args.func &= ~SMCCC_SVE_HINT_MASK;
992
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100993 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +0100994 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100995 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +0100996
Andrew Walbran7f920af2019-09-03 17:09:30 +0100997 switch (args.func) {
J-Alves15e30262024-10-14 11:56:07 +0100998#if SECURE_WORLD == 1
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -0500999 case HF_INTERRUPT_DEACTIVATE:
1000 vcpu->regs.r[0] = plat_ffa_interrupt_deactivate(
1001 args.arg1, args.arg2, vcpu);
1002 break;
Madhukar Pappireddy72d23932023-07-24 15:57:28 -05001003
1004 case HF_INTERRUPT_RECONFIGURE:
1005 vcpu->regs.r[0] = plat_ffa_interrupt_reconfigure(
1006 args.arg1, args.arg2, args.arg3, vcpu);
1007 break;
Daniel Boulbyf3cf28c2024-08-22 10:46:23 +01001008
1009 case HF_INTERRUPT_SEND_IPI:
1010 vcpu->regs.r[0] = api_hf_interrupt_send_ipi(args.arg1, vcpu);
1011 break;
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001012#endif
Olivier Deprez109c6d42023-11-29 14:58:47 +01001013 case HF_INTERRUPT_ENABLE:
1014 vcpu->regs.r[0] = api_interrupt_enable(args.arg1, args.arg2,
1015 args.arg3, vcpu);
1016 break;
1017
Madhukar Pappireddyc64d0642024-08-07 16:55:46 -05001018 case HF_INTERRUPT_GET: {
1019 struct vcpu_locked current_locked;
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001020
Madhukar Pappireddyc64d0642024-08-07 16:55:46 -05001021 current_locked = vcpu_lock(vcpu);
1022 vcpu->regs.r[0] = plat_ffa_interrupt_get(current_locked);
1023 vcpu_unlock(&current_locked);
1024 break;
1025 }
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001026 default:
Andrew Walbran59182d52019-09-23 17:55:39 +01001027 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
J-Alves33172402024-08-15 13:15:34 +01001028 dlog_verbose("Unsupported function %#lx\n", args.func);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001029 }
1030
J-Alves6f6bf8a2024-07-25 15:17:57 +01001031 /*
1032 * In case there has been an update after handling the last
1033 * hypervisor call, update the next vCPU directly in the register.
1034 */
Manish Pandey35e452f2021-02-18 21:36:34 +00001035 vcpu_update_virtual_interrupts(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +00001036
Andrew Walbran59182d52019-09-23 17:55:39 +01001037 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001038}
1039
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001040struct vcpu *irq_lower(void)
1041{
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001042#if SECURE_WORLD == 1
1043 struct vcpu *next = NULL;
1044
J-Alves03edf402023-07-21 15:13:49 +01001045 plat_ffa_handle_secure_interrupt(current(), &next);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001046
1047 /*
1048 * Since we are in interrupt context, set the bit for the
1049 * next vCPU directly in the register.
1050 */
1051 vcpu_update_virtual_interrupts(next);
1052
1053 return next;
1054#else
Andrew Scull9726c252019-01-23 13:44:19 +00001055 /*
1056 * Switch back to primary VM, interrupts will be handled there.
1057 *
1058 * If the VM has aborted, this vCPU will be aborted when the scheduler
1059 * tries to run it again. This means the interrupt will not be delayed
1060 * by the aborted VM.
1061 *
1062 * TODO: Only switch when the interrupt isn't for the current VM.
1063 */
Andrew Scull33fecd32019-01-08 14:48:27 +00001064 return api_preempt(current());
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001065#endif
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001066}
1067
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -06001068#if SECURE_WORLD == 1
1069static void spmd_group0_intr_delegate(void)
1070{
1071 struct ffa_value ret;
1072
1073 dlog_verbose("Delegating Group0 interrupt to SPMD\n");
1074
1075 ret = smc_ffa_call((struct ffa_value){.func = FFA_EL3_INTR_HANDLE_32});
1076
1077 /* Check if the Group0 interrupt was handled successfully. */
1078 CHECK(ret.func == FFA_SUCCESS_32);
1079}
1080#endif
1081
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001082struct vcpu *fiq_lower(void)
1083{
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001084#if SECURE_WORLD == 1
1085 struct vcpu_locked current_locked;
1086 struct vcpu *current_vcpu = current();
Daniel Boulby4dd3f532021-09-21 09:57:08 +01001087 int64_t ret;
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001088 uint32_t intid;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001089
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001090 intid = get_highest_pending_g0_interrupt_id();
1091
1092 /* Check for the highest priority pending Group0 interrupt. */
1093 if (intid != SPURIOUS_INTID_OTHER_WORLD) {
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -06001094 /* Delegate handling of Group0 interrupt to EL3 firmware. */
1095 spmd_group0_intr_delegate();
1096
1097 /* Resume current vCPU. */
1098 return NULL;
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001099 }
1100
1101 /*
1102 * A special interrupt indicating there is no pending interrupt
1103 * with sufficient priority for current security state. This
1104 * means a non-secure interrupt is pending.
1105 */
Madhukar Pappireddyc40f55f2022-06-22 11:00:41 -05001106 assert(current_vcpu->vm->ns_interrupts_action != NS_ACTION_QUEUED);
1107
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +01001108 if (plat_ffa_vm_managed_exit_supported(current_vcpu->vm)) {
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001109 uint8_t pmr = plat_interrupts_get_priority_mask();
1110
Madhukar Pappireddy025a4512024-10-14 22:09:19 -05001111 /*
1112 * Mask non-secure interrupt from triggering again till the
1113 * vCPU completes the managed exit sequenece.
1114 */
1115 plat_interrupts_set_priority_mask(SWD_MASK_NS_INT);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001116
1117 current_locked = vcpu_lock(current_vcpu);
Madhukar Pappireddy025a4512024-10-14 22:09:19 -05001118 current_vcpu->prev_interrupt_priority = pmr;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001119 ret = api_interrupt_inject_locked(current_locked,
1120 HF_MANAGED_EXIT_INTID,
Madhukar Pappireddybd10e572023-03-06 16:39:49 -06001121 current_locked, NULL);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001122 if (ret != 0) {
1123 panic("Failed to inject managed exit interrupt\n");
1124 }
1125
1126 /* Entering managed exit sequence. */
1127 current_vcpu->processing_managed_exit = true;
1128
1129 vcpu_unlock(&current_locked);
1130
1131 /*
1132 * Since we are in interrupt context, set the bit for the
1133 * current vCPU directly in the register.
1134 */
1135 vcpu_update_virtual_interrupts(NULL);
1136
1137 /* Resume current vCPU. */
1138 return NULL;
1139 }
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001140
Madhukar Pappireddyd46c06e2022-06-21 18:14:52 -05001141 /*
1142 * Unwind Normal World Scheduled Call chain in response to NS
1143 * Interrupt.
1144 */
1145 return plat_ffa_unwind_nwd_call_chain_interrupt(current_vcpu);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001146#else
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001147 return irq_lower();
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001148#endif
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001149}
1150
Fuad Tabbad1d67982020-01-08 11:28:29 +00001151noreturn struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001152{
Fuad Tabbad1d67982020-01-08 11:28:29 +00001153 /*
1154 * SError exceptions should be isolated and handled by the responsible
1155 * VM/exception level. Getting here indicates a bug, that isolation is
1156 * not working, or a processor that does not support ARMv8.2-IESB, in
1157 * which case Hafnium routes SError exceptions to EL2 (here).
1158 */
1159 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001160}
1161
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001162/**
1163 * Initialises a fault info structure. It assumes that an FnV bit exists at
1164 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
1165 * the ESR (the fault status code) are 010000; this is the case for both
1166 * instruction and data aborts, but not necessarily for other exception reasons.
1167 */
1168static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +01001169 const struct vcpu *vcpu,
1170 uint32_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001171{
1172 uint32_t fsc = esr & 0x3f;
1173 struct vcpu_fault_info r;
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001174 uint64_t hpfar_el2_val;
1175 uint64_t hpfar_el2_fipa;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001176
1177 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001178 r.pc = va_init(vcpu->regs.pc);
1179
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001180 /* Get Hypervisor IPA Fault Address value. */
1181 hpfar_el2_val = read_msr(hpfar_el2);
1182
1183 /* Extract Faulting IPA. */
1184 hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8;
1185
1186#if SECURE_WORLD == 1
1187
1188 /**
1189 * Determine if faulting IPA targets NS space.
1190 * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if
1191 * the faulting Stage-1 address output is a secure or non-secure IPA.
1192 */
1193 if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) {
1194 r.mode |= MM_MODE_NS;
1195 }
1196
1197#endif
1198
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001199 /*
1200 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
1201 * indicates that we cannot rely on far_el2.
1202 */
Karl Meakin5a133552024-05-30 16:06:27 +01001203 if (fsc == 0x10 && GET_ESR_FNV(esr)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001204 r.vaddr = va_init(0);
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001205 r.ipaddr = ipa_init(hpfar_el2_fipa);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001206 } else {
1207 r.vaddr = va_init(read_msr(far_el2));
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001208 r.ipaddr = ipa_init(hpfar_el2_fipa |
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001209 (read_msr(far_el2) & (PAGE_SIZE - 1)));
1210 }
1211
1212 return r;
1213}
1214
Fuad Tabbac3847c72020-08-11 09:32:25 +01001215struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001216{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +01001217 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001218 struct vcpu_fault_info info;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001219 struct vcpu *new_vcpu = NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001220 uintreg_t ec = GET_ESR_EC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001221 bool is_el0_partition = vcpu->vm->el0_partition;
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001222 bool resume = false;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001223
Fuad Tabbac76466d2019-09-06 10:42:12 +01001224 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001225 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +00001226 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001227 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001228
1229 /*
1230 * For EL0 partitions, treat both WFI and WFE the same way so
1231 * that FFA_RUN can be called on the partition to resume it. If
1232 * we treat WFI using api_wait_for_interrupt, the VCPU will be
1233 * in blocked waiting for interrupt but we cannot inject
1234 * interrupts into EL0 partitions.
1235 */
1236 if (is_el0_partition) {
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001237 api_yield(vcpu, &new_vcpu, NULL);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001238 return new_vcpu;
1239 }
1240
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001241 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +01001242 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +00001243 /* WFE */
1244 /*
1245 * TODO: consider giving the scheduler more context,
1246 * somehow.
1247 */
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001248 api_yield(vcpu, &new_vcpu, NULL);
Jose Marinho135dff32019-02-28 10:25:57 +00001249 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +01001250 }
Andrew Walbran48196eb2019-03-04 14:56:24 +00001251 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +00001252 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001253
Fuad Tabbab86325a2020-01-10 13:38:15 +00001254 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001255 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +01001256 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001257
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001258 resume = vcpu_handle_page_fault(vcpu, &info);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001259 if (is_el0_partition) {
1260 dlog_warning("Data abort on EL0 partition\n");
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001261 /*
1262 * Abort EL0 context if we should not resume the
1263 * context, or it is an alignment fault.
1264 * vcpu_handle_page_fault() only checks the mode of the
1265 * page in an architecture agnostic way but alignment
1266 * faults on aarch64 can happen on a correctly mapped
1267 * page.
1268 */
1269 if (!resume || ((esr & 0x3f) == 0x21)) {
1270 return api_abort(vcpu);
1271 }
1272 }
1273
1274 if (resume) {
1275 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001276 }
1277
Fuad Tabbab86325a2020-01-10 13:38:15 +00001278 /* Inform the EL1 of the data abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001279 inject_el1_data_abort_exception(vcpu, esr, far);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001280
Fuad Tabbab86325a2020-01-10 13:38:15 +00001281 /* Schedule the same VM to continue running. */
1282 return NULL;
1283
1284 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +01001285 info = fault_info_init(esr, vcpu, MM_MODE_X);
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001286
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001287 if (vcpu_handle_page_fault(vcpu, &info)) {
1288 return NULL;
1289 }
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001290
1291 if (is_el0_partition) {
1292 dlog_warning("Instruction abort on EL0 partition\n");
1293 return api_abort(vcpu);
1294 }
1295
Fuad Tabbab86325a2020-01-10 13:38:15 +00001296 /* Inform the EL1 of the instruction abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001297 inject_el1_instruction_abort_exception(vcpu, esr, far);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +01001298
Fuad Tabbab86325a2020-01-10 13:38:15 +00001299 /* Schedule the same VM to continue running. */
1300 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001301 case EC_SVC:
1302 CHECK(is_el0_partition);
1303 return hvc_handler(vcpu);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001304 case EC_HVC:
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001305 if (is_el0_partition) {
1306 dlog_warning("Unexpected HVC Trap on EL0 partition\n");
1307 return api_abort(vcpu);
1308 }
Andrew Walbran59182d52019-09-23 17:55:39 +01001309 return hvc_handler(vcpu);
1310
Fuad Tabbab86325a2020-01-10 13:38:15 +00001311 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +01001312 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001313 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001314
1315 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001316 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001317
Andrew Walbran33645652019-04-15 12:29:31 +01001318 return next;
Andrew Scullc960c032018-10-24 15:13:35 +01001319 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001320
Fuad Tabbab86325a2020-01-10 13:38:15 +00001321 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +01001322 /*
1323 * NOTE: This should never be reached because it goes through a
1324 * separate path handled by handle_system_register_access().
1325 */
1326 panic("Handled by handle_system_register_access().");
1327
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001328 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +00001329 dlog_notice(
Karl Meakine8937d92024-03-19 16:04:25 +00001330 "Unknown lower sync exception pc=%#lx, esr=%#lx, "
1331 "ec=%#lx\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +00001332 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +00001333 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001334 }
1335
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001336 if (is_el0_partition) {
1337 return api_abort(vcpu);
1338 }
1339
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001340 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001341 * The exception wasn't handled. Inject to the VM to give it chance to
1342 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001343 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001344 inject_el1_unknown_exception(vcpu, esr);
1345
1346 /* Schedule the same VM to continue running. */
1347 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001348}
1349
Fuad Tabbac76466d2019-09-06 10:42:12 +01001350/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +00001351 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +00001352 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001353 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001354void handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +01001355{
1356 struct vcpu *vcpu = current();
J-Alves19e20cf2023-08-02 12:48:55 +01001357 ffa_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001358 uintreg_t ec = GET_ESR_EC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001359
Fuad Tabbab86325a2020-01-10 13:38:15 +00001360 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001361 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001362 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001363 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001364 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001365 if (debug_el1_is_register_access(esr_el2)) {
1366 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001367 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001368 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001369 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001370 } else if (perfmon_is_register_access(esr_el2)) {
1371 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001372 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001373 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001374 }
Fuad Tabba77a4b012019-11-15 12:13:08 +00001375 } else if (feature_id_is_register_access(esr_el2)) {
1376 if (!feature_id_process_access(vcpu, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001377 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001378 return;
Fuad Tabba77a4b012019-11-15 12:13:08 +00001379 }
Madhukar Pappireddyf684d192024-09-25 14:35:57 -05001380 } else if (el1_physical_timer_is_register_access(esr_el2)) {
1381 if (!el1_physical_timer_process_access(vcpu, esr_el2)) {
1382 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
1383 return;
1384 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001385 } else {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001386 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001387 return;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001388 }
1389
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001390 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001391 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001392}