blob: b0f2259c9af6b5fc247c5abcbf699c49898ef312 [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * https://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Andrew Scullc960c032018-10-24 15:13:35 +010017#include <stdnoreturn.h>
18
Andrew Walbran1f32e722019-06-07 17:57:26 +010019#include "hf/arch/barriers.h"
Andrew Scullc960c032018-10-24 15:13:35 +010020#include "hf/arch/init.h"
David Brazdil851948e2019-08-09 12:02:12 +010021#include "hf/arch/mm.h"
Andrew Scullc960c032018-10-24 15:13:35 +010022
Andrew Scull18c78fc2018-08-20 12:57:41 +010023#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010024#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010025#include "hf/cpu.h"
26#include "hf/dlog.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010027#include "hf/panic.h"
Jose Marinhoa1dfeda2019-02-27 16:46:03 +000028#include "hf/spci.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010029#include "hf/vm.h"
30
Andrew Scullf35a5c92018-08-07 18:09:46 +010031#include "vmapi/hf/call.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010032
Fuad Tabbac76466d2019-09-06 10:42:12 +010033#include "debug_el1.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010034#include "msr.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010035#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010036#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000037#include "smc.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010038
Andrew Walbran3d84a262018-12-13 14:41:19 +000039#define HCR_EL2_VI (1u << 7)
40
Fuad Tabbac76466d2019-09-06 10:42:12 +010041/**
42 * Gets the Exception Class from the ESR.
43 */
44#define GET_EC(esr) ((esr) >> 26)
45
46/**
47 * Gets the value to increment for the next PC.
48 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
49 */
50#define GET_NEXT_PC_INC(esr) (((esr) & (1u << 25)) ? 4 : 2)
51
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010052struct hvc_handler_return {
Andrew Scull37402872018-10-24 14:23:06 +010053 uintreg_t user_ret;
Wedson Almeida Filho87009642018-07-02 10:20:07 +010054 struct vcpu *new;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010055};
56
Fuad Tabbac76466d2019-09-06 10:42:12 +010057/**
58 * Returns a reference to the currently executing vCPU.
59 */
Andrew Scullc960c032018-10-24 15:13:35 +010060static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000061{
62 return (struct vcpu *)read_msr(tpidr_el2);
63}
64
Andrew Walbran1f8d4872018-12-20 11:21:32 +000065/**
66 * Saves the state of per-vCPU peripherals, such as the virtual timer, and
67 * informs the arch-independent sections that registers have been saved.
68 */
69void complete_saving_state(struct vcpu *vcpu)
70{
Andrew Walbran6480f8f2019-06-05 17:39:14 +010071 vcpu->regs.peripherals.cntv_cval_el0 = read_msr(cntv_cval_el0);
72 vcpu->regs.peripherals.cntv_ctl_el0 = read_msr(cntv_ctl_el0);
Andrew Walbran1f8d4872018-12-20 11:21:32 +000073
74 api_regs_state_saved(vcpu);
75
76 /*
77 * If switching away from the primary, copy the current EL0 virtual
78 * timer registers to the corresponding EL2 physical timer registers.
79 * This is used to emulate the virtual timer for the primary in case it
80 * should fire while the secondary is running.
81 */
82 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
83 /*
84 * Clear timer control register before copying compare value, to
85 * avoid a spurious timer interrupt. This could be a problem if
86 * the interrupt is configured as edge-triggered, as it would
87 * then be latched in.
88 */
89 write_msr(cnthp_ctl_el2, 0);
90 write_msr(cnthp_cval_el2, read_msr(cntv_cval_el0));
91 write_msr(cnthp_ctl_el2, read_msr(cntv_ctl_el0));
92 }
93}
94
95/**
96 * Restores the state of per-vCPU peripherals, such as the virtual timer.
97 */
98void begin_restoring_state(struct vcpu *vcpu)
99{
100 /*
101 * Clear timer control register before restoring compare value, to avoid
102 * a spurious timer interrupt. This could be a problem if the interrupt
103 * is configured as edge-triggered, as it would then be latched in.
104 */
105 write_msr(cntv_ctl_el0, 0);
Andrew Walbran6480f8f2019-06-05 17:39:14 +0100106 write_msr(cntv_cval_el0, vcpu->regs.peripherals.cntv_cval_el0);
107 write_msr(cntv_ctl_el0, vcpu->regs.peripherals.cntv_ctl_el0);
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000108
109 /*
110 * If we are switching (back) to the primary, disable the EL2 physical
111 * timer which was being used to emulate the EL0 virtual timer, as the
112 * virtual timer is now running for the primary again.
113 */
114 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
115 write_msr(cnthp_ctl_el2, 0);
116 write_msr(cnthp_cval_el2, 0);
117 }
118}
119
Andrew Walbran1f32e722019-06-07 17:57:26 +0100120/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100121 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
122 * current VMID.
123 */
124static void invalidate_vm_tlb(void)
125{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100126 /*
127 * Ensure that the last VTTBR write has taken effect so we invalidate
128 * the right set of TLB entries.
129 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100130 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100131
Andrew Walbran1f32e722019-06-07 17:57:26 +0100132 __asm__ volatile("tlbi vmalle1");
Andrew Walbrancff1f682019-07-04 14:52:45 +0100133
134 /*
135 * Ensure that no instructions are fetched for the VM until after the
136 * TLB invalidation has taken effect.
137 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100138 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100139
140 /*
141 * Ensure that no data reads or writes for the VM happen until after the
142 * TLB invalidation has taken effect. Non-sharable is enough because the
143 * TLB is local to the CPU.
144 */
David Brazdil851948e2019-08-09 12:02:12 +0100145 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100146}
147
148/**
149 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
150 * the same VM which was run on the current pCPU.
151 *
152 * This is necessary because VMs may (contrary to the architecture
153 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
154 * workaround:
155 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
156 */
157void maybe_invalidate_tlb(struct vcpu *vcpu)
158{
159 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb037d5b2019-06-25 17:19:41 +0100160 spci_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100161
162 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
163 new_vcpu_index) {
164 /*
165 * The vCPU has changed since the last time this VM was run on
166 * this pCPU, so we need to invalidate the TLB.
167 */
168 invalidate_vm_tlb();
169
170 /* Record the fact that this vCPU is now running on this CPU. */
171 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
172 new_vcpu_index;
173 }
174}
175
Andrew Scullc960c032018-10-24 15:13:35 +0100176noreturn void irq_current_exception(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100177{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000178 (void)elr;
179 (void)spsr;
180
Andrew Sculla9c172d2019-04-03 14:10:00 +0100181 panic("IRQ from current");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100182}
183
Andrew Scullc960c032018-10-24 15:13:35 +0100184noreturn void fiq_current_exception(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100185{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000186 (void)elr;
187 (void)spsr;
188
Andrew Sculla9c172d2019-04-03 14:10:00 +0100189 panic("FIQ from current");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000190}
191
Andrew Scullc960c032018-10-24 15:13:35 +0100192noreturn void serr_current_exception(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000193{
194 (void)elr;
195 (void)spsr;
196
Andrew Sculla9c172d2019-04-03 14:10:00 +0100197 panic("SERR from current");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000198}
199
Andrew Scullc960c032018-10-24 15:13:35 +0100200noreturn void sync_current_exception(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000201{
202 uintreg_t esr = read_msr(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +0100203 uintreg_t ec = GET_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000204
205 (void)spsr;
206
Fuad Tabbac76466d2019-09-06 10:42:12 +0100207 switch (ec) {
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100208 case 0x25: /* EC = 100101, Data abort. */
Fuad Tabbac76466d2019-09-06 10:42:12 +0100209 dlog("Data abort: pc=%#x, esr=%#x, ec=%#x", elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100210 if (!(esr & (1u << 10))) { /* Check FnV bit. */
Andrew Walbranac5b2612019-07-12 16:44:19 +0100211 dlog(", far=%#x", read_msr(far_el2));
Andrew Scull7364a8e2018-07-19 15:39:29 +0100212 } else {
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100213 dlog(", far=invalid");
Andrew Scull7364a8e2018-07-19 15:39:29 +0100214 }
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100215
216 dlog("\n");
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000217 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100218
219 default:
Andrew Walbranac5b2612019-07-12 16:44:19 +0100220 dlog("Unknown current sync exception pc=%#x, esr=%#x, "
221 "ec=%#x\n",
Fuad Tabbac76466d2019-09-06 10:42:12 +0100222 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100223 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100224 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000225
Andrew Sculla9c172d2019-04-03 14:10:00 +0100226 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100227}
228
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100229/**
Andrew Walbran3d84a262018-12-13 14:41:19 +0000230 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
231 * arch_regs.
232 */
233static void set_virtual_interrupt(struct arch_regs *r, bool enable)
234{
235 if (enable) {
236 r->lazy.hcr_el2 |= HCR_EL2_VI;
237 } else {
238 r->lazy.hcr_el2 &= ~HCR_EL2_VI;
239 }
240}
241
242/**
243 * Sets or clears the VI bit in the HCR_EL2 register.
244 */
245static void set_virtual_interrupt_current(bool enable)
246{
247 uintreg_t hcr_el2 = read_msr(hcr_el2);
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000248
Andrew Walbran3d84a262018-12-13 14:41:19 +0000249 if (enable) {
250 hcr_el2 |= HCR_EL2_VI;
251 } else {
252 hcr_el2 &= ~HCR_EL2_VI;
253 }
254 write_msr(hcr_el2, hcr_el2);
255}
256
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100257static bool smc_check_client_privileges(const struct vcpu *vcpu)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100258{
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100259 (void)vcpu; /*UNUSED*/
260
261 /*
262 * TODO(b/132421503): Check for privileges based on manifest.
263 * Currently returns false, which maintains existing behavior.
264 */
265
266 return false;
267}
268
269/**
270 * Applies SMC access control according to manifest.
271 * Forwards the call if access is granted.
272 * Returns true if call is forwarded.
273 */
274static bool smc_forwarder(const struct vcpu *vcpu, smc_res_t *ret)
275{
276 uint32_t func = vcpu->regs.r[0];
277 /* TODO(b/132421503): obtain vmid according to new scheme. */
278 uint32_t client_id = vcpu->vm->id;
279
280 if (smc_check_client_privileges(vcpu)) {
Andrew Scull52b8ea12019-08-30 19:16:09 +0100281 *ret = smc_forward(func, vcpu->regs.r[1], vcpu->regs.r[2],
282 vcpu->regs.r[3], vcpu->regs.r[4],
283 vcpu->regs.r[5], vcpu->regs.r[6], client_id);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100284 return true;
285 }
286
287 return false;
288}
289
290/**
291 * Processes SMC instruction calls.
292 */
293static bool smc_handler(struct vcpu *vcpu, smc_res_t *ret, struct vcpu **next)
294{
295 uint32_t func = vcpu->regs.r[0];
296
297 if (psci_handler(vcpu, func, vcpu->regs.r[1], vcpu->regs.r[2],
298 vcpu->regs.r[3], &(ret->res0), next)) {
299 /* SMC PSCI calls are processed by the PSCI handler. */
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100300 return true;
301 }
302
303 switch (func & ~SMCCC_CONVENTION_MASK) {
304 case HF_DEBUG_LOG:
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100305 api_debug_log(vcpu->regs.r[1], vcpu);
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100306 return true;
307 }
308
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100309 /* Remaining SMC calls need to be forwarded. */
310 return smc_forwarder(vcpu, ret);
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100311}
312
Andrew Scull37402872018-10-24 14:23:06 +0100313struct hvc_handler_return hvc_handler(uintreg_t arg0, uintreg_t arg1,
314 uintreg_t arg2, uintreg_t arg3)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100315{
316 struct hvc_handler_return ret;
317
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100318 ret.new = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100319
Andrew Walbran33645652019-04-15 12:29:31 +0100320 if (psci_handler(current(), arg0, arg1, arg2, arg3, &ret.user_ret,
321 &ret.new)) {
322 return ret;
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100323 }
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100324
Jose Marinhoa1dfeda2019-02-27 16:46:03 +0000325 switch ((uint32_t)arg0) {
Jose Marinhofc0b2b62019-06-06 11:18:45 +0100326 case SPCI_VERSION_32:
327 ret.user_ret = api_spci_version();
328 break;
329
Andrew Scull55c4d8b2018-12-18 18:50:18 +0000330 case HF_VM_GET_ID:
331 ret.user_ret = api_vm_get_id(current());
332 break;
333
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100334 case HF_VM_GET_COUNT:
Wedson Almeida Filho3fcbcff2018-07-10 23:53:39 +0100335 ret.user_ret = api_vm_get_count();
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100336 break;
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100337
338 case HF_VCPU_GET_COUNT:
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +0100339 ret.user_ret = api_vcpu_get_count(arg1, current());
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100340 break;
341
342 case HF_VCPU_RUN:
Andrew Scull6d2db332018-10-10 15:28:17 +0100343 ret.user_ret = hf_vcpu_run_return_encode(
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +0100344 api_vcpu_run(arg1, arg2, current(), &ret.new));
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100345 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100346
Jose Marinho135dff32019-02-28 10:25:57 +0000347 case SPCI_YIELD_32:
348 ret.user_ret = api_spci_yield(current(), &ret.new);
Andrew Scull55c4d8b2018-12-18 18:50:18 +0000349 break;
350
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100351 case HF_VM_CONFIGURE:
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +0100352 ret.user_ret = api_vm_configure(ipa_init(arg1), ipa_init(arg2),
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000353 current(), &ret.new);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100354 break;
355
Jose Marinhoa1dfeda2019-02-27 16:46:03 +0000356 case SPCI_MSG_SEND_32:
357 ret.user_ret = api_spci_msg_send(arg1, current(), &ret.new);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100358 break;
359
Jose Marinho3e2442f2019-03-12 13:30:37 +0000360 case SPCI_MSG_RECV_32:
361 ret.user_ret = api_spci_msg_recv(arg1, current(), &ret.new);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100362 break;
363
Andrew Scullaa039b32018-10-04 15:02:26 +0100364 case HF_MAILBOX_CLEAR:
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000365 ret.user_ret = api_mailbox_clear(current(), &ret.new);
366 break;
367
368 case HF_MAILBOX_WRITABLE_GET:
369 ret.user_ret = api_mailbox_writable_get(current());
370 break;
371
372 case HF_MAILBOX_WAITER_GET:
373 ret.user_ret = api_mailbox_waiter_get(arg1, current());
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100374 break;
375
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000376 case HF_INTERRUPT_ENABLE:
377 ret.user_ret = api_interrupt_enable(arg1, arg2, current());
Andrew Walbran318f5732018-11-20 16:23:42 +0000378 break;
379
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000380 case HF_INTERRUPT_GET:
381 ret.user_ret = api_interrupt_get(current());
Andrew Walbran318f5732018-11-20 16:23:42 +0000382 break;
383
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000384 case HF_INTERRUPT_INJECT:
385 ret.user_ret = api_interrupt_inject(arg1, arg2, arg3, current(),
Andrew Walbran318f5732018-11-20 16:23:42 +0000386 &ret.new);
387 break;
388
Andrew Scull6386f252018-12-06 13:29:10 +0000389 case HF_SHARE_MEMORY:
390 ret.user_ret =
391 api_share_memory(arg1 >> 32, ipa_init(arg2), arg3,
392 arg1 & 0xffffffff, current());
393 break;
394
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100395 case HF_DEBUG_LOG:
396 ret.user_ret = api_debug_log(arg1, current());
397 break;
398
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100399 default:
400 ret.user_ret = -1;
401 }
402
Andrew Walbran3d84a262018-12-13 14:41:19 +0000403 /* Set or clear VI bit. */
404 if (ret.new == NULL) {
405 /*
406 * Not switching vCPUs, set the bit for the current vCPU
407 * directly in the register.
408 */
Andrew Scullec52ddf2019-08-20 10:41:01 +0100409 struct vcpu *vcpu = current();
410
411 sl_lock(&vcpu->lock);
Andrew Walbran3d84a262018-12-13 14:41:19 +0000412 set_virtual_interrupt_current(
Andrew Scullec52ddf2019-08-20 10:41:01 +0100413 vcpu->interrupts.enabled_and_pending_count > 0);
414 sl_unlock(&vcpu->lock);
Andrew Walbran3d84a262018-12-13 14:41:19 +0000415 } else {
416 /*
417 * About to switch vCPUs, set the bit for the vCPU to which we
418 * are switching in the saved copy of the register.
419 */
Andrew Scullec52ddf2019-08-20 10:41:01 +0100420 sl_lock(&ret.new->lock);
Andrew Walbran3d84a262018-12-13 14:41:19 +0000421 set_virtual_interrupt(
422 &ret.new->regs,
423 ret.new->interrupts.enabled_and_pending_count > 0);
Andrew Scullec52ddf2019-08-20 10:41:01 +0100424 sl_unlock(&ret.new->lock);
Andrew Walbran3d84a262018-12-13 14:41:19 +0000425 }
426
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100427 return ret;
428}
429
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100430struct vcpu *irq_lower(void)
431{
Andrew Scull9726c252019-01-23 13:44:19 +0000432 /*
433 * Switch back to primary VM, interrupts will be handled there.
434 *
435 * If the VM has aborted, this vCPU will be aborted when the scheduler
436 * tries to run it again. This means the interrupt will not be delayed
437 * by the aborted VM.
438 *
439 * TODO: Only switch when the interrupt isn't for the current VM.
440 */
Andrew Scull33fecd32019-01-08 14:48:27 +0000441 return api_preempt(current());
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100442}
443
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000444struct vcpu *fiq_lower(void)
445{
446 return irq_lower();
447}
448
449struct vcpu *serr_lower(void)
450{
451 dlog("SERR from lower\n");
Andrew Scull9726c252019-01-23 13:44:19 +0000452 return api_abort(current());
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000453}
454
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000455/**
456 * Initialises a fault info structure. It assumes that an FnV bit exists at
457 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
458 * the ESR (the fault status code) are 010000; this is the case for both
459 * instruction and data aborts, but not necessarily for other exception reasons.
460 */
461static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Sculld3cfaad2019-04-04 11:34:10 +0100462 const struct vcpu *vcpu, int mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000463{
464 uint32_t fsc = esr & 0x3f;
465 struct vcpu_fault_info r;
466
467 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000468 r.pc = va_init(vcpu->regs.pc);
469
470 /*
471 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
472 * indicates that we cannot rely on far_el2.
473 */
474 if (fsc == 0x10 && esr & (1u << 10)) {
475 r.vaddr = va_init(0);
476 r.ipaddr = ipa_init(read_msr(hpfar_el2) << 8);
477 } else {
478 r.vaddr = va_init(read_msr(far_el2));
479 r.ipaddr = ipa_init((read_msr(hpfar_el2) << 8) |
480 (read_msr(far_el2) & (PAGE_SIZE - 1)));
481 }
482
483 return r;
484}
485
Andrew Scull37402872018-10-24 14:23:06 +0100486struct vcpu *sync_lower_exception(uintreg_t esr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100487{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +0100488 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000489 struct vcpu_fault_info info;
Jose Marinho135dff32019-02-28 10:25:57 +0000490 struct vcpu *new_vcpu;
Fuad Tabbac76466d2019-09-06 10:42:12 +0100491 uintreg_t ec = GET_EC(esr);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100492
Fuad Tabbac76466d2019-09-06 10:42:12 +0100493 switch (ec) {
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100494 case 0x01: /* EC = 000001, WFI or WFE. */
Andrew Walbran48196eb2019-03-04 14:56:24 +0000495 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +0100496 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100497 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +0100498 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +0000499 /* WFE */
500 /*
501 * TODO: consider giving the scheduler more context,
502 * somehow.
503 */
Jose Marinho135dff32019-02-28 10:25:57 +0000504 api_spci_yield(vcpu, &new_vcpu);
505 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +0100506 }
Andrew Walbran48196eb2019-03-04 14:56:24 +0000507 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +0000508 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100509
510 case 0x24: /* EC = 100100, Data abort. */
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000511 info = fault_info_init(
Andrew Sculld3cfaad2019-04-04 11:34:10 +0100512 esr, vcpu, (esr & (1u << 6)) ? MM_MODE_W : MM_MODE_R);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000513 if (vcpu_handle_page_fault(vcpu, &info)) {
514 return NULL;
515 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000516 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100517
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100518 case 0x20: /* EC = 100000, Instruction abort. */
Andrew Sculld3cfaad2019-04-04 11:34:10 +0100519 info = fault_info_init(esr, vcpu, MM_MODE_X);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000520 if (vcpu_handle_page_fault(vcpu, &info)) {
521 return NULL;
522 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000523 break;
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100524
Andrew Scullc960c032018-10-24 15:13:35 +0100525 case 0x17: /* EC = 010111, SMC instruction. */ {
526 uintreg_t smc_pc = vcpu->regs.pc;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100527 smc_res_t ret;
Andrew Walbran33645652019-04-15 12:29:31 +0100528 struct vcpu *next = NULL;
Andrew Scullc960c032018-10-24 15:13:35 +0100529
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100530 if (!smc_handler(vcpu, &ret, &next)) {
531 /* TODO(b/132421503): handle SMC forward rejection */
Andrew Walbranac5b2612019-07-12 16:44:19 +0100532 dlog("Unsupported SMC call: %#x\n", vcpu->regs.r[0]);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100533 ret.res0 = PSCI_ERROR_NOT_SUPPORTED;
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100534 }
535
536 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +0100537 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100538 vcpu->regs.r[0] = ret.res0;
539 vcpu->regs.r[1] = ret.res1;
540 vcpu->regs.r[2] = ret.res2;
541 vcpu->regs.r[3] = ret.res3;
Andrew Walbran33645652019-04-15 12:29:31 +0100542 return next;
Andrew Scullc960c032018-10-24 15:13:35 +0100543 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100544
Fuad Tabbac76466d2019-09-06 10:42:12 +0100545 /*
546 * EC = 011000, MSR, MRS or System instruction execution that is not
547 * reported using EC 000000, 000001 or 000111.
548 */
549 case 0x18:
550 /*
551 * NOTE: This should never be reached because it goes through a
552 * separate path handled by handle_system_register_access().
553 */
554 panic("Handled by handle_system_register_access().");
555
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100556 default:
Andrew Walbranac5b2612019-07-12 16:44:19 +0100557 dlog("Unknown lower sync exception pc=%#x, esr=%#x, "
558 "ec=%#x\n",
Fuad Tabbac76466d2019-09-06 10:42:12 +0100559 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +0000560 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100561 }
562
Andrew Scull9726c252019-01-23 13:44:19 +0000563 /* The exception wasn't handled so abort the VM. */
564 return api_abort(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100565}
Fuad Tabbac76466d2019-09-06 10:42:12 +0100566
567/**
568 * Handles EC = 011000, msr, mrs instruction traps.
569 * Returns non-null ONLY if the access failed and the vcpu is changing.
570 */
571struct vcpu *handle_system_register_access(uintreg_t esr)
572{
573 struct vcpu *vcpu = current();
574 spci_vm_id_t vm_id = vcpu->vm->id;
575 uintreg_t ec = GET_EC(esr);
576
577 CHECK(ec == 0x18);
578
579 /*
580 * Handle accesses to other registers that trap with the same EC.
581 * Abort when encountering unhandled register accesses.
582 */
583 if (!is_debug_el1_register_access(esr)) {
584 return api_abort(vcpu);
585 }
586
587 /* Abort if unable to fulfill the debug register access. */
588 if (!debug_el1_process_access(vcpu, vm_id, esr)) {
589 return api_abort(vcpu);
590 }
591
592 /* Instruction was fulfilled above. Skip it and run the next one. */
593 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
594 return NULL;
595}