blob: 390b5554ad0766d328f9eb52bbcbae71d7db99e7 [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Andrew Scull18834872018-10-12 11:48:09 +01007 */
8
Andrew Scullc960c032018-10-24 15:13:35 +01009#include <stdnoreturn.h>
10
Andrew Walbran1f32e722019-06-07 17:57:26 +010011#include "hf/arch/barriers.h"
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -060012#include "hf/arch/gicv3.h"
Andrew Scullc960c032018-10-24 15:13:35 +010013#include "hf/arch/init.h"
Olivier Deprez98ad2d22020-05-20 09:52:43 +020014#include "hf/arch/mmu.h"
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +010015#include "hf/arch/plat/ffa.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000016#include "hf/arch/plat/smc.h"
J-Alves03edf402023-07-21 15:13:49 +010017#include "hf/arch/vmid_base.h"
Andrew Scullc960c032018-10-24 15:13:35 +010018
Andrew Scull18c78fc2018-08-20 12:57:41 +010019#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010020#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010021#include "hf/cpu.h"
22#include "hf/dlog.h"
Andrew Walbranb5ab43c2020-04-30 11:32:54 +010023#include "hf/ffa.h"
J-Alvesb37fd082020-10-22 12:29:21 +010024#include "hf/ffa_internal.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010025#include "hf/panic.h"
Manish Pandeya5f39fb2020-09-11 09:47:11 +010026#include "hf/plat/interrupts.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010027#include "hf/vm.h"
28
Andrew Scullf35a5c92018-08-07 18:09:46 +010029#include "vmapi/hf/call.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010030
Fuad Tabbac76466d2019-09-06 10:42:12 +010031#include "debug_el1.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000032#include "feature_id.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010033#include "msr.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010034#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010035#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010036#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000037#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010038#include "sysregs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010039
Fuad Tabbac76466d2019-09-06 10:42:12 +010040/**
Olivier Deprez98ad2d22020-05-20 09:52:43 +020041 * Hypervisor Fault Address Register Non-Secure.
42 */
43#define HPFAR_EL2_NS (UINT64_C(0x1) << 63)
44
45/**
46 * Hypervisor Fault Address Register Faulting IPA.
47 */
48#define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0))
49
50/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010051 * Gets the value to increment for the next PC.
52 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
53 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000054#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010055
Fuad Tabbac76466d2019-09-06 10:42:12 +010056/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010057 * The Client ID field within X7 for an SMC64 call.
58 */
59#define CLIENT_ID_MASK UINT64_C(0xffff)
60
Daniel Boulbyefa381f2022-01-18 14:49:40 +000061/*
62 * Target function IDs for framework messages from the SPMD.
63 */
Olivier Deprezb76307d2022-06-09 17:17:45 +020064#define SPMD_FWK_MSG_BIT (UINT64_C(1) << 31)
Daniel Boulbyefa381f2022-01-18 14:49:40 +000065#define SPMD_FWK_MSG_FUNC_MASK UINT64_C(0xFF)
Olivier Depreza67ab882023-01-10 15:00:54 +010066#define SPMD_FWK_MSG_PSCI_REQ UINT8_C(0x0)
67#define SPMD_FWK_MSG_PSCI_RESP UINT8_C(0x2)
Daniel Boulbyefa381f2022-01-18 14:49:40 +000068#define SPMD_FWK_MSG_FFA_VERSION_REQ UINT8_C(0x8)
69#define SPMD_FWK_MSG_FFA_VERSION_RESP UINT8_C(0x9)
70
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010071/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010072 * Returns a reference to the currently executing vCPU.
73 */
Andrew Scullc960c032018-10-24 15:13:35 +010074static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000075{
Daniel Boulby3f784262021-09-27 13:02:54 +010076 // NOLINTNEXTLINE(performance-no-int-to-ptr)
Andrew Walbran3d84a262018-12-13 14:41:19 +000077 return (struct vcpu *)read_msr(tpidr_el2);
78}
79
Andrew Walbran1f8d4872018-12-20 11:21:32 +000080/**
81 * Saves the state of per-vCPU peripherals, such as the virtual timer, and
82 * informs the arch-independent sections that registers have been saved.
83 */
84void complete_saving_state(struct vcpu *vcpu)
85{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -080086 if (has_vhe_support()) {
87 vcpu->regs.peripherals.cntv_cval_el0 =
88 read_msr(MSR_CNTV_CVAL_EL02);
89 vcpu->regs.peripherals.cntv_ctl_el0 =
90 read_msr(MSR_CNTV_CTL_EL02);
91 } else {
92 vcpu->regs.peripherals.cntv_cval_el0 = read_msr(cntv_cval_el0);
93 vcpu->regs.peripherals.cntv_ctl_el0 = read_msr(cntv_ctl_el0);
94 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +000095
96 api_regs_state_saved(vcpu);
97
98 /*
99 * If switching away from the primary, copy the current EL0 virtual
100 * timer registers to the corresponding EL2 physical timer registers.
101 * This is used to emulate the virtual timer for the primary in case it
102 * should fire while the secondary is running.
103 */
104 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
105 /*
106 * Clear timer control register before copying compare value, to
107 * avoid a spurious timer interrupt. This could be a problem if
108 * the interrupt is configured as edge-triggered, as it would
109 * then be latched in.
110 */
111 write_msr(cnthp_ctl_el2, 0);
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800112
113 if (has_vhe_support()) {
114 write_msr(cnthp_cval_el2, read_msr(MSR_CNTV_CVAL_EL02));
115 write_msr(cnthp_ctl_el2, read_msr(MSR_CNTV_CTL_EL02));
116 } else {
117 write_msr(cnthp_cval_el2, read_msr(cntv_cval_el0));
118 write_msr(cnthp_ctl_el2, read_msr(cntv_ctl_el0));
119 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000120 }
121}
122
123/**
124 * Restores the state of per-vCPU peripherals, such as the virtual timer.
125 */
126void begin_restoring_state(struct vcpu *vcpu)
127{
128 /*
129 * Clear timer control register before restoring compare value, to avoid
130 * a spurious timer interrupt. This could be a problem if the interrupt
131 * is configured as edge-triggered, as it would then be latched in.
132 */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800133 if (has_vhe_support()) {
134 write_msr(MSR_CNTV_CTL_EL02, 0);
135 write_msr(MSR_CNTV_CVAL_EL02,
136 vcpu->regs.peripherals.cntv_cval_el0);
137 write_msr(MSR_CNTV_CTL_EL02,
138 vcpu->regs.peripherals.cntv_ctl_el0);
139 } else {
140 write_msr(cntv_ctl_el0, 0);
141 write_msr(cntv_cval_el0, vcpu->regs.peripherals.cntv_cval_el0);
142 write_msr(cntv_ctl_el0, vcpu->regs.peripherals.cntv_ctl_el0);
143 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000144
145 /*
146 * If we are switching (back) to the primary, disable the EL2 physical
147 * timer which was being used to emulate the EL0 virtual timer, as the
148 * virtual timer is now running for the primary again.
149 */
150 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
151 write_msr(cnthp_ctl_el2, 0);
152 write_msr(cnthp_cval_el2, 0);
153 }
154}
155
Andrew Walbran1f32e722019-06-07 17:57:26 +0100156/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100157 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
158 * current VMID.
159 */
160static void invalidate_vm_tlb(void)
161{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100162 /*
163 * Ensure that the last VTTBR write has taken effect so we invalidate
164 * the right set of TLB entries.
165 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100166 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100167
Olivier Deprez0b0ba8c2023-03-17 11:11:53 +0100168 tlbi(vmalle1);
Andrew Walbrancff1f682019-07-04 14:52:45 +0100169
170 /*
171 * Ensure that no instructions are fetched for the VM until after the
172 * TLB invalidation has taken effect.
173 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100174 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100175
176 /*
177 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000178 * TLB invalidation has taken effect. Non-shareable is enough because
179 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100180 */
David Brazdil851948e2019-08-09 12:02:12 +0100181 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100182}
183
184/**
185 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
186 * the same VM which was run on the current pCPU.
187 *
188 * This is necessary because VMs may (contrary to the architecture
189 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
190 * workaround:
191 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
192 */
193void maybe_invalidate_tlb(struct vcpu *vcpu)
194{
195 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100196 ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100197
198 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
199 new_vcpu_index) {
200 /*
201 * The vCPU has changed since the last time this VM was run on
202 * this pCPU, so we need to invalidate the TLB.
203 */
204 invalidate_vm_tlb();
205
206 /* Record the fact that this vCPU is now running on this CPU. */
207 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
208 new_vcpu_index;
209 }
210}
211
David Brazdil768f69c2019-12-19 15:46:12 +0000212noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100213{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000214 (void)elr;
215 (void)spsr;
216
Fuad Tabbad1d67982020-01-08 11:28:29 +0000217 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100218}
219
David Brazdil768f69c2019-12-19 15:46:12 +0000220noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100221{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000222 (void)elr;
223 (void)spsr;
224
Fuad Tabbad1d67982020-01-08 11:28:29 +0000225 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000226}
227
David Brazdil768f69c2019-12-19 15:46:12 +0000228noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000229{
230 (void)elr;
231 (void)spsr;
232
Fuad Tabbad1d67982020-01-08 11:28:29 +0000233 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000234}
235
David Brazdil768f69c2019-12-19 15:46:12 +0000236noreturn void sync_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000237{
238 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000239 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000240
241 (void)spsr;
242
Fuad Tabbac76466d2019-09-06 10:42:12 +0100243 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000244 case EC_DATA_ABORT_SAME_EL:
Andrew Walbrane52006c2019-10-22 18:01:28 +0100245 if (!(esr & (1U << 10))) { /* Check FnV bit. */
Andrew Walbran17eebf92020-02-05 16:35:49 +0000246 dlog_error(
247 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
248 "far=%#x\n",
249 elr, esr, ec, read_msr(far_el2));
Andrew Scull7364a8e2018-07-19 15:39:29 +0100250 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000251 dlog_error(
252 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
253 "far=invalid\n",
254 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100255 }
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100256
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000257 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100258
259 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000260 dlog_error(
261 "Unknown current sync exception pc=%#x, esr=%#x, "
262 "ec=%#x\n",
263 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100264 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100265 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000266
Andrew Sculla9c172d2019-04-03 14:10:00 +0100267 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100268}
269
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100270/**
Andrew Walbran3d84a262018-12-13 14:41:19 +0000271 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
272 * arch_regs.
273 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000274static void set_virtual_irq(struct arch_regs *r, bool enable)
Andrew Walbran3d84a262018-12-13 14:41:19 +0000275{
276 if (enable) {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200277 r->hyp_state.hcr_el2 |= HCR_EL2_VI;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000278 } else {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200279 r->hyp_state.hcr_el2 &= ~HCR_EL2_VI;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000280 }
281}
282
283/**
284 * Sets or clears the VI bit in the HCR_EL2 register.
285 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000286static void set_virtual_irq_current(bool enable)
Andrew Walbran3d84a262018-12-13 14:41:19 +0000287{
Olivier Deprez6d408f92022-08-08 19:14:23 +0200288 struct vcpu *vcpu = current();
289 uintreg_t hcr_el2 = vcpu->regs.hyp_state.hcr_el2;
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000290
Andrew Walbran3d84a262018-12-13 14:41:19 +0000291 if (enable) {
292 hcr_el2 |= HCR_EL2_VI;
293 } else {
294 hcr_el2 &= ~HCR_EL2_VI;
295 }
Olivier Deprez6d408f92022-08-08 19:14:23 +0200296 vcpu->regs.hyp_state.hcr_el2 = hcr_el2;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000297}
298
Manish Pandey35e452f2021-02-18 21:36:34 +0000299/**
300 * Sets or clears the VF bit in the HCR_EL2 register saved in the given
301 * arch_regs.
302 */
303static void set_virtual_fiq(struct arch_regs *r, bool enable)
304{
305 if (enable) {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200306 r->hyp_state.hcr_el2 |= HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000307 } else {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200308 r->hyp_state.hcr_el2 &= ~HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000309 }
310}
311
312/**
313 * Sets or clears the VF bit in the HCR_EL2 register.
314 */
315static void set_virtual_fiq_current(bool enable)
316{
Olivier Deprez6d408f92022-08-08 19:14:23 +0200317 struct vcpu *vcpu = current();
318 uintreg_t hcr_el2 = vcpu->regs.hyp_state.hcr_el2;
Manish Pandey35e452f2021-02-18 21:36:34 +0000319
320 if (enable) {
321 hcr_el2 |= HCR_EL2_VF;
322 } else {
323 hcr_el2 &= ~HCR_EL2_VF;
324 }
Olivier Deprez6d408f92022-08-08 19:14:23 +0200325 vcpu->regs.hyp_state.hcr_el2 = hcr_el2;
Manish Pandey35e452f2021-02-18 21:36:34 +0000326}
327
J-Alvesb37fd082020-10-22 12:29:21 +0100328#if SECURE_WORLD == 1
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100329
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100330/**
331 * Handle special direct messages from SPMD to SPMC. For now related to power
332 * management only.
333 */
334static bool spmd_handler(struct ffa_value *args, struct vcpu *current)
335{
J-Alvesd6f4e142021-03-05 13:33:59 +0000336 ffa_vm_id_t sender = ffa_sender(*args);
337 ffa_vm_id_t receiver = ffa_receiver(*args);
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100338 ffa_vm_id_t current_vm_id = current->vm->id;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000339 uint32_t fwk_msg = ffa_fwk_msg(*args);
340 uint8_t fwk_msg_func_id = fwk_msg & SPMD_FWK_MSG_FUNC_MASK;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100341
342 /*
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000343 * Check if direct message request is originating from the SPMD,
344 * directed to the SPMC and the message is a framework message.
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100345 */
346 if (!(sender == HF_SPMD_VM_ID && receiver == HF_SPMC_VM_ID &&
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000347 current_vm_id == HF_OTHER_WORLD_ID) ||
348 (fwk_msg & SPMD_FWK_MSG_BIT) == 0) {
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100349 return false;
350 }
351
Olivier Depreza67ab882023-01-10 15:00:54 +0100352 /*
353 * The framework message is conveyed by EL3/SPMD to SPMC so the
354 * current VM id must match to the other world VM id.
355 */
356 CHECK(current->vm->id == HF_HYPERVISOR_VM_ID);
357
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000358 switch (fwk_msg_func_id) {
Olivier Depreza67ab882023-01-10 15:00:54 +0100359 case SPMD_FWK_MSG_PSCI_REQ: {
360 uint32_t psci_msg_response = PSCI_ERROR_NOT_SUPPORTED;
Olivier Deprez181074b2023-02-02 14:53:23 +0100361 struct vcpu *boot_vcpu = vcpu_get_boot_vcpu();
362 struct vm *vm = boot_vcpu->vm;
Olivier Deprez98f151e2023-01-10 15:08:54 +0100363 struct vcpu *vcpu;
364 struct vcpu_locked vcpu_locked;
Olivier Deprez181074b2023-02-02 14:53:23 +0100365
Olivier Depreza67ab882023-01-10 15:00:54 +0100366 /*
367 * TODO: the power management event reached the SPMC.
368 * In a later iteration, the power management event can
369 * be passed to the SP by resuming it.
370 */
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000371 switch (args->arg3) {
372 case PSCI_CPU_OFF: {
Olivier Depreza67ab882023-01-10 15:00:54 +0100373 dlog_verbose("cpu%u off notification!\n",
374 vcpu_index(vcpu));
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000375
Olivier Deprez98f151e2023-01-10 15:08:54 +0100376 if (vm_power_management_cpu_off_requested(vm) == true) {
377 /* Allow only S-EL1 MP SPs to reach here. */
378 CHECK(vm->el0_partition == false);
379 CHECK(vm->vcpu_count > 1);
380
381 vcpu = vm_get_vcpu(vm, vcpu_index(current));
382 vcpu_locked = vcpu_lock(vcpu);
383 vcpu->state = VCPU_STATE_OFF;
384 vcpu_unlock(&vcpu_locked);
385 cpu_off(vcpu->cpu);
386 }
387
Olivier Depreza67ab882023-01-10 15:00:54 +0100388 psci_msg_response = PSCI_RETURN_SUCCESS;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000389 break;
390 }
391 default:
Olivier Depreza67ab882023-01-10 15:00:54 +0100392 dlog_error(
393 "FF-A PSCI framework message not handled "
394 "%#x %#x %#x %#x\n",
395 args->func, args->arg1, args->arg2, args->arg3);
396 psci_msg_response = PSCI_ERROR_NOT_SUPPORTED;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000397 }
Olivier Depreza67ab882023-01-10 15:00:54 +0100398
399 *args = (struct ffa_value){
400 .func = FFA_MSG_SEND_DIRECT_RESP_32,
401 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
402 .arg2 = SPMD_FWK_MSG_BIT | SPMD_FWK_MSG_PSCI_RESP,
403 .arg3 = psci_msg_response};
404
405 return true;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000406 }
407 case SPMD_FWK_MSG_FFA_VERSION_REQ: {
408 struct ffa_value ret = api_ffa_version(current, args->arg3);
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100409 *args = (struct ffa_value){
410 .func = FFA_MSG_SEND_DIRECT_RESP_32,
411 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000412 /* Set bit 31 since this is a framework message. */
413 .arg2 = SPMD_FWK_MSG_BIT |
414 SPMD_FWK_MSG_FFA_VERSION_RESP,
415 .arg3 = ret.func};
Olivier Depreza67ab882023-01-10 15:00:54 +0100416 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100417 }
418 default:
Olivier Depreza67ab882023-01-10 15:00:54 +0100419 dlog_error("FF-A framework message not handled %#x\n",
420 args->arg2);
421
422 /*
423 * TODO: the framework message that was conveyed by a direct
424 * request is not handled although we still want to complete
425 * by a direct response. However, there is no defined error
426 * response to state that the message couldn't be handled.
427 * An alternative would be to return FFA_ERROR.
428 */
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000429 *args = (struct ffa_value){
430 .func = FFA_MSG_SEND_DIRECT_RESP_32,
431 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
432 /* Set bit 31 since this is a framework message. */
433 .arg2 = SPMD_FWK_MSG_BIT | fwk_msg_func_id};
Olivier Depreza67ab882023-01-10 15:00:54 +0100434
435 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100436 }
437
Olivier Depreza67ab882023-01-10 15:00:54 +0100438 /* Should not reach this point. */
439 assert(false);
440
441 return false;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100442}
443
J-Alvesb37fd082020-10-22 12:29:21 +0100444#endif
445
Andrew Scullae9962e2019-10-03 16:51:16 +0100446/**
447 * Checks whether to block an SMC being forwarded from a VM.
448 */
449static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100450{
Andrew Scullae9962e2019-10-03 16:51:16 +0100451 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100452
Andrew Scullae9962e2019-10-03 16:51:16 +0100453 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
454 if (func == vm->smc_whitelist.smcs[i]) {
455 return false;
456 }
457 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100458
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100459 dlog_notice("SMC %#010x attempted from VM %#x, blocked=%u\n", func,
Andrew Walbran17eebf92020-02-05 16:35:49 +0000460 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100461
462 /* Access is still allowed in permissive mode. */
463 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100464}
465
466/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100467 * Applies SMC access control according to manifest and forwards the call if
468 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100469 */
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100470static void smc_forwarder(const struct vm *vm, struct ffa_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100471{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100472 struct ffa_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000473 uint32_t client_id = vm->id;
474 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100475
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000476 if (smc_is_blocked(vm, args->func)) {
477 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100478 return;
479 }
480
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100481 /*
482 * Set the Client ID but keep the existing Secure OS ID and anything
483 * else (currently unspecified) that the client may have passed in the
484 * upper bits.
485 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000486 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000487 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
488 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100489
Andrew Scullae9962e2019-10-03 16:51:16 +0100490 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000491 * Preserve the value passed by the caller, rather than the generated
492 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100493 * may be in x7, but the SMCs that we are forwarding are legacy calls
494 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
495 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000496 ret.arg7 = arg7;
497
498 plat_smc_post_forward(*args, &ret);
499
500 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100501}
502
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200503/**
504 * In the normal world, ffa_handler is always called from the virtual FF-A
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100505 * instance (from a VM in EL1). In the secure world, ffa_handler may be called
506 * from the virtual (a secure partition in S-EL1) or physical FF-A instance
507 * (from the normal world via EL3). The function returns true when the call is
508 * handled. The *next pointer is updated to the next vCPU to run, which might be
509 * the 'other world' vCPU if the call originated from the virtual FF-A instance
510 * and has to be forwarded down to EL3, or left as is to resume the current
511 * vCPU.
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200512 */
513static bool ffa_handler(struct ffa_value *args, struct vcpu *current,
514 struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100515{
J-Alvesbc3de8b2020-12-07 14:32:04 +0000516 uint32_t func = args->func;
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000517
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100518 /*
519 * NOTE: When adding new methods to this handler update
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100520 * api_ffa_features accordingly.
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100521 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000522 switch (func) {
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100523 case FFA_VERSION_32:
Daniel Boulbybaeaf2e2021-12-09 11:42:36 +0000524 *args = api_ffa_version(current, args->arg1);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100525 return true;
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100526 case FFA_PARTITION_INFO_GET_32: {
527 struct ffa_uuid uuid;
528
529 ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4,
530 &uuid);
Daniel Boulbyb46cad12021-12-13 17:47:21 +0000531 *args = api_ffa_partition_info_get(current, &uuid, args->arg5);
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100532 return true;
533 }
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800534 case FFA_PARTITION_INFO_GET_REGS_64: {
535 struct ffa_uuid uuid;
536 uint32_t w0;
537 uint32_t w1;
538 uint32_t w2;
539 uint32_t w3;
540 uint16_t start_index;
541 uint16_t tag;
542
543 w0 = (uint32_t)(args->arg1 & 0xFFFFFFFF);
544 w1 = (uint32_t)(args->arg1 >> 32);
545 w2 = (uint32_t)(args->arg2 & 0xFFFFFFFF);
546 w3 = (uint32_t)(args->arg2 >> 32);
547 ffa_uuid_init(w0, w1, w2, w3, &uuid);
548
Raghu Krishnamurthyd29411a2023-02-17 17:22:04 -0800549 start_index = args->arg3 & 0xFFFF;
550 tag = (args->arg3 >> 16) & 0xFFFF;
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800551 *args = api_ffa_partition_info_get_regs(current, &uuid,
552 start_index, tag);
553 return true;
554 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100555 case FFA_ID_GET_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200556 *args = api_ffa_id_get(current);
Andrew Walbrand230f662019-10-07 18:03:36 +0100557 return true;
Daniel Boulbyb2fb80e2021-02-03 15:09:23 +0000558 case FFA_SPM_ID_GET_32:
559 *args = api_ffa_spm_id_get();
560 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100561 case FFA_FEATURES_32:
Karl Meakin34b8ae92023-01-13 13:33:07 +0000562 *args = api_ffa_features(args->arg1, args->arg2,
563 current->vm->ffa_version);
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100564 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100565 case FFA_RX_RELEASE_32:
J-Alvese8c8c2b2022-12-16 15:34:48 +0000566 *args = api_ffa_rx_release(ffa_receiver(*args), current);
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000567 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000568 case FFA_RXTX_MAP_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100569 *args = api_ffa_rxtx_map(ipa_init(args->arg1),
570 ipa_init(args->arg2), args->arg3,
Federico Recanati9f1b6532022-04-14 13:15:28 +0200571 current);
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000572 return true;
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100573 case FFA_RXTX_UNMAP_32:
J-Alves70079932022-12-07 17:32:20 +0000574 *args = api_ffa_rxtx_unmap(ffa_vm_id(*args), current);
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100575 return true;
Federico Recanati644f0462022-03-17 12:04:00 +0100576 case FFA_RX_ACQUIRE_32:
577 *args = api_ffa_rx_acquire(ffa_receiver(*args), current);
578 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100579 case FFA_YIELD_32:
Madhukar Pappireddy184501c2023-05-23 17:24:06 -0500580 *args = api_yield(current, next, args);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100581 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100582 case FFA_MSG_SEND_32:
J-Alves27b71962022-12-12 15:29:58 +0000583 *args = plat_ffa_msg_send(
584 ffa_sender(*args), ffa_receiver(*args),
585 ffa_msg_send_size(*args), current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100586 return true;
Federico Recanati25053ee2022-03-14 15:01:53 +0100587 case FFA_MSG_SEND2_32:
588 *args = api_ffa_msg_send2(ffa_sender(*args),
589 ffa_msg_send2_flags(*args), current);
590 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100591 case FFA_MSG_WAIT_32:
Madhukar Pappireddy5522c672021-12-17 16:35:51 -0600592 *args = api_ffa_msg_wait(current, next, args);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100593 return true;
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600594 case FFA_MSG_POLL_32: {
595 struct vcpu_locked current_locked;
596
597 current_locked = vcpu_lock(current);
598 *args = api_ffa_msg_recv(false, current_locked, next);
599 vcpu_unlock(&current_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100600 return true;
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600601 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100602 case FFA_RUN_32:
603 *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200604 current, next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100605 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100606 case FFA_MEM_DONATE_32:
607 case FFA_MEM_LEND_32:
608 case FFA_MEM_SHARE_32:
609 *args = api_ffa_mem_send(func, args->arg1, args->arg2,
610 ipa_init(args->arg3), args->arg4,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200611 current);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000612 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100613 case FFA_MEM_RETRIEVE_REQ_32:
614 *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2,
615 ipa_init(args->arg3),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200616 args->arg4, current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000617 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100618 case FFA_MEM_RELINQUISH_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200619 *args = api_ffa_mem_relinquish(current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000620 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100621 case FFA_MEM_RECLAIM_32:
622 *args = api_ffa_mem_reclaim(
Andrew Walbran1bbe9402020-04-30 16:47:13 +0100623 ffa_assemble_handle(args->arg1, args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200624 current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000625 return true;
Andrew Walbranca808b12020-05-15 17:22:28 +0100626 case FFA_MEM_FRAG_RX_32:
627 *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3,
628 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200629 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100630 return true;
631 case FFA_MEM_FRAG_TX_32:
632 *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3,
633 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200634 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100635 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000636 case FFA_MSG_SEND_DIRECT_REQ_64:
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100637 case FFA_MSG_SEND_DIRECT_REQ_32: {
638#if SECURE_WORLD == 1
639 if (spmd_handler(args, current)) {
640 return true;
641 }
642#endif
J-Alvesd6f4e142021-03-05 13:33:59 +0000643 *args = api_ffa_msg_send_direct_req(ffa_sender(*args),
644 ffa_receiver(*args), *args,
645 current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000646 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100647 }
J-Alvesbc3de8b2020-12-07 14:32:04 +0000648 case FFA_MSG_SEND_DIRECT_RESP_64:
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000649 case FFA_MSG_SEND_DIRECT_RESP_32:
J-Alvesd6f4e142021-03-05 13:33:59 +0000650 *args = api_ffa_msg_send_direct_resp(ffa_sender(*args),
651 ffa_receiver(*args), *args,
652 current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000653 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000654 case FFA_SECONDARY_EP_REGISTER_64:
Olivier Deprezd614d322021-06-18 15:21:00 +0200655 /*
656 * DEN0077A FF-A v1.1 Beta0 section 18.3.2.1.1
657 * The callee must return NOT_SUPPORTED if this function is
658 * invoked by a caller that implements version v1.0 of
659 * the Framework.
660 */
Max Shvetsov40108e72020-08-27 12:39:50 +0100661 *args = api_ffa_secondary_ep_register(ipa_init(args->arg1),
662 current);
663 return true;
J-Alvesa0f317d2021-06-09 13:31:59 +0100664 case FFA_NOTIFICATION_BITMAP_CREATE_32:
665 *args = api_ffa_notification_bitmap_create(
666 (ffa_vm_id_t)args->arg1, (ffa_vcpu_count_t)args->arg2,
667 current);
668 return true;
669 case FFA_NOTIFICATION_BITMAP_DESTROY_32:
670 *args = api_ffa_notification_bitmap_destroy(
671 (ffa_vm_id_t)args->arg1, current);
672 return true;
J-Alvesc003a7a2021-03-18 13:06:53 +0000673 case FFA_NOTIFICATION_BIND_32:
674 *args = api_ffa_notification_update_bindings(
675 ffa_sender(*args), ffa_receiver(*args), args->arg2,
676 ffa_notifications_bitmap(args->arg3, args->arg4), true,
677 current);
678 return true;
679 case FFA_NOTIFICATION_UNBIND_32:
680 *args = api_ffa_notification_update_bindings(
681 ffa_sender(*args), ffa_receiver(*args), 0,
682 ffa_notifications_bitmap(args->arg3, args->arg4), false,
683 current);
684 return true;
Raghu Krishnamurthyea6d25f2021-09-14 15:27:06 -0700685 case FFA_MEM_PERM_SET_32:
686 case FFA_MEM_PERM_SET_64:
687 *args = api_ffa_mem_perm_set(va_init(args->arg1), args->arg2,
688 args->arg3, current);
689 return true;
690 case FFA_MEM_PERM_GET_32:
691 case FFA_MEM_PERM_GET_64:
692 *args = api_ffa_mem_perm_get(va_init(args->arg1), current);
693 return true;
J-Alvesaa79c012021-07-09 14:29:45 +0100694 case FFA_NOTIFICATION_SET_32:
695 *args = api_ffa_notification_set(
696 ffa_sender(*args), ffa_receiver(*args), args->arg2,
697 ffa_notifications_bitmap(args->arg3, args->arg4),
698 current);
699 return true;
700 case FFA_NOTIFICATION_GET_32:
701 *args = api_ffa_notification_get(
J-Alvesbe6e3032021-11-30 14:54:12 +0000702 ffa_receiver(*args), ffa_notifications_get_vcpu(*args),
703 args->arg2, current);
J-Alvesaa79c012021-07-09 14:29:45 +0100704 return true;
J-Alvesc8e8a222021-06-08 17:33:52 +0100705 case FFA_NOTIFICATION_INFO_GET_64:
706 *args = api_ffa_notification_info_get(current);
707 return true;
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500708 case FFA_INTERRUPT_32:
J-Alves03edf402023-07-21 15:13:49 +0100709 /*
710 * A malicious SP could invoke a HVC/SMC call with
711 * FFA_INTERRUPT_32 as the function argument. Return error to
712 * avoid DoS.
713 */
714 if (current->vm->id != HF_OTHER_WORLD_ID) {
715 *args = ffa_error(FFA_DENIED);
716 return true;
717 }
J-Alvescf0c4712023-08-04 14:41:50 +0100718
719 plat_ffa_handle_secure_interrupt(current, next);
720
721 /*
722 * If the next vCPU belongs to an SP, the next time the NWd
723 * gets resumed these values will be overwritten by the ABI
724 * that used to handover execution back to the NWd.
725 * If the NWd is to be resumed from here, then it will
726 * receive the FFA_NORMAL_WORLD_RESUME ABI which is to signal
727 * that an interrupt has occured, thought it wasn't handled.
728 * This happens when the target vCPU was in preempted state,
729 * and the SP couldn't not be resumed to handle the interrupt.
730 */
731 *args = (struct ffa_value){.func = FFA_NORMAL_WORLD_RESUME};
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500732 return true;
Maksims Svecovs71b76702022-05-20 15:32:58 +0100733 case FFA_CONSOLE_LOG_32:
734 case FFA_CONSOLE_LOG_64:
735 *args = api_ffa_console_log(*args, current);
736 return true;
Kathleen Capella6ab05132023-05-10 12:27:35 -0400737 case FFA_ERROR_32:
738 *args = plat_ffa_error_32(current, next, args->arg2);
739 return true;
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100740 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100741
742 return false;
743}
744
745/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000746 * Set or clear VI/VF bits according to pending interrupts.
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100747 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000748static void vcpu_update_virtual_interrupts(struct vcpu *next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100749{
Manish Pandey35e452f2021-02-18 21:36:34 +0000750 struct vcpu_locked vcpu_locked;
751
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100752 if (next == NULL) {
Raghu Krishnamurthydce438c2021-02-28 15:01:03 -0800753 if (current()->vm->el0_partition) {
754 return;
755 }
756
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100757 /*
758 * Not switching vCPUs, set the bit for the current vCPU
759 * directly in the register.
760 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000761 vcpu_locked = vcpu_lock(current());
762 set_virtual_irq_current(
763 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
764 set_virtual_fiq_current(
765 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
766 vcpu_unlock(&vcpu_locked);
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100767 } else if (vm_id_is_current_world(next->vm->id)) {
Raghu Krishnamurthydce438c2021-02-28 15:01:03 -0800768 if (next->vm->el0_partition) {
769 return;
770 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100771 /*
772 * About to switch vCPUs, set the bit for the vCPU to which we
773 * are switching in the saved copy of the register.
774 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000775
776 vcpu_locked = vcpu_lock(next);
777 set_virtual_irq(&next->regs,
778 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
779 set_virtual_fiq(&next->regs,
780 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
781 vcpu_unlock(&vcpu_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100782 }
783}
784
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100785/**
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100786 * Handles PSCI and FF-A calls and writes the return value back to the registers
787 * of the vCPU. This is shared between smc_handler and hvc_handler.
788 *
789 * Returns true if the call was handled.
790 */
791static bool hvc_smc_handler(struct ffa_value args, struct vcpu *vcpu,
792 struct vcpu **next)
793{
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100794 /* Do not expect PSCI calls emitted from within the secure world. */
795#if SECURE_WORLD == 0
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100796 if (psci_handler(vcpu, args.func, args.arg1, args.arg2, args.arg3,
797 &vcpu->regs.r[0], next)) {
798 return true;
799 }
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100800#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100801
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100802 if (ffa_handler(&args, vcpu, next)) {
J-Alves13394022021-06-30 13:48:49 +0100803#if SECURE_WORLD == 1
804 /*
805 * If giving back execution to the NWd, check if the Schedule
Olivier Deprez618c8fc2022-05-30 15:27:49 +0200806 * Receiver Interrupt has been delayed, and trigger it on
807 * current core if so.
J-Alves13394022021-06-30 13:48:49 +0100808 */
809 if ((*next != NULL && (*next)->vm->id == HF_OTHER_WORLD_ID) ||
810 (*next == NULL && vcpu->vm->id == HF_OTHER_WORLD_ID)) {
811 plat_ffa_sri_trigger_if_delayed(vcpu->cpu);
812 }
813#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100814 arch_regs_set_retval(&vcpu->regs, args);
Manish Pandey35e452f2021-02-18 21:36:34 +0000815 vcpu_update_virtual_interrupts(*next);
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100816 return true;
817 }
818
819 return false;
820}
821
822/**
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100823 * Processes SMC instruction calls.
824 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000825static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100826{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100827 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000828 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100829
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100830 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000831 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100832 }
833
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000834 smc_forwarder(vcpu->vm, &args);
835 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000836 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100837}
838
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100839#if SECURE_WORLD == 1
840
841/**
842 * Called from other_world_loop return from SMC.
843 * Processes SMC calls originating from the NWd.
844 */
845struct vcpu *smc_handler_from_nwd(struct vcpu *vcpu)
846{
847 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
848 struct vcpu *next = NULL;
849
850 if (hvc_smc_handler(args, vcpu, &next)) {
851 return next;
852 }
853
854 /*
855 * If the SMC emitted by the normal world is not handled in the secure
856 * world then return an error stating such ABI is not supported. Only
857 * FF-A calls are supported. We cannot return SMCCC_ERROR_UNKNOWN
858 * directly because the SPMD smc handler would not recognize it as a
859 * standard FF-A call returning from the SPMC.
860 */
861 arch_regs_set_retval(&vcpu->regs, ffa_error(FFA_NOT_SUPPORTED));
862
863 return NULL;
864}
865
866#endif
867
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000868/*
869 * Exception vector offsets.
870 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
871 */
872
873/**
874 * Offset for synchronous exceptions at current EL with SPx.
875 */
876#define OFFSET_CURRENT_SPX UINT64_C(0x200)
877
878/**
879 * Offset for synchronous exceptions at lower EL using AArch64.
880 */
881#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
882
883/**
884 * Offset for synchronous exceptions at lower EL using AArch32.
885 */
886#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
887
888/**
889 * Returns the address for the exception handler at EL1.
890 */
891static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
892{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800893 uintreg_t base_addr = has_vhe_support() ? read_msr(MSR_VBAR_EL12)
894 : read_msr(vbar_el1);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000895 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
896 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
897
898 if (pe_mode == PSR_PE_MODE_EL0T) {
899 if (is_arch32) {
900 base_addr += OFFSET_LOWER_EL_32;
901 } else {
902 base_addr += OFFSET_LOWER_EL_64;
903 }
904 } else {
905 CHECK(!is_arch32);
906 base_addr += OFFSET_CURRENT_SPX;
907 }
908
909 return base_addr;
910}
911
912/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000913 * Injects an exception with the specified Exception Syndrom Register value into
914 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000915 *
916 * NOTE: This function assumes that the lazy registers haven't been saved, and
917 * writes to the lazy registers of the CPU directly instead of the vCPU.
918 */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100919static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value,
920 uintreg_t far_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000921{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000922 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000923
924 /* Update the CPU state to inject the exception. */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800925 if (has_vhe_support()) {
926 write_msr(MSR_ESR_EL12, esr_el1_value);
927 write_msr(MSR_FAR_EL12, far_el1_value);
928 write_msr(MSR_ELR_EL12, vcpu->regs.pc);
929 write_msr(MSR_SPSR_EL12, vcpu->regs.spsr);
930 } else {
931 write_msr(esr_el1, esr_el1_value);
932 write_msr(far_el1, far_el1_value);
933 write_msr(elr_el1, vcpu->regs.pc);
934 write_msr(spsr_el1, vcpu->regs.spsr);
935 }
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000936
937 /*
938 * Mask (disable) interrupts and run in EL1h mode.
939 * EL1h mode is used because by default, taking an exception selects the
940 * stack pointer for the target Exception level. The software can change
941 * that later in the handler if needed.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000942 */
943 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
944
945 /* Transfer control to the exception hander. */
946 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000947}
948
949/**
950 * Injects a Data Abort exception (same exception level).
951 */
952static void inject_el1_data_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100953 uintreg_t esr_el2,
954 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000955{
956 /*
957 * ISS encoding remains the same, but the EC is changed to reflect
958 * where the exception came from.
959 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
960 */
961 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
962 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
963
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100964 dlog_notice("Injecting Data Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000965 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000966
Fuad Tabbac3847c72020-08-11 09:32:25 +0100967 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000968}
969
970/**
971 * Injects a Data Abort exception (same exception level).
972 */
973static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100974 uintreg_t esr_el2,
975 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000976{
977 /*
978 * ISS encoding remains the same, but the EC is changed to reflect
979 * where the exception came from.
980 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
981 */
982 uintreg_t esr_el1_value =
983 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
984 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
985
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100986 dlog_notice("Injecting Instruction Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000987 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000988
Fuad Tabbac3847c72020-08-11 09:32:25 +0100989 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000990}
991
992/**
993 * Injects an exception with an unknown reason into the EL1.
994 */
995static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
996{
997 uintreg_t esr_el1_value =
998 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
Fuad Tabbac3847c72020-08-11 09:32:25 +0100999
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001000 dlog_notice("Injecting Unknown Reason exception into VM %#x.\n",
1001 vcpu->vm->id);
1002
Fuad Tabbac3847c72020-08-11 09:32:25 +01001003 /*
1004 * The value of the far_el2 register is UNKNOWN in this case,
1005 * therefore, don't propagate it to avoid leaking sensitive information.
1006 */
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001007 inject_el1_exception(vcpu, esr_el1_value, 0);
1008}
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001009
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001010/**
1011 * Injects an exception because of a system register trap.
1012 */
1013static void inject_el1_sysreg_trap_exception(struct vcpu *vcpu,
1014 uintreg_t esr_el2)
1015{
1016 char *direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
1017
Andrew Walbran17eebf92020-02-05 16:35:49 +00001018 dlog_notice(
1019 "Trapped access to system register %s: op0=%d, op1=%d, crn=%d, "
1020 "crm=%d, op2=%d, rt=%d.\n",
1021 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
1022 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
1023 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001024
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001025 inject_el1_unknown_exception(vcpu, esr_el2);
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001026}
1027
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001028static struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001029{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001030 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran59182d52019-09-23 17:55:39 +01001031 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001032
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001033 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +01001034 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +01001035 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +01001036
Andrew Walbran7f920af2019-09-03 17:09:30 +01001037 switch (args.func) {
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +00001038 case HF_MAILBOX_WRITABLE_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +01001039 vcpu->regs.r[0] = api_mailbox_writable_get(vcpu);
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +00001040 break;
1041
1042 case HF_MAILBOX_WAITER_GET:
Andrew Walbran7f920af2019-09-03 17:09:30 +01001043 vcpu->regs.r[0] = api_mailbox_waiter_get(args.arg1, vcpu);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +01001044 break;
1045
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +00001046 case HF_INTERRUPT_ENABLE:
Manish Pandey35e452f2021-02-18 21:36:34 +00001047 vcpu->regs.r[0] = api_interrupt_enable(args.arg1, args.arg2,
1048 args.arg3, vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +00001049 break;
1050
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +00001051 case HF_INTERRUPT_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +01001052 vcpu->regs.r[0] = api_interrupt_get(vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +00001053 break;
1054
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +00001055 case HF_INTERRUPT_INJECT:
Andrew Walbran7f920af2019-09-03 17:09:30 +01001056 vcpu->regs.r[0] = api_interrupt_inject(args.arg1, args.arg2,
1057 args.arg3, vcpu, &next);
Andrew Walbran318f5732018-11-20 16:23:42 +00001058 break;
1059
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001060#if SECURE_WORLD == 1
1061 case HF_INTERRUPT_DEACTIVATE:
1062 vcpu->regs.r[0] = plat_ffa_interrupt_deactivate(
1063 args.arg1, args.arg2, vcpu);
1064 break;
1065#endif
1066
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001067 default:
Andrew Walbran59182d52019-09-23 17:55:39 +01001068 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001069 }
1070
Manish Pandey35e452f2021-02-18 21:36:34 +00001071 vcpu_update_virtual_interrupts(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +00001072
Andrew Walbran59182d52019-09-23 17:55:39 +01001073 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001074}
1075
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001076struct vcpu *irq_lower(void)
1077{
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001078#if SECURE_WORLD == 1
1079 struct vcpu *next = NULL;
1080
J-Alves03edf402023-07-21 15:13:49 +01001081 plat_ffa_handle_secure_interrupt(current(), &next);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001082
1083 /*
1084 * Since we are in interrupt context, set the bit for the
1085 * next vCPU directly in the register.
1086 */
1087 vcpu_update_virtual_interrupts(next);
1088
1089 return next;
1090#else
Andrew Scull9726c252019-01-23 13:44:19 +00001091 /*
1092 * Switch back to primary VM, interrupts will be handled there.
1093 *
1094 * If the VM has aborted, this vCPU will be aborted when the scheduler
1095 * tries to run it again. This means the interrupt will not be delayed
1096 * by the aborted VM.
1097 *
1098 * TODO: Only switch when the interrupt isn't for the current VM.
1099 */
Andrew Scull33fecd32019-01-08 14:48:27 +00001100 return api_preempt(current());
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001101#endif
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001102}
1103
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -06001104#if SECURE_WORLD == 1
1105static void spmd_group0_intr_delegate(void)
1106{
1107 struct ffa_value ret;
1108
1109 dlog_verbose("Delegating Group0 interrupt to SPMD\n");
1110
1111 ret = smc_ffa_call((struct ffa_value){.func = FFA_EL3_INTR_HANDLE_32});
1112
1113 /* Check if the Group0 interrupt was handled successfully. */
1114 CHECK(ret.func == FFA_SUCCESS_32);
1115}
1116#endif
1117
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001118struct vcpu *fiq_lower(void)
1119{
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001120#if SECURE_WORLD == 1
1121 struct vcpu_locked current_locked;
1122 struct vcpu *current_vcpu = current();
Daniel Boulby4dd3f532021-09-21 09:57:08 +01001123 int64_t ret;
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001124 uint32_t intid;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001125
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001126 intid = get_highest_pending_g0_interrupt_id();
1127
1128 /* Check for the highest priority pending Group0 interrupt. */
1129 if (intid != SPURIOUS_INTID_OTHER_WORLD) {
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -06001130 /* Delegate handling of Group0 interrupt to EL3 firmware. */
1131 spmd_group0_intr_delegate();
1132
1133 /* Resume current vCPU. */
1134 return NULL;
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001135 }
1136
1137 /*
1138 * A special interrupt indicating there is no pending interrupt
1139 * with sufficient priority for current security state. This
1140 * means a non-secure interrupt is pending.
1141 */
Madhukar Pappireddyc40f55f2022-06-22 11:00:41 -05001142 assert(current_vcpu->vm->ns_interrupts_action != NS_ACTION_QUEUED);
1143
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +01001144 if (plat_ffa_vm_managed_exit_supported(current_vcpu->vm)) {
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001145 uint8_t pmr = plat_interrupts_get_priority_mask();
1146
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001147 /* Mask all interrupts */
1148 plat_interrupts_set_priority_mask(0x0);
1149
1150 current_locked = vcpu_lock(current_vcpu);
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001151 current_vcpu->priority_mask = pmr;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001152 ret = api_interrupt_inject_locked(current_locked,
1153 HF_MANAGED_EXIT_INTID,
Madhukar Pappireddybd10e572023-03-06 16:39:49 -06001154 current_locked, NULL);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001155 if (ret != 0) {
1156 panic("Failed to inject managed exit interrupt\n");
1157 }
1158
1159 /* Entering managed exit sequence. */
1160 current_vcpu->processing_managed_exit = true;
1161
1162 vcpu_unlock(&current_locked);
1163
1164 /*
1165 * Since we are in interrupt context, set the bit for the
1166 * current vCPU directly in the register.
1167 */
1168 vcpu_update_virtual_interrupts(NULL);
1169
1170 /* Resume current vCPU. */
1171 return NULL;
1172 }
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001173
Madhukar Pappireddyd46c06e2022-06-21 18:14:52 -05001174 /*
1175 * Unwind Normal World Scheduled Call chain in response to NS
1176 * Interrupt.
1177 */
1178 return plat_ffa_unwind_nwd_call_chain_interrupt(current_vcpu);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001179#else
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001180 return irq_lower();
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001181#endif
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001182}
1183
Fuad Tabbad1d67982020-01-08 11:28:29 +00001184noreturn struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001185{
Fuad Tabbad1d67982020-01-08 11:28:29 +00001186 /*
1187 * SError exceptions should be isolated and handled by the responsible
1188 * VM/exception level. Getting here indicates a bug, that isolation is
1189 * not working, or a processor that does not support ARMv8.2-IESB, in
1190 * which case Hafnium routes SError exceptions to EL2 (here).
1191 */
1192 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001193}
1194
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001195/**
1196 * Initialises a fault info structure. It assumes that an FnV bit exists at
1197 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
1198 * the ESR (the fault status code) are 010000; this is the case for both
1199 * instruction and data aborts, but not necessarily for other exception reasons.
1200 */
1201static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +01001202 const struct vcpu *vcpu,
1203 uint32_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001204{
1205 uint32_t fsc = esr & 0x3f;
1206 struct vcpu_fault_info r;
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001207 uint64_t hpfar_el2_val;
1208 uint64_t hpfar_el2_fipa;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001209
1210 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001211 r.pc = va_init(vcpu->regs.pc);
1212
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001213 /* Get Hypervisor IPA Fault Address value. */
1214 hpfar_el2_val = read_msr(hpfar_el2);
1215
1216 /* Extract Faulting IPA. */
1217 hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8;
1218
1219#if SECURE_WORLD == 1
1220
1221 /**
1222 * Determine if faulting IPA targets NS space.
1223 * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if
1224 * the faulting Stage-1 address output is a secure or non-secure IPA.
1225 */
1226 if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) {
1227 r.mode |= MM_MODE_NS;
1228 }
1229
1230#endif
1231
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001232 /*
1233 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
1234 * indicates that we cannot rely on far_el2.
1235 */
Andrew Walbrane52006c2019-10-22 18:01:28 +01001236 if (fsc == 0x10 && esr & (1U << 10)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001237 r.vaddr = va_init(0);
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001238 r.ipaddr = ipa_init(hpfar_el2_fipa);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001239 } else {
1240 r.vaddr = va_init(read_msr(far_el2));
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001241 r.ipaddr = ipa_init(hpfar_el2_fipa |
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001242 (read_msr(far_el2) & (PAGE_SIZE - 1)));
1243 }
1244
1245 return r;
1246}
1247
Fuad Tabbac3847c72020-08-11 09:32:25 +01001248struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001249{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +01001250 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001251 struct vcpu_fault_info info;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001252 struct vcpu *new_vcpu = NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001253 uintreg_t ec = GET_ESR_EC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001254 bool is_el0_partition = vcpu->vm->el0_partition;
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001255 bool resume = false;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001256
Fuad Tabbac76466d2019-09-06 10:42:12 +01001257 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001258 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +00001259 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001260 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001261
1262 /*
1263 * For EL0 partitions, treat both WFI and WFE the same way so
1264 * that FFA_RUN can be called on the partition to resume it. If
1265 * we treat WFI using api_wait_for_interrupt, the VCPU will be
1266 * in blocked waiting for interrupt but we cannot inject
1267 * interrupts into EL0 partitions.
1268 */
1269 if (is_el0_partition) {
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001270 api_yield(vcpu, &new_vcpu, NULL);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001271 return new_vcpu;
1272 }
1273
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001274 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +01001275 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +00001276 /* WFE */
1277 /*
1278 * TODO: consider giving the scheduler more context,
1279 * somehow.
1280 */
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001281 api_yield(vcpu, &new_vcpu, NULL);
Jose Marinho135dff32019-02-28 10:25:57 +00001282 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +01001283 }
Andrew Walbran48196eb2019-03-04 14:56:24 +00001284 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +00001285 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001286
Fuad Tabbab86325a2020-01-10 13:38:15 +00001287 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001288 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +01001289 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001290
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001291 resume = vcpu_handle_page_fault(vcpu, &info);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001292 if (is_el0_partition) {
1293 dlog_warning("Data abort on EL0 partition\n");
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001294 /*
1295 * Abort EL0 context if we should not resume the
1296 * context, or it is an alignment fault.
1297 * vcpu_handle_page_fault() only checks the mode of the
1298 * page in an architecture agnostic way but alignment
1299 * faults on aarch64 can happen on a correctly mapped
1300 * page.
1301 */
1302 if (!resume || ((esr & 0x3f) == 0x21)) {
1303 return api_abort(vcpu);
1304 }
1305 }
1306
1307 if (resume) {
1308 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001309 }
1310
Fuad Tabbab86325a2020-01-10 13:38:15 +00001311 /* Inform the EL1 of the data abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001312 inject_el1_data_abort_exception(vcpu, esr, far);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001313
Fuad Tabbab86325a2020-01-10 13:38:15 +00001314 /* Schedule the same VM to continue running. */
1315 return NULL;
1316
1317 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +01001318 info = fault_info_init(esr, vcpu, MM_MODE_X);
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001319
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001320 if (vcpu_handle_page_fault(vcpu, &info)) {
1321 return NULL;
1322 }
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001323
1324 if (is_el0_partition) {
1325 dlog_warning("Instruction abort on EL0 partition\n");
1326 return api_abort(vcpu);
1327 }
1328
Fuad Tabbab86325a2020-01-10 13:38:15 +00001329 /* Inform the EL1 of the instruction abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001330 inject_el1_instruction_abort_exception(vcpu, esr, far);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +01001331
Fuad Tabbab86325a2020-01-10 13:38:15 +00001332 /* Schedule the same VM to continue running. */
1333 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001334 case EC_SVC:
1335 CHECK(is_el0_partition);
1336 return hvc_handler(vcpu);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001337 case EC_HVC:
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001338 if (is_el0_partition) {
1339 dlog_warning("Unexpected HVC Trap on EL0 partition\n");
1340 return api_abort(vcpu);
1341 }
Andrew Walbran59182d52019-09-23 17:55:39 +01001342 return hvc_handler(vcpu);
1343
Fuad Tabbab86325a2020-01-10 13:38:15 +00001344 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +01001345 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001346 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001347
1348 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001349 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001350
Andrew Walbran33645652019-04-15 12:29:31 +01001351 return next;
Andrew Scullc960c032018-10-24 15:13:35 +01001352 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001353
Fuad Tabbab86325a2020-01-10 13:38:15 +00001354 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +01001355 /*
1356 * NOTE: This should never be reached because it goes through a
1357 * separate path handled by handle_system_register_access().
1358 */
1359 panic("Handled by handle_system_register_access().");
1360
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001361 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +00001362 dlog_notice(
1363 "Unknown lower sync exception pc=%#x, esr=%#x, "
1364 "ec=%#x\n",
1365 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +00001366 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001367 }
1368
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001369 if (is_el0_partition) {
1370 return api_abort(vcpu);
1371 }
1372
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001373 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001374 * The exception wasn't handled. Inject to the VM to give it chance to
1375 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001376 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001377 inject_el1_unknown_exception(vcpu, esr);
1378
1379 /* Schedule the same VM to continue running. */
1380 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001381}
1382
Fuad Tabbac76466d2019-09-06 10:42:12 +01001383/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +00001384 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +00001385 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001386 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001387void handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +01001388{
1389 struct vcpu *vcpu = current();
Andrew Walbranb5ab43c2020-04-30 11:32:54 +01001390 ffa_vm_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001391 uintreg_t ec = GET_ESR_EC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001392
Fuad Tabbab86325a2020-01-10 13:38:15 +00001393 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001394 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001395 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001396 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001397 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001398 if (debug_el1_is_register_access(esr_el2)) {
1399 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001400 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001401 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001402 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001403 } else if (perfmon_is_register_access(esr_el2)) {
1404 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001405 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001406 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001407 }
Fuad Tabba77a4b012019-11-15 12:13:08 +00001408 } else if (feature_id_is_register_access(esr_el2)) {
1409 if (!feature_id_process_access(vcpu, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001410 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001411 return;
Fuad Tabba77a4b012019-11-15 12:13:08 +00001412 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001413 } else {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001414 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001415 return;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001416 }
1417
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001418 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001419 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001420}