Andrew Scull | 1883487 | 2018-10-12 11:48:09 +0100 | [diff] [blame] | 1 | /* |
Andrew Walbran | 692b325 | 2019-03-07 15:51:31 +0000 | [diff] [blame] | 2 | * Copyright 2018 The Hafnium Authors. |
Andrew Scull | 1883487 | 2018-10-12 11:48:09 +0100 | [diff] [blame] | 3 | * |
Andrew Walbran | e959ec1 | 2020-06-17 15:01:09 +0100 | [diff] [blame] | 4 | * Use of this source code is governed by a BSD-style |
| 5 | * license that can be found in the LICENSE file or at |
| 6 | * https://opensource.org/licenses/BSD-3-Clause. |
Andrew Scull | 1883487 | 2018-10-12 11:48:09 +0100 | [diff] [blame] | 7 | */ |
| 8 | |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 9 | #include <stdnoreturn.h> |
| 10 | |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 11 | #include "hf/arch/barriers.h" |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 12 | #include "hf/arch/init.h" |
Olivier Deprez | 98ad2d2 | 2020-05-20 09:52:43 +0200 | [diff] [blame] | 13 | #include "hf/arch/mmu.h" |
Andrew Scull | 07b6bd3 | 2019-12-12 17:19:55 +0000 | [diff] [blame] | 14 | #include "hf/arch/plat/smc.h" |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 15 | #include "hf/arch/tee.h" |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 16 | |
Andrew Scull | 18c78fc | 2018-08-20 12:57:41 +0100 | [diff] [blame] | 17 | #include "hf/api.h" |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 18 | #include "hf/check.h" |
Andrew Scull | 18c78fc | 2018-08-20 12:57:41 +0100 | [diff] [blame] | 19 | #include "hf/cpu.h" |
| 20 | #include "hf/dlog.h" |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 21 | #include "hf/ffa.h" |
Andrew Scull | a9c172d | 2019-04-03 14:10:00 +0100 | [diff] [blame] | 22 | #include "hf/panic.h" |
Andrew Scull | 18c78fc | 2018-08-20 12:57:41 +0100 | [diff] [blame] | 23 | #include "hf/vm.h" |
| 24 | |
Andrew Scull | f35a5c9 | 2018-08-07 18:09:46 +0100 | [diff] [blame] | 25 | #include "vmapi/hf/call.h" |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 26 | |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 27 | #include "debug_el1.h" |
Fuad Tabba | 77a4b01 | 2019-11-15 12:13:08 +0000 | [diff] [blame] | 28 | #include "feature_id.h" |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 29 | #include "msr.h" |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 30 | #include "perfmon.h" |
Andrew Scull | 18c78fc | 2018-08-20 12:57:41 +0100 | [diff] [blame] | 31 | #include "psci.h" |
Andrew Walbran | 3364565 | 2019-04-15 12:29:31 +0100 | [diff] [blame] | 32 | #include "psci_handler.h" |
Andrew Scull | 7fd4bb7 | 2018-12-08 23:40:12 +0000 | [diff] [blame] | 33 | #include "smc.h" |
Fuad Tabba | ba8c44d | 2019-09-23 14:38:58 +0100 | [diff] [blame] | 34 | #include "sysregs.h" |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 35 | |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 36 | /** |
Olivier Deprez | 98ad2d2 | 2020-05-20 09:52:43 +0200 | [diff] [blame] | 37 | * Hypervisor Fault Address Register Non-Secure. |
| 38 | */ |
| 39 | #define HPFAR_EL2_NS (UINT64_C(0x1) << 63) |
| 40 | |
| 41 | /** |
| 42 | * Hypervisor Fault Address Register Faulting IPA. |
| 43 | */ |
| 44 | #define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0)) |
| 45 | |
| 46 | /** |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 47 | * Gets the value to increment for the next PC. |
| 48 | * The ESR encodes whether the instruction is 2 bytes or 4 bytes long. |
| 49 | */ |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 50 | #define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2) |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 51 | |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 52 | /** |
Andrew Walbran | 0dd67ff | 2019-09-12 16:38:50 +0100 | [diff] [blame] | 53 | * The Client ID field within X7 for an SMC64 call. |
| 54 | */ |
| 55 | #define CLIENT_ID_MASK UINT64_C(0xffff) |
| 56 | |
| 57 | /** |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 58 | * Returns a reference to the currently executing vCPU. |
| 59 | */ |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 60 | static struct vcpu *current(void) |
Andrew Walbran | 3d84a26 | 2018-12-13 14:41:19 +0000 | [diff] [blame] | 61 | { |
| 62 | return (struct vcpu *)read_msr(tpidr_el2); |
| 63 | } |
| 64 | |
Andrew Walbran | 1f8d487 | 2018-12-20 11:21:32 +0000 | [diff] [blame] | 65 | /** |
| 66 | * Saves the state of per-vCPU peripherals, such as the virtual timer, and |
| 67 | * informs the arch-independent sections that registers have been saved. |
| 68 | */ |
| 69 | void complete_saving_state(struct vcpu *vcpu) |
| 70 | { |
Andrew Walbran | 6480f8f | 2019-06-05 17:39:14 +0100 | [diff] [blame] | 71 | vcpu->regs.peripherals.cntv_cval_el0 = read_msr(cntv_cval_el0); |
| 72 | vcpu->regs.peripherals.cntv_ctl_el0 = read_msr(cntv_ctl_el0); |
Andrew Walbran | 1f8d487 | 2018-12-20 11:21:32 +0000 | [diff] [blame] | 73 | |
| 74 | api_regs_state_saved(vcpu); |
| 75 | |
| 76 | /* |
| 77 | * If switching away from the primary, copy the current EL0 virtual |
| 78 | * timer registers to the corresponding EL2 physical timer registers. |
| 79 | * This is used to emulate the virtual timer for the primary in case it |
| 80 | * should fire while the secondary is running. |
| 81 | */ |
| 82 | if (vcpu->vm->id == HF_PRIMARY_VM_ID) { |
| 83 | /* |
| 84 | * Clear timer control register before copying compare value, to |
| 85 | * avoid a spurious timer interrupt. This could be a problem if |
| 86 | * the interrupt is configured as edge-triggered, as it would |
| 87 | * then be latched in. |
| 88 | */ |
| 89 | write_msr(cnthp_ctl_el2, 0); |
| 90 | write_msr(cnthp_cval_el2, read_msr(cntv_cval_el0)); |
| 91 | write_msr(cnthp_ctl_el2, read_msr(cntv_ctl_el0)); |
| 92 | } |
| 93 | } |
| 94 | |
| 95 | /** |
| 96 | * Restores the state of per-vCPU peripherals, such as the virtual timer. |
| 97 | */ |
| 98 | void begin_restoring_state(struct vcpu *vcpu) |
| 99 | { |
| 100 | /* |
| 101 | * Clear timer control register before restoring compare value, to avoid |
| 102 | * a spurious timer interrupt. This could be a problem if the interrupt |
| 103 | * is configured as edge-triggered, as it would then be latched in. |
| 104 | */ |
| 105 | write_msr(cntv_ctl_el0, 0); |
Andrew Walbran | 6480f8f | 2019-06-05 17:39:14 +0100 | [diff] [blame] | 106 | write_msr(cntv_cval_el0, vcpu->regs.peripherals.cntv_cval_el0); |
| 107 | write_msr(cntv_ctl_el0, vcpu->regs.peripherals.cntv_ctl_el0); |
Andrew Walbran | 1f8d487 | 2018-12-20 11:21:32 +0000 | [diff] [blame] | 108 | |
| 109 | /* |
| 110 | * If we are switching (back) to the primary, disable the EL2 physical |
| 111 | * timer which was being used to emulate the EL0 virtual timer, as the |
| 112 | * virtual timer is now running for the primary again. |
| 113 | */ |
| 114 | if (vcpu->vm->id == HF_PRIMARY_VM_ID) { |
| 115 | write_msr(cnthp_ctl_el2, 0); |
| 116 | write_msr(cnthp_cval_el2, 0); |
| 117 | } |
| 118 | } |
| 119 | |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 120 | /** |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 121 | * Invalidate all stage 1 TLB entries on the current (physical) CPU for the |
| 122 | * current VMID. |
| 123 | */ |
| 124 | static void invalidate_vm_tlb(void) |
| 125 | { |
Andrew Walbran | cff1f68 | 2019-07-04 14:52:45 +0100 | [diff] [blame] | 126 | /* |
| 127 | * Ensure that the last VTTBR write has taken effect so we invalidate |
| 128 | * the right set of TLB entries. |
| 129 | */ |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 130 | isb(); |
Andrew Walbran | cff1f68 | 2019-07-04 14:52:45 +0100 | [diff] [blame] | 131 | |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 132 | __asm__ volatile("tlbi vmalle1"); |
Andrew Walbran | cff1f68 | 2019-07-04 14:52:45 +0100 | [diff] [blame] | 133 | |
| 134 | /* |
| 135 | * Ensure that no instructions are fetched for the VM until after the |
| 136 | * TLB invalidation has taken effect. |
| 137 | */ |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 138 | isb(); |
Andrew Walbran | cff1f68 | 2019-07-04 14:52:45 +0100 | [diff] [blame] | 139 | |
| 140 | /* |
| 141 | * Ensure that no data reads or writes for the VM happen until after the |
Fuad Tabba | 77a4b01 | 2019-11-15 12:13:08 +0000 | [diff] [blame] | 142 | * TLB invalidation has taken effect. Non-shareable is enough because |
| 143 | * the TLB is local to the CPU. |
Andrew Walbran | cff1f68 | 2019-07-04 14:52:45 +0100 | [diff] [blame] | 144 | */ |
David Brazdil | 851948e | 2019-08-09 12:02:12 +0100 | [diff] [blame] | 145 | dsb(nsh); |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 146 | } |
| 147 | |
| 148 | /** |
| 149 | * Invalidates the TLB if a different vCPU is being run than the last vCPU of |
| 150 | * the same VM which was run on the current pCPU. |
| 151 | * |
| 152 | * This is necessary because VMs may (contrary to the architecture |
| 153 | * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar |
| 154 | * workaround: |
| 155 | * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9 |
| 156 | */ |
| 157 | void maybe_invalidate_tlb(struct vcpu *vcpu) |
| 158 | { |
| 159 | size_t current_cpu_index = cpu_index(vcpu->cpu); |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 160 | ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu); |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 161 | |
| 162 | if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] != |
| 163 | new_vcpu_index) { |
| 164 | /* |
| 165 | * The vCPU has changed since the last time this VM was run on |
| 166 | * this pCPU, so we need to invalidate the TLB. |
| 167 | */ |
| 168 | invalidate_vm_tlb(); |
| 169 | |
| 170 | /* Record the fact that this vCPU is now running on this CPU. */ |
| 171 | vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] = |
| 172 | new_vcpu_index; |
| 173 | } |
| 174 | } |
| 175 | |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 176 | noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr) |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 177 | { |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 178 | (void)elr; |
| 179 | (void)spsr; |
| 180 | |
Fuad Tabba | d1d6798 | 2020-01-08 11:28:29 +0000 | [diff] [blame] | 181 | panic("IRQ from current exception level."); |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 182 | } |
| 183 | |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 184 | noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr) |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 185 | { |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 186 | (void)elr; |
| 187 | (void)spsr; |
| 188 | |
Fuad Tabba | d1d6798 | 2020-01-08 11:28:29 +0000 | [diff] [blame] | 189 | panic("FIQ from current exception level."); |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 190 | } |
| 191 | |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 192 | noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr) |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 193 | { |
| 194 | (void)elr; |
| 195 | (void)spsr; |
| 196 | |
Fuad Tabba | d1d6798 | 2020-01-08 11:28:29 +0000 | [diff] [blame] | 197 | panic("SError from current exception level."); |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 198 | } |
| 199 | |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 200 | noreturn void sync_current_exception_noreturn(uintreg_t elr, uintreg_t spsr) |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 201 | { |
| 202 | uintreg_t esr = read_msr(esr_el2); |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 203 | uintreg_t ec = GET_ESR_EC(esr); |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 204 | |
| 205 | (void)spsr; |
| 206 | |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 207 | switch (ec) { |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 208 | case EC_DATA_ABORT_SAME_EL: |
Andrew Walbran | e52006c | 2019-10-22 18:01:28 +0100 | [diff] [blame] | 209 | if (!(esr & (1U << 10))) { /* Check FnV bit. */ |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 210 | dlog_error( |
| 211 | "Data abort: pc=%#x, esr=%#x, ec=%#x, " |
| 212 | "far=%#x\n", |
| 213 | elr, esr, ec, read_msr(far_el2)); |
Andrew Scull | 7364a8e | 2018-07-19 15:39:29 +0100 | [diff] [blame] | 214 | } else { |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 215 | dlog_error( |
| 216 | "Data abort: pc=%#x, esr=%#x, ec=%#x, " |
| 217 | "far=invalid\n", |
| 218 | elr, esr, ec); |
Andrew Scull | 7364a8e | 2018-07-19 15:39:29 +0100 | [diff] [blame] | 219 | } |
Wedson Almeida Filho | fed6902 | 2018-07-11 15:39:12 +0100 | [diff] [blame] | 220 | |
Wedson Almeida Filho | 81568c4 | 2019-01-04 13:33:02 +0000 | [diff] [blame] | 221 | break; |
Wedson Almeida Filho | fed6902 | 2018-07-11 15:39:12 +0100 | [diff] [blame] | 222 | |
| 223 | default: |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 224 | dlog_error( |
| 225 | "Unknown current sync exception pc=%#x, esr=%#x, " |
| 226 | "ec=%#x\n", |
| 227 | elr, esr, ec); |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 228 | break; |
Wedson Almeida Filho | fed6902 | 2018-07-11 15:39:12 +0100 | [diff] [blame] | 229 | } |
Wedson Almeida Filho | 81568c4 | 2019-01-04 13:33:02 +0000 | [diff] [blame] | 230 | |
Andrew Scull | a9c172d | 2019-04-03 14:10:00 +0100 | [diff] [blame] | 231 | panic("EL2 exception"); |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 232 | } |
| 233 | |
Wedson Almeida Filho | 03e767a | 2018-07-30 15:32:03 +0100 | [diff] [blame] | 234 | /** |
Andrew Walbran | 3d84a26 | 2018-12-13 14:41:19 +0000 | [diff] [blame] | 235 | * Sets or clears the VI bit in the HCR_EL2 register saved in the given |
| 236 | * arch_regs. |
| 237 | */ |
| 238 | static void set_virtual_interrupt(struct arch_regs *r, bool enable) |
| 239 | { |
| 240 | if (enable) { |
| 241 | r->lazy.hcr_el2 |= HCR_EL2_VI; |
| 242 | } else { |
| 243 | r->lazy.hcr_el2 &= ~HCR_EL2_VI; |
| 244 | } |
| 245 | } |
| 246 | |
| 247 | /** |
| 248 | * Sets or clears the VI bit in the HCR_EL2 register. |
| 249 | */ |
| 250 | static void set_virtual_interrupt_current(bool enable) |
| 251 | { |
| 252 | uintreg_t hcr_el2 = read_msr(hcr_el2); |
Wedson Almeida Filho | 81568c4 | 2019-01-04 13:33:02 +0000 | [diff] [blame] | 253 | |
Andrew Walbran | 3d84a26 | 2018-12-13 14:41:19 +0000 | [diff] [blame] | 254 | if (enable) { |
| 255 | hcr_el2 |= HCR_EL2_VI; |
| 256 | } else { |
| 257 | hcr_el2 &= ~HCR_EL2_VI; |
| 258 | } |
| 259 | write_msr(hcr_el2, hcr_el2); |
| 260 | } |
| 261 | |
Andrew Scull | ae9962e | 2019-10-03 16:51:16 +0100 | [diff] [blame] | 262 | /** |
| 263 | * Checks whether to block an SMC being forwarded from a VM. |
| 264 | */ |
| 265 | static bool smc_is_blocked(const struct vm *vm, uint32_t func) |
Andrew Walbran | c1ad4ce | 2019-05-09 11:41:39 +0100 | [diff] [blame] | 266 | { |
Andrew Scull | ae9962e | 2019-10-03 16:51:16 +0100 | [diff] [blame] | 267 | bool block_by_default = !vm->smc_whitelist.permissive; |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 268 | |
Andrew Scull | ae9962e | 2019-10-03 16:51:16 +0100 | [diff] [blame] | 269 | for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) { |
| 270 | if (func == vm->smc_whitelist.smcs[i]) { |
| 271 | return false; |
| 272 | } |
| 273 | } |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 274 | |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 275 | dlog_notice("SMC %#010x attempted from VM %d, blocked=%d\n", func, |
| 276 | vm->id, block_by_default); |
Andrew Scull | ae9962e | 2019-10-03 16:51:16 +0100 | [diff] [blame] | 277 | |
| 278 | /* Access is still allowed in permissive mode. */ |
| 279 | return block_by_default; |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 280 | } |
| 281 | |
| 282 | /** |
Andrew Scull | ae9962e | 2019-10-03 16:51:16 +0100 | [diff] [blame] | 283 | * Applies SMC access control according to manifest and forwards the call if |
| 284 | * access is granted. |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 285 | */ |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 286 | static void smc_forwarder(const struct vm *vm, struct ffa_value *args) |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 287 | { |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 288 | struct ffa_value ret; |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 289 | uint32_t client_id = vm->id; |
| 290 | uintreg_t arg7 = args->arg7; |
Andrew Scull | ae9962e | 2019-10-03 16:51:16 +0100 | [diff] [blame] | 291 | |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 292 | if (smc_is_blocked(vm, args->func)) { |
| 293 | args->func = SMCCC_ERROR_UNKNOWN; |
Andrew Scull | ae9962e | 2019-10-03 16:51:16 +0100 | [diff] [blame] | 294 | return; |
| 295 | } |
| 296 | |
Andrew Walbran | 0dd67ff | 2019-09-12 16:38:50 +0100 | [diff] [blame] | 297 | /* |
| 298 | * Set the Client ID but keep the existing Secure OS ID and anything |
| 299 | * else (currently unspecified) that the client may have passed in the |
| 300 | * upper bits. |
| 301 | */ |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 302 | args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK); |
Andrew Scull | 07b6bd3 | 2019-12-12 17:19:55 +0000 | [diff] [blame] | 303 | ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3, |
| 304 | args->arg4, args->arg5, args->arg6, args->arg7); |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 305 | |
Andrew Scull | ae9962e | 2019-10-03 16:51:16 +0100 | [diff] [blame] | 306 | /* |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 307 | * Preserve the value passed by the caller, rather than the generated |
| 308 | * client_id. Note that this would also overwrite any return value that |
Andrew Scull | ae9962e | 2019-10-03 16:51:16 +0100 | [diff] [blame] | 309 | * may be in x7, but the SMCs that we are forwarding are legacy calls |
| 310 | * from before SMCCC 1.2 so won't have more than 4 return values anyway. |
| 311 | */ |
Andrew Scull | 07b6bd3 | 2019-12-12 17:19:55 +0000 | [diff] [blame] | 312 | ret.arg7 = arg7; |
| 313 | |
| 314 | plat_smc_post_forward(*args, &ret); |
| 315 | |
| 316 | *args = ret; |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 317 | } |
| 318 | |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 319 | /** |
| 320 | * In the normal world, ffa_handler is always called from the virtual FF-A |
| 321 | * instance (from a VM). In the secure world, ffa_handler may be called from |
| 322 | * virtual (a secure partition) or physical FF-A instance (from the normal |
| 323 | * world). The function returns true when the call is handled. The *next |
| 324 | * pointer is updated to the next vCPU to run or NULL when the call originated |
| 325 | * from the virtual FF-A instance and has to be forwarded down to EL3. |
| 326 | */ |
| 327 | static bool ffa_handler(struct ffa_value *args, struct vcpu *current, |
| 328 | struct vcpu **next) |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 329 | { |
Andrew Walbran | e7ad3c0 | 2019-12-24 17:03:04 +0000 | [diff] [blame] | 330 | uint32_t func = args->func & ~SMCCC_CONVENTION_MASK; |
| 331 | |
Jose Marinho | c0f4ff2 | 2019-10-09 10:37:42 +0100 | [diff] [blame] | 332 | /* |
| 333 | * NOTE: When adding new methods to this handler update |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 334 | * api_ffa_features accordingly. |
Jose Marinho | c0f4ff2 | 2019-10-09 10:37:42 +0100 | [diff] [blame] | 335 | */ |
Andrew Walbran | e7ad3c0 | 2019-12-24 17:03:04 +0000 | [diff] [blame] | 336 | switch (func) { |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 337 | case FFA_VERSION_32: |
| 338 | *args = api_ffa_version(args->arg1); |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 339 | return true; |
Fuad Tabba | e4efcc3 | 2020-07-16 15:37:27 +0100 | [diff] [blame] | 340 | case FFA_PARTITION_INFO_GET_32: { |
| 341 | struct ffa_uuid uuid; |
| 342 | |
| 343 | ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4, |
| 344 | &uuid); |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 345 | *args = api_ffa_partition_info_get(current, &uuid); |
Fuad Tabba | e4efcc3 | 2020-07-16 15:37:27 +0100 | [diff] [blame] | 346 | return true; |
| 347 | } |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 348 | case FFA_ID_GET_32: |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 349 | *args = api_ffa_id_get(current); |
Andrew Walbran | d230f66 | 2019-10-07 18:03:36 +0100 | [diff] [blame] | 350 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 351 | case FFA_FEATURES_32: |
| 352 | *args = api_ffa_features(args->arg1); |
Jose Marinho | c0f4ff2 | 2019-10-09 10:37:42 +0100 | [diff] [blame] | 353 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 354 | case FFA_RX_RELEASE_32: |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 355 | *args = api_ffa_rx_release(current, next); |
Andrew Walbran | 8a0f5ca | 2019-11-05 13:12:23 +0000 | [diff] [blame] | 356 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 357 | case FFA_RXTX_MAP_32: |
| 358 | *args = api_ffa_rxtx_map(ipa_init(args->arg1), |
| 359 | ipa_init(args->arg2), args->arg3, |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 360 | current, next); |
Andrew Walbran | bfffb0f | 2019-11-05 14:02:34 +0000 | [diff] [blame] | 361 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 362 | case FFA_YIELD_32: |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 363 | *args = api_yield(current, next); |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 364 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 365 | case FFA_MSG_SEND_32: |
| 366 | *args = api_ffa_msg_send( |
| 367 | ffa_msg_send_sender(*args), |
| 368 | ffa_msg_send_receiver(*args), ffa_msg_send_size(*args), |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 369 | ffa_msg_send_attributes(*args), current, next); |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 370 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 371 | case FFA_MSG_WAIT_32: |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 372 | *args = api_ffa_msg_recv(true, current, next); |
Andrew Walbran | 0de4f16 | 2019-09-03 16:44:20 +0100 | [diff] [blame] | 373 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 374 | case FFA_MSG_POLL_32: |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 375 | *args = api_ffa_msg_recv(false, current, next); |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 376 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 377 | case FFA_RUN_32: |
| 378 | *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args), |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 379 | current, next); |
Andrew Walbran | f0c314d | 2019-10-02 14:24:26 +0100 | [diff] [blame] | 380 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 381 | case FFA_MEM_DONATE_32: |
| 382 | case FFA_MEM_LEND_32: |
| 383 | case FFA_MEM_SHARE_32: |
| 384 | *args = api_ffa_mem_send(func, args->arg1, args->arg2, |
| 385 | ipa_init(args->arg3), args->arg4, |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 386 | current); |
Andrew Walbran | 82d6d15 | 2019-12-24 15:02:06 +0000 | [diff] [blame] | 387 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 388 | case FFA_MEM_RETRIEVE_REQ_32: |
| 389 | *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2, |
| 390 | ipa_init(args->arg3), |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 391 | args->arg4, current); |
Andrew Walbran | 5de9c3d | 2020-02-10 13:35:29 +0000 | [diff] [blame] | 392 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 393 | case FFA_MEM_RELINQUISH_32: |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 394 | *args = api_ffa_mem_relinquish(current); |
Andrew Walbran | 5de9c3d | 2020-02-10 13:35:29 +0000 | [diff] [blame] | 395 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 396 | case FFA_MEM_RECLAIM_32: |
| 397 | *args = api_ffa_mem_reclaim( |
Andrew Walbran | 1bbe940 | 2020-04-30 16:47:13 +0100 | [diff] [blame] | 398 | ffa_assemble_handle(args->arg1, args->arg2), args->arg3, |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 399 | current); |
Andrew Walbran | 5de9c3d | 2020-02-10 13:35:29 +0000 | [diff] [blame] | 400 | return true; |
Andrew Walbran | ca808b1 | 2020-05-15 17:22:28 +0100 | [diff] [blame] | 401 | case FFA_MEM_FRAG_RX_32: |
| 402 | *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3, |
| 403 | (args->arg4 >> 16) & 0xffff, |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 404 | current); |
Andrew Walbran | ca808b1 | 2020-05-15 17:22:28 +0100 | [diff] [blame] | 405 | return true; |
| 406 | case FFA_MEM_FRAG_TX_32: |
| 407 | *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3, |
| 408 | (args->arg4 >> 16) & 0xffff, |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 409 | current); |
Andrew Walbran | ca808b1 | 2020-05-15 17:22:28 +0100 | [diff] [blame] | 410 | return true; |
Olivier Deprez | ee9d6a9 | 2019-11-26 09:14:11 +0000 | [diff] [blame] | 411 | case FFA_MSG_SEND_DIRECT_REQ_32: |
| 412 | *args = api_ffa_msg_send_direct_req( |
| 413 | ffa_msg_send_sender(*args), |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 414 | ffa_msg_send_receiver(*args), *args, current, next); |
Olivier Deprez | ee9d6a9 | 2019-11-26 09:14:11 +0000 | [diff] [blame] | 415 | return true; |
| 416 | case FFA_MSG_SEND_DIRECT_RESP_32: |
| 417 | *args = api_ffa_msg_send_direct_resp( |
| 418 | ffa_msg_send_sender(*args), |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 419 | ffa_msg_send_receiver(*args), *args, current, next); |
Olivier Deprez | ee9d6a9 | 2019-11-26 09:14:11 +0000 | [diff] [blame] | 420 | return true; |
Andrew Walbran | f0c314d | 2019-10-02 14:24:26 +0100 | [diff] [blame] | 421 | } |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 422 | |
| 423 | return false; |
| 424 | } |
| 425 | |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 426 | #if SECURE_WORLD == 1 |
| 427 | |
| 428 | static struct vcpu *get_other_world_vcpu(struct vcpu *current) |
| 429 | { |
| 430 | struct vm *vm = vm_find(HF_OTHER_WORLD_ID); |
| 431 | ffa_vcpu_index_t current_cpu_index = cpu_index(current->cpu); |
| 432 | |
| 433 | return vm_get_vcpu(vm, current_cpu_index); |
| 434 | } |
| 435 | |
| 436 | /** |
| 437 | * Initially called from virtual FF-A instance (smc_handler and hvc_handler). |
| 438 | * Handles an FF-A function from a secure partition, and if necessary returns |
| 439 | * to the normal world and handles one or more FF-A functions from the normal |
| 440 | * world. Returns when it is ready to run a secure partition again. |
| 441 | */ |
| 442 | static bool ffa_handler_loop(struct ffa_value *ret, struct vcpu **next) |
| 443 | { |
| 444 | struct vcpu *ffa_next = current(); |
| 445 | struct vcpu *other_world_vcpu = get_other_world_vcpu(current()); |
| 446 | bool handled = false; |
| 447 | |
| 448 | /* The FF-A call originates from a partition in current world. */ |
| 449 | handled = ffa_handler(ret, current(), &ffa_next); |
| 450 | |
| 451 | while (handled) { |
| 452 | if (ffa_next != NULL) { |
| 453 | /* |
| 454 | * The FF-A call was handled and ffa_next is not null |
| 455 | * which means this vCPU can be resumed. |
| 456 | */ |
| 457 | if (ffa_next != current()) { |
| 458 | *next = ffa_next; |
| 459 | } |
| 460 | |
| 461 | /* Resume current or next EL1 partition. */ |
| 462 | return true; |
| 463 | } |
| 464 | |
| 465 | /* |
| 466 | * The FF-A call is handled and ffa_next is null which hints |
| 467 | * the result shall be passed to the other world. |
| 468 | */ |
| 469 | *ret = smc_forward(ret->func, ret->arg1, ret->arg2, ret->arg3, |
| 470 | ret->arg4, ret->arg5, ret->arg6, ret->arg7); |
| 471 | |
| 472 | /* |
| 473 | * Returned from EL3 thus next FF-A call is from |
| 474 | * physical FF-A instance. |
| 475 | */ |
| 476 | handled = ffa_handler(ret, other_world_vcpu, &ffa_next); |
| 477 | } |
| 478 | |
| 479 | return false; |
| 480 | } |
| 481 | |
| 482 | #endif |
| 483 | |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 484 | /** |
| 485 | * Set or clear VI bit according to pending interrupts. |
| 486 | */ |
| 487 | static void update_vi(struct vcpu *next) |
| 488 | { |
| 489 | if (next == NULL) { |
| 490 | /* |
| 491 | * Not switching vCPUs, set the bit for the current vCPU |
| 492 | * directly in the register. |
| 493 | */ |
| 494 | struct vcpu *vcpu = current(); |
| 495 | |
| 496 | sl_lock(&vcpu->lock); |
| 497 | set_virtual_interrupt_current( |
| 498 | vcpu->interrupts.enabled_and_pending_count > 0); |
| 499 | sl_unlock(&vcpu->lock); |
| 500 | } else { |
| 501 | /* |
| 502 | * About to switch vCPUs, set the bit for the vCPU to which we |
| 503 | * are switching in the saved copy of the register. |
| 504 | */ |
| 505 | sl_lock(&next->lock); |
| 506 | set_virtual_interrupt( |
| 507 | &next->regs, |
| 508 | next->interrupts.enabled_and_pending_count > 0); |
| 509 | sl_unlock(&next->lock); |
| 510 | } |
| 511 | } |
| 512 | |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 513 | /** |
| 514 | * Processes SMC instruction calls. |
| 515 | */ |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 516 | static struct vcpu *smc_handler(struct vcpu *vcpu) |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 517 | { |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 518 | struct ffa_value args = { |
Andrew Walbran | 85c3766 | 2019-12-05 16:29:33 +0000 | [diff] [blame] | 519 | .func = vcpu->regs.r[0], |
| 520 | .arg1 = vcpu->regs.r[1], |
| 521 | .arg2 = vcpu->regs.r[2], |
| 522 | .arg3 = vcpu->regs.r[3], |
| 523 | .arg4 = vcpu->regs.r[4], |
| 524 | .arg5 = vcpu->regs.r[5], |
| 525 | .arg6 = vcpu->regs.r[6], |
| 526 | .arg7 = vcpu->regs.r[7], |
| 527 | }; |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 528 | struct vcpu *next = NULL; |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 529 | |
Andrew Walbran | 85c3766 | 2019-12-05 16:29:33 +0000 | [diff] [blame] | 530 | if (psci_handler(vcpu, args.func, args.arg1, args.arg2, args.arg3, |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 531 | &vcpu->regs.r[0], &next)) { |
| 532 | return next; |
Andrew Walbran | c1ad4ce | 2019-05-09 11:41:39 +0100 | [diff] [blame] | 533 | } |
| 534 | |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 535 | #if SECURE_WORLD == 1 |
| 536 | if (ffa_handler_loop(&args, &next)) { |
| 537 | #else |
| 538 | if (ffa_handler(&args, current(), &next)) { |
| 539 | #endif |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 540 | arch_regs_set_retval(&vcpu->regs, args); |
| 541 | update_vi(next); |
| 542 | return next; |
Andrew Walbran | 4579f700 | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 543 | } |
| 544 | |
Andrew Walbran | 85c3766 | 2019-12-05 16:29:33 +0000 | [diff] [blame] | 545 | switch (args.func & ~SMCCC_CONVENTION_MASK) { |
Andrew Walbran | c1ad4ce | 2019-05-09 11:41:39 +0100 | [diff] [blame] | 546 | case HF_DEBUG_LOG: |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 547 | vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu); |
Andrew Scull | 07b6bd3 | 2019-12-12 17:19:55 +0000 | [diff] [blame] | 548 | return NULL; |
Andrew Walbran | c1ad4ce | 2019-05-09 11:41:39 +0100 | [diff] [blame] | 549 | } |
| 550 | |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 551 | smc_forwarder(vcpu->vm, &args); |
| 552 | arch_regs_set_retval(&vcpu->regs, args); |
Andrew Scull | 07b6bd3 | 2019-12-12 17:19:55 +0000 | [diff] [blame] | 553 | return NULL; |
Andrew Walbran | c1ad4ce | 2019-05-09 11:41:39 +0100 | [diff] [blame] | 554 | } |
| 555 | |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 556 | /* |
| 557 | * Exception vector offsets. |
| 558 | * See Arm Architecture Reference Manual Armv8-A, D1.10.2. |
| 559 | */ |
| 560 | |
| 561 | /** |
| 562 | * Offset for synchronous exceptions at current EL with SPx. |
| 563 | */ |
| 564 | #define OFFSET_CURRENT_SPX UINT64_C(0x200) |
| 565 | |
| 566 | /** |
| 567 | * Offset for synchronous exceptions at lower EL using AArch64. |
| 568 | */ |
| 569 | #define OFFSET_LOWER_EL_64 UINT64_C(0x400) |
| 570 | |
| 571 | /** |
| 572 | * Offset for synchronous exceptions at lower EL using AArch32. |
| 573 | */ |
| 574 | #define OFFSET_LOWER_EL_32 UINT64_C(0x600) |
| 575 | |
| 576 | /** |
| 577 | * Returns the address for the exception handler at EL1. |
| 578 | */ |
| 579 | static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu) |
| 580 | { |
| 581 | uintreg_t base_addr = read_msr(vbar_el1); |
| 582 | uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK; |
| 583 | bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32; |
| 584 | |
| 585 | if (pe_mode == PSR_PE_MODE_EL0T) { |
| 586 | if (is_arch32) { |
| 587 | base_addr += OFFSET_LOWER_EL_32; |
| 588 | } else { |
| 589 | base_addr += OFFSET_LOWER_EL_64; |
| 590 | } |
| 591 | } else { |
| 592 | CHECK(!is_arch32); |
| 593 | base_addr += OFFSET_CURRENT_SPX; |
| 594 | } |
| 595 | |
| 596 | return base_addr; |
| 597 | } |
| 598 | |
| 599 | /** |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 600 | * Injects an exception with the specified Exception Syndrom Register value into |
| 601 | * the EL1. |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 602 | * |
| 603 | * NOTE: This function assumes that the lazy registers haven't been saved, and |
| 604 | * writes to the lazy registers of the CPU directly instead of the vCPU. |
| 605 | */ |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 606 | static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value, |
| 607 | uintreg_t far_el1_value) |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 608 | { |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 609 | uintreg_t handler_address = get_el1_exception_handler_addr(vcpu); |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 610 | |
| 611 | /* Update the CPU state to inject the exception. */ |
| 612 | write_msr(esr_el1, esr_el1_value); |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 613 | write_msr(far_el1, far_el1_value); |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 614 | write_msr(elr_el1, vcpu->regs.pc); |
| 615 | write_msr(spsr_el1, vcpu->regs.spsr); |
| 616 | |
| 617 | /* |
| 618 | * Mask (disable) interrupts and run in EL1h mode. |
| 619 | * EL1h mode is used because by default, taking an exception selects the |
| 620 | * stack pointer for the target Exception level. The software can change |
| 621 | * that later in the handler if needed. |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 622 | */ |
| 623 | vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H; |
| 624 | |
| 625 | /* Transfer control to the exception hander. */ |
| 626 | vcpu->regs.pc = handler_address; |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 627 | } |
| 628 | |
| 629 | /** |
| 630 | * Injects a Data Abort exception (same exception level). |
| 631 | */ |
| 632 | static void inject_el1_data_abort_exception(struct vcpu *vcpu, |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 633 | uintreg_t esr_el2, |
| 634 | uintreg_t far_el2) |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 635 | { |
| 636 | /* |
| 637 | * ISS encoding remains the same, but the EC is changed to reflect |
| 638 | * where the exception came from. |
| 639 | * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982. |
| 640 | */ |
| 641 | uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) | |
| 642 | (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET); |
| 643 | |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 644 | dlog_notice("Injecting Data Abort exception into VM%d.\n", |
| 645 | vcpu->vm->id); |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 646 | |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 647 | inject_el1_exception(vcpu, esr_el1_value, far_el2); |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 648 | } |
| 649 | |
| 650 | /** |
| 651 | * Injects a Data Abort exception (same exception level). |
| 652 | */ |
| 653 | static void inject_el1_instruction_abort_exception(struct vcpu *vcpu, |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 654 | uintreg_t esr_el2, |
| 655 | uintreg_t far_el2) |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 656 | { |
| 657 | /* |
| 658 | * ISS encoding remains the same, but the EC is changed to reflect |
| 659 | * where the exception came from. |
| 660 | * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980. |
| 661 | */ |
| 662 | uintreg_t esr_el1_value = |
| 663 | GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) | |
| 664 | (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET); |
| 665 | |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 666 | dlog_notice("Injecting Instruction Abort exception into VM%d.\n", |
| 667 | vcpu->vm->id); |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 668 | |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 669 | inject_el1_exception(vcpu, esr_el1_value, far_el2); |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 670 | } |
| 671 | |
| 672 | /** |
| 673 | * Injects an exception with an unknown reason into the EL1. |
| 674 | */ |
| 675 | static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2) |
| 676 | { |
| 677 | uintreg_t esr_el1_value = |
| 678 | GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET); |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 679 | |
| 680 | /* |
| 681 | * The value of the far_el2 register is UNKNOWN in this case, |
| 682 | * therefore, don't propagate it to avoid leaking sensitive information. |
| 683 | */ |
| 684 | uintreg_t far_el1_value = 0; |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 685 | char *direction_str; |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 686 | |
| 687 | direction_str = ISS_IS_READ(esr_el2) ? "read" : "write"; |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 688 | dlog_notice( |
| 689 | "Trapped access to system register %s: op0=%d, op1=%d, crn=%d, " |
| 690 | "crm=%d, op2=%d, rt=%d.\n", |
| 691 | direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2), |
| 692 | GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2), |
| 693 | GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2)); |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 694 | |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 695 | dlog_notice("Injecting Unknown Reason exception into VM%d.\n", |
| 696 | vcpu->vm->id); |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 697 | |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 698 | inject_el1_exception(vcpu, esr_el1_value, far_el1_value); |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 699 | } |
| 700 | |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 701 | struct vcpu *hvc_handler(struct vcpu *vcpu) |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 702 | { |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 703 | struct ffa_value args = { |
Andrew Walbran | 7f920af | 2019-09-03 17:09:30 +0100 | [diff] [blame] | 704 | .func = vcpu->regs.r[0], |
| 705 | .arg1 = vcpu->regs.r[1], |
| 706 | .arg2 = vcpu->regs.r[2], |
| 707 | .arg3 = vcpu->regs.r[3], |
| 708 | .arg4 = vcpu->regs.r[4], |
| 709 | .arg5 = vcpu->regs.r[5], |
| 710 | .arg6 = vcpu->regs.r[6], |
| 711 | .arg7 = vcpu->regs.r[7], |
| 712 | }; |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 713 | struct vcpu *next = NULL; |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 714 | |
Andrew Walbran | 7f920af | 2019-09-03 17:09:30 +0100 | [diff] [blame] | 715 | if (psci_handler(vcpu, args.func, args.arg1, args.arg2, args.arg3, |
| 716 | &vcpu->regs.r[0], &next)) { |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 717 | return next; |
Wedson Almeida Filho | 03e767a | 2018-07-30 15:32:03 +0100 | [diff] [blame] | 718 | } |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 719 | |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame^] | 720 | #if SECURE_WORLD == 1 |
| 721 | if (ffa_handler_loop(&args, &next)) { |
| 722 | #else |
| 723 | if (ffa_handler(&args, current(), &next)) { |
| 724 | #endif |
Andrew Walbran | 6f56d7b | 2019-12-05 16:27:34 +0000 | [diff] [blame] | 725 | arch_regs_set_retval(&vcpu->regs, args); |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 726 | update_vi(next); |
| 727 | return next; |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 728 | } |
Jose Marinho | fc0b2b6 | 2019-06-06 11:18:45 +0100 | [diff] [blame] | 729 | |
Andrew Walbran | 7f920af | 2019-09-03 17:09:30 +0100 | [diff] [blame] | 730 | switch (args.func) { |
Wedson Almeida Filho | ea62e2e | 2019-01-09 19:14:59 +0000 | [diff] [blame] | 731 | case HF_MAILBOX_WRITABLE_GET: |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 732 | vcpu->regs.r[0] = api_mailbox_writable_get(vcpu); |
Wedson Almeida Filho | ea62e2e | 2019-01-09 19:14:59 +0000 | [diff] [blame] | 733 | break; |
| 734 | |
| 735 | case HF_MAILBOX_WAITER_GET: |
Andrew Walbran | 7f920af | 2019-09-03 17:09:30 +0100 | [diff] [blame] | 736 | vcpu->regs.r[0] = api_mailbox_waiter_get(args.arg1, vcpu); |
Wedson Almeida Filho | 2f94ec1 | 2018-07-26 16:00:48 +0100 | [diff] [blame] | 737 | break; |
| 738 | |
Wedson Almeida Filho | c559d13 | 2019-01-09 19:33:40 +0000 | [diff] [blame] | 739 | case HF_INTERRUPT_ENABLE: |
Andrew Walbran | 7f920af | 2019-09-03 17:09:30 +0100 | [diff] [blame] | 740 | vcpu->regs.r[0] = |
| 741 | api_interrupt_enable(args.arg1, args.arg2, vcpu); |
Andrew Walbran | 318f573 | 2018-11-20 16:23:42 +0000 | [diff] [blame] | 742 | break; |
| 743 | |
Wedson Almeida Filho | c559d13 | 2019-01-09 19:33:40 +0000 | [diff] [blame] | 744 | case HF_INTERRUPT_GET: |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 745 | vcpu->regs.r[0] = api_interrupt_get(vcpu); |
Andrew Walbran | 318f573 | 2018-11-20 16:23:42 +0000 | [diff] [blame] | 746 | break; |
| 747 | |
Wedson Almeida Filho | c559d13 | 2019-01-09 19:33:40 +0000 | [diff] [blame] | 748 | case HF_INTERRUPT_INJECT: |
Andrew Walbran | 7f920af | 2019-09-03 17:09:30 +0100 | [diff] [blame] | 749 | vcpu->regs.r[0] = api_interrupt_inject(args.arg1, args.arg2, |
| 750 | args.arg3, vcpu, &next); |
Andrew Walbran | 318f573 | 2018-11-20 16:23:42 +0000 | [diff] [blame] | 751 | break; |
| 752 | |
Andrew Walbran | c1ad4ce | 2019-05-09 11:41:39 +0100 | [diff] [blame] | 753 | case HF_DEBUG_LOG: |
Andrew Walbran | 7f920af | 2019-09-03 17:09:30 +0100 | [diff] [blame] | 754 | vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu); |
Andrew Walbran | c1ad4ce | 2019-05-09 11:41:39 +0100 | [diff] [blame] | 755 | break; |
| 756 | |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 757 | default: |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 758 | vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN; |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 759 | } |
| 760 | |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 761 | update_vi(next); |
Andrew Walbran | 3d84a26 | 2018-12-13 14:41:19 +0000 | [diff] [blame] | 762 | |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 763 | return next; |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 764 | } |
| 765 | |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 766 | struct vcpu *irq_lower(void) |
| 767 | { |
Andrew Scull | 9726c25 | 2019-01-23 13:44:19 +0000 | [diff] [blame] | 768 | /* |
| 769 | * Switch back to primary VM, interrupts will be handled there. |
| 770 | * |
| 771 | * If the VM has aborted, this vCPU will be aborted when the scheduler |
| 772 | * tries to run it again. This means the interrupt will not be delayed |
| 773 | * by the aborted VM. |
| 774 | * |
| 775 | * TODO: Only switch when the interrupt isn't for the current VM. |
| 776 | */ |
Andrew Scull | 33fecd3 | 2019-01-08 14:48:27 +0000 | [diff] [blame] | 777 | return api_preempt(current()); |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 778 | } |
| 779 | |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 780 | struct vcpu *fiq_lower(void) |
| 781 | { |
| 782 | return irq_lower(); |
| 783 | } |
| 784 | |
Fuad Tabba | d1d6798 | 2020-01-08 11:28:29 +0000 | [diff] [blame] | 785 | noreturn struct vcpu *serr_lower(void) |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 786 | { |
Fuad Tabba | d1d6798 | 2020-01-08 11:28:29 +0000 | [diff] [blame] | 787 | /* |
| 788 | * SError exceptions should be isolated and handled by the responsible |
| 789 | * VM/exception level. Getting here indicates a bug, that isolation is |
| 790 | * not working, or a processor that does not support ARMv8.2-IESB, in |
| 791 | * which case Hafnium routes SError exceptions to EL2 (here). |
| 792 | */ |
| 793 | panic("SError from a lower exception level."); |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 794 | } |
| 795 | |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 796 | /** |
| 797 | * Initialises a fault info structure. It assumes that an FnV bit exists at |
| 798 | * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of |
| 799 | * the ESR (the fault status code) are 010000; this is the case for both |
| 800 | * instruction and data aborts, but not necessarily for other exception reasons. |
| 801 | */ |
| 802 | static struct vcpu_fault_info fault_info_init(uintreg_t esr, |
Andrew Walbran | 1281ed4 | 2019-10-22 17:23:40 +0100 | [diff] [blame] | 803 | const struct vcpu *vcpu, |
| 804 | uint32_t mode) |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 805 | { |
| 806 | uint32_t fsc = esr & 0x3f; |
| 807 | struct vcpu_fault_info r; |
Olivier Deprez | 98ad2d2 | 2020-05-20 09:52:43 +0200 | [diff] [blame] | 808 | uint64_t hpfar_el2_val; |
| 809 | uint64_t hpfar_el2_fipa; |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 810 | |
| 811 | r.mode = mode; |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 812 | r.pc = va_init(vcpu->regs.pc); |
| 813 | |
Olivier Deprez | 98ad2d2 | 2020-05-20 09:52:43 +0200 | [diff] [blame] | 814 | /* Get Hypervisor IPA Fault Address value. */ |
| 815 | hpfar_el2_val = read_msr(hpfar_el2); |
| 816 | |
| 817 | /* Extract Faulting IPA. */ |
| 818 | hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8; |
| 819 | |
| 820 | #if SECURE_WORLD == 1 |
| 821 | |
| 822 | /** |
| 823 | * Determine if faulting IPA targets NS space. |
| 824 | * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if |
| 825 | * the faulting Stage-1 address output is a secure or non-secure IPA. |
| 826 | */ |
| 827 | if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) { |
| 828 | r.mode |= MM_MODE_NS; |
| 829 | } |
| 830 | |
| 831 | #endif |
| 832 | |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 833 | /* |
| 834 | * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It |
| 835 | * indicates that we cannot rely on far_el2. |
| 836 | */ |
Andrew Walbran | e52006c | 2019-10-22 18:01:28 +0100 | [diff] [blame] | 837 | if (fsc == 0x10 && esr & (1U << 10)) { |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 838 | r.vaddr = va_init(0); |
Olivier Deprez | 98ad2d2 | 2020-05-20 09:52:43 +0200 | [diff] [blame] | 839 | r.ipaddr = ipa_init(hpfar_el2_fipa); |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 840 | } else { |
| 841 | r.vaddr = va_init(read_msr(far_el2)); |
Olivier Deprez | 98ad2d2 | 2020-05-20 09:52:43 +0200 | [diff] [blame] | 842 | r.ipaddr = ipa_init(hpfar_el2_fipa | |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 843 | (read_msr(far_el2) & (PAGE_SIZE - 1))); |
| 844 | } |
| 845 | |
| 846 | return r; |
| 847 | } |
| 848 | |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 849 | struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far) |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 850 | { |
Wedson Almeida Filho | 00df6c7 | 2018-10-18 11:19:24 +0100 | [diff] [blame] | 851 | struct vcpu *vcpu = current(); |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 852 | struct vcpu_fault_info info; |
Jose Marinho | 135dff3 | 2019-02-28 10:25:57 +0000 | [diff] [blame] | 853 | struct vcpu *new_vcpu; |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 854 | uintreg_t ec = GET_ESR_EC(esr); |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 855 | |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 856 | switch (ec) { |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 857 | case EC_WFI_WFE: |
Andrew Walbran | 48196eb | 2019-03-04 14:56:24 +0000 | [diff] [blame] | 858 | /* Skip the instruction. */ |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 859 | vcpu->regs.pc += GET_NEXT_PC_INC(esr); |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 860 | /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */ |
Andrew Scull | 7364a8e | 2018-07-19 15:39:29 +0100 | [diff] [blame] | 861 | if (esr & 1) { |
Andrew Walbran | 48196eb | 2019-03-04 14:56:24 +0000 | [diff] [blame] | 862 | /* WFE */ |
| 863 | /* |
| 864 | * TODO: consider giving the scheduler more context, |
| 865 | * somehow. |
| 866 | */ |
Andrew Walbran | 16075b6 | 2019-09-03 17:11:07 +0100 | [diff] [blame] | 867 | api_yield(vcpu, &new_vcpu); |
Jose Marinho | 135dff3 | 2019-02-28 10:25:57 +0000 | [diff] [blame] | 868 | return new_vcpu; |
Andrew Scull | 7364a8e | 2018-07-19 15:39:29 +0100 | [diff] [blame] | 869 | } |
Andrew Walbran | 48196eb | 2019-03-04 14:56:24 +0000 | [diff] [blame] | 870 | /* WFI */ |
Andrew Scull | 9726c25 | 2019-01-23 13:44:19 +0000 | [diff] [blame] | 871 | return api_wait_for_interrupt(vcpu); |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 872 | |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 873 | case EC_DATA_ABORT_LOWER_EL: |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 874 | info = fault_info_init( |
Andrew Walbran | e52006c | 2019-10-22 18:01:28 +0100 | [diff] [blame] | 875 | esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R); |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 876 | if (vcpu_handle_page_fault(vcpu, &info)) { |
| 877 | return NULL; |
| 878 | } |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 879 | /* Inform the EL1 of the data abort. */ |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 880 | inject_el1_data_abort_exception(vcpu, esr, far); |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 881 | |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 882 | /* Schedule the same VM to continue running. */ |
| 883 | return NULL; |
| 884 | |
| 885 | case EC_INSTRUCTION_ABORT_LOWER_EL: |
Andrew Scull | d3cfaad | 2019-04-04 11:34:10 +0100 | [diff] [blame] | 886 | info = fault_info_init(esr, vcpu, MM_MODE_X); |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 887 | if (vcpu_handle_page_fault(vcpu, &info)) { |
| 888 | return NULL; |
| 889 | } |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 890 | /* Inform the EL1 of the instruction abort. */ |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 891 | inject_el1_instruction_abort_exception(vcpu, esr, far); |
Wedson Almeida Filho | 2f94ec1 | 2018-07-26 16:00:48 +0100 | [diff] [blame] | 892 | |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 893 | /* Schedule the same VM to continue running. */ |
| 894 | return NULL; |
| 895 | |
| 896 | case EC_HVC: |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 897 | return hvc_handler(vcpu); |
| 898 | |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 899 | case EC_SMC: { |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 900 | uintreg_t smc_pc = vcpu->regs.pc; |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 901 | struct vcpu *next = smc_handler(vcpu); |
Wedson Almeida Filho | 03e767a | 2018-07-30 15:32:03 +0100 | [diff] [blame] | 902 | |
| 903 | /* Skip the SMC instruction. */ |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 904 | vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr); |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 905 | |
Andrew Walbran | 3364565 | 2019-04-15 12:29:31 +0100 | [diff] [blame] | 906 | return next; |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 907 | } |
Wedson Almeida Filho | 03e767a | 2018-07-30 15:32:03 +0100 | [diff] [blame] | 908 | |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 909 | case EC_MSR: |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 910 | /* |
| 911 | * NOTE: This should never be reached because it goes through a |
| 912 | * separate path handled by handle_system_register_access(). |
| 913 | */ |
| 914 | panic("Handled by handle_system_register_access()."); |
| 915 | |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 916 | default: |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 917 | dlog_notice( |
| 918 | "Unknown lower sync exception pc=%#x, esr=%#x, " |
| 919 | "ec=%#x\n", |
| 920 | vcpu->regs.pc, esr, ec); |
Andrew Scull | 9726c25 | 2019-01-23 13:44:19 +0000 | [diff] [blame] | 921 | break; |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 922 | } |
| 923 | |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 924 | /* |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 925 | * The exception wasn't handled. Inject to the VM to give it chance to |
| 926 | * handle as an unknown exception. |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 927 | */ |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 928 | inject_el1_unknown_exception(vcpu, esr); |
| 929 | |
| 930 | /* Schedule the same VM to continue running. */ |
| 931 | return NULL; |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 932 | } |
| 933 | |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 934 | /** |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 935 | * Handles EC = 011000, MSR, MRS instruction traps. |
Fuad Tabba | ed294af | 2019-12-20 10:43:01 +0000 | [diff] [blame] | 936 | * Returns non-null ONLY if the access failed and the vCPU is changing. |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 937 | */ |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 938 | void handle_system_register_access(uintreg_t esr_el2) |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 939 | { |
| 940 | struct vcpu *vcpu = current(); |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 941 | ffa_vm_id_t vm_id = vcpu->vm->id; |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 942 | uintreg_t ec = GET_ESR_EC(esr_el2); |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 943 | |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 944 | CHECK(ec == EC_MSR); |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 945 | /* |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 946 | * Handle accesses to debug and performance monitor registers. |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 947 | * Inject an exception for unhandled/unsupported registers. |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 948 | */ |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 949 | if (debug_el1_is_register_access(esr_el2)) { |
| 950 | if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) { |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 951 | inject_el1_unknown_exception(vcpu, esr_el2); |
| 952 | return; |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 953 | } |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 954 | } else if (perfmon_is_register_access(esr_el2)) { |
| 955 | if (!perfmon_process_access(vcpu, vm_id, esr_el2)) { |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 956 | inject_el1_unknown_exception(vcpu, esr_el2); |
| 957 | return; |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 958 | } |
Fuad Tabba | 77a4b01 | 2019-11-15 12:13:08 +0000 | [diff] [blame] | 959 | } else if (feature_id_is_register_access(esr_el2)) { |
| 960 | if (!feature_id_process_access(vcpu, esr_el2)) { |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 961 | inject_el1_unknown_exception(vcpu, esr_el2); |
| 962 | return; |
Fuad Tabba | 77a4b01 | 2019-11-15 12:13:08 +0000 | [diff] [blame] | 963 | } |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 964 | } else { |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 965 | inject_el1_unknown_exception(vcpu, esr_el2); |
| 966 | return; |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 967 | } |
| 968 | |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 969 | /* Instruction was fulfilled. Skip it and run the next one. */ |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 970 | vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2); |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 971 | } |