blob: 10caf4051dc4de6af67359a37cb61c4405c9f5e1 [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Andrew Scull18834872018-10-12 11:48:09 +01007 */
8
Andrew Scullc960c032018-10-24 15:13:35 +01009#include <stdnoreturn.h>
10
Andrew Walbran1f32e722019-06-07 17:57:26 +010011#include "hf/arch/barriers.h"
Andrew Scullc960c032018-10-24 15:13:35 +010012#include "hf/arch/init.h"
Olivier Deprez98ad2d22020-05-20 09:52:43 +020013#include "hf/arch/mmu.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000014#include "hf/arch/plat/smc.h"
Olivier Deprezf33a6c72020-06-09 18:28:45 +020015#include "hf/arch/tee.h"
Andrew Scullc960c032018-10-24 15:13:35 +010016
Andrew Scull18c78fc2018-08-20 12:57:41 +010017#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010018#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010019#include "hf/cpu.h"
20#include "hf/dlog.h"
Andrew Walbranb5ab43c2020-04-30 11:32:54 +010021#include "hf/ffa.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010022#include "hf/panic.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010023#include "hf/vm.h"
24
Andrew Scullf35a5c92018-08-07 18:09:46 +010025#include "vmapi/hf/call.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010026
Fuad Tabbac76466d2019-09-06 10:42:12 +010027#include "debug_el1.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000028#include "feature_id.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010029#include "msr.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010030#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010031#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010032#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000033#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010034#include "sysregs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010035
Fuad Tabbac76466d2019-09-06 10:42:12 +010036/**
Olivier Deprez98ad2d22020-05-20 09:52:43 +020037 * Hypervisor Fault Address Register Non-Secure.
38 */
39#define HPFAR_EL2_NS (UINT64_C(0x1) << 63)
40
41/**
42 * Hypervisor Fault Address Register Faulting IPA.
43 */
44#define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0))
45
46/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010047 * Gets the value to increment for the next PC.
48 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
49 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000050#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010051
Fuad Tabbac76466d2019-09-06 10:42:12 +010052/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010053 * The Client ID field within X7 for an SMC64 call.
54 */
55#define CLIENT_ID_MASK UINT64_C(0xffff)
56
57/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010058 * Returns a reference to the currently executing vCPU.
59 */
Andrew Scullc960c032018-10-24 15:13:35 +010060static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000061{
62 return (struct vcpu *)read_msr(tpidr_el2);
63}
64
Andrew Walbran1f8d4872018-12-20 11:21:32 +000065/**
66 * Saves the state of per-vCPU peripherals, such as the virtual timer, and
67 * informs the arch-independent sections that registers have been saved.
68 */
69void complete_saving_state(struct vcpu *vcpu)
70{
Andrew Walbran6480f8f2019-06-05 17:39:14 +010071 vcpu->regs.peripherals.cntv_cval_el0 = read_msr(cntv_cval_el0);
72 vcpu->regs.peripherals.cntv_ctl_el0 = read_msr(cntv_ctl_el0);
Andrew Walbran1f8d4872018-12-20 11:21:32 +000073
74 api_regs_state_saved(vcpu);
75
76 /*
77 * If switching away from the primary, copy the current EL0 virtual
78 * timer registers to the corresponding EL2 physical timer registers.
79 * This is used to emulate the virtual timer for the primary in case it
80 * should fire while the secondary is running.
81 */
82 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
83 /*
84 * Clear timer control register before copying compare value, to
85 * avoid a spurious timer interrupt. This could be a problem if
86 * the interrupt is configured as edge-triggered, as it would
87 * then be latched in.
88 */
89 write_msr(cnthp_ctl_el2, 0);
90 write_msr(cnthp_cval_el2, read_msr(cntv_cval_el0));
91 write_msr(cnthp_ctl_el2, read_msr(cntv_ctl_el0));
92 }
93}
94
95/**
96 * Restores the state of per-vCPU peripherals, such as the virtual timer.
97 */
98void begin_restoring_state(struct vcpu *vcpu)
99{
100 /*
101 * Clear timer control register before restoring compare value, to avoid
102 * a spurious timer interrupt. This could be a problem if the interrupt
103 * is configured as edge-triggered, as it would then be latched in.
104 */
105 write_msr(cntv_ctl_el0, 0);
Andrew Walbran6480f8f2019-06-05 17:39:14 +0100106 write_msr(cntv_cval_el0, vcpu->regs.peripherals.cntv_cval_el0);
107 write_msr(cntv_ctl_el0, vcpu->regs.peripherals.cntv_ctl_el0);
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000108
109 /*
110 * If we are switching (back) to the primary, disable the EL2 physical
111 * timer which was being used to emulate the EL0 virtual timer, as the
112 * virtual timer is now running for the primary again.
113 */
114 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
115 write_msr(cnthp_ctl_el2, 0);
116 write_msr(cnthp_cval_el2, 0);
117 }
118}
119
Andrew Walbran1f32e722019-06-07 17:57:26 +0100120/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100121 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
122 * current VMID.
123 */
124static void invalidate_vm_tlb(void)
125{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100126 /*
127 * Ensure that the last VTTBR write has taken effect so we invalidate
128 * the right set of TLB entries.
129 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100130 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100131
Andrew Walbran1f32e722019-06-07 17:57:26 +0100132 __asm__ volatile("tlbi vmalle1");
Andrew Walbrancff1f682019-07-04 14:52:45 +0100133
134 /*
135 * Ensure that no instructions are fetched for the VM until after the
136 * TLB invalidation has taken effect.
137 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100138 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100139
140 /*
141 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000142 * TLB invalidation has taken effect. Non-shareable is enough because
143 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100144 */
David Brazdil851948e2019-08-09 12:02:12 +0100145 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100146}
147
148/**
149 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
150 * the same VM which was run on the current pCPU.
151 *
152 * This is necessary because VMs may (contrary to the architecture
153 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
154 * workaround:
155 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
156 */
157void maybe_invalidate_tlb(struct vcpu *vcpu)
158{
159 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100160 ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100161
162 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
163 new_vcpu_index) {
164 /*
165 * The vCPU has changed since the last time this VM was run on
166 * this pCPU, so we need to invalidate the TLB.
167 */
168 invalidate_vm_tlb();
169
170 /* Record the fact that this vCPU is now running on this CPU. */
171 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
172 new_vcpu_index;
173 }
174}
175
David Brazdil768f69c2019-12-19 15:46:12 +0000176noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100177{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000178 (void)elr;
179 (void)spsr;
180
Fuad Tabbad1d67982020-01-08 11:28:29 +0000181 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100182}
183
David Brazdil768f69c2019-12-19 15:46:12 +0000184noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100185{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000186 (void)elr;
187 (void)spsr;
188
Fuad Tabbad1d67982020-01-08 11:28:29 +0000189 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000190}
191
David Brazdil768f69c2019-12-19 15:46:12 +0000192noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000193{
194 (void)elr;
195 (void)spsr;
196
Fuad Tabbad1d67982020-01-08 11:28:29 +0000197 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000198}
199
David Brazdil768f69c2019-12-19 15:46:12 +0000200noreturn void sync_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000201{
202 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000203 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000204
205 (void)spsr;
206
Fuad Tabbac76466d2019-09-06 10:42:12 +0100207 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000208 case EC_DATA_ABORT_SAME_EL:
Andrew Walbrane52006c2019-10-22 18:01:28 +0100209 if (!(esr & (1U << 10))) { /* Check FnV bit. */
Andrew Walbran17eebf92020-02-05 16:35:49 +0000210 dlog_error(
211 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
212 "far=%#x\n",
213 elr, esr, ec, read_msr(far_el2));
Andrew Scull7364a8e2018-07-19 15:39:29 +0100214 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000215 dlog_error(
216 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
217 "far=invalid\n",
218 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100219 }
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100220
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000221 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100222
223 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000224 dlog_error(
225 "Unknown current sync exception pc=%#x, esr=%#x, "
226 "ec=%#x\n",
227 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100228 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100229 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000230
Andrew Sculla9c172d2019-04-03 14:10:00 +0100231 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100232}
233
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100234/**
Andrew Walbran3d84a262018-12-13 14:41:19 +0000235 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
236 * arch_regs.
237 */
238static void set_virtual_interrupt(struct arch_regs *r, bool enable)
239{
240 if (enable) {
241 r->lazy.hcr_el2 |= HCR_EL2_VI;
242 } else {
243 r->lazy.hcr_el2 &= ~HCR_EL2_VI;
244 }
245}
246
247/**
248 * Sets or clears the VI bit in the HCR_EL2 register.
249 */
250static void set_virtual_interrupt_current(bool enable)
251{
252 uintreg_t hcr_el2 = read_msr(hcr_el2);
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000253
Andrew Walbran3d84a262018-12-13 14:41:19 +0000254 if (enable) {
255 hcr_el2 |= HCR_EL2_VI;
256 } else {
257 hcr_el2 &= ~HCR_EL2_VI;
258 }
259 write_msr(hcr_el2, hcr_el2);
260}
261
Andrew Scullae9962e2019-10-03 16:51:16 +0100262/**
263 * Checks whether to block an SMC being forwarded from a VM.
264 */
265static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100266{
Andrew Scullae9962e2019-10-03 16:51:16 +0100267 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100268
Andrew Scullae9962e2019-10-03 16:51:16 +0100269 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
270 if (func == vm->smc_whitelist.smcs[i]) {
271 return false;
272 }
273 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100274
Andrew Walbran17eebf92020-02-05 16:35:49 +0000275 dlog_notice("SMC %#010x attempted from VM %d, blocked=%d\n", func,
276 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100277
278 /* Access is still allowed in permissive mode. */
279 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100280}
281
282/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100283 * Applies SMC access control according to manifest and forwards the call if
284 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100285 */
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100286static void smc_forwarder(const struct vm *vm, struct ffa_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100287{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100288 struct ffa_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000289 uint32_t client_id = vm->id;
290 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100291
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000292 if (smc_is_blocked(vm, args->func)) {
293 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100294 return;
295 }
296
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100297 /*
298 * Set the Client ID but keep the existing Secure OS ID and anything
299 * else (currently unspecified) that the client may have passed in the
300 * upper bits.
301 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000302 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000303 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
304 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100305
Andrew Scullae9962e2019-10-03 16:51:16 +0100306 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000307 * Preserve the value passed by the caller, rather than the generated
308 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100309 * may be in x7, but the SMCs that we are forwarding are legacy calls
310 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
311 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000312 ret.arg7 = arg7;
313
314 plat_smc_post_forward(*args, &ret);
315
316 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100317}
318
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200319/**
320 * In the normal world, ffa_handler is always called from the virtual FF-A
321 * instance (from a VM). In the secure world, ffa_handler may be called from
322 * virtual (a secure partition) or physical FF-A instance (from the normal
323 * world). The function returns true when the call is handled. The *next
324 * pointer is updated to the next vCPU to run or NULL when the call originated
325 * from the virtual FF-A instance and has to be forwarded down to EL3.
326 */
327static bool ffa_handler(struct ffa_value *args, struct vcpu *current,
328 struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100329{
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000330 uint32_t func = args->func & ~SMCCC_CONVENTION_MASK;
331
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100332 /*
333 * NOTE: When adding new methods to this handler update
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100334 * api_ffa_features accordingly.
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100335 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000336 switch (func) {
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100337 case FFA_VERSION_32:
338 *args = api_ffa_version(args->arg1);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100339 return true;
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100340 case FFA_PARTITION_INFO_GET_32: {
341 struct ffa_uuid uuid;
342
343 ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4,
344 &uuid);
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200345 *args = api_ffa_partition_info_get(current, &uuid);
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100346 return true;
347 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100348 case FFA_ID_GET_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200349 *args = api_ffa_id_get(current);
Andrew Walbrand230f662019-10-07 18:03:36 +0100350 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100351 case FFA_FEATURES_32:
352 *args = api_ffa_features(args->arg1);
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100353 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100354 case FFA_RX_RELEASE_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200355 *args = api_ffa_rx_release(current, next);
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000356 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100357 case FFA_RXTX_MAP_32:
358 *args = api_ffa_rxtx_map(ipa_init(args->arg1),
359 ipa_init(args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200360 current, next);
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000361 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100362 case FFA_YIELD_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200363 *args = api_yield(current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100364 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100365 case FFA_MSG_SEND_32:
366 *args = api_ffa_msg_send(
367 ffa_msg_send_sender(*args),
368 ffa_msg_send_receiver(*args), ffa_msg_send_size(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200369 ffa_msg_send_attributes(*args), current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100370 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100371 case FFA_MSG_WAIT_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200372 *args = api_ffa_msg_recv(true, current, next);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100373 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100374 case FFA_MSG_POLL_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200375 *args = api_ffa_msg_recv(false, current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100376 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100377 case FFA_RUN_32:
378 *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200379 current, next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100380 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100381 case FFA_MEM_DONATE_32:
382 case FFA_MEM_LEND_32:
383 case FFA_MEM_SHARE_32:
384 *args = api_ffa_mem_send(func, args->arg1, args->arg2,
385 ipa_init(args->arg3), args->arg4,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200386 current);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000387 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100388 case FFA_MEM_RETRIEVE_REQ_32:
389 *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2,
390 ipa_init(args->arg3),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200391 args->arg4, current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000392 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100393 case FFA_MEM_RELINQUISH_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200394 *args = api_ffa_mem_relinquish(current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000395 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100396 case FFA_MEM_RECLAIM_32:
397 *args = api_ffa_mem_reclaim(
Andrew Walbran1bbe9402020-04-30 16:47:13 +0100398 ffa_assemble_handle(args->arg1, args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200399 current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000400 return true;
Andrew Walbranca808b12020-05-15 17:22:28 +0100401 case FFA_MEM_FRAG_RX_32:
402 *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3,
403 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200404 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100405 return true;
406 case FFA_MEM_FRAG_TX_32:
407 *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3,
408 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200409 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100410 return true;
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000411 case FFA_MSG_SEND_DIRECT_REQ_32:
412 *args = api_ffa_msg_send_direct_req(
413 ffa_msg_send_sender(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200414 ffa_msg_send_receiver(*args), *args, current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000415 return true;
416 case FFA_MSG_SEND_DIRECT_RESP_32:
417 *args = api_ffa_msg_send_direct_resp(
418 ffa_msg_send_sender(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200419 ffa_msg_send_receiver(*args), *args, current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000420 return true;
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100421 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100422
423 return false;
424}
425
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200426#if SECURE_WORLD == 1
427
428static struct vcpu *get_other_world_vcpu(struct vcpu *current)
429{
430 struct vm *vm = vm_find(HF_OTHER_WORLD_ID);
431 ffa_vcpu_index_t current_cpu_index = cpu_index(current->cpu);
432
433 return vm_get_vcpu(vm, current_cpu_index);
434}
435
436/**
437 * Initially called from virtual FF-A instance (smc_handler and hvc_handler).
438 * Handles an FF-A function from a secure partition, and if necessary returns
439 * to the normal world and handles one or more FF-A functions from the normal
440 * world. Returns when it is ready to run a secure partition again.
441 */
442static bool ffa_handler_loop(struct ffa_value *ret, struct vcpu **next)
443{
444 struct vcpu *ffa_next = current();
445 struct vcpu *other_world_vcpu = get_other_world_vcpu(current());
446 bool handled = false;
447
448 /* The FF-A call originates from a partition in current world. */
449 handled = ffa_handler(ret, current(), &ffa_next);
450
451 while (handled) {
452 if (ffa_next != NULL) {
453 /*
454 * The FF-A call was handled and ffa_next is not null
455 * which means this vCPU can be resumed.
456 */
457 if (ffa_next != current()) {
458 *next = ffa_next;
459 }
460
461 /* Resume current or next EL1 partition. */
462 return true;
463 }
464
465 /*
466 * The FF-A call is handled and ffa_next is null which hints
467 * the result shall be passed to the other world.
468 */
469 *ret = smc_forward(ret->func, ret->arg1, ret->arg2, ret->arg3,
470 ret->arg4, ret->arg5, ret->arg6, ret->arg7);
471
472 /*
473 * Returned from EL3 thus next FF-A call is from
474 * physical FF-A instance.
475 */
476 handled = ffa_handler(ret, other_world_vcpu, &ffa_next);
477 }
478
479 return false;
480}
481
482#endif
483
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100484/**
485 * Set or clear VI bit according to pending interrupts.
486 */
487static void update_vi(struct vcpu *next)
488{
489 if (next == NULL) {
490 /*
491 * Not switching vCPUs, set the bit for the current vCPU
492 * directly in the register.
493 */
494 struct vcpu *vcpu = current();
495
496 sl_lock(&vcpu->lock);
497 set_virtual_interrupt_current(
498 vcpu->interrupts.enabled_and_pending_count > 0);
499 sl_unlock(&vcpu->lock);
500 } else {
501 /*
502 * About to switch vCPUs, set the bit for the vCPU to which we
503 * are switching in the saved copy of the register.
504 */
505 sl_lock(&next->lock);
506 set_virtual_interrupt(
507 &next->regs,
508 next->interrupts.enabled_and_pending_count > 0);
509 sl_unlock(&next->lock);
510 }
511}
512
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100513/**
514 * Processes SMC instruction calls.
515 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000516static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100517{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100518 struct ffa_value args = {
Andrew Walbran85c37662019-12-05 16:29:33 +0000519 .func = vcpu->regs.r[0],
520 .arg1 = vcpu->regs.r[1],
521 .arg2 = vcpu->regs.r[2],
522 .arg3 = vcpu->regs.r[3],
523 .arg4 = vcpu->regs.r[4],
524 .arg5 = vcpu->regs.r[5],
525 .arg6 = vcpu->regs.r[6],
526 .arg7 = vcpu->regs.r[7],
527 };
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000528 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100529
Andrew Walbran85c37662019-12-05 16:29:33 +0000530 if (psci_handler(vcpu, args.func, args.arg1, args.arg2, args.arg3,
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000531 &vcpu->regs.r[0], &next)) {
532 return next;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100533 }
534
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200535#if SECURE_WORLD == 1
536 if (ffa_handler_loop(&args, &next)) {
537#else
538 if (ffa_handler(&args, current(), &next)) {
539#endif
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000540 arch_regs_set_retval(&vcpu->regs, args);
541 update_vi(next);
542 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100543 }
544
Andrew Walbran85c37662019-12-05 16:29:33 +0000545 switch (args.func & ~SMCCC_CONVENTION_MASK) {
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100546 case HF_DEBUG_LOG:
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000547 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000548 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100549 }
550
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000551 smc_forwarder(vcpu->vm, &args);
552 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000553 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100554}
555
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000556/*
557 * Exception vector offsets.
558 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
559 */
560
561/**
562 * Offset for synchronous exceptions at current EL with SPx.
563 */
564#define OFFSET_CURRENT_SPX UINT64_C(0x200)
565
566/**
567 * Offset for synchronous exceptions at lower EL using AArch64.
568 */
569#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
570
571/**
572 * Offset for synchronous exceptions at lower EL using AArch32.
573 */
574#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
575
576/**
577 * Returns the address for the exception handler at EL1.
578 */
579static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
580{
581 uintreg_t base_addr = read_msr(vbar_el1);
582 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
583 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
584
585 if (pe_mode == PSR_PE_MODE_EL0T) {
586 if (is_arch32) {
587 base_addr += OFFSET_LOWER_EL_32;
588 } else {
589 base_addr += OFFSET_LOWER_EL_64;
590 }
591 } else {
592 CHECK(!is_arch32);
593 base_addr += OFFSET_CURRENT_SPX;
594 }
595
596 return base_addr;
597}
598
599/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000600 * Injects an exception with the specified Exception Syndrom Register value into
601 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000602 *
603 * NOTE: This function assumes that the lazy registers haven't been saved, and
604 * writes to the lazy registers of the CPU directly instead of the vCPU.
605 */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100606static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value,
607 uintreg_t far_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000608{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000609 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000610
611 /* Update the CPU state to inject the exception. */
612 write_msr(esr_el1, esr_el1_value);
Fuad Tabbac3847c72020-08-11 09:32:25 +0100613 write_msr(far_el1, far_el1_value);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000614 write_msr(elr_el1, vcpu->regs.pc);
615 write_msr(spsr_el1, vcpu->regs.spsr);
616
617 /*
618 * Mask (disable) interrupts and run in EL1h mode.
619 * EL1h mode is used because by default, taking an exception selects the
620 * stack pointer for the target Exception level. The software can change
621 * that later in the handler if needed.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000622 */
623 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
624
625 /* Transfer control to the exception hander. */
626 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000627}
628
629/**
630 * Injects a Data Abort exception (same exception level).
631 */
632static void inject_el1_data_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100633 uintreg_t esr_el2,
634 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000635{
636 /*
637 * ISS encoding remains the same, but the EC is changed to reflect
638 * where the exception came from.
639 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
640 */
641 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
642 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
643
Andrew Walbran17eebf92020-02-05 16:35:49 +0000644 dlog_notice("Injecting Data Abort exception into VM%d.\n",
645 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000646
Fuad Tabbac3847c72020-08-11 09:32:25 +0100647 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000648}
649
650/**
651 * Injects a Data Abort exception (same exception level).
652 */
653static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100654 uintreg_t esr_el2,
655 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000656{
657 /*
658 * ISS encoding remains the same, but the EC is changed to reflect
659 * where the exception came from.
660 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
661 */
662 uintreg_t esr_el1_value =
663 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
664 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
665
Andrew Walbran17eebf92020-02-05 16:35:49 +0000666 dlog_notice("Injecting Instruction Abort exception into VM%d.\n",
667 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000668
Fuad Tabbac3847c72020-08-11 09:32:25 +0100669 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000670}
671
672/**
673 * Injects an exception with an unknown reason into the EL1.
674 */
675static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
676{
677 uintreg_t esr_el1_value =
678 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
Fuad Tabbac3847c72020-08-11 09:32:25 +0100679
680 /*
681 * The value of the far_el2 register is UNKNOWN in this case,
682 * therefore, don't propagate it to avoid leaking sensitive information.
683 */
684 uintreg_t far_el1_value = 0;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000685 char *direction_str;
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000686
687 direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
Andrew Walbran17eebf92020-02-05 16:35:49 +0000688 dlog_notice(
689 "Trapped access to system register %s: op0=%d, op1=%d, crn=%d, "
690 "crm=%d, op2=%d, rt=%d.\n",
691 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
692 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
693 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000694
Andrew Walbran17eebf92020-02-05 16:35:49 +0000695 dlog_notice("Injecting Unknown Reason exception into VM%d.\n",
696 vcpu->vm->id);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000697
Fuad Tabbac3847c72020-08-11 09:32:25 +0100698 inject_el1_exception(vcpu, esr_el1_value, far_el1_value);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000699}
700
Andrew Walbran59182d52019-09-23 17:55:39 +0100701struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100702{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100703 struct ffa_value args = {
Andrew Walbran7f920af2019-09-03 17:09:30 +0100704 .func = vcpu->regs.r[0],
705 .arg1 = vcpu->regs.r[1],
706 .arg2 = vcpu->regs.r[2],
707 .arg3 = vcpu->regs.r[3],
708 .arg4 = vcpu->regs.r[4],
709 .arg5 = vcpu->regs.r[5],
710 .arg6 = vcpu->regs.r[6],
711 .arg7 = vcpu->regs.r[7],
712 };
Andrew Walbran59182d52019-09-23 17:55:39 +0100713 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100714
Andrew Walbran7f920af2019-09-03 17:09:30 +0100715 if (psci_handler(vcpu, args.func, args.arg1, args.arg2, args.arg3,
716 &vcpu->regs.r[0], &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +0100717 return next;
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100718 }
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100719
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200720#if SECURE_WORLD == 1
721 if (ffa_handler_loop(&args, &next)) {
722#else
723 if (ffa_handler(&args, current(), &next)) {
724#endif
Andrew Walbran6f56d7b2019-12-05 16:27:34 +0000725 arch_regs_set_retval(&vcpu->regs, args);
Andrew Walbran59182d52019-09-23 17:55:39 +0100726 update_vi(next);
727 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100728 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +0100729
Andrew Walbran7f920af2019-09-03 17:09:30 +0100730 switch (args.func) {
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000731 case HF_MAILBOX_WRITABLE_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100732 vcpu->regs.r[0] = api_mailbox_writable_get(vcpu);
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000733 break;
734
735 case HF_MAILBOX_WAITER_GET:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100736 vcpu->regs.r[0] = api_mailbox_waiter_get(args.arg1, vcpu);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100737 break;
738
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000739 case HF_INTERRUPT_ENABLE:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100740 vcpu->regs.r[0] =
741 api_interrupt_enable(args.arg1, args.arg2, vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000742 break;
743
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000744 case HF_INTERRUPT_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100745 vcpu->regs.r[0] = api_interrupt_get(vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000746 break;
747
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000748 case HF_INTERRUPT_INJECT:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100749 vcpu->regs.r[0] = api_interrupt_inject(args.arg1, args.arg2,
750 args.arg3, vcpu, &next);
Andrew Walbran318f5732018-11-20 16:23:42 +0000751 break;
752
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100753 case HF_DEBUG_LOG:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100754 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100755 break;
756
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100757 default:
Andrew Walbran59182d52019-09-23 17:55:39 +0100758 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100759 }
760
Andrew Walbran59182d52019-09-23 17:55:39 +0100761 update_vi(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +0000762
Andrew Walbran59182d52019-09-23 17:55:39 +0100763 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100764}
765
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100766struct vcpu *irq_lower(void)
767{
Andrew Scull9726c252019-01-23 13:44:19 +0000768 /*
769 * Switch back to primary VM, interrupts will be handled there.
770 *
771 * If the VM has aborted, this vCPU will be aborted when the scheduler
772 * tries to run it again. This means the interrupt will not be delayed
773 * by the aborted VM.
774 *
775 * TODO: Only switch when the interrupt isn't for the current VM.
776 */
Andrew Scull33fecd32019-01-08 14:48:27 +0000777 return api_preempt(current());
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100778}
779
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000780struct vcpu *fiq_lower(void)
781{
782 return irq_lower();
783}
784
Fuad Tabbad1d67982020-01-08 11:28:29 +0000785noreturn struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000786{
Fuad Tabbad1d67982020-01-08 11:28:29 +0000787 /*
788 * SError exceptions should be isolated and handled by the responsible
789 * VM/exception level. Getting here indicates a bug, that isolation is
790 * not working, or a processor that does not support ARMv8.2-IESB, in
791 * which case Hafnium routes SError exceptions to EL2 (here).
792 */
793 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000794}
795
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000796/**
797 * Initialises a fault info structure. It assumes that an FnV bit exists at
798 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
799 * the ESR (the fault status code) are 010000; this is the case for both
800 * instruction and data aborts, but not necessarily for other exception reasons.
801 */
802static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +0100803 const struct vcpu *vcpu,
804 uint32_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000805{
806 uint32_t fsc = esr & 0x3f;
807 struct vcpu_fault_info r;
Olivier Deprez98ad2d22020-05-20 09:52:43 +0200808 uint64_t hpfar_el2_val;
809 uint64_t hpfar_el2_fipa;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000810
811 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000812 r.pc = va_init(vcpu->regs.pc);
813
Olivier Deprez98ad2d22020-05-20 09:52:43 +0200814 /* Get Hypervisor IPA Fault Address value. */
815 hpfar_el2_val = read_msr(hpfar_el2);
816
817 /* Extract Faulting IPA. */
818 hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8;
819
820#if SECURE_WORLD == 1
821
822 /**
823 * Determine if faulting IPA targets NS space.
824 * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if
825 * the faulting Stage-1 address output is a secure or non-secure IPA.
826 */
827 if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) {
828 r.mode |= MM_MODE_NS;
829 }
830
831#endif
832
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000833 /*
834 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
835 * indicates that we cannot rely on far_el2.
836 */
Andrew Walbrane52006c2019-10-22 18:01:28 +0100837 if (fsc == 0x10 && esr & (1U << 10)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000838 r.vaddr = va_init(0);
Olivier Deprez98ad2d22020-05-20 09:52:43 +0200839 r.ipaddr = ipa_init(hpfar_el2_fipa);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000840 } else {
841 r.vaddr = va_init(read_msr(far_el2));
Olivier Deprez98ad2d22020-05-20 09:52:43 +0200842 r.ipaddr = ipa_init(hpfar_el2_fipa |
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000843 (read_msr(far_el2) & (PAGE_SIZE - 1)));
844 }
845
846 return r;
847}
848
Fuad Tabbac3847c72020-08-11 09:32:25 +0100849struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100850{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +0100851 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000852 struct vcpu_fault_info info;
Jose Marinho135dff32019-02-28 10:25:57 +0000853 struct vcpu *new_vcpu;
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000854 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100855
Fuad Tabbac76466d2019-09-06 10:42:12 +0100856 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000857 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +0000858 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +0100859 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100860 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +0100861 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +0000862 /* WFE */
863 /*
864 * TODO: consider giving the scheduler more context,
865 * somehow.
866 */
Andrew Walbran16075b62019-09-03 17:11:07 +0100867 api_yield(vcpu, &new_vcpu);
Jose Marinho135dff32019-02-28 10:25:57 +0000868 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +0100869 }
Andrew Walbran48196eb2019-03-04 14:56:24 +0000870 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +0000871 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100872
Fuad Tabbab86325a2020-01-10 13:38:15 +0000873 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000874 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +0100875 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000876 if (vcpu_handle_page_fault(vcpu, &info)) {
877 return NULL;
878 }
Fuad Tabbab86325a2020-01-10 13:38:15 +0000879 /* Inform the EL1 of the data abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100880 inject_el1_data_abort_exception(vcpu, esr, far);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100881
Fuad Tabbab86325a2020-01-10 13:38:15 +0000882 /* Schedule the same VM to continue running. */
883 return NULL;
884
885 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +0100886 info = fault_info_init(esr, vcpu, MM_MODE_X);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +0000887 if (vcpu_handle_page_fault(vcpu, &info)) {
888 return NULL;
889 }
Fuad Tabbab86325a2020-01-10 13:38:15 +0000890 /* Inform the EL1 of the instruction abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100891 inject_el1_instruction_abort_exception(vcpu, esr, far);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100892
Fuad Tabbab86325a2020-01-10 13:38:15 +0000893 /* Schedule the same VM to continue running. */
894 return NULL;
895
896 case EC_HVC:
Andrew Walbran59182d52019-09-23 17:55:39 +0100897 return hvc_handler(vcpu);
898
Fuad Tabbab86325a2020-01-10 13:38:15 +0000899 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +0100900 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000901 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100902
903 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +0100904 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000905
Andrew Walbran33645652019-04-15 12:29:31 +0100906 return next;
Andrew Scullc960c032018-10-24 15:13:35 +0100907 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100908
Fuad Tabbab86325a2020-01-10 13:38:15 +0000909 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +0100910 /*
911 * NOTE: This should never be reached because it goes through a
912 * separate path handled by handle_system_register_access().
913 */
914 panic("Handled by handle_system_register_access().");
915
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100916 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000917 dlog_notice(
918 "Unknown lower sync exception pc=%#x, esr=%#x, "
919 "ec=%#x\n",
920 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +0000921 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100922 }
923
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000924 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000925 * The exception wasn't handled. Inject to the VM to give it chance to
926 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000927 */
Fuad Tabbab86325a2020-01-10 13:38:15 +0000928 inject_el1_unknown_exception(vcpu, esr);
929
930 /* Schedule the same VM to continue running. */
931 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000932}
933
Fuad Tabbac76466d2019-09-06 10:42:12 +0100934/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000935 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +0000936 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +0100937 */
Fuad Tabbab86325a2020-01-10 13:38:15 +0000938void handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +0100939{
940 struct vcpu *vcpu = current();
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100941 ffa_vm_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000942 uintreg_t ec = GET_ESR_EC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +0100943
Fuad Tabbab86325a2020-01-10 13:38:15 +0000944 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +0100945 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100946 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000947 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +0100948 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000949 if (debug_el1_is_register_access(esr_el2)) {
950 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000951 inject_el1_unknown_exception(vcpu, esr_el2);
952 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100953 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000954 } else if (perfmon_is_register_access(esr_el2)) {
955 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000956 inject_el1_unknown_exception(vcpu, esr_el2);
957 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100958 }
Fuad Tabba77a4b012019-11-15 12:13:08 +0000959 } else if (feature_id_is_register_access(esr_el2)) {
960 if (!feature_id_process_access(vcpu, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000961 inject_el1_unknown_exception(vcpu, esr_el2);
962 return;
Fuad Tabba77a4b012019-11-15 12:13:08 +0000963 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100964 } else {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000965 inject_el1_unknown_exception(vcpu, esr_el2);
966 return;
Fuad Tabbac76466d2019-09-06 10:42:12 +0100967 }
968
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +0100969 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000970 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +0100971}