Andrew Scull | 1883487 | 2018-10-12 11:48:09 +0100 | [diff] [blame] | 1 | /* |
Andrew Walbran | 692b325 | 2019-03-07 15:51:31 +0000 | [diff] [blame] | 2 | * Copyright 2018 The Hafnium Authors. |
Andrew Scull | 1883487 | 2018-10-12 11:48:09 +0100 | [diff] [blame] | 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * https://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 17 | #include <stdnoreturn.h> |
| 18 | |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 19 | #include "hf/arch/barriers.h" |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 20 | #include "hf/arch/init.h" |
David Brazdil | 851948e | 2019-08-09 12:02:12 +0100 | [diff] [blame] | 21 | #include "hf/arch/mm.h" |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 22 | |
Andrew Scull | 18c78fc | 2018-08-20 12:57:41 +0100 | [diff] [blame] | 23 | #include "hf/api.h" |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 24 | #include "hf/check.h" |
Andrew Scull | 18c78fc | 2018-08-20 12:57:41 +0100 | [diff] [blame] | 25 | #include "hf/cpu.h" |
| 26 | #include "hf/dlog.h" |
Andrew Scull | a9c172d | 2019-04-03 14:10:00 +0100 | [diff] [blame] | 27 | #include "hf/panic.h" |
Jose Marinho | a1dfeda | 2019-02-27 16:46:03 +0000 | [diff] [blame] | 28 | #include "hf/spci.h" |
Andrew Scull | 18c78fc | 2018-08-20 12:57:41 +0100 | [diff] [blame] | 29 | #include "hf/vm.h" |
| 30 | |
Andrew Scull | f35a5c9 | 2018-08-07 18:09:46 +0100 | [diff] [blame] | 31 | #include "vmapi/hf/call.h" |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 32 | |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 33 | #include "debug_el1.h" |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 34 | #include "msr.h" |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame^] | 35 | #include "perfmon.h" |
Andrew Scull | 18c78fc | 2018-08-20 12:57:41 +0100 | [diff] [blame] | 36 | #include "psci.h" |
Andrew Walbran | 3364565 | 2019-04-15 12:29:31 +0100 | [diff] [blame] | 37 | #include "psci_handler.h" |
Andrew Scull | 7fd4bb7 | 2018-12-08 23:40:12 +0000 | [diff] [blame] | 38 | #include "smc.h" |
Fuad Tabba | ba8c44d | 2019-09-23 14:38:58 +0100 | [diff] [blame] | 39 | #include "sysregs.h" |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 40 | |
Andrew Walbran | 3d84a26 | 2018-12-13 14:41:19 +0000 | [diff] [blame] | 41 | #define HCR_EL2_VI (1u << 7) |
| 42 | |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 43 | /** |
| 44 | * Gets the Exception Class from the ESR. |
| 45 | */ |
| 46 | #define GET_EC(esr) ((esr) >> 26) |
| 47 | |
| 48 | /** |
| 49 | * Gets the value to increment for the next PC. |
| 50 | * The ESR encodes whether the instruction is 2 bytes or 4 bytes long. |
| 51 | */ |
| 52 | #define GET_NEXT_PC_INC(esr) (((esr) & (1u << 25)) ? 4 : 2) |
| 53 | |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 54 | /** |
Andrew Walbran | 0dd67ff | 2019-09-12 16:38:50 +0100 | [diff] [blame] | 55 | * The Client ID field within X7 for an SMC64 call. |
| 56 | */ |
| 57 | #define CLIENT_ID_MASK UINT64_C(0xffff) |
| 58 | |
| 59 | /** |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 60 | * Returns a reference to the currently executing vCPU. |
| 61 | */ |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 62 | static struct vcpu *current(void) |
Andrew Walbran | 3d84a26 | 2018-12-13 14:41:19 +0000 | [diff] [blame] | 63 | { |
| 64 | return (struct vcpu *)read_msr(tpidr_el2); |
| 65 | } |
| 66 | |
Andrew Walbran | 1f8d487 | 2018-12-20 11:21:32 +0000 | [diff] [blame] | 67 | /** |
| 68 | * Saves the state of per-vCPU peripherals, such as the virtual timer, and |
| 69 | * informs the arch-independent sections that registers have been saved. |
| 70 | */ |
| 71 | void complete_saving_state(struct vcpu *vcpu) |
| 72 | { |
Andrew Walbran | 6480f8f | 2019-06-05 17:39:14 +0100 | [diff] [blame] | 73 | vcpu->regs.peripherals.cntv_cval_el0 = read_msr(cntv_cval_el0); |
| 74 | vcpu->regs.peripherals.cntv_ctl_el0 = read_msr(cntv_ctl_el0); |
Andrew Walbran | 1f8d487 | 2018-12-20 11:21:32 +0000 | [diff] [blame] | 75 | |
| 76 | api_regs_state_saved(vcpu); |
| 77 | |
| 78 | /* |
| 79 | * If switching away from the primary, copy the current EL0 virtual |
| 80 | * timer registers to the corresponding EL2 physical timer registers. |
| 81 | * This is used to emulate the virtual timer for the primary in case it |
| 82 | * should fire while the secondary is running. |
| 83 | */ |
| 84 | if (vcpu->vm->id == HF_PRIMARY_VM_ID) { |
| 85 | /* |
| 86 | * Clear timer control register before copying compare value, to |
| 87 | * avoid a spurious timer interrupt. This could be a problem if |
| 88 | * the interrupt is configured as edge-triggered, as it would |
| 89 | * then be latched in. |
| 90 | */ |
| 91 | write_msr(cnthp_ctl_el2, 0); |
| 92 | write_msr(cnthp_cval_el2, read_msr(cntv_cval_el0)); |
| 93 | write_msr(cnthp_ctl_el2, read_msr(cntv_ctl_el0)); |
| 94 | } |
| 95 | } |
| 96 | |
| 97 | /** |
| 98 | * Restores the state of per-vCPU peripherals, such as the virtual timer. |
| 99 | */ |
| 100 | void begin_restoring_state(struct vcpu *vcpu) |
| 101 | { |
| 102 | /* |
| 103 | * Clear timer control register before restoring compare value, to avoid |
| 104 | * a spurious timer interrupt. This could be a problem if the interrupt |
| 105 | * is configured as edge-triggered, as it would then be latched in. |
| 106 | */ |
| 107 | write_msr(cntv_ctl_el0, 0); |
Andrew Walbran | 6480f8f | 2019-06-05 17:39:14 +0100 | [diff] [blame] | 108 | write_msr(cntv_cval_el0, vcpu->regs.peripherals.cntv_cval_el0); |
| 109 | write_msr(cntv_ctl_el0, vcpu->regs.peripherals.cntv_ctl_el0); |
Andrew Walbran | 1f8d487 | 2018-12-20 11:21:32 +0000 | [diff] [blame] | 110 | |
| 111 | /* |
| 112 | * If we are switching (back) to the primary, disable the EL2 physical |
| 113 | * timer which was being used to emulate the EL0 virtual timer, as the |
| 114 | * virtual timer is now running for the primary again. |
| 115 | */ |
| 116 | if (vcpu->vm->id == HF_PRIMARY_VM_ID) { |
| 117 | write_msr(cnthp_ctl_el2, 0); |
| 118 | write_msr(cnthp_cval_el2, 0); |
| 119 | } |
| 120 | } |
| 121 | |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 122 | /** |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 123 | * Invalidate all stage 1 TLB entries on the current (physical) CPU for the |
| 124 | * current VMID. |
| 125 | */ |
| 126 | static void invalidate_vm_tlb(void) |
| 127 | { |
Andrew Walbran | cff1f68 | 2019-07-04 14:52:45 +0100 | [diff] [blame] | 128 | /* |
| 129 | * Ensure that the last VTTBR write has taken effect so we invalidate |
| 130 | * the right set of TLB entries. |
| 131 | */ |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 132 | isb(); |
Andrew Walbran | cff1f68 | 2019-07-04 14:52:45 +0100 | [diff] [blame] | 133 | |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 134 | __asm__ volatile("tlbi vmalle1"); |
Andrew Walbran | cff1f68 | 2019-07-04 14:52:45 +0100 | [diff] [blame] | 135 | |
| 136 | /* |
| 137 | * Ensure that no instructions are fetched for the VM until after the |
| 138 | * TLB invalidation has taken effect. |
| 139 | */ |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 140 | isb(); |
Andrew Walbran | cff1f68 | 2019-07-04 14:52:45 +0100 | [diff] [blame] | 141 | |
| 142 | /* |
| 143 | * Ensure that no data reads or writes for the VM happen until after the |
| 144 | * TLB invalidation has taken effect. Non-sharable is enough because the |
| 145 | * TLB is local to the CPU. |
| 146 | */ |
David Brazdil | 851948e | 2019-08-09 12:02:12 +0100 | [diff] [blame] | 147 | dsb(nsh); |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 148 | } |
| 149 | |
| 150 | /** |
| 151 | * Invalidates the TLB if a different vCPU is being run than the last vCPU of |
| 152 | * the same VM which was run on the current pCPU. |
| 153 | * |
| 154 | * This is necessary because VMs may (contrary to the architecture |
| 155 | * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar |
| 156 | * workaround: |
| 157 | * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9 |
| 158 | */ |
| 159 | void maybe_invalidate_tlb(struct vcpu *vcpu) |
| 160 | { |
| 161 | size_t current_cpu_index = cpu_index(vcpu->cpu); |
Andrew Walbran | b037d5b | 2019-06-25 17:19:41 +0100 | [diff] [blame] | 162 | spci_vcpu_index_t new_vcpu_index = vcpu_index(vcpu); |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 163 | |
| 164 | if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] != |
| 165 | new_vcpu_index) { |
| 166 | /* |
| 167 | * The vCPU has changed since the last time this VM was run on |
| 168 | * this pCPU, so we need to invalidate the TLB. |
| 169 | */ |
| 170 | invalidate_vm_tlb(); |
| 171 | |
| 172 | /* Record the fact that this vCPU is now running on this CPU. */ |
| 173 | vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] = |
| 174 | new_vcpu_index; |
| 175 | } |
| 176 | } |
| 177 | |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 178 | noreturn void irq_current_exception(uintreg_t elr, uintreg_t spsr) |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 179 | { |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 180 | (void)elr; |
| 181 | (void)spsr; |
| 182 | |
Andrew Scull | a9c172d | 2019-04-03 14:10:00 +0100 | [diff] [blame] | 183 | panic("IRQ from current"); |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 184 | } |
| 185 | |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 186 | noreturn void fiq_current_exception(uintreg_t elr, uintreg_t spsr) |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 187 | { |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 188 | (void)elr; |
| 189 | (void)spsr; |
| 190 | |
Andrew Scull | a9c172d | 2019-04-03 14:10:00 +0100 | [diff] [blame] | 191 | panic("FIQ from current"); |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 192 | } |
| 193 | |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 194 | noreturn void serr_current_exception(uintreg_t elr, uintreg_t spsr) |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 195 | { |
| 196 | (void)elr; |
| 197 | (void)spsr; |
| 198 | |
Andrew Scull | a9c172d | 2019-04-03 14:10:00 +0100 | [diff] [blame] | 199 | panic("SERR from current"); |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 200 | } |
| 201 | |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 202 | noreturn void sync_current_exception(uintreg_t elr, uintreg_t spsr) |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 203 | { |
| 204 | uintreg_t esr = read_msr(esr_el2); |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 205 | uintreg_t ec = GET_EC(esr); |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 206 | |
| 207 | (void)spsr; |
| 208 | |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 209 | switch (ec) { |
Wedson Almeida Filho | fed6902 | 2018-07-11 15:39:12 +0100 | [diff] [blame] | 210 | case 0x25: /* EC = 100101, Data abort. */ |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 211 | dlog("Data abort: pc=%#x, esr=%#x, ec=%#x", elr, esr, ec); |
Andrew Scull | 7364a8e | 2018-07-19 15:39:29 +0100 | [diff] [blame] | 212 | if (!(esr & (1u << 10))) { /* Check FnV bit. */ |
Andrew Walbran | ac5b261 | 2019-07-12 16:44:19 +0100 | [diff] [blame] | 213 | dlog(", far=%#x", read_msr(far_el2)); |
Andrew Scull | 7364a8e | 2018-07-19 15:39:29 +0100 | [diff] [blame] | 214 | } else { |
Wedson Almeida Filho | fed6902 | 2018-07-11 15:39:12 +0100 | [diff] [blame] | 215 | dlog(", far=invalid"); |
Andrew Scull | 7364a8e | 2018-07-19 15:39:29 +0100 | [diff] [blame] | 216 | } |
Wedson Almeida Filho | fed6902 | 2018-07-11 15:39:12 +0100 | [diff] [blame] | 217 | |
| 218 | dlog("\n"); |
Wedson Almeida Filho | 81568c4 | 2019-01-04 13:33:02 +0000 | [diff] [blame] | 219 | break; |
Wedson Almeida Filho | fed6902 | 2018-07-11 15:39:12 +0100 | [diff] [blame] | 220 | |
| 221 | default: |
Andrew Walbran | ac5b261 | 2019-07-12 16:44:19 +0100 | [diff] [blame] | 222 | dlog("Unknown current sync exception pc=%#x, esr=%#x, " |
| 223 | "ec=%#x\n", |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 224 | elr, esr, ec); |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 225 | break; |
Wedson Almeida Filho | fed6902 | 2018-07-11 15:39:12 +0100 | [diff] [blame] | 226 | } |
Wedson Almeida Filho | 81568c4 | 2019-01-04 13:33:02 +0000 | [diff] [blame] | 227 | |
Andrew Scull | a9c172d | 2019-04-03 14:10:00 +0100 | [diff] [blame] | 228 | panic("EL2 exception"); |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 229 | } |
| 230 | |
Wedson Almeida Filho | 03e767a | 2018-07-30 15:32:03 +0100 | [diff] [blame] | 231 | /** |
Andrew Walbran | 3d84a26 | 2018-12-13 14:41:19 +0000 | [diff] [blame] | 232 | * Sets or clears the VI bit in the HCR_EL2 register saved in the given |
| 233 | * arch_regs. |
| 234 | */ |
| 235 | static void set_virtual_interrupt(struct arch_regs *r, bool enable) |
| 236 | { |
| 237 | if (enable) { |
| 238 | r->lazy.hcr_el2 |= HCR_EL2_VI; |
| 239 | } else { |
| 240 | r->lazy.hcr_el2 &= ~HCR_EL2_VI; |
| 241 | } |
| 242 | } |
| 243 | |
| 244 | /** |
| 245 | * Sets or clears the VI bit in the HCR_EL2 register. |
| 246 | */ |
| 247 | static void set_virtual_interrupt_current(bool enable) |
| 248 | { |
| 249 | uintreg_t hcr_el2 = read_msr(hcr_el2); |
Wedson Almeida Filho | 81568c4 | 2019-01-04 13:33:02 +0000 | [diff] [blame] | 250 | |
Andrew Walbran | 3d84a26 | 2018-12-13 14:41:19 +0000 | [diff] [blame] | 251 | if (enable) { |
| 252 | hcr_el2 |= HCR_EL2_VI; |
| 253 | } else { |
| 254 | hcr_el2 &= ~HCR_EL2_VI; |
| 255 | } |
| 256 | write_msr(hcr_el2, hcr_el2); |
| 257 | } |
| 258 | |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 259 | static bool smc_check_client_privileges(const struct vcpu *vcpu) |
Andrew Walbran | c1ad4ce | 2019-05-09 11:41:39 +0100 | [diff] [blame] | 260 | { |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 261 | (void)vcpu; /*UNUSED*/ |
| 262 | |
| 263 | /* |
| 264 | * TODO(b/132421503): Check for privileges based on manifest. |
| 265 | * Currently returns false, which maintains existing behavior. |
| 266 | */ |
| 267 | |
| 268 | return false; |
| 269 | } |
| 270 | |
| 271 | /** |
| 272 | * Applies SMC access control according to manifest. |
| 273 | * Forwards the call if access is granted. |
| 274 | * Returns true if call is forwarded. |
| 275 | */ |
| 276 | static bool smc_forwarder(const struct vcpu *vcpu, smc_res_t *ret) |
| 277 | { |
| 278 | uint32_t func = vcpu->regs.r[0]; |
| 279 | /* TODO(b/132421503): obtain vmid according to new scheme. */ |
| 280 | uint32_t client_id = vcpu->vm->id; |
Andrew Walbran | 0dd67ff | 2019-09-12 16:38:50 +0100 | [diff] [blame] | 281 | /* |
| 282 | * Set the Client ID but keep the existing Secure OS ID and anything |
| 283 | * else (currently unspecified) that the client may have passed in the |
| 284 | * upper bits. |
| 285 | */ |
| 286 | uintreg_t arg7 = client_id | (vcpu->regs.r[7] & ~CLIENT_ID_MASK); |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 287 | |
| 288 | if (smc_check_client_privileges(vcpu)) { |
Andrew Scull | 52b8ea1 | 2019-08-30 19:16:09 +0100 | [diff] [blame] | 289 | *ret = smc_forward(func, vcpu->regs.r[1], vcpu->regs.r[2], |
| 290 | vcpu->regs.r[3], vcpu->regs.r[4], |
Andrew Walbran | 0dd67ff | 2019-09-12 16:38:50 +0100 | [diff] [blame] | 291 | vcpu->regs.r[5], vcpu->regs.r[6], arg7); |
| 292 | /* |
| 293 | * Preserve the value passed by the caller, rather than the |
| 294 | * client_id we generated. Note that this would also overwrite |
| 295 | * any return value that may be in x7, but the SMCs that we are |
| 296 | * forwarding are legacy calls from before SMCCC 1.2 so won't |
| 297 | * have more than 4 return values anyway. |
| 298 | */ |
| 299 | ret->res7 = vcpu->regs.r[7]; |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 300 | return true; |
| 301 | } |
| 302 | |
| 303 | return false; |
| 304 | } |
| 305 | |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 306 | static bool spci_handler(uintreg_t func, uintreg_t arg1, uintreg_t arg2, |
Andrew Walbran | 0dd67ff | 2019-09-12 16:38:50 +0100 | [diff] [blame] | 307 | uintreg_t arg3, uintreg_t arg4, uintreg_t arg5, |
| 308 | uintreg_t arg6, uintreg_t arg7, uintreg_t *ret, |
| 309 | struct vcpu **next) |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 310 | { |
| 311 | (void)arg2; |
| 312 | (void)arg3; |
Andrew Walbran | 0dd67ff | 2019-09-12 16:38:50 +0100 | [diff] [blame] | 313 | (void)arg4; |
| 314 | (void)arg5; |
| 315 | (void)arg6; |
| 316 | (void)arg7; |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 317 | |
| 318 | switch (func & ~SMCCC_CONVENTION_MASK) { |
| 319 | case SPCI_VERSION_32: |
| 320 | *ret = api_spci_version(); |
| 321 | return true; |
| 322 | case SPCI_YIELD_32: |
| 323 | *ret = api_spci_yield(current(), next); |
| 324 | return true; |
| 325 | case SPCI_MSG_SEND_32: |
| 326 | *ret = api_spci_msg_send(arg1, current(), next); |
| 327 | return true; |
Andrew Walbran | 0de4f16 | 2019-09-03 16:44:20 +0100 | [diff] [blame] | 328 | case SPCI_MSG_WAIT_32: |
| 329 | *ret = api_spci_msg_recv(true, current(), next); |
| 330 | return true; |
| 331 | case SPCI_MSG_POLL_32: |
| 332 | *ret = api_spci_msg_recv(false, current(), next); |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 333 | return true; |
| 334 | } |
| 335 | |
| 336 | return false; |
| 337 | } |
| 338 | |
| 339 | /** |
| 340 | * Set or clear VI bit according to pending interrupts. |
| 341 | */ |
| 342 | static void update_vi(struct vcpu *next) |
| 343 | { |
| 344 | if (next == NULL) { |
| 345 | /* |
| 346 | * Not switching vCPUs, set the bit for the current vCPU |
| 347 | * directly in the register. |
| 348 | */ |
| 349 | struct vcpu *vcpu = current(); |
| 350 | |
| 351 | sl_lock(&vcpu->lock); |
| 352 | set_virtual_interrupt_current( |
| 353 | vcpu->interrupts.enabled_and_pending_count > 0); |
| 354 | sl_unlock(&vcpu->lock); |
| 355 | } else { |
| 356 | /* |
| 357 | * About to switch vCPUs, set the bit for the vCPU to which we |
| 358 | * are switching in the saved copy of the register. |
| 359 | */ |
| 360 | sl_lock(&next->lock); |
| 361 | set_virtual_interrupt( |
| 362 | &next->regs, |
| 363 | next->interrupts.enabled_and_pending_count > 0); |
| 364 | sl_unlock(&next->lock); |
| 365 | } |
| 366 | } |
| 367 | |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 368 | /** |
| 369 | * Processes SMC instruction calls. |
| 370 | */ |
| 371 | static bool smc_handler(struct vcpu *vcpu, smc_res_t *ret, struct vcpu **next) |
| 372 | { |
| 373 | uint32_t func = vcpu->regs.r[0]; |
| 374 | |
| 375 | if (psci_handler(vcpu, func, vcpu->regs.r[1], vcpu->regs.r[2], |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 376 | vcpu->regs.r[3], &ret->res0, next)) { |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 377 | /* SMC PSCI calls are processed by the PSCI handler. */ |
Andrew Walbran | c1ad4ce | 2019-05-09 11:41:39 +0100 | [diff] [blame] | 378 | return true; |
| 379 | } |
| 380 | |
| 381 | switch (func & ~SMCCC_CONVENTION_MASK) { |
| 382 | case HF_DEBUG_LOG: |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 383 | api_debug_log(vcpu->regs.r[1], vcpu); |
Andrew Walbran | c1ad4ce | 2019-05-09 11:41:39 +0100 | [diff] [blame] | 384 | return true; |
| 385 | } |
| 386 | |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 387 | /* Remaining SMC calls need to be forwarded. */ |
| 388 | return smc_forwarder(vcpu, ret); |
Andrew Walbran | c1ad4ce | 2019-05-09 11:41:39 +0100 | [diff] [blame] | 389 | } |
| 390 | |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 391 | struct vcpu *hvc_handler(struct vcpu *vcpu) |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 392 | { |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 393 | uint32_t func = vcpu->regs.r[0]; |
| 394 | uintreg_t arg1 = vcpu->regs.r[1]; |
| 395 | uintreg_t arg2 = vcpu->regs.r[2]; |
| 396 | uintreg_t arg3 = vcpu->regs.r[3]; |
Andrew Walbran | 0dd67ff | 2019-09-12 16:38:50 +0100 | [diff] [blame] | 397 | uintreg_t arg4 = vcpu->regs.r[4]; |
| 398 | uintreg_t arg5 = vcpu->regs.r[5]; |
| 399 | uintreg_t arg6 = vcpu->regs.r[6]; |
| 400 | uintreg_t arg7 = vcpu->regs.r[7]; |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 401 | struct vcpu *next = NULL; |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 402 | |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 403 | if (psci_handler(vcpu, func, arg1, arg2, arg3, &vcpu->regs.r[0], |
| 404 | &next)) { |
| 405 | return next; |
Wedson Almeida Filho | 03e767a | 2018-07-30 15:32:03 +0100 | [diff] [blame] | 406 | } |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 407 | |
Andrew Walbran | 0dd67ff | 2019-09-12 16:38:50 +0100 | [diff] [blame] | 408 | if (spci_handler(func, arg1, arg2, arg3, arg4, arg5, arg6, arg7, |
| 409 | &vcpu->regs.r[0], &next)) { |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 410 | update_vi(next); |
| 411 | return next; |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 412 | } |
Jose Marinho | fc0b2b6 | 2019-06-06 11:18:45 +0100 | [diff] [blame] | 413 | |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 414 | switch (func) { |
Andrew Scull | 55c4d8b | 2018-12-18 18:50:18 +0000 | [diff] [blame] | 415 | case HF_VM_GET_ID: |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 416 | vcpu->regs.r[0] = api_vm_get_id(vcpu); |
Andrew Scull | 55c4d8b | 2018-12-18 18:50:18 +0000 | [diff] [blame] | 417 | break; |
| 418 | |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 419 | case HF_VM_GET_COUNT: |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 420 | vcpu->regs.r[0] = api_vm_get_count(); |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 421 | break; |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 422 | |
| 423 | case HF_VCPU_GET_COUNT: |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 424 | vcpu->regs.r[0] = api_vcpu_get_count(arg1, vcpu); |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 425 | break; |
| 426 | |
| 427 | case HF_VCPU_RUN: |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 428 | vcpu->regs.r[0] = hf_vcpu_run_return_encode( |
| 429 | api_vcpu_run(arg1, arg2, vcpu, &next)); |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 430 | break; |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 431 | |
Wedson Almeida Filho | 2f94ec1 | 2018-07-26 16:00:48 +0100 | [diff] [blame] | 432 | case HF_VM_CONFIGURE: |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 433 | vcpu->regs.r[0] = api_vm_configure(ipa_init(arg1), |
| 434 | ipa_init(arg2), vcpu, &next); |
Wedson Almeida Filho | 2f94ec1 | 2018-07-26 16:00:48 +0100 | [diff] [blame] | 435 | break; |
| 436 | |
Andrew Scull | aa039b3 | 2018-10-04 15:02:26 +0100 | [diff] [blame] | 437 | case HF_MAILBOX_CLEAR: |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 438 | vcpu->regs.r[0] = api_mailbox_clear(vcpu, &next); |
Wedson Almeida Filho | ea62e2e | 2019-01-09 19:14:59 +0000 | [diff] [blame] | 439 | break; |
| 440 | |
| 441 | case HF_MAILBOX_WRITABLE_GET: |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 442 | vcpu->regs.r[0] = api_mailbox_writable_get(vcpu); |
Wedson Almeida Filho | ea62e2e | 2019-01-09 19:14:59 +0000 | [diff] [blame] | 443 | break; |
| 444 | |
| 445 | case HF_MAILBOX_WAITER_GET: |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 446 | vcpu->regs.r[0] = api_mailbox_waiter_get(arg1, vcpu); |
Wedson Almeida Filho | 2f94ec1 | 2018-07-26 16:00:48 +0100 | [diff] [blame] | 447 | break; |
| 448 | |
Wedson Almeida Filho | c559d13 | 2019-01-09 19:33:40 +0000 | [diff] [blame] | 449 | case HF_INTERRUPT_ENABLE: |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 450 | vcpu->regs.r[0] = api_interrupt_enable(arg1, arg2, vcpu); |
Andrew Walbran | 318f573 | 2018-11-20 16:23:42 +0000 | [diff] [blame] | 451 | break; |
| 452 | |
Wedson Almeida Filho | c559d13 | 2019-01-09 19:33:40 +0000 | [diff] [blame] | 453 | case HF_INTERRUPT_GET: |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 454 | vcpu->regs.r[0] = api_interrupt_get(vcpu); |
Andrew Walbran | 318f573 | 2018-11-20 16:23:42 +0000 | [diff] [blame] | 455 | break; |
| 456 | |
Wedson Almeida Filho | c559d13 | 2019-01-09 19:33:40 +0000 | [diff] [blame] | 457 | case HF_INTERRUPT_INJECT: |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 458 | vcpu->regs.r[0] = |
| 459 | api_interrupt_inject(arg1, arg2, arg3, vcpu, &next); |
Andrew Walbran | 318f573 | 2018-11-20 16:23:42 +0000 | [diff] [blame] | 460 | break; |
| 461 | |
Andrew Scull | 6386f25 | 2018-12-06 13:29:10 +0000 | [diff] [blame] | 462 | case HF_SHARE_MEMORY: |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 463 | vcpu->regs.r[0] = |
Andrew Scull | 6386f25 | 2018-12-06 13:29:10 +0000 | [diff] [blame] | 464 | api_share_memory(arg1 >> 32, ipa_init(arg2), arg3, |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 465 | arg1 & 0xffffffff, vcpu); |
Andrew Scull | 6386f25 | 2018-12-06 13:29:10 +0000 | [diff] [blame] | 466 | break; |
| 467 | |
Andrew Walbran | c1ad4ce | 2019-05-09 11:41:39 +0100 | [diff] [blame] | 468 | case HF_DEBUG_LOG: |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 469 | vcpu->regs.r[0] = api_debug_log(arg1, vcpu); |
Andrew Walbran | c1ad4ce | 2019-05-09 11:41:39 +0100 | [diff] [blame] | 470 | break; |
| 471 | |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 472 | default: |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 473 | vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN; |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 474 | } |
| 475 | |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 476 | update_vi(next); |
Andrew Walbran | 3d84a26 | 2018-12-13 14:41:19 +0000 | [diff] [blame] | 477 | |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 478 | return next; |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 479 | } |
| 480 | |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 481 | struct vcpu *irq_lower(void) |
| 482 | { |
Andrew Scull | 9726c25 | 2019-01-23 13:44:19 +0000 | [diff] [blame] | 483 | /* |
| 484 | * Switch back to primary VM, interrupts will be handled there. |
| 485 | * |
| 486 | * If the VM has aborted, this vCPU will be aborted when the scheduler |
| 487 | * tries to run it again. This means the interrupt will not be delayed |
| 488 | * by the aborted VM. |
| 489 | * |
| 490 | * TODO: Only switch when the interrupt isn't for the current VM. |
| 491 | */ |
Andrew Scull | 33fecd3 | 2019-01-08 14:48:27 +0000 | [diff] [blame] | 492 | return api_preempt(current()); |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 493 | } |
| 494 | |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 495 | struct vcpu *fiq_lower(void) |
| 496 | { |
| 497 | return irq_lower(); |
| 498 | } |
| 499 | |
| 500 | struct vcpu *serr_lower(void) |
| 501 | { |
| 502 | dlog("SERR from lower\n"); |
Andrew Scull | 9726c25 | 2019-01-23 13:44:19 +0000 | [diff] [blame] | 503 | return api_abort(current()); |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 504 | } |
| 505 | |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 506 | /** |
| 507 | * Initialises a fault info structure. It assumes that an FnV bit exists at |
| 508 | * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of |
| 509 | * the ESR (the fault status code) are 010000; this is the case for both |
| 510 | * instruction and data aborts, but not necessarily for other exception reasons. |
| 511 | */ |
| 512 | static struct vcpu_fault_info fault_info_init(uintreg_t esr, |
Andrew Scull | d3cfaad | 2019-04-04 11:34:10 +0100 | [diff] [blame] | 513 | const struct vcpu *vcpu, int mode) |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 514 | { |
| 515 | uint32_t fsc = esr & 0x3f; |
| 516 | struct vcpu_fault_info r; |
| 517 | |
| 518 | r.mode = mode; |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 519 | r.pc = va_init(vcpu->regs.pc); |
| 520 | |
| 521 | /* |
| 522 | * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It |
| 523 | * indicates that we cannot rely on far_el2. |
| 524 | */ |
| 525 | if (fsc == 0x10 && esr & (1u << 10)) { |
| 526 | r.vaddr = va_init(0); |
| 527 | r.ipaddr = ipa_init(read_msr(hpfar_el2) << 8); |
| 528 | } else { |
| 529 | r.vaddr = va_init(read_msr(far_el2)); |
| 530 | r.ipaddr = ipa_init((read_msr(hpfar_el2) << 8) | |
| 531 | (read_msr(far_el2) & (PAGE_SIZE - 1))); |
| 532 | } |
| 533 | |
| 534 | return r; |
| 535 | } |
| 536 | |
Andrew Scull | 3740287 | 2018-10-24 14:23:06 +0100 | [diff] [blame] | 537 | struct vcpu *sync_lower_exception(uintreg_t esr) |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 538 | { |
Wedson Almeida Filho | 00df6c7 | 2018-10-18 11:19:24 +0100 | [diff] [blame] | 539 | struct vcpu *vcpu = current(); |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 540 | struct vcpu_fault_info info; |
Jose Marinho | 135dff3 | 2019-02-28 10:25:57 +0000 | [diff] [blame] | 541 | struct vcpu *new_vcpu; |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 542 | uintreg_t ec = GET_EC(esr); |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 543 | |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 544 | switch (ec) { |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 545 | case 0x01: /* EC = 000001, WFI or WFE. */ |
Andrew Walbran | 48196eb | 2019-03-04 14:56:24 +0000 | [diff] [blame] | 546 | /* Skip the instruction. */ |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 547 | vcpu->regs.pc += GET_NEXT_PC_INC(esr); |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 548 | /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */ |
Andrew Scull | 7364a8e | 2018-07-19 15:39:29 +0100 | [diff] [blame] | 549 | if (esr & 1) { |
Andrew Walbran | 48196eb | 2019-03-04 14:56:24 +0000 | [diff] [blame] | 550 | /* WFE */ |
| 551 | /* |
| 552 | * TODO: consider giving the scheduler more context, |
| 553 | * somehow. |
| 554 | */ |
Jose Marinho | 135dff3 | 2019-02-28 10:25:57 +0000 | [diff] [blame] | 555 | api_spci_yield(vcpu, &new_vcpu); |
| 556 | return new_vcpu; |
Andrew Scull | 7364a8e | 2018-07-19 15:39:29 +0100 | [diff] [blame] | 557 | } |
Andrew Walbran | 48196eb | 2019-03-04 14:56:24 +0000 | [diff] [blame] | 558 | /* WFI */ |
Andrew Scull | 9726c25 | 2019-01-23 13:44:19 +0000 | [diff] [blame] | 559 | return api_wait_for_interrupt(vcpu); |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 560 | |
| 561 | case 0x24: /* EC = 100100, Data abort. */ |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 562 | info = fault_info_init( |
Andrew Scull | d3cfaad | 2019-04-04 11:34:10 +0100 | [diff] [blame] | 563 | esr, vcpu, (esr & (1u << 6)) ? MM_MODE_W : MM_MODE_R); |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 564 | if (vcpu_handle_page_fault(vcpu, &info)) { |
| 565 | return NULL; |
| 566 | } |
Wedson Almeida Filho | 81568c4 | 2019-01-04 13:33:02 +0000 | [diff] [blame] | 567 | break; |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 568 | |
Wedson Almeida Filho | 2f94ec1 | 2018-07-26 16:00:48 +0100 | [diff] [blame] | 569 | case 0x20: /* EC = 100000, Instruction abort. */ |
Andrew Scull | d3cfaad | 2019-04-04 11:34:10 +0100 | [diff] [blame] | 570 | info = fault_info_init(esr, vcpu, MM_MODE_X); |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 571 | if (vcpu_handle_page_fault(vcpu, &info)) { |
| 572 | return NULL; |
| 573 | } |
Wedson Almeida Filho | 81568c4 | 2019-01-04 13:33:02 +0000 | [diff] [blame] | 574 | break; |
Wedson Almeida Filho | 2f94ec1 | 2018-07-26 16:00:48 +0100 | [diff] [blame] | 575 | |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 576 | case 0x16: /* EC = 010110, HVC instruction */ |
| 577 | return hvc_handler(vcpu); |
| 578 | |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 579 | case 0x17: /* EC = 010111, SMC instruction. */ { |
| 580 | uintreg_t smc_pc = vcpu->regs.pc; |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 581 | smc_res_t ret; |
Andrew Walbran | 3364565 | 2019-04-15 12:29:31 +0100 | [diff] [blame] | 582 | struct vcpu *next = NULL; |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 583 | |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 584 | if (!smc_handler(vcpu, &ret, &next)) { |
| 585 | /* TODO(b/132421503): handle SMC forward rejection */ |
Andrew Walbran | ac5b261 | 2019-07-12 16:44:19 +0100 | [diff] [blame] | 586 | dlog("Unsupported SMC call: %#x\n", vcpu->regs.r[0]); |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 587 | ret.res0 = SMCCC_ERROR_UNKNOWN; |
Wedson Almeida Filho | 03e767a | 2018-07-30 15:32:03 +0100 | [diff] [blame] | 588 | } |
| 589 | |
| 590 | /* Skip the SMC instruction. */ |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 591 | vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr); |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 592 | vcpu->regs.r[0] = ret.res0; |
| 593 | vcpu->regs.r[1] = ret.res1; |
| 594 | vcpu->regs.r[2] = ret.res2; |
| 595 | vcpu->regs.r[3] = ret.res3; |
Andrew Walbran | 3364565 | 2019-04-15 12:29:31 +0100 | [diff] [blame] | 596 | return next; |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 597 | } |
Wedson Almeida Filho | 03e767a | 2018-07-30 15:32:03 +0100 | [diff] [blame] | 598 | |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 599 | /* |
| 600 | * EC = 011000, MSR, MRS or System instruction execution that is not |
| 601 | * reported using EC 000000, 000001 or 000111. |
| 602 | */ |
| 603 | case 0x18: |
| 604 | /* |
| 605 | * NOTE: This should never be reached because it goes through a |
| 606 | * separate path handled by handle_system_register_access(). |
| 607 | */ |
| 608 | panic("Handled by handle_system_register_access()."); |
| 609 | |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 610 | default: |
Andrew Walbran | ac5b261 | 2019-07-12 16:44:19 +0100 | [diff] [blame] | 611 | dlog("Unknown lower sync exception pc=%#x, esr=%#x, " |
| 612 | "ec=%#x\n", |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 613 | vcpu->regs.pc, esr, ec); |
Andrew Scull | 9726c25 | 2019-01-23 13:44:19 +0000 | [diff] [blame] | 614 | break; |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 615 | } |
| 616 | |
Andrew Scull | 9726c25 | 2019-01-23 13:44:19 +0000 | [diff] [blame] | 617 | /* The exception wasn't handled so abort the VM. */ |
| 618 | return api_abort(vcpu); |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 619 | } |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 620 | |
| 621 | /** |
| 622 | * Handles EC = 011000, msr, mrs instruction traps. |
| 623 | * Returns non-null ONLY if the access failed and the vcpu is changing. |
| 624 | */ |
| 625 | struct vcpu *handle_system_register_access(uintreg_t esr) |
| 626 | { |
| 627 | struct vcpu *vcpu = current(); |
| 628 | spci_vm_id_t vm_id = vcpu->vm->id; |
| 629 | uintreg_t ec = GET_EC(esr); |
Fuad Tabba | ba8c44d | 2019-09-23 14:38:58 +0100 | [diff] [blame] | 630 | char *direction_str; |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 631 | |
| 632 | CHECK(ec == 0x18); |
| 633 | |
| 634 | /* |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame^] | 635 | * Handle accesses to debug and performance monitor registers. |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 636 | * Abort when encountering unhandled register accesses. |
| 637 | */ |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame^] | 638 | if (debug_el1_is_register_access(esr)) { |
| 639 | if (!debug_el1_process_access(vcpu, vm_id, esr)) { |
| 640 | goto fail; |
| 641 | } |
| 642 | } else if (perfmon_is_register_access(esr)) { |
| 643 | if (!perfmon_process_access(vcpu, vm_id, esr)) { |
| 644 | goto fail; |
| 645 | } |
| 646 | } else { |
| 647 | goto fail; |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 648 | } |
| 649 | |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame^] | 650 | /* Instruction was fulfilled. Skip it and run the next one. */ |
| 651 | vcpu->regs.pc += GET_NEXT_PC_INC(esr); |
| 652 | return NULL; |
| 653 | |
| 654 | fail: |
Fuad Tabba | ba8c44d | 2019-09-23 14:38:58 +0100 | [diff] [blame] | 655 | direction_str = ISS_IS_READ(esr) ? "read" : "write"; |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 656 | |
Fuad Tabba | ba8c44d | 2019-09-23 14:38:58 +0100 | [diff] [blame] | 657 | dlog("Unhandled system register %s: op0=%d, op1=%d, crn=%d, " |
| 658 | "crm=%d, op2=%d, rt=%d.\n", |
| 659 | direction_str, GET_ISS_OP0(esr), GET_ISS_OP1(esr), |
| 660 | GET_ISS_CRN(esr), GET_ISS_CRM(esr), GET_ISS_OP2(esr), |
| 661 | GET_ISS_RT(esr)); |
| 662 | |
| 663 | /* Abort if unable to fulfill the register access. */ |
| 664 | return api_abort(vcpu); |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 665 | } |