blob: 3ee2181870f691e43df01d95fdcffb5792424bf3 [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Andrew Scull18834872018-10-12 11:48:09 +01007 */
8
Andrew Scullc960c032018-10-24 15:13:35 +01009#include <stdnoreturn.h>
10
Andrew Walbran1f32e722019-06-07 17:57:26 +010011#include "hf/arch/barriers.h"
Andrew Scullc960c032018-10-24 15:13:35 +010012#include "hf/arch/init.h"
Olivier Deprez98ad2d22020-05-20 09:52:43 +020013#include "hf/arch/mmu.h"
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +010014#include "hf/arch/plat/ffa.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000015#include "hf/arch/plat/smc.h"
Andrew Scullc960c032018-10-24 15:13:35 +010016
Andrew Scull18c78fc2018-08-20 12:57:41 +010017#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010018#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010019#include "hf/cpu.h"
20#include "hf/dlog.h"
Andrew Walbranb5ab43c2020-04-30 11:32:54 +010021#include "hf/ffa.h"
J-Alvesb37fd082020-10-22 12:29:21 +010022#include "hf/ffa_internal.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010023#include "hf/panic.h"
Manish Pandeya5f39fb2020-09-11 09:47:11 +010024#include "hf/plat/interrupts.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010025#include "hf/vm.h"
26
Andrew Scullf35a5c92018-08-07 18:09:46 +010027#include "vmapi/hf/call.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010028
Fuad Tabbac76466d2019-09-06 10:42:12 +010029#include "debug_el1.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000030#include "feature_id.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010031#include "msr.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010032#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010033#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010034#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000035#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010036#include "sysregs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010037
Fuad Tabbac76466d2019-09-06 10:42:12 +010038/**
Olivier Deprez98ad2d22020-05-20 09:52:43 +020039 * Hypervisor Fault Address Register Non-Secure.
40 */
41#define HPFAR_EL2_NS (UINT64_C(0x1) << 63)
42
43/**
44 * Hypervisor Fault Address Register Faulting IPA.
45 */
46#define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0))
47
48/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010049 * Gets the value to increment for the next PC.
50 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
51 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000052#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010053
Fuad Tabbac76466d2019-09-06 10:42:12 +010054/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010055 * The Client ID field within X7 for an SMC64 call.
56 */
57#define CLIENT_ID_MASK UINT64_C(0xffff)
58
Daniel Boulbyefa381f2022-01-18 14:49:40 +000059/*
60 * Target function IDs for framework messages from the SPMD.
61 */
Olivier Deprezb76307d2022-06-09 17:17:45 +020062#define SPMD_FWK_MSG_BIT (UINT64_C(1) << 31)
Daniel Boulbyefa381f2022-01-18 14:49:40 +000063#define SPMD_FWK_MSG_FUNC_MASK UINT64_C(0xFF)
Olivier Depreza67ab882023-01-10 15:00:54 +010064#define SPMD_FWK_MSG_PSCI_REQ UINT8_C(0x0)
65#define SPMD_FWK_MSG_PSCI_RESP UINT8_C(0x2)
Daniel Boulbyefa381f2022-01-18 14:49:40 +000066#define SPMD_FWK_MSG_FFA_VERSION_REQ UINT8_C(0x8)
67#define SPMD_FWK_MSG_FFA_VERSION_RESP UINT8_C(0x9)
68
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010069/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010070 * Returns a reference to the currently executing vCPU.
71 */
Andrew Scullc960c032018-10-24 15:13:35 +010072static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000073{
Daniel Boulby3f784262021-09-27 13:02:54 +010074 // NOLINTNEXTLINE(performance-no-int-to-ptr)
Andrew Walbran3d84a262018-12-13 14:41:19 +000075 return (struct vcpu *)read_msr(tpidr_el2);
76}
77
Andrew Walbran1f8d4872018-12-20 11:21:32 +000078/**
79 * Saves the state of per-vCPU peripherals, such as the virtual timer, and
80 * informs the arch-independent sections that registers have been saved.
81 */
82void complete_saving_state(struct vcpu *vcpu)
83{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -080084 if (has_vhe_support()) {
85 vcpu->regs.peripherals.cntv_cval_el0 =
86 read_msr(MSR_CNTV_CVAL_EL02);
87 vcpu->regs.peripherals.cntv_ctl_el0 =
88 read_msr(MSR_CNTV_CTL_EL02);
89 } else {
90 vcpu->regs.peripherals.cntv_cval_el0 = read_msr(cntv_cval_el0);
91 vcpu->regs.peripherals.cntv_ctl_el0 = read_msr(cntv_ctl_el0);
92 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +000093
94 api_regs_state_saved(vcpu);
95
96 /*
97 * If switching away from the primary, copy the current EL0 virtual
98 * timer registers to the corresponding EL2 physical timer registers.
99 * This is used to emulate the virtual timer for the primary in case it
100 * should fire while the secondary is running.
101 */
102 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
103 /*
104 * Clear timer control register before copying compare value, to
105 * avoid a spurious timer interrupt. This could be a problem if
106 * the interrupt is configured as edge-triggered, as it would
107 * then be latched in.
108 */
109 write_msr(cnthp_ctl_el2, 0);
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800110
111 if (has_vhe_support()) {
112 write_msr(cnthp_cval_el2, read_msr(MSR_CNTV_CVAL_EL02));
113 write_msr(cnthp_ctl_el2, read_msr(MSR_CNTV_CTL_EL02));
114 } else {
115 write_msr(cnthp_cval_el2, read_msr(cntv_cval_el0));
116 write_msr(cnthp_ctl_el2, read_msr(cntv_ctl_el0));
117 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000118 }
119}
120
121/**
122 * Restores the state of per-vCPU peripherals, such as the virtual timer.
123 */
124void begin_restoring_state(struct vcpu *vcpu)
125{
126 /*
127 * Clear timer control register before restoring compare value, to avoid
128 * a spurious timer interrupt. This could be a problem if the interrupt
129 * is configured as edge-triggered, as it would then be latched in.
130 */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800131 if (has_vhe_support()) {
132 write_msr(MSR_CNTV_CTL_EL02, 0);
133 write_msr(MSR_CNTV_CVAL_EL02,
134 vcpu->regs.peripherals.cntv_cval_el0);
135 write_msr(MSR_CNTV_CTL_EL02,
136 vcpu->regs.peripherals.cntv_ctl_el0);
137 } else {
138 write_msr(cntv_ctl_el0, 0);
139 write_msr(cntv_cval_el0, vcpu->regs.peripherals.cntv_cval_el0);
140 write_msr(cntv_ctl_el0, vcpu->regs.peripherals.cntv_ctl_el0);
141 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000142
143 /*
144 * If we are switching (back) to the primary, disable the EL2 physical
145 * timer which was being used to emulate the EL0 virtual timer, as the
146 * virtual timer is now running for the primary again.
147 */
148 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
149 write_msr(cnthp_ctl_el2, 0);
150 write_msr(cnthp_cval_el2, 0);
151 }
152}
153
Andrew Walbran1f32e722019-06-07 17:57:26 +0100154/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100155 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
156 * current VMID.
157 */
158static void invalidate_vm_tlb(void)
159{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100160 /*
161 * Ensure that the last VTTBR write has taken effect so we invalidate
162 * the right set of TLB entries.
163 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100164 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100165
Andrew Walbran1f32e722019-06-07 17:57:26 +0100166 __asm__ volatile("tlbi vmalle1");
Andrew Walbrancff1f682019-07-04 14:52:45 +0100167
168 /*
169 * Ensure that no instructions are fetched for the VM until after the
170 * TLB invalidation has taken effect.
171 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100172 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100173
174 /*
175 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000176 * TLB invalidation has taken effect. Non-shareable is enough because
177 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100178 */
David Brazdil851948e2019-08-09 12:02:12 +0100179 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100180}
181
182/**
183 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
184 * the same VM which was run on the current pCPU.
185 *
186 * This is necessary because VMs may (contrary to the architecture
187 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
188 * workaround:
189 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
190 */
191void maybe_invalidate_tlb(struct vcpu *vcpu)
192{
193 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100194 ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100195
196 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
197 new_vcpu_index) {
198 /*
199 * The vCPU has changed since the last time this VM was run on
200 * this pCPU, so we need to invalidate the TLB.
201 */
202 invalidate_vm_tlb();
203
204 /* Record the fact that this vCPU is now running on this CPU. */
205 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
206 new_vcpu_index;
207 }
208}
209
David Brazdil768f69c2019-12-19 15:46:12 +0000210noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100211{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000212 (void)elr;
213 (void)spsr;
214
Fuad Tabbad1d67982020-01-08 11:28:29 +0000215 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100216}
217
David Brazdil768f69c2019-12-19 15:46:12 +0000218noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100219{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000220 (void)elr;
221 (void)spsr;
222
Fuad Tabbad1d67982020-01-08 11:28:29 +0000223 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000224}
225
David Brazdil768f69c2019-12-19 15:46:12 +0000226noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000227{
228 (void)elr;
229 (void)spsr;
230
Fuad Tabbad1d67982020-01-08 11:28:29 +0000231 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000232}
233
David Brazdil768f69c2019-12-19 15:46:12 +0000234noreturn void sync_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000235{
236 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000237 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000238
239 (void)spsr;
240
Fuad Tabbac76466d2019-09-06 10:42:12 +0100241 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000242 case EC_DATA_ABORT_SAME_EL:
Andrew Walbrane52006c2019-10-22 18:01:28 +0100243 if (!(esr & (1U << 10))) { /* Check FnV bit. */
Andrew Walbran17eebf92020-02-05 16:35:49 +0000244 dlog_error(
245 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
246 "far=%#x\n",
247 elr, esr, ec, read_msr(far_el2));
Andrew Scull7364a8e2018-07-19 15:39:29 +0100248 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000249 dlog_error(
250 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
251 "far=invalid\n",
252 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100253 }
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100254
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000255 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100256
257 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000258 dlog_error(
259 "Unknown current sync exception pc=%#x, esr=%#x, "
260 "ec=%#x\n",
261 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100262 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100263 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000264
Andrew Sculla9c172d2019-04-03 14:10:00 +0100265 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100266}
267
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100268/**
Andrew Walbran3d84a262018-12-13 14:41:19 +0000269 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
270 * arch_regs.
271 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000272static void set_virtual_irq(struct arch_regs *r, bool enable)
Andrew Walbran3d84a262018-12-13 14:41:19 +0000273{
274 if (enable) {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200275 r->hyp_state.hcr_el2 |= HCR_EL2_VI;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000276 } else {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200277 r->hyp_state.hcr_el2 &= ~HCR_EL2_VI;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000278 }
279}
280
281/**
282 * Sets or clears the VI bit in the HCR_EL2 register.
283 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000284static void set_virtual_irq_current(bool enable)
Andrew Walbran3d84a262018-12-13 14:41:19 +0000285{
Olivier Deprez6d408f92022-08-08 19:14:23 +0200286 struct vcpu *vcpu = current();
287 uintreg_t hcr_el2 = vcpu->regs.hyp_state.hcr_el2;
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000288
Andrew Walbran3d84a262018-12-13 14:41:19 +0000289 if (enable) {
290 hcr_el2 |= HCR_EL2_VI;
291 } else {
292 hcr_el2 &= ~HCR_EL2_VI;
293 }
Olivier Deprez6d408f92022-08-08 19:14:23 +0200294 vcpu->regs.hyp_state.hcr_el2 = hcr_el2;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000295}
296
Manish Pandey35e452f2021-02-18 21:36:34 +0000297/**
298 * Sets or clears the VF bit in the HCR_EL2 register saved in the given
299 * arch_regs.
300 */
301static void set_virtual_fiq(struct arch_regs *r, bool enable)
302{
303 if (enable) {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200304 r->hyp_state.hcr_el2 |= HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000305 } else {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200306 r->hyp_state.hcr_el2 &= ~HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000307 }
308}
309
310/**
311 * Sets or clears the VF bit in the HCR_EL2 register.
312 */
313static void set_virtual_fiq_current(bool enable)
314{
Olivier Deprez6d408f92022-08-08 19:14:23 +0200315 struct vcpu *vcpu = current();
316 uintreg_t hcr_el2 = vcpu->regs.hyp_state.hcr_el2;
Manish Pandey35e452f2021-02-18 21:36:34 +0000317
318 if (enable) {
319 hcr_el2 |= HCR_EL2_VF;
320 } else {
321 hcr_el2 &= ~HCR_EL2_VF;
322 }
Olivier Deprez6d408f92022-08-08 19:14:23 +0200323 vcpu->regs.hyp_state.hcr_el2 = hcr_el2;
Manish Pandey35e452f2021-02-18 21:36:34 +0000324}
325
J-Alvesb37fd082020-10-22 12:29:21 +0100326#if SECURE_WORLD == 1
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100327
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100328/**
329 * Handle special direct messages from SPMD to SPMC. For now related to power
330 * management only.
331 */
332static bool spmd_handler(struct ffa_value *args, struct vcpu *current)
333{
J-Alvesd6f4e142021-03-05 13:33:59 +0000334 ffa_vm_id_t sender = ffa_sender(*args);
335 ffa_vm_id_t receiver = ffa_receiver(*args);
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100336 ffa_vm_id_t current_vm_id = current->vm->id;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000337 uint32_t fwk_msg = ffa_fwk_msg(*args);
338 uint8_t fwk_msg_func_id = fwk_msg & SPMD_FWK_MSG_FUNC_MASK;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100339
340 /*
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000341 * Check if direct message request is originating from the SPMD,
342 * directed to the SPMC and the message is a framework message.
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100343 */
344 if (!(sender == HF_SPMD_VM_ID && receiver == HF_SPMC_VM_ID &&
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000345 current_vm_id == HF_OTHER_WORLD_ID) ||
346 (fwk_msg & SPMD_FWK_MSG_BIT) == 0) {
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100347 return false;
348 }
349
Olivier Depreza67ab882023-01-10 15:00:54 +0100350 /*
351 * The framework message is conveyed by EL3/SPMD to SPMC so the
352 * current VM id must match to the other world VM id.
353 */
354 CHECK(current->vm->id == HF_HYPERVISOR_VM_ID);
355
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000356 switch (fwk_msg_func_id) {
Olivier Depreza67ab882023-01-10 15:00:54 +0100357 case SPMD_FWK_MSG_PSCI_REQ: {
358 uint32_t psci_msg_response = PSCI_ERROR_NOT_SUPPORTED;
Olivier Deprez181074b2023-02-02 14:53:23 +0100359 struct vcpu *boot_vcpu = vcpu_get_boot_vcpu();
360 struct vm *vm = boot_vcpu->vm;
Olivier Deprez98f151e2023-01-10 15:08:54 +0100361 struct vcpu *vcpu;
362 struct vcpu_locked vcpu_locked;
Olivier Deprez181074b2023-02-02 14:53:23 +0100363
Olivier Depreza67ab882023-01-10 15:00:54 +0100364 /*
365 * TODO: the power management event reached the SPMC.
366 * In a later iteration, the power management event can
367 * be passed to the SP by resuming it.
368 */
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000369 switch (args->arg3) {
370 case PSCI_CPU_OFF: {
Olivier Depreza67ab882023-01-10 15:00:54 +0100371 dlog_verbose("cpu%u off notification!\n",
372 vcpu_index(vcpu));
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000373
Olivier Deprez98f151e2023-01-10 15:08:54 +0100374 if (vm_power_management_cpu_off_requested(vm) == true) {
375 /* Allow only S-EL1 MP SPs to reach here. */
376 CHECK(vm->el0_partition == false);
377 CHECK(vm->vcpu_count > 1);
378
379 vcpu = vm_get_vcpu(vm, vcpu_index(current));
380 vcpu_locked = vcpu_lock(vcpu);
381 vcpu->state = VCPU_STATE_OFF;
382 vcpu_unlock(&vcpu_locked);
383 cpu_off(vcpu->cpu);
384 }
385
Olivier Depreza67ab882023-01-10 15:00:54 +0100386 psci_msg_response = PSCI_RETURN_SUCCESS;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000387 break;
388 }
389 default:
Olivier Depreza67ab882023-01-10 15:00:54 +0100390 dlog_error(
391 "FF-A PSCI framework message not handled "
392 "%#x %#x %#x %#x\n",
393 args->func, args->arg1, args->arg2, args->arg3);
394 psci_msg_response = PSCI_ERROR_NOT_SUPPORTED;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000395 }
Olivier Depreza67ab882023-01-10 15:00:54 +0100396
397 *args = (struct ffa_value){
398 .func = FFA_MSG_SEND_DIRECT_RESP_32,
399 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
400 .arg2 = SPMD_FWK_MSG_BIT | SPMD_FWK_MSG_PSCI_RESP,
401 .arg3 = psci_msg_response};
402
403 return true;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000404 }
405 case SPMD_FWK_MSG_FFA_VERSION_REQ: {
406 struct ffa_value ret = api_ffa_version(current, args->arg3);
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100407 *args = (struct ffa_value){
408 .func = FFA_MSG_SEND_DIRECT_RESP_32,
409 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000410 /* Set bit 31 since this is a framework message. */
411 .arg2 = SPMD_FWK_MSG_BIT |
412 SPMD_FWK_MSG_FFA_VERSION_RESP,
413 .arg3 = ret.func};
Olivier Depreza67ab882023-01-10 15:00:54 +0100414 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100415 }
416 default:
Olivier Depreza67ab882023-01-10 15:00:54 +0100417 dlog_error("FF-A framework message not handled %#x\n",
418 args->arg2);
419
420 /*
421 * TODO: the framework message that was conveyed by a direct
422 * request is not handled although we still want to complete
423 * by a direct response. However, there is no defined error
424 * response to state that the message couldn't be handled.
425 * An alternative would be to return FFA_ERROR.
426 */
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000427 *args = (struct ffa_value){
428 .func = FFA_MSG_SEND_DIRECT_RESP_32,
429 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
430 /* Set bit 31 since this is a framework message. */
431 .arg2 = SPMD_FWK_MSG_BIT | fwk_msg_func_id};
Olivier Depreza67ab882023-01-10 15:00:54 +0100432
433 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100434 }
435
Olivier Depreza67ab882023-01-10 15:00:54 +0100436 /* Should not reach this point. */
437 assert(false);
438
439 return false;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100440}
441
J-Alvesb37fd082020-10-22 12:29:21 +0100442#endif
443
Andrew Scullae9962e2019-10-03 16:51:16 +0100444/**
445 * Checks whether to block an SMC being forwarded from a VM.
446 */
447static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100448{
Andrew Scullae9962e2019-10-03 16:51:16 +0100449 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100450
Andrew Scullae9962e2019-10-03 16:51:16 +0100451 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
452 if (func == vm->smc_whitelist.smcs[i]) {
453 return false;
454 }
455 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100456
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100457 dlog_notice("SMC %#010x attempted from VM %#x, blocked=%u\n", func,
Andrew Walbran17eebf92020-02-05 16:35:49 +0000458 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100459
460 /* Access is still allowed in permissive mode. */
461 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100462}
463
464/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100465 * Applies SMC access control according to manifest and forwards the call if
466 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100467 */
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100468static void smc_forwarder(const struct vm *vm, struct ffa_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100469{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100470 struct ffa_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000471 uint32_t client_id = vm->id;
472 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100473
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000474 if (smc_is_blocked(vm, args->func)) {
475 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100476 return;
477 }
478
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100479 /*
480 * Set the Client ID but keep the existing Secure OS ID and anything
481 * else (currently unspecified) that the client may have passed in the
482 * upper bits.
483 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000484 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000485 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
486 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100487
Andrew Scullae9962e2019-10-03 16:51:16 +0100488 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000489 * Preserve the value passed by the caller, rather than the generated
490 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100491 * may be in x7, but the SMCs that we are forwarding are legacy calls
492 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
493 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000494 ret.arg7 = arg7;
495
496 plat_smc_post_forward(*args, &ret);
497
498 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100499}
500
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200501/**
502 * In the normal world, ffa_handler is always called from the virtual FF-A
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100503 * instance (from a VM in EL1). In the secure world, ffa_handler may be called
504 * from the virtual (a secure partition in S-EL1) or physical FF-A instance
505 * (from the normal world via EL3). The function returns true when the call is
506 * handled. The *next pointer is updated to the next vCPU to run, which might be
507 * the 'other world' vCPU if the call originated from the virtual FF-A instance
508 * and has to be forwarded down to EL3, or left as is to resume the current
509 * vCPU.
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200510 */
511static bool ffa_handler(struct ffa_value *args, struct vcpu *current,
512 struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100513{
J-Alvesbc3de8b2020-12-07 14:32:04 +0000514 uint32_t func = args->func;
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000515
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100516 /*
517 * NOTE: When adding new methods to this handler update
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100518 * api_ffa_features accordingly.
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100519 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000520 switch (func) {
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100521 case FFA_VERSION_32:
Daniel Boulbybaeaf2e2021-12-09 11:42:36 +0000522 *args = api_ffa_version(current, args->arg1);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100523 return true;
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100524 case FFA_PARTITION_INFO_GET_32: {
525 struct ffa_uuid uuid;
526
527 ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4,
528 &uuid);
Daniel Boulbyb46cad12021-12-13 17:47:21 +0000529 *args = api_ffa_partition_info_get(current, &uuid, args->arg5);
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100530 return true;
531 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100532 case FFA_ID_GET_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200533 *args = api_ffa_id_get(current);
Andrew Walbrand230f662019-10-07 18:03:36 +0100534 return true;
Daniel Boulbyb2fb80e2021-02-03 15:09:23 +0000535 case FFA_SPM_ID_GET_32:
536 *args = api_ffa_spm_id_get();
537 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100538 case FFA_FEATURES_32:
539 *args = api_ffa_features(args->arg1);
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100540 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100541 case FFA_RX_RELEASE_32:
Federico Recanati7bef0b92022-03-17 14:56:22 +0100542 *args = api_ffa_rx_release(ffa_receiver(*args), current, next);
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000543 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000544 case FFA_RXTX_MAP_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100545 *args = api_ffa_rxtx_map(ipa_init(args->arg1),
546 ipa_init(args->arg2), args->arg3,
Federico Recanati9f1b6532022-04-14 13:15:28 +0200547 current);
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000548 return true;
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100549 case FFA_RXTX_UNMAP_32:
J-Alves70079932022-12-07 17:32:20 +0000550 *args = api_ffa_rxtx_unmap(ffa_vm_id(*args), current);
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100551 return true;
Federico Recanati644f0462022-03-17 12:04:00 +0100552 case FFA_RX_ACQUIRE_32:
553 *args = api_ffa_rx_acquire(ffa_receiver(*args), current);
554 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100555 case FFA_YIELD_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200556 *args = api_yield(current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100557 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100558 case FFA_MSG_SEND_32:
J-Alvesd6f4e142021-03-05 13:33:59 +0000559 *args = api_ffa_msg_send(ffa_sender(*args), ffa_receiver(*args),
Federico Recanati86f6cde2022-04-28 19:44:49 +0200560 ffa_msg_send_size(*args), current,
561 next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100562 return true;
Federico Recanati25053ee2022-03-14 15:01:53 +0100563 case FFA_MSG_SEND2_32:
564 *args = api_ffa_msg_send2(ffa_sender(*args),
565 ffa_msg_send2_flags(*args), current);
566 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100567 case FFA_MSG_WAIT_32:
Madhukar Pappireddy5522c672021-12-17 16:35:51 -0600568 *args = api_ffa_msg_wait(current, next, args);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100569 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100570 case FFA_MSG_POLL_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200571 *args = api_ffa_msg_recv(false, current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100572 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100573 case FFA_RUN_32:
574 *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200575 current, next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100576 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100577 case FFA_MEM_DONATE_32:
578 case FFA_MEM_LEND_32:
579 case FFA_MEM_SHARE_32:
580 *args = api_ffa_mem_send(func, args->arg1, args->arg2,
581 ipa_init(args->arg3), args->arg4,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200582 current);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000583 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100584 case FFA_MEM_RETRIEVE_REQ_32:
585 *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2,
586 ipa_init(args->arg3),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200587 args->arg4, current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000588 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100589 case FFA_MEM_RELINQUISH_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200590 *args = api_ffa_mem_relinquish(current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000591 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100592 case FFA_MEM_RECLAIM_32:
593 *args = api_ffa_mem_reclaim(
Andrew Walbran1bbe9402020-04-30 16:47:13 +0100594 ffa_assemble_handle(args->arg1, args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200595 current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000596 return true;
Andrew Walbranca808b12020-05-15 17:22:28 +0100597 case FFA_MEM_FRAG_RX_32:
598 *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3,
599 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200600 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100601 return true;
602 case FFA_MEM_FRAG_TX_32:
603 *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3,
604 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200605 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100606 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000607 case FFA_MSG_SEND_DIRECT_REQ_64:
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100608 case FFA_MSG_SEND_DIRECT_REQ_32: {
609#if SECURE_WORLD == 1
610 if (spmd_handler(args, current)) {
611 return true;
612 }
613#endif
J-Alvesd6f4e142021-03-05 13:33:59 +0000614 *args = api_ffa_msg_send_direct_req(ffa_sender(*args),
615 ffa_receiver(*args), *args,
616 current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000617 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100618 }
J-Alvesbc3de8b2020-12-07 14:32:04 +0000619 case FFA_MSG_SEND_DIRECT_RESP_64:
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000620 case FFA_MSG_SEND_DIRECT_RESP_32:
J-Alvesd6f4e142021-03-05 13:33:59 +0000621 *args = api_ffa_msg_send_direct_resp(ffa_sender(*args),
622 ffa_receiver(*args), *args,
623 current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000624 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000625 case FFA_SECONDARY_EP_REGISTER_64:
Olivier Deprezd614d322021-06-18 15:21:00 +0200626 /*
627 * DEN0077A FF-A v1.1 Beta0 section 18.3.2.1.1
628 * The callee must return NOT_SUPPORTED if this function is
629 * invoked by a caller that implements version v1.0 of
630 * the Framework.
631 */
Max Shvetsov40108e72020-08-27 12:39:50 +0100632 *args = api_ffa_secondary_ep_register(ipa_init(args->arg1),
633 current);
634 return true;
J-Alvesa0f317d2021-06-09 13:31:59 +0100635 case FFA_NOTIFICATION_BITMAP_CREATE_32:
636 *args = api_ffa_notification_bitmap_create(
637 (ffa_vm_id_t)args->arg1, (ffa_vcpu_count_t)args->arg2,
638 current);
639 return true;
640 case FFA_NOTIFICATION_BITMAP_DESTROY_32:
641 *args = api_ffa_notification_bitmap_destroy(
642 (ffa_vm_id_t)args->arg1, current);
643 return true;
J-Alvesc003a7a2021-03-18 13:06:53 +0000644 case FFA_NOTIFICATION_BIND_32:
645 *args = api_ffa_notification_update_bindings(
646 ffa_sender(*args), ffa_receiver(*args), args->arg2,
647 ffa_notifications_bitmap(args->arg3, args->arg4), true,
648 current);
649 return true;
650 case FFA_NOTIFICATION_UNBIND_32:
651 *args = api_ffa_notification_update_bindings(
652 ffa_sender(*args), ffa_receiver(*args), 0,
653 ffa_notifications_bitmap(args->arg3, args->arg4), false,
654 current);
655 return true;
Raghu Krishnamurthyea6d25f2021-09-14 15:27:06 -0700656 case FFA_MEM_PERM_SET_32:
657 case FFA_MEM_PERM_SET_64:
658 *args = api_ffa_mem_perm_set(va_init(args->arg1), args->arg2,
659 args->arg3, current);
660 return true;
661 case FFA_MEM_PERM_GET_32:
662 case FFA_MEM_PERM_GET_64:
663 *args = api_ffa_mem_perm_get(va_init(args->arg1), current);
664 return true;
J-Alvesaa79c012021-07-09 14:29:45 +0100665 case FFA_NOTIFICATION_SET_32:
666 *args = api_ffa_notification_set(
667 ffa_sender(*args), ffa_receiver(*args), args->arg2,
668 ffa_notifications_bitmap(args->arg3, args->arg4),
669 current);
670 return true;
671 case FFA_NOTIFICATION_GET_32:
672 *args = api_ffa_notification_get(
J-Alvesbe6e3032021-11-30 14:54:12 +0000673 ffa_receiver(*args), ffa_notifications_get_vcpu(*args),
674 args->arg2, current);
J-Alvesaa79c012021-07-09 14:29:45 +0100675 return true;
J-Alvesc8e8a222021-06-08 17:33:52 +0100676 case FFA_NOTIFICATION_INFO_GET_64:
677 *args = api_ffa_notification_info_get(current);
678 return true;
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500679 case FFA_INTERRUPT_32:
Madhukar Pappireddydc0c8012022-06-21 15:23:14 -0500680 *args = plat_ffa_handle_secure_interrupt(current, next, true);
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500681 return true;
Maksims Svecovs71b76702022-05-20 15:32:58 +0100682 case FFA_CONSOLE_LOG_32:
683 case FFA_CONSOLE_LOG_64:
684 *args = api_ffa_console_log(*args, current);
685 return true;
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100686 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100687
688 return false;
689}
690
691/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000692 * Set or clear VI/VF bits according to pending interrupts.
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100693 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000694static void vcpu_update_virtual_interrupts(struct vcpu *next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100695{
Manish Pandey35e452f2021-02-18 21:36:34 +0000696 struct vcpu_locked vcpu_locked;
697
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100698 if (next == NULL) {
Raghu Krishnamurthydce438c2021-02-28 15:01:03 -0800699 if (current()->vm->el0_partition) {
700 return;
701 }
702
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100703 /*
704 * Not switching vCPUs, set the bit for the current vCPU
705 * directly in the register.
706 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000707 vcpu_locked = vcpu_lock(current());
708 set_virtual_irq_current(
709 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
710 set_virtual_fiq_current(
711 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
712 vcpu_unlock(&vcpu_locked);
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100713 } else if (vm_id_is_current_world(next->vm->id)) {
Raghu Krishnamurthydce438c2021-02-28 15:01:03 -0800714 if (next->vm->el0_partition) {
715 return;
716 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100717 /*
718 * About to switch vCPUs, set the bit for the vCPU to which we
719 * are switching in the saved copy of the register.
720 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000721
722 vcpu_locked = vcpu_lock(next);
723 set_virtual_irq(&next->regs,
724 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
725 set_virtual_fiq(&next->regs,
726 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
727 vcpu_unlock(&vcpu_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100728 }
729}
730
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100731/**
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100732 * Handles PSCI and FF-A calls and writes the return value back to the registers
733 * of the vCPU. This is shared between smc_handler and hvc_handler.
734 *
735 * Returns true if the call was handled.
736 */
737static bool hvc_smc_handler(struct ffa_value args, struct vcpu *vcpu,
738 struct vcpu **next)
739{
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100740 /* Do not expect PSCI calls emitted from within the secure world. */
741#if SECURE_WORLD == 0
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100742 if (psci_handler(vcpu, args.func, args.arg1, args.arg2, args.arg3,
743 &vcpu->regs.r[0], next)) {
744 return true;
745 }
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100746#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100747
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100748 if (ffa_handler(&args, vcpu, next)) {
J-Alves13394022021-06-30 13:48:49 +0100749#if SECURE_WORLD == 1
750 /*
751 * If giving back execution to the NWd, check if the Schedule
Olivier Deprez618c8fc2022-05-30 15:27:49 +0200752 * Receiver Interrupt has been delayed, and trigger it on
753 * current core if so.
J-Alves13394022021-06-30 13:48:49 +0100754 */
755 if ((*next != NULL && (*next)->vm->id == HF_OTHER_WORLD_ID) ||
756 (*next == NULL && vcpu->vm->id == HF_OTHER_WORLD_ID)) {
757 plat_ffa_sri_trigger_if_delayed(vcpu->cpu);
758 }
759#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100760 arch_regs_set_retval(&vcpu->regs, args);
Manish Pandey35e452f2021-02-18 21:36:34 +0000761 vcpu_update_virtual_interrupts(*next);
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100762 return true;
763 }
764
765 return false;
766}
767
768/**
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100769 * Processes SMC instruction calls.
770 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000771static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100772{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100773 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000774 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100775
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100776 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000777 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100778 }
779
Andrew Walbran85c37662019-12-05 16:29:33 +0000780 switch (args.func & ~SMCCC_CONVENTION_MASK) {
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100781 case HF_DEBUG_LOG:
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000782 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000783 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100784 }
785
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000786 smc_forwarder(vcpu->vm, &args);
787 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000788 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100789}
790
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100791#if SECURE_WORLD == 1
792
793/**
794 * Called from other_world_loop return from SMC.
795 * Processes SMC calls originating from the NWd.
796 */
797struct vcpu *smc_handler_from_nwd(struct vcpu *vcpu)
798{
799 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
800 struct vcpu *next = NULL;
801
802 if (hvc_smc_handler(args, vcpu, &next)) {
803 return next;
804 }
805
806 /*
807 * If the SMC emitted by the normal world is not handled in the secure
808 * world then return an error stating such ABI is not supported. Only
809 * FF-A calls are supported. We cannot return SMCCC_ERROR_UNKNOWN
810 * directly because the SPMD smc handler would not recognize it as a
811 * standard FF-A call returning from the SPMC.
812 */
813 arch_regs_set_retval(&vcpu->regs, ffa_error(FFA_NOT_SUPPORTED));
814
815 return NULL;
816}
817
818#endif
819
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000820/*
821 * Exception vector offsets.
822 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
823 */
824
825/**
826 * Offset for synchronous exceptions at current EL with SPx.
827 */
828#define OFFSET_CURRENT_SPX UINT64_C(0x200)
829
830/**
831 * Offset for synchronous exceptions at lower EL using AArch64.
832 */
833#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
834
835/**
836 * Offset for synchronous exceptions at lower EL using AArch32.
837 */
838#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
839
840/**
841 * Returns the address for the exception handler at EL1.
842 */
843static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
844{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800845 uintreg_t base_addr = has_vhe_support() ? read_msr(MSR_VBAR_EL12)
846 : read_msr(vbar_el1);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000847 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
848 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
849
850 if (pe_mode == PSR_PE_MODE_EL0T) {
851 if (is_arch32) {
852 base_addr += OFFSET_LOWER_EL_32;
853 } else {
854 base_addr += OFFSET_LOWER_EL_64;
855 }
856 } else {
857 CHECK(!is_arch32);
858 base_addr += OFFSET_CURRENT_SPX;
859 }
860
861 return base_addr;
862}
863
864/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000865 * Injects an exception with the specified Exception Syndrom Register value into
866 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000867 *
868 * NOTE: This function assumes that the lazy registers haven't been saved, and
869 * writes to the lazy registers of the CPU directly instead of the vCPU.
870 */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100871static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value,
872 uintreg_t far_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000873{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000874 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000875
876 /* Update the CPU state to inject the exception. */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800877 if (has_vhe_support()) {
878 write_msr(MSR_ESR_EL12, esr_el1_value);
879 write_msr(MSR_FAR_EL12, far_el1_value);
880 write_msr(MSR_ELR_EL12, vcpu->regs.pc);
881 write_msr(MSR_SPSR_EL12, vcpu->regs.spsr);
882 } else {
883 write_msr(esr_el1, esr_el1_value);
884 write_msr(far_el1, far_el1_value);
885 write_msr(elr_el1, vcpu->regs.pc);
886 write_msr(spsr_el1, vcpu->regs.spsr);
887 }
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000888
889 /*
890 * Mask (disable) interrupts and run in EL1h mode.
891 * EL1h mode is used because by default, taking an exception selects the
892 * stack pointer for the target Exception level. The software can change
893 * that later in the handler if needed.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000894 */
895 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
896
897 /* Transfer control to the exception hander. */
898 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000899}
900
901/**
902 * Injects a Data Abort exception (same exception level).
903 */
904static void inject_el1_data_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100905 uintreg_t esr_el2,
906 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000907{
908 /*
909 * ISS encoding remains the same, but the EC is changed to reflect
910 * where the exception came from.
911 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
912 */
913 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
914 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
915
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100916 dlog_notice("Injecting Data Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000917 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000918
Fuad Tabbac3847c72020-08-11 09:32:25 +0100919 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000920}
921
922/**
923 * Injects a Data Abort exception (same exception level).
924 */
925static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100926 uintreg_t esr_el2,
927 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000928{
929 /*
930 * ISS encoding remains the same, but the EC is changed to reflect
931 * where the exception came from.
932 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
933 */
934 uintreg_t esr_el1_value =
935 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
936 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
937
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100938 dlog_notice("Injecting Instruction Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000939 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000940
Fuad Tabbac3847c72020-08-11 09:32:25 +0100941 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000942}
943
944/**
945 * Injects an exception with an unknown reason into the EL1.
946 */
947static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
948{
949 uintreg_t esr_el1_value =
950 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
Fuad Tabbac3847c72020-08-11 09:32:25 +0100951
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200952 dlog_notice("Injecting Unknown Reason exception into VM %#x.\n",
953 vcpu->vm->id);
954
Fuad Tabbac3847c72020-08-11 09:32:25 +0100955 /*
956 * The value of the far_el2 register is UNKNOWN in this case,
957 * therefore, don't propagate it to avoid leaking sensitive information.
958 */
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200959 inject_el1_exception(vcpu, esr_el1_value, 0);
960}
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000961
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200962/**
963 * Injects an exception because of a system register trap.
964 */
965static void inject_el1_sysreg_trap_exception(struct vcpu *vcpu,
966 uintreg_t esr_el2)
967{
968 char *direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
969
Andrew Walbran17eebf92020-02-05 16:35:49 +0000970 dlog_notice(
971 "Trapped access to system register %s: op0=%d, op1=%d, crn=%d, "
972 "crm=%d, op2=%d, rt=%d.\n",
973 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
974 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
975 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000976
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200977 inject_el1_unknown_exception(vcpu, esr_el2);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000978}
979
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100980static struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100981{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100982 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran59182d52019-09-23 17:55:39 +0100983 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100984
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100985 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +0100986 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100987 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +0100988
Andrew Walbran7f920af2019-09-03 17:09:30 +0100989 switch (args.func) {
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000990 case HF_MAILBOX_WRITABLE_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100991 vcpu->regs.r[0] = api_mailbox_writable_get(vcpu);
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000992 break;
993
994 case HF_MAILBOX_WAITER_GET:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100995 vcpu->regs.r[0] = api_mailbox_waiter_get(args.arg1, vcpu);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100996 break;
997
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000998 case HF_INTERRUPT_ENABLE:
Manish Pandey35e452f2021-02-18 21:36:34 +0000999 vcpu->regs.r[0] = api_interrupt_enable(args.arg1, args.arg2,
1000 args.arg3, vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +00001001 break;
1002
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +00001003 case HF_INTERRUPT_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +01001004 vcpu->regs.r[0] = api_interrupt_get(vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +00001005 break;
1006
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +00001007 case HF_INTERRUPT_INJECT:
Andrew Walbran7f920af2019-09-03 17:09:30 +01001008 vcpu->regs.r[0] = api_interrupt_inject(args.arg1, args.arg2,
1009 args.arg3, vcpu, &next);
Andrew Walbran318f5732018-11-20 16:23:42 +00001010 break;
1011
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +01001012 case HF_DEBUG_LOG:
Andrew Walbran7f920af2019-09-03 17:09:30 +01001013 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +01001014 break;
1015
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001016#if SECURE_WORLD == 1
1017 case HF_INTERRUPT_DEACTIVATE:
1018 vcpu->regs.r[0] = plat_ffa_interrupt_deactivate(
1019 args.arg1, args.arg2, vcpu);
1020 break;
1021#endif
1022
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001023 default:
Andrew Walbran59182d52019-09-23 17:55:39 +01001024 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001025 }
1026
Manish Pandey35e452f2021-02-18 21:36:34 +00001027 vcpu_update_virtual_interrupts(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +00001028
Andrew Walbran59182d52019-09-23 17:55:39 +01001029 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001030}
1031
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001032struct vcpu *irq_lower(void)
1033{
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001034#if SECURE_WORLD == 1
1035 struct vcpu *next = NULL;
1036
Madhukar Pappireddydc0c8012022-06-21 15:23:14 -05001037 plat_ffa_handle_secure_interrupt(current(), &next, false);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001038
1039 /*
1040 * Since we are in interrupt context, set the bit for the
1041 * next vCPU directly in the register.
1042 */
1043 vcpu_update_virtual_interrupts(next);
1044
1045 return next;
1046#else
Andrew Scull9726c252019-01-23 13:44:19 +00001047 /*
1048 * Switch back to primary VM, interrupts will be handled there.
1049 *
1050 * If the VM has aborted, this vCPU will be aborted when the scheduler
1051 * tries to run it again. This means the interrupt will not be delayed
1052 * by the aborted VM.
1053 *
1054 * TODO: Only switch when the interrupt isn't for the current VM.
1055 */
Andrew Scull33fecd32019-01-08 14:48:27 +00001056 return api_preempt(current());
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001057#endif
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001058}
1059
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001060struct vcpu *fiq_lower(void)
1061{
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001062#if SECURE_WORLD == 1
1063 struct vcpu_locked current_locked;
1064 struct vcpu *current_vcpu = current();
Daniel Boulby4dd3f532021-09-21 09:57:08 +01001065 int64_t ret;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001066
Madhukar Pappireddyc40f55f2022-06-22 11:00:41 -05001067 assert(current_vcpu->vm->ns_interrupts_action != NS_ACTION_QUEUED);
1068
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +01001069 if (plat_ffa_vm_managed_exit_supported(current_vcpu->vm)) {
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001070 uint8_t pmr = plat_interrupts_get_priority_mask();
1071
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001072 /* Mask all interrupts */
1073 plat_interrupts_set_priority_mask(0x0);
1074
1075 current_locked = vcpu_lock(current_vcpu);
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001076 current_vcpu->priority_mask = pmr;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001077 ret = api_interrupt_inject_locked(current_locked,
1078 HF_MANAGED_EXIT_INTID,
1079 current_vcpu, NULL);
1080 if (ret != 0) {
1081 panic("Failed to inject managed exit interrupt\n");
1082 }
1083
1084 /* Entering managed exit sequence. */
1085 current_vcpu->processing_managed_exit = true;
1086
1087 vcpu_unlock(&current_locked);
1088
1089 /*
1090 * Since we are in interrupt context, set the bit for the
1091 * current vCPU directly in the register.
1092 */
1093 vcpu_update_virtual_interrupts(NULL);
1094
1095 /* Resume current vCPU. */
1096 return NULL;
1097 }
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001098
Madhukar Pappireddyd46c06e2022-06-21 18:14:52 -05001099 /*
1100 * Unwind Normal World Scheduled Call chain in response to NS
1101 * Interrupt.
1102 */
1103 return plat_ffa_unwind_nwd_call_chain_interrupt(current_vcpu);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001104#else
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001105 return irq_lower();
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001106#endif
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001107}
1108
Fuad Tabbad1d67982020-01-08 11:28:29 +00001109noreturn struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001110{
Fuad Tabbad1d67982020-01-08 11:28:29 +00001111 /*
1112 * SError exceptions should be isolated and handled by the responsible
1113 * VM/exception level. Getting here indicates a bug, that isolation is
1114 * not working, or a processor that does not support ARMv8.2-IESB, in
1115 * which case Hafnium routes SError exceptions to EL2 (here).
1116 */
1117 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001118}
1119
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001120/**
1121 * Initialises a fault info structure. It assumes that an FnV bit exists at
1122 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
1123 * the ESR (the fault status code) are 010000; this is the case for both
1124 * instruction and data aborts, but not necessarily for other exception reasons.
1125 */
1126static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +01001127 const struct vcpu *vcpu,
1128 uint32_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001129{
1130 uint32_t fsc = esr & 0x3f;
1131 struct vcpu_fault_info r;
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001132 uint64_t hpfar_el2_val;
1133 uint64_t hpfar_el2_fipa;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001134
1135 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001136 r.pc = va_init(vcpu->regs.pc);
1137
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001138 /* Get Hypervisor IPA Fault Address value. */
1139 hpfar_el2_val = read_msr(hpfar_el2);
1140
1141 /* Extract Faulting IPA. */
1142 hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8;
1143
1144#if SECURE_WORLD == 1
1145
1146 /**
1147 * Determine if faulting IPA targets NS space.
1148 * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if
1149 * the faulting Stage-1 address output is a secure or non-secure IPA.
1150 */
1151 if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) {
1152 r.mode |= MM_MODE_NS;
1153 }
1154
1155#endif
1156
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001157 /*
1158 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
1159 * indicates that we cannot rely on far_el2.
1160 */
Andrew Walbrane52006c2019-10-22 18:01:28 +01001161 if (fsc == 0x10 && esr & (1U << 10)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001162 r.vaddr = va_init(0);
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001163 r.ipaddr = ipa_init(hpfar_el2_fipa);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001164 } else {
1165 r.vaddr = va_init(read_msr(far_el2));
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001166 r.ipaddr = ipa_init(hpfar_el2_fipa |
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001167 (read_msr(far_el2) & (PAGE_SIZE - 1)));
1168 }
1169
1170 return r;
1171}
1172
Fuad Tabbac3847c72020-08-11 09:32:25 +01001173struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001174{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +01001175 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001176 struct vcpu_fault_info info;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001177 struct vcpu *new_vcpu = NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001178 uintreg_t ec = GET_ESR_EC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001179 bool is_el0_partition = vcpu->vm->el0_partition;
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001180 bool resume = false;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001181
Fuad Tabbac76466d2019-09-06 10:42:12 +01001182 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001183 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +00001184 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001185 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001186
1187 /*
1188 * For EL0 partitions, treat both WFI and WFE the same way so
1189 * that FFA_RUN can be called on the partition to resume it. If
1190 * we treat WFI using api_wait_for_interrupt, the VCPU will be
1191 * in blocked waiting for interrupt but we cannot inject
1192 * interrupts into EL0 partitions.
1193 */
1194 if (is_el0_partition) {
1195 api_yield(vcpu, &new_vcpu);
1196 return new_vcpu;
1197 }
1198
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001199 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +01001200 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +00001201 /* WFE */
1202 /*
1203 * TODO: consider giving the scheduler more context,
1204 * somehow.
1205 */
Andrew Walbran16075b62019-09-03 17:11:07 +01001206 api_yield(vcpu, &new_vcpu);
Jose Marinho135dff32019-02-28 10:25:57 +00001207 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +01001208 }
Andrew Walbran48196eb2019-03-04 14:56:24 +00001209 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +00001210 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001211
Fuad Tabbab86325a2020-01-10 13:38:15 +00001212 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001213 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +01001214 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001215
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001216 resume = vcpu_handle_page_fault(vcpu, &info);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001217 if (is_el0_partition) {
1218 dlog_warning("Data abort on EL0 partition\n");
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001219 /*
1220 * Abort EL0 context if we should not resume the
1221 * context, or it is an alignment fault.
1222 * vcpu_handle_page_fault() only checks the mode of the
1223 * page in an architecture agnostic way but alignment
1224 * faults on aarch64 can happen on a correctly mapped
1225 * page.
1226 */
1227 if (!resume || ((esr & 0x3f) == 0x21)) {
1228 return api_abort(vcpu);
1229 }
1230 }
1231
1232 if (resume) {
1233 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001234 }
1235
Fuad Tabbab86325a2020-01-10 13:38:15 +00001236 /* Inform the EL1 of the data abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001237 inject_el1_data_abort_exception(vcpu, esr, far);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001238
Fuad Tabbab86325a2020-01-10 13:38:15 +00001239 /* Schedule the same VM to continue running. */
1240 return NULL;
1241
1242 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +01001243 info = fault_info_init(esr, vcpu, MM_MODE_X);
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001244
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001245 if (vcpu_handle_page_fault(vcpu, &info)) {
1246 return NULL;
1247 }
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001248
1249 if (is_el0_partition) {
1250 dlog_warning("Instruction abort on EL0 partition\n");
1251 return api_abort(vcpu);
1252 }
1253
Fuad Tabbab86325a2020-01-10 13:38:15 +00001254 /* Inform the EL1 of the instruction abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001255 inject_el1_instruction_abort_exception(vcpu, esr, far);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +01001256
Fuad Tabbab86325a2020-01-10 13:38:15 +00001257 /* Schedule the same VM to continue running. */
1258 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001259 case EC_SVC:
1260 CHECK(is_el0_partition);
1261 return hvc_handler(vcpu);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001262 case EC_HVC:
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001263 if (is_el0_partition) {
1264 dlog_warning("Unexpected HVC Trap on EL0 partition\n");
1265 return api_abort(vcpu);
1266 }
Andrew Walbran59182d52019-09-23 17:55:39 +01001267 return hvc_handler(vcpu);
1268
Fuad Tabbab86325a2020-01-10 13:38:15 +00001269 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +01001270 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001271 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001272
1273 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001274 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001275
Andrew Walbran33645652019-04-15 12:29:31 +01001276 return next;
Andrew Scullc960c032018-10-24 15:13:35 +01001277 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001278
Fuad Tabbab86325a2020-01-10 13:38:15 +00001279 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +01001280 /*
1281 * NOTE: This should never be reached because it goes through a
1282 * separate path handled by handle_system_register_access().
1283 */
1284 panic("Handled by handle_system_register_access().");
1285
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001286 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +00001287 dlog_notice(
1288 "Unknown lower sync exception pc=%#x, esr=%#x, "
1289 "ec=%#x\n",
1290 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +00001291 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001292 }
1293
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001294 if (is_el0_partition) {
1295 return api_abort(vcpu);
1296 }
1297
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001298 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001299 * The exception wasn't handled. Inject to the VM to give it chance to
1300 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001301 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001302 inject_el1_unknown_exception(vcpu, esr);
1303
1304 /* Schedule the same VM to continue running. */
1305 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001306}
1307
Fuad Tabbac76466d2019-09-06 10:42:12 +01001308/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +00001309 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +00001310 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001311 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001312void handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +01001313{
1314 struct vcpu *vcpu = current();
Andrew Walbranb5ab43c2020-04-30 11:32:54 +01001315 ffa_vm_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001316 uintreg_t ec = GET_ESR_EC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001317
Fuad Tabbab86325a2020-01-10 13:38:15 +00001318 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001319 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001320 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001321 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001322 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001323 if (debug_el1_is_register_access(esr_el2)) {
1324 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001325 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001326 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001327 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001328 } else if (perfmon_is_register_access(esr_el2)) {
1329 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001330 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001331 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001332 }
Fuad Tabba77a4b012019-11-15 12:13:08 +00001333 } else if (feature_id_is_register_access(esr_el2)) {
1334 if (!feature_id_process_access(vcpu, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001335 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001336 return;
Fuad Tabba77a4b012019-11-15 12:13:08 +00001337 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001338 } else {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001339 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001340 return;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001341 }
1342
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001343 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001344 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001345}