blob: 13ab1eb6d4d25b9c1eb0a81485267a2e1a42ea85 [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Andrew Scull18834872018-10-12 11:48:09 +01007 */
8
Andrew Scullc960c032018-10-24 15:13:35 +01009#include <stdnoreturn.h>
10
Andrew Walbran1f32e722019-06-07 17:57:26 +010011#include "hf/arch/barriers.h"
Andrew Scullc960c032018-10-24 15:13:35 +010012#include "hf/arch/init.h"
Olivier Deprez98ad2d22020-05-20 09:52:43 +020013#include "hf/arch/mmu.h"
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +010014#include "hf/arch/plat/ffa.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000015#include "hf/arch/plat/smc.h"
Andrew Scullc960c032018-10-24 15:13:35 +010016
Andrew Scull18c78fc2018-08-20 12:57:41 +010017#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010018#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010019#include "hf/cpu.h"
20#include "hf/dlog.h"
Andrew Walbranb5ab43c2020-04-30 11:32:54 +010021#include "hf/ffa.h"
J-Alvesb37fd082020-10-22 12:29:21 +010022#include "hf/ffa_internal.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010023#include "hf/panic.h"
Manish Pandeya5f39fb2020-09-11 09:47:11 +010024#include "hf/plat/interrupts.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010025#include "hf/vm.h"
26
Andrew Scullf35a5c92018-08-07 18:09:46 +010027#include "vmapi/hf/call.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010028
Fuad Tabbac76466d2019-09-06 10:42:12 +010029#include "debug_el1.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000030#include "feature_id.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010031#include "msr.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010032#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010033#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010034#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000035#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010036#include "sysregs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010037
Fuad Tabbac76466d2019-09-06 10:42:12 +010038/**
Olivier Deprez98ad2d22020-05-20 09:52:43 +020039 * Hypervisor Fault Address Register Non-Secure.
40 */
41#define HPFAR_EL2_NS (UINT64_C(0x1) << 63)
42
43/**
44 * Hypervisor Fault Address Register Faulting IPA.
45 */
46#define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0))
47
48/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010049 * Gets the value to increment for the next PC.
50 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
51 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000052#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010053
Fuad Tabbac76466d2019-09-06 10:42:12 +010054/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010055 * The Client ID field within X7 for an SMC64 call.
56 */
57#define CLIENT_ID_MASK UINT64_C(0xffff)
58
Daniel Boulbyefa381f2022-01-18 14:49:40 +000059/*
60 * Target function IDs for framework messages from the SPMD.
61 */
Olivier Deprezb76307d2022-06-09 17:17:45 +020062#define SPMD_FWK_MSG_BIT (UINT64_C(1) << 31)
Daniel Boulbyefa381f2022-01-18 14:49:40 +000063#define SPMD_FWK_MSG_FUNC_MASK UINT64_C(0xFF)
64#define SPMD_FWK_MSG_PSCI UINT8_C(0)
65#define SPMD_FWK_MSG_FFA_VERSION_REQ UINT8_C(0x8)
66#define SPMD_FWK_MSG_FFA_VERSION_RESP UINT8_C(0x9)
67
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010068/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010069 * Returns a reference to the currently executing vCPU.
70 */
Andrew Scullc960c032018-10-24 15:13:35 +010071static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000072{
Daniel Boulby3f784262021-09-27 13:02:54 +010073 // NOLINTNEXTLINE(performance-no-int-to-ptr)
Andrew Walbran3d84a262018-12-13 14:41:19 +000074 return (struct vcpu *)read_msr(tpidr_el2);
75}
76
Andrew Walbran1f8d4872018-12-20 11:21:32 +000077/**
78 * Saves the state of per-vCPU peripherals, such as the virtual timer, and
79 * informs the arch-independent sections that registers have been saved.
80 */
81void complete_saving_state(struct vcpu *vcpu)
82{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -080083 if (has_vhe_support()) {
84 vcpu->regs.peripherals.cntv_cval_el0 =
85 read_msr(MSR_CNTV_CVAL_EL02);
86 vcpu->regs.peripherals.cntv_ctl_el0 =
87 read_msr(MSR_CNTV_CTL_EL02);
88 } else {
89 vcpu->regs.peripherals.cntv_cval_el0 = read_msr(cntv_cval_el0);
90 vcpu->regs.peripherals.cntv_ctl_el0 = read_msr(cntv_ctl_el0);
91 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +000092
93 api_regs_state_saved(vcpu);
94
95 /*
96 * If switching away from the primary, copy the current EL0 virtual
97 * timer registers to the corresponding EL2 physical timer registers.
98 * This is used to emulate the virtual timer for the primary in case it
99 * should fire while the secondary is running.
100 */
101 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
102 /*
103 * Clear timer control register before copying compare value, to
104 * avoid a spurious timer interrupt. This could be a problem if
105 * the interrupt is configured as edge-triggered, as it would
106 * then be latched in.
107 */
108 write_msr(cnthp_ctl_el2, 0);
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800109
110 if (has_vhe_support()) {
111 write_msr(cnthp_cval_el2, read_msr(MSR_CNTV_CVAL_EL02));
112 write_msr(cnthp_ctl_el2, read_msr(MSR_CNTV_CTL_EL02));
113 } else {
114 write_msr(cnthp_cval_el2, read_msr(cntv_cval_el0));
115 write_msr(cnthp_ctl_el2, read_msr(cntv_ctl_el0));
116 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000117 }
118}
119
120/**
121 * Restores the state of per-vCPU peripherals, such as the virtual timer.
122 */
123void begin_restoring_state(struct vcpu *vcpu)
124{
125 /*
126 * Clear timer control register before restoring compare value, to avoid
127 * a spurious timer interrupt. This could be a problem if the interrupt
128 * is configured as edge-triggered, as it would then be latched in.
129 */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800130 if (has_vhe_support()) {
131 write_msr(MSR_CNTV_CTL_EL02, 0);
132 write_msr(MSR_CNTV_CVAL_EL02,
133 vcpu->regs.peripherals.cntv_cval_el0);
134 write_msr(MSR_CNTV_CTL_EL02,
135 vcpu->regs.peripherals.cntv_ctl_el0);
136 } else {
137 write_msr(cntv_ctl_el0, 0);
138 write_msr(cntv_cval_el0, vcpu->regs.peripherals.cntv_cval_el0);
139 write_msr(cntv_ctl_el0, vcpu->regs.peripherals.cntv_ctl_el0);
140 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000141
142 /*
143 * If we are switching (back) to the primary, disable the EL2 physical
144 * timer which was being used to emulate the EL0 virtual timer, as the
145 * virtual timer is now running for the primary again.
146 */
147 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
148 write_msr(cnthp_ctl_el2, 0);
149 write_msr(cnthp_cval_el2, 0);
150 }
151}
152
Andrew Walbran1f32e722019-06-07 17:57:26 +0100153/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100154 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
155 * current VMID.
156 */
157static void invalidate_vm_tlb(void)
158{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100159 /*
160 * Ensure that the last VTTBR write has taken effect so we invalidate
161 * the right set of TLB entries.
162 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100163 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100164
Andrew Walbran1f32e722019-06-07 17:57:26 +0100165 __asm__ volatile("tlbi vmalle1");
Andrew Walbrancff1f682019-07-04 14:52:45 +0100166
167 /*
168 * Ensure that no instructions are fetched for the VM until after the
169 * TLB invalidation has taken effect.
170 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100171 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100172
173 /*
174 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000175 * TLB invalidation has taken effect. Non-shareable is enough because
176 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100177 */
David Brazdil851948e2019-08-09 12:02:12 +0100178 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100179}
180
181/**
182 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
183 * the same VM which was run on the current pCPU.
184 *
185 * This is necessary because VMs may (contrary to the architecture
186 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
187 * workaround:
188 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
189 */
190void maybe_invalidate_tlb(struct vcpu *vcpu)
191{
192 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100193 ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100194
195 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
196 new_vcpu_index) {
197 /*
198 * The vCPU has changed since the last time this VM was run on
199 * this pCPU, so we need to invalidate the TLB.
200 */
201 invalidate_vm_tlb();
202
203 /* Record the fact that this vCPU is now running on this CPU. */
204 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
205 new_vcpu_index;
206 }
207}
208
David Brazdil768f69c2019-12-19 15:46:12 +0000209noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100210{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000211 (void)elr;
212 (void)spsr;
213
Fuad Tabbad1d67982020-01-08 11:28:29 +0000214 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100215}
216
David Brazdil768f69c2019-12-19 15:46:12 +0000217noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100218{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000219 (void)elr;
220 (void)spsr;
221
Fuad Tabbad1d67982020-01-08 11:28:29 +0000222 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000223}
224
David Brazdil768f69c2019-12-19 15:46:12 +0000225noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000226{
227 (void)elr;
228 (void)spsr;
229
Fuad Tabbad1d67982020-01-08 11:28:29 +0000230 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000231}
232
David Brazdil768f69c2019-12-19 15:46:12 +0000233noreturn void sync_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000234{
235 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000236 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000237
238 (void)spsr;
239
Fuad Tabbac76466d2019-09-06 10:42:12 +0100240 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000241 case EC_DATA_ABORT_SAME_EL:
Andrew Walbrane52006c2019-10-22 18:01:28 +0100242 if (!(esr & (1U << 10))) { /* Check FnV bit. */
Andrew Walbran17eebf92020-02-05 16:35:49 +0000243 dlog_error(
244 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
245 "far=%#x\n",
246 elr, esr, ec, read_msr(far_el2));
Andrew Scull7364a8e2018-07-19 15:39:29 +0100247 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000248 dlog_error(
249 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
250 "far=invalid\n",
251 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100252 }
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100253
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000254 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100255
256 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000257 dlog_error(
258 "Unknown current sync exception pc=%#x, esr=%#x, "
259 "ec=%#x\n",
260 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100261 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100262 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000263
Andrew Sculla9c172d2019-04-03 14:10:00 +0100264 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100265}
266
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100267/**
Andrew Walbran3d84a262018-12-13 14:41:19 +0000268 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
269 * arch_regs.
270 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000271static void set_virtual_irq(struct arch_regs *r, bool enable)
Andrew Walbran3d84a262018-12-13 14:41:19 +0000272{
273 if (enable) {
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800274 r->hcr_el2 |= HCR_EL2_VI;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000275 } else {
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800276 r->hcr_el2 &= ~HCR_EL2_VI;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000277 }
278}
279
280/**
281 * Sets or clears the VI bit in the HCR_EL2 register.
282 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000283static void set_virtual_irq_current(bool enable)
Andrew Walbran3d84a262018-12-13 14:41:19 +0000284{
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800285 uintreg_t hcr_el2 = current()->regs.hcr_el2;
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000286
Andrew Walbran3d84a262018-12-13 14:41:19 +0000287 if (enable) {
288 hcr_el2 |= HCR_EL2_VI;
289 } else {
290 hcr_el2 &= ~HCR_EL2_VI;
291 }
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800292 current()->regs.hcr_el2 = hcr_el2;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000293}
294
Manish Pandey35e452f2021-02-18 21:36:34 +0000295/**
296 * Sets or clears the VF bit in the HCR_EL2 register saved in the given
297 * arch_regs.
298 */
299static void set_virtual_fiq(struct arch_regs *r, bool enable)
300{
301 if (enable) {
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800302 r->hcr_el2 |= HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000303 } else {
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800304 r->hcr_el2 &= ~HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000305 }
306}
307
308/**
309 * Sets or clears the VF bit in the HCR_EL2 register.
310 */
311static void set_virtual_fiq_current(bool enable)
312{
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800313 uintreg_t hcr_el2 = current()->regs.hcr_el2;
Manish Pandey35e452f2021-02-18 21:36:34 +0000314
315 if (enable) {
316 hcr_el2 |= HCR_EL2_VF;
317 } else {
318 hcr_el2 &= ~HCR_EL2_VF;
319 }
Raghu Krishnamurthy7e925bd2020-12-26 10:14:40 -0800320 current()->regs.hcr_el2 = hcr_el2;
Manish Pandey35e452f2021-02-18 21:36:34 +0000321}
322
J-Alvesb37fd082020-10-22 12:29:21 +0100323#if SECURE_WORLD == 1
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100324
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100325/**
326 * Handle special direct messages from SPMD to SPMC. For now related to power
327 * management only.
328 */
329static bool spmd_handler(struct ffa_value *args, struct vcpu *current)
330{
J-Alvesd6f4e142021-03-05 13:33:59 +0000331 ffa_vm_id_t sender = ffa_sender(*args);
332 ffa_vm_id_t receiver = ffa_receiver(*args);
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100333 ffa_vm_id_t current_vm_id = current->vm->id;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000334 uint32_t fwk_msg = ffa_fwk_msg(*args);
335 uint8_t fwk_msg_func_id = fwk_msg & SPMD_FWK_MSG_FUNC_MASK;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100336
337 /*
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000338 * Check if direct message request is originating from the SPMD,
339 * directed to the SPMC and the message is a framework message.
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100340 */
341 if (!(sender == HF_SPMD_VM_ID && receiver == HF_SPMC_VM_ID &&
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000342 current_vm_id == HF_OTHER_WORLD_ID) ||
343 (fwk_msg & SPMD_FWK_MSG_BIT) == 0) {
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100344 return false;
345 }
346
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000347 switch (fwk_msg_func_id) {
348 case SPMD_FWK_MSG_PSCI: {
349 switch (args->arg3) {
350 case PSCI_CPU_OFF: {
351 struct vm *vm = vm_get_first_boot();
352 struct vcpu *vcpu =
353 vm_get_vcpu(vm, vcpu_index(current));
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100354
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000355 /*
356 * TODO: the PM event reached the SPMC. In a later
357 * iteration, the PM event can be passed to the SP by
358 * resuming it.
359 */
360 *args = (struct ffa_value){
361 .func = FFA_MSG_SEND_DIRECT_RESP_32,
362 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) |
363 HF_SPMD_VM_ID,
364 .arg2 = 0U};
365
366 dlog_verbose("%s cpu off notification cpuid %#x\n",
367 __func__, vcpu->cpu->id);
368 cpu_off(vcpu->cpu);
369 break;
370 }
371 default:
372 dlog_verbose("%s PSCI message not handled %#x\n",
373 __func__, args->arg3);
374 return false;
375 }
376 }
377 case SPMD_FWK_MSG_FFA_VERSION_REQ: {
378 struct ffa_value ret = api_ffa_version(current, args->arg3);
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100379 *args = (struct ffa_value){
380 .func = FFA_MSG_SEND_DIRECT_RESP_32,
381 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000382 /* Set bit 31 since this is a framework message. */
383 .arg2 = SPMD_FWK_MSG_BIT |
384 SPMD_FWK_MSG_FFA_VERSION_RESP,
385 .arg3 = ret.func};
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100386 break;
387 }
388 default:
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000389 dlog_verbose("%s message not handled %#x\n", __func__, fwk_msg);
390 *args = (struct ffa_value){
391 .func = FFA_MSG_SEND_DIRECT_RESP_32,
392 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
393 /* Set bit 31 since this is a framework message. */
394 .arg2 = SPMD_FWK_MSG_BIT | fwk_msg_func_id};
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100395 }
396
397 return true;
398}
399
J-Alvesb37fd082020-10-22 12:29:21 +0100400#endif
401
Andrew Scullae9962e2019-10-03 16:51:16 +0100402/**
403 * Checks whether to block an SMC being forwarded from a VM.
404 */
405static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100406{
Andrew Scullae9962e2019-10-03 16:51:16 +0100407 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100408
Andrew Scullae9962e2019-10-03 16:51:16 +0100409 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
410 if (func == vm->smc_whitelist.smcs[i]) {
411 return false;
412 }
413 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100414
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100415 dlog_notice("SMC %#010x attempted from VM %#x, blocked=%u\n", func,
Andrew Walbran17eebf92020-02-05 16:35:49 +0000416 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100417
418 /* Access is still allowed in permissive mode. */
419 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100420}
421
422/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100423 * Applies SMC access control according to manifest and forwards the call if
424 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100425 */
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100426static void smc_forwarder(const struct vm *vm, struct ffa_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100427{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100428 struct ffa_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000429 uint32_t client_id = vm->id;
430 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100431
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000432 if (smc_is_blocked(vm, args->func)) {
433 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100434 return;
435 }
436
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100437 /*
438 * Set the Client ID but keep the existing Secure OS ID and anything
439 * else (currently unspecified) that the client may have passed in the
440 * upper bits.
441 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000442 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000443 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
444 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100445
Andrew Scullae9962e2019-10-03 16:51:16 +0100446 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000447 * Preserve the value passed by the caller, rather than the generated
448 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100449 * may be in x7, but the SMCs that we are forwarding are legacy calls
450 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
451 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000452 ret.arg7 = arg7;
453
454 plat_smc_post_forward(*args, &ret);
455
456 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100457}
458
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200459/**
460 * In the normal world, ffa_handler is always called from the virtual FF-A
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100461 * instance (from a VM in EL1). In the secure world, ffa_handler may be called
462 * from the virtual (a secure partition in S-EL1) or physical FF-A instance
463 * (from the normal world via EL3). The function returns true when the call is
464 * handled. The *next pointer is updated to the next vCPU to run, which might be
465 * the 'other world' vCPU if the call originated from the virtual FF-A instance
466 * and has to be forwarded down to EL3, or left as is to resume the current
467 * vCPU.
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200468 */
469static bool ffa_handler(struct ffa_value *args, struct vcpu *current,
470 struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100471{
J-Alvesbc3de8b2020-12-07 14:32:04 +0000472 uint32_t func = args->func;
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000473
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100474 /*
475 * NOTE: When adding new methods to this handler update
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100476 * api_ffa_features accordingly.
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100477 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000478 switch (func) {
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100479 case FFA_VERSION_32:
Daniel Boulbybaeaf2e2021-12-09 11:42:36 +0000480 *args = api_ffa_version(current, args->arg1);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100481 return true;
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100482 case FFA_PARTITION_INFO_GET_32: {
483 struct ffa_uuid uuid;
484
485 ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4,
486 &uuid);
Daniel Boulbyb46cad12021-12-13 17:47:21 +0000487 *args = api_ffa_partition_info_get(current, &uuid, args->arg5);
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100488 return true;
489 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100490 case FFA_ID_GET_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200491 *args = api_ffa_id_get(current);
Andrew Walbrand230f662019-10-07 18:03:36 +0100492 return true;
Daniel Boulbyb2fb80e2021-02-03 15:09:23 +0000493 case FFA_SPM_ID_GET_32:
494 *args = api_ffa_spm_id_get();
495 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100496 case FFA_FEATURES_32:
497 *args = api_ffa_features(args->arg1);
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100498 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100499 case FFA_RX_RELEASE_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200500 *args = api_ffa_rx_release(current, next);
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000501 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000502 case FFA_RXTX_MAP_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100503 *args = api_ffa_rxtx_map(ipa_init(args->arg1),
504 ipa_init(args->arg2), args->arg3,
Federico Recanati9f1b6532022-04-14 13:15:28 +0200505 current);
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000506 return true;
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100507 case FFA_RXTX_UNMAP_32:
508 *args = api_ffa_rxtx_unmap(args->arg1, current);
509 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100510 case FFA_YIELD_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200511 *args = api_yield(current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100512 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100513 case FFA_MSG_SEND_32:
J-Alvesd6f4e142021-03-05 13:33:59 +0000514 *args = api_ffa_msg_send(ffa_sender(*args), ffa_receiver(*args),
515 ffa_msg_send_size(*args),
516 ffa_msg_send_attributes(*args),
517 current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100518 return true;
Federico Recanati25053ee2022-03-14 15:01:53 +0100519 case FFA_MSG_SEND2_32:
520 *args = api_ffa_msg_send2(ffa_sender(*args),
521 ffa_msg_send2_flags(*args), current);
522 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100523 case FFA_MSG_WAIT_32:
Madhukar Pappireddy5522c672021-12-17 16:35:51 -0600524 *args = api_ffa_msg_wait(current, next, args);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100525 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100526 case FFA_MSG_POLL_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200527 *args = api_ffa_msg_recv(false, current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100528 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100529 case FFA_RUN_32:
530 *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200531 current, next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100532 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100533 case FFA_MEM_DONATE_32:
534 case FFA_MEM_LEND_32:
535 case FFA_MEM_SHARE_32:
536 *args = api_ffa_mem_send(func, args->arg1, args->arg2,
537 ipa_init(args->arg3), args->arg4,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200538 current);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000539 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100540 case FFA_MEM_RETRIEVE_REQ_32:
541 *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2,
542 ipa_init(args->arg3),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200543 args->arg4, current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000544 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100545 case FFA_MEM_RELINQUISH_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200546 *args = api_ffa_mem_relinquish(current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000547 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100548 case FFA_MEM_RECLAIM_32:
549 *args = api_ffa_mem_reclaim(
Andrew Walbran1bbe9402020-04-30 16:47:13 +0100550 ffa_assemble_handle(args->arg1, args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200551 current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000552 return true;
Andrew Walbranca808b12020-05-15 17:22:28 +0100553 case FFA_MEM_FRAG_RX_32:
554 *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3,
555 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200556 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100557 return true;
558 case FFA_MEM_FRAG_TX_32:
559 *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3,
560 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200561 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100562 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000563 case FFA_MSG_SEND_DIRECT_REQ_64:
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100564 case FFA_MSG_SEND_DIRECT_REQ_32: {
565#if SECURE_WORLD == 1
566 if (spmd_handler(args, current)) {
567 return true;
568 }
569#endif
J-Alvesd6f4e142021-03-05 13:33:59 +0000570 *args = api_ffa_msg_send_direct_req(ffa_sender(*args),
571 ffa_receiver(*args), *args,
572 current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000573 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100574 }
J-Alvesbc3de8b2020-12-07 14:32:04 +0000575 case FFA_MSG_SEND_DIRECT_RESP_64:
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000576 case FFA_MSG_SEND_DIRECT_RESP_32:
J-Alvesd6f4e142021-03-05 13:33:59 +0000577 *args = api_ffa_msg_send_direct_resp(ffa_sender(*args),
578 ffa_receiver(*args), *args,
579 current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000580 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000581 case FFA_SECONDARY_EP_REGISTER_64:
Olivier Deprezd614d322021-06-18 15:21:00 +0200582 /*
583 * DEN0077A FF-A v1.1 Beta0 section 18.3.2.1.1
584 * The callee must return NOT_SUPPORTED if this function is
585 * invoked by a caller that implements version v1.0 of
586 * the Framework.
587 */
Max Shvetsov40108e72020-08-27 12:39:50 +0100588 *args = api_ffa_secondary_ep_register(ipa_init(args->arg1),
589 current);
590 return true;
J-Alvesa0f317d2021-06-09 13:31:59 +0100591 case FFA_NOTIFICATION_BITMAP_CREATE_32:
592 *args = api_ffa_notification_bitmap_create(
593 (ffa_vm_id_t)args->arg1, (ffa_vcpu_count_t)args->arg2,
594 current);
595 return true;
596 case FFA_NOTIFICATION_BITMAP_DESTROY_32:
597 *args = api_ffa_notification_bitmap_destroy(
598 (ffa_vm_id_t)args->arg1, current);
599 return true;
J-Alvesc003a7a2021-03-18 13:06:53 +0000600 case FFA_NOTIFICATION_BIND_32:
601 *args = api_ffa_notification_update_bindings(
602 ffa_sender(*args), ffa_receiver(*args), args->arg2,
603 ffa_notifications_bitmap(args->arg3, args->arg4), true,
604 current);
605 return true;
606 case FFA_NOTIFICATION_UNBIND_32:
607 *args = api_ffa_notification_update_bindings(
608 ffa_sender(*args), ffa_receiver(*args), 0,
609 ffa_notifications_bitmap(args->arg3, args->arg4), false,
610 current);
611 return true;
Raghu Krishnamurthyea6d25f2021-09-14 15:27:06 -0700612 case FFA_MEM_PERM_SET_32:
613 case FFA_MEM_PERM_SET_64:
614 *args = api_ffa_mem_perm_set(va_init(args->arg1), args->arg2,
615 args->arg3, current);
616 return true;
617 case FFA_MEM_PERM_GET_32:
618 case FFA_MEM_PERM_GET_64:
619 *args = api_ffa_mem_perm_get(va_init(args->arg1), current);
620 return true;
J-Alvesaa79c012021-07-09 14:29:45 +0100621 case FFA_NOTIFICATION_SET_32:
622 *args = api_ffa_notification_set(
623 ffa_sender(*args), ffa_receiver(*args), args->arg2,
624 ffa_notifications_bitmap(args->arg3, args->arg4),
625 current);
626 return true;
627 case FFA_NOTIFICATION_GET_32:
628 *args = api_ffa_notification_get(
J-Alvesbe6e3032021-11-30 14:54:12 +0000629 ffa_receiver(*args), ffa_notifications_get_vcpu(*args),
630 args->arg2, current);
J-Alvesaa79c012021-07-09 14:29:45 +0100631 return true;
J-Alvesc8e8a222021-06-08 17:33:52 +0100632 case FFA_NOTIFICATION_INFO_GET_64:
633 *args = api_ffa_notification_info_get(current);
634 return true;
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500635 case FFA_INTERRUPT_32:
636 *args = plat_ffa_delegate_ffa_interrupt(current, next);
637 return true;
Maksims Svecovs71b76702022-05-20 15:32:58 +0100638 case FFA_CONSOLE_LOG_32:
639 case FFA_CONSOLE_LOG_64:
640 *args = api_ffa_console_log(*args, current);
641 return true;
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100642 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100643
644 return false;
645}
646
647/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000648 * Set or clear VI/VF bits according to pending interrupts.
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100649 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000650static void vcpu_update_virtual_interrupts(struct vcpu *next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100651{
Manish Pandey35e452f2021-02-18 21:36:34 +0000652 struct vcpu_locked vcpu_locked;
653
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100654 if (next == NULL) {
Raghu Krishnamurthydce438c2021-02-28 15:01:03 -0800655 if (current()->vm->el0_partition) {
656 return;
657 }
658
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100659 /*
660 * Not switching vCPUs, set the bit for the current vCPU
661 * directly in the register.
662 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000663 vcpu_locked = vcpu_lock(current());
664 set_virtual_irq_current(
665 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
666 set_virtual_fiq_current(
667 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
668 vcpu_unlock(&vcpu_locked);
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100669 } else if (vm_id_is_current_world(next->vm->id)) {
Raghu Krishnamurthydce438c2021-02-28 15:01:03 -0800670 if (next->vm->el0_partition) {
671 return;
672 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100673 /*
674 * About to switch vCPUs, set the bit for the vCPU to which we
675 * are switching in the saved copy of the register.
676 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000677
678 vcpu_locked = vcpu_lock(next);
679 set_virtual_irq(&next->regs,
680 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
681 set_virtual_fiq(&next->regs,
682 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
683 vcpu_unlock(&vcpu_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100684 }
685}
686
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100687/**
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100688 * Handles PSCI and FF-A calls and writes the return value back to the registers
689 * of the vCPU. This is shared between smc_handler and hvc_handler.
690 *
691 * Returns true if the call was handled.
692 */
693static bool hvc_smc_handler(struct ffa_value args, struct vcpu *vcpu,
694 struct vcpu **next)
695{
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100696 /* Do not expect PSCI calls emitted from within the secure world. */
697#if SECURE_WORLD == 0
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100698 if (psci_handler(vcpu, args.func, args.arg1, args.arg2, args.arg3,
699 &vcpu->regs.r[0], next)) {
700 return true;
701 }
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100702#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100703
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100704 if (ffa_handler(&args, vcpu, next)) {
J-Alves13394022021-06-30 13:48:49 +0100705#if SECURE_WORLD == 1
706 /*
707 * If giving back execution to the NWd, check if the Schedule
Olivier Deprez618c8fc2022-05-30 15:27:49 +0200708 * Receiver Interrupt has been delayed, and trigger it on
709 * current core if so.
J-Alves13394022021-06-30 13:48:49 +0100710 */
711 if ((*next != NULL && (*next)->vm->id == HF_OTHER_WORLD_ID) ||
712 (*next == NULL && vcpu->vm->id == HF_OTHER_WORLD_ID)) {
713 plat_ffa_sri_trigger_if_delayed(vcpu->cpu);
714 }
715#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100716 arch_regs_set_retval(&vcpu->regs, args);
Manish Pandey35e452f2021-02-18 21:36:34 +0000717 vcpu_update_virtual_interrupts(*next);
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100718 return true;
719 }
720
721 return false;
722}
723
724/**
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100725 * Processes SMC instruction calls.
726 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000727static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100728{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100729 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000730 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100731
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100732 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000733 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100734 }
735
Andrew Walbran85c37662019-12-05 16:29:33 +0000736 switch (args.func & ~SMCCC_CONVENTION_MASK) {
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100737 case HF_DEBUG_LOG:
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000738 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000739 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100740 }
741
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000742 smc_forwarder(vcpu->vm, &args);
743 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000744 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100745}
746
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100747#if SECURE_WORLD == 1
748
749/**
750 * Called from other_world_loop return from SMC.
751 * Processes SMC calls originating from the NWd.
752 */
753struct vcpu *smc_handler_from_nwd(struct vcpu *vcpu)
754{
755 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
756 struct vcpu *next = NULL;
757
758 if (hvc_smc_handler(args, vcpu, &next)) {
759 return next;
760 }
761
762 /*
763 * If the SMC emitted by the normal world is not handled in the secure
764 * world then return an error stating such ABI is not supported. Only
765 * FF-A calls are supported. We cannot return SMCCC_ERROR_UNKNOWN
766 * directly because the SPMD smc handler would not recognize it as a
767 * standard FF-A call returning from the SPMC.
768 */
769 arch_regs_set_retval(&vcpu->regs, ffa_error(FFA_NOT_SUPPORTED));
770
771 return NULL;
772}
773
774#endif
775
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000776/*
777 * Exception vector offsets.
778 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
779 */
780
781/**
782 * Offset for synchronous exceptions at current EL with SPx.
783 */
784#define OFFSET_CURRENT_SPX UINT64_C(0x200)
785
786/**
787 * Offset for synchronous exceptions at lower EL using AArch64.
788 */
789#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
790
791/**
792 * Offset for synchronous exceptions at lower EL using AArch32.
793 */
794#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
795
796/**
797 * Returns the address for the exception handler at EL1.
798 */
799static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
800{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800801 uintreg_t base_addr = has_vhe_support() ? read_msr(MSR_VBAR_EL12)
802 : read_msr(vbar_el1);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000803 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
804 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
805
806 if (pe_mode == PSR_PE_MODE_EL0T) {
807 if (is_arch32) {
808 base_addr += OFFSET_LOWER_EL_32;
809 } else {
810 base_addr += OFFSET_LOWER_EL_64;
811 }
812 } else {
813 CHECK(!is_arch32);
814 base_addr += OFFSET_CURRENT_SPX;
815 }
816
817 return base_addr;
818}
819
820/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000821 * Injects an exception with the specified Exception Syndrom Register value into
822 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000823 *
824 * NOTE: This function assumes that the lazy registers haven't been saved, and
825 * writes to the lazy registers of the CPU directly instead of the vCPU.
826 */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100827static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value,
828 uintreg_t far_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000829{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000830 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000831
832 /* Update the CPU state to inject the exception. */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800833 if (has_vhe_support()) {
834 write_msr(MSR_ESR_EL12, esr_el1_value);
835 write_msr(MSR_FAR_EL12, far_el1_value);
836 write_msr(MSR_ELR_EL12, vcpu->regs.pc);
837 write_msr(MSR_SPSR_EL12, vcpu->regs.spsr);
838 } else {
839 write_msr(esr_el1, esr_el1_value);
840 write_msr(far_el1, far_el1_value);
841 write_msr(elr_el1, vcpu->regs.pc);
842 write_msr(spsr_el1, vcpu->regs.spsr);
843 }
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000844
845 /*
846 * Mask (disable) interrupts and run in EL1h mode.
847 * EL1h mode is used because by default, taking an exception selects the
848 * stack pointer for the target Exception level. The software can change
849 * that later in the handler if needed.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000850 */
851 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
852
853 /* Transfer control to the exception hander. */
854 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000855}
856
857/**
858 * Injects a Data Abort exception (same exception level).
859 */
860static void inject_el1_data_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100861 uintreg_t esr_el2,
862 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000863{
864 /*
865 * ISS encoding remains the same, but the EC is changed to reflect
866 * where the exception came from.
867 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
868 */
869 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
870 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
871
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100872 dlog_notice("Injecting Data Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000873 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000874
Fuad Tabbac3847c72020-08-11 09:32:25 +0100875 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000876}
877
878/**
879 * Injects a Data Abort exception (same exception level).
880 */
881static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100882 uintreg_t esr_el2,
883 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000884{
885 /*
886 * ISS encoding remains the same, but the EC is changed to reflect
887 * where the exception came from.
888 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
889 */
890 uintreg_t esr_el1_value =
891 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
892 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
893
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100894 dlog_notice("Injecting Instruction Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000895 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000896
Fuad Tabbac3847c72020-08-11 09:32:25 +0100897 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000898}
899
900/**
901 * Injects an exception with an unknown reason into the EL1.
902 */
903static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
904{
905 uintreg_t esr_el1_value =
906 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
Fuad Tabbac3847c72020-08-11 09:32:25 +0100907
908 /*
909 * The value of the far_el2 register is UNKNOWN in this case,
910 * therefore, don't propagate it to avoid leaking sensitive information.
911 */
912 uintreg_t far_el1_value = 0;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000913 char *direction_str;
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000914
915 direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
Andrew Walbran17eebf92020-02-05 16:35:49 +0000916 dlog_notice(
917 "Trapped access to system register %s: op0=%d, op1=%d, crn=%d, "
918 "crm=%d, op2=%d, rt=%d.\n",
919 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
920 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
921 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000922
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100923 dlog_notice("Injecting Unknown Reason exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000924 vcpu->vm->id);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000925
Fuad Tabbac3847c72020-08-11 09:32:25 +0100926 inject_el1_exception(vcpu, esr_el1_value, far_el1_value);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000927}
928
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100929static struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100930{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100931 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran59182d52019-09-23 17:55:39 +0100932 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100933
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100934 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +0100935 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100936 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +0100937
Andrew Walbran7f920af2019-09-03 17:09:30 +0100938 switch (args.func) {
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000939 case HF_MAILBOX_WRITABLE_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100940 vcpu->regs.r[0] = api_mailbox_writable_get(vcpu);
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +0000941 break;
942
943 case HF_MAILBOX_WAITER_GET:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100944 vcpu->regs.r[0] = api_mailbox_waiter_get(args.arg1, vcpu);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +0100945 break;
946
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000947 case HF_INTERRUPT_ENABLE:
Manish Pandey35e452f2021-02-18 21:36:34 +0000948 vcpu->regs.r[0] = api_interrupt_enable(args.arg1, args.arg2,
949 args.arg3, vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000950 break;
951
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000952 case HF_INTERRUPT_GET:
Andrew Walbran59182d52019-09-23 17:55:39 +0100953 vcpu->regs.r[0] = api_interrupt_get(vcpu);
Andrew Walbran318f5732018-11-20 16:23:42 +0000954 break;
955
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +0000956 case HF_INTERRUPT_INJECT:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100957 vcpu->regs.r[0] = api_interrupt_inject(args.arg1, args.arg2,
958 args.arg3, vcpu, &next);
Andrew Walbran318f5732018-11-20 16:23:42 +0000959 break;
960
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100961 case HF_DEBUG_LOG:
Andrew Walbran7f920af2019-09-03 17:09:30 +0100962 vcpu->regs.r[0] = api_debug_log(args.arg1, vcpu);
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100963 break;
964
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -0500965#if SECURE_WORLD == 1
966 case HF_INTERRUPT_DEACTIVATE:
967 vcpu->regs.r[0] = plat_ffa_interrupt_deactivate(
968 args.arg1, args.arg2, vcpu);
969 break;
970#endif
971
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100972 default:
Andrew Walbran59182d52019-09-23 17:55:39 +0100973 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100974 }
975
Manish Pandey35e452f2021-02-18 21:36:34 +0000976 vcpu_update_virtual_interrupts(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +0000977
Andrew Walbran59182d52019-09-23 17:55:39 +0100978 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100979}
980
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100981struct vcpu *irq_lower(void)
982{
Madhukar Pappireddycbecc962021-08-03 13:11:57 -0500983#if SECURE_WORLD == 1
984 struct vcpu *next = NULL;
985
986 plat_ffa_secure_interrupt(current(), &next);
987
988 /*
989 * Since we are in interrupt context, set the bit for the
990 * next vCPU directly in the register.
991 */
992 vcpu_update_virtual_interrupts(next);
993
994 return next;
995#else
Andrew Scull9726c252019-01-23 13:44:19 +0000996 /*
997 * Switch back to primary VM, interrupts will be handled there.
998 *
999 * If the VM has aborted, this vCPU will be aborted when the scheduler
1000 * tries to run it again. This means the interrupt will not be delayed
1001 * by the aborted VM.
1002 *
1003 * TODO: Only switch when the interrupt isn't for the current VM.
1004 */
Andrew Scull33fecd32019-01-08 14:48:27 +00001005 return api_preempt(current());
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001006#endif
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001007}
1008
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001009struct vcpu *fiq_lower(void)
1010{
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001011#if SECURE_WORLD == 1
1012 struct vcpu_locked current_locked;
1013 struct vcpu *current_vcpu = current();
Daniel Boulby4dd3f532021-09-21 09:57:08 +01001014 int64_t ret;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001015
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +01001016 if (plat_ffa_vm_managed_exit_supported(current_vcpu->vm)) {
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001017 uint8_t pmr = plat_interrupts_get_priority_mask();
1018
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001019 /* Mask all interrupts */
1020 plat_interrupts_set_priority_mask(0x0);
1021
1022 current_locked = vcpu_lock(current_vcpu);
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001023 current_vcpu->priority_mask = pmr;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001024 ret = api_interrupt_inject_locked(current_locked,
1025 HF_MANAGED_EXIT_INTID,
1026 current_vcpu, NULL);
1027 if (ret != 0) {
1028 panic("Failed to inject managed exit interrupt\n");
1029 }
1030
1031 /* Entering managed exit sequence. */
1032 current_vcpu->processing_managed_exit = true;
1033
1034 vcpu_unlock(&current_locked);
1035
1036 /*
1037 * Since we are in interrupt context, set the bit for the
1038 * current vCPU directly in the register.
1039 */
1040 vcpu_update_virtual_interrupts(NULL);
1041
1042 /* Resume current vCPU. */
1043 return NULL;
1044 }
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001045 /*
1046 * SP does not support managed exit. It is pre-empted and execution
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001047 * handed back to the normal world through the FFA_INTERRUPT ABI. The
1048 * api_preempt() call is equivalent to calling api_switch_to_other_world
1049 * for current vCPU passing FFA_INTERRUPT. The SP can be resumed later
1050 * by FFA_RUN.
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001051 */
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001052 return api_preempt(current_vcpu);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001053
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001054#else
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001055 return irq_lower();
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001056#endif
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001057}
1058
Fuad Tabbad1d67982020-01-08 11:28:29 +00001059noreturn struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001060{
Fuad Tabbad1d67982020-01-08 11:28:29 +00001061 /*
1062 * SError exceptions should be isolated and handled by the responsible
1063 * VM/exception level. Getting here indicates a bug, that isolation is
1064 * not working, or a processor that does not support ARMv8.2-IESB, in
1065 * which case Hafnium routes SError exceptions to EL2 (here).
1066 */
1067 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001068}
1069
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001070/**
1071 * Initialises a fault info structure. It assumes that an FnV bit exists at
1072 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
1073 * the ESR (the fault status code) are 010000; this is the case for both
1074 * instruction and data aborts, but not necessarily for other exception reasons.
1075 */
1076static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +01001077 const struct vcpu *vcpu,
1078 uint32_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001079{
1080 uint32_t fsc = esr & 0x3f;
1081 struct vcpu_fault_info r;
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001082 uint64_t hpfar_el2_val;
1083 uint64_t hpfar_el2_fipa;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001084
1085 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001086 r.pc = va_init(vcpu->regs.pc);
1087
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001088 /* Get Hypervisor IPA Fault Address value. */
1089 hpfar_el2_val = read_msr(hpfar_el2);
1090
1091 /* Extract Faulting IPA. */
1092 hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8;
1093
1094#if SECURE_WORLD == 1
1095
1096 /**
1097 * Determine if faulting IPA targets NS space.
1098 * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if
1099 * the faulting Stage-1 address output is a secure or non-secure IPA.
1100 */
1101 if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) {
1102 r.mode |= MM_MODE_NS;
1103 }
1104
1105#endif
1106
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001107 /*
1108 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
1109 * indicates that we cannot rely on far_el2.
1110 */
Andrew Walbrane52006c2019-10-22 18:01:28 +01001111 if (fsc == 0x10 && esr & (1U << 10)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001112 r.vaddr = va_init(0);
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001113 r.ipaddr = ipa_init(hpfar_el2_fipa);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001114 } else {
1115 r.vaddr = va_init(read_msr(far_el2));
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001116 r.ipaddr = ipa_init(hpfar_el2_fipa |
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001117 (read_msr(far_el2) & (PAGE_SIZE - 1)));
1118 }
1119
1120 return r;
1121}
1122
Fuad Tabbac3847c72020-08-11 09:32:25 +01001123struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001124{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +01001125 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001126 struct vcpu_fault_info info;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001127 struct vcpu *new_vcpu = NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001128 uintreg_t ec = GET_ESR_EC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001129 bool is_el0_partition = vcpu->vm->el0_partition;
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001130 bool resume = false;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001131
Fuad Tabbac76466d2019-09-06 10:42:12 +01001132 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001133 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +00001134 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001135 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001136
1137 /*
1138 * For EL0 partitions, treat both WFI and WFE the same way so
1139 * that FFA_RUN can be called on the partition to resume it. If
1140 * we treat WFI using api_wait_for_interrupt, the VCPU will be
1141 * in blocked waiting for interrupt but we cannot inject
1142 * interrupts into EL0 partitions.
1143 */
1144 if (is_el0_partition) {
1145 api_yield(vcpu, &new_vcpu);
1146 return new_vcpu;
1147 }
1148
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001149 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +01001150 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +00001151 /* WFE */
1152 /*
1153 * TODO: consider giving the scheduler more context,
1154 * somehow.
1155 */
Andrew Walbran16075b62019-09-03 17:11:07 +01001156 api_yield(vcpu, &new_vcpu);
Jose Marinho135dff32019-02-28 10:25:57 +00001157 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +01001158 }
Andrew Walbran48196eb2019-03-04 14:56:24 +00001159 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +00001160 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001161
Fuad Tabbab86325a2020-01-10 13:38:15 +00001162 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001163 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +01001164 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001165
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001166 resume = vcpu_handle_page_fault(vcpu, &info);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001167 if (is_el0_partition) {
1168 dlog_warning("Data abort on EL0 partition\n");
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001169 /*
1170 * Abort EL0 context if we should not resume the
1171 * context, or it is an alignment fault.
1172 * vcpu_handle_page_fault() only checks the mode of the
1173 * page in an architecture agnostic way but alignment
1174 * faults on aarch64 can happen on a correctly mapped
1175 * page.
1176 */
1177 if (!resume || ((esr & 0x3f) == 0x21)) {
1178 return api_abort(vcpu);
1179 }
1180 }
1181
1182 if (resume) {
1183 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001184 }
1185
Fuad Tabbab86325a2020-01-10 13:38:15 +00001186 /* Inform the EL1 of the data abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001187 inject_el1_data_abort_exception(vcpu, esr, far);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001188
Fuad Tabbab86325a2020-01-10 13:38:15 +00001189 /* Schedule the same VM to continue running. */
1190 return NULL;
1191
1192 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +01001193 info = fault_info_init(esr, vcpu, MM_MODE_X);
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001194
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001195 if (vcpu_handle_page_fault(vcpu, &info)) {
1196 return NULL;
1197 }
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001198
1199 if (is_el0_partition) {
1200 dlog_warning("Instruction abort on EL0 partition\n");
1201 return api_abort(vcpu);
1202 }
1203
Fuad Tabbab86325a2020-01-10 13:38:15 +00001204 /* Inform the EL1 of the instruction abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001205 inject_el1_instruction_abort_exception(vcpu, esr, far);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +01001206
Fuad Tabbab86325a2020-01-10 13:38:15 +00001207 /* Schedule the same VM to continue running. */
1208 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001209 case EC_SVC:
1210 CHECK(is_el0_partition);
1211 return hvc_handler(vcpu);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001212 case EC_HVC:
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001213 if (is_el0_partition) {
1214 dlog_warning("Unexpected HVC Trap on EL0 partition\n");
1215 return api_abort(vcpu);
1216 }
Andrew Walbran59182d52019-09-23 17:55:39 +01001217 return hvc_handler(vcpu);
1218
Fuad Tabbab86325a2020-01-10 13:38:15 +00001219 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +01001220 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001221 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001222
1223 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001224 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001225
Andrew Walbran33645652019-04-15 12:29:31 +01001226 return next;
Andrew Scullc960c032018-10-24 15:13:35 +01001227 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001228
Fuad Tabbab86325a2020-01-10 13:38:15 +00001229 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +01001230 /*
1231 * NOTE: This should never be reached because it goes through a
1232 * separate path handled by handle_system_register_access().
1233 */
1234 panic("Handled by handle_system_register_access().");
1235
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001236 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +00001237 dlog_notice(
1238 "Unknown lower sync exception pc=%#x, esr=%#x, "
1239 "ec=%#x\n",
1240 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +00001241 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001242 }
1243
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001244 if (is_el0_partition) {
1245 return api_abort(vcpu);
1246 }
1247
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001248 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001249 * The exception wasn't handled. Inject to the VM to give it chance to
1250 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001251 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001252 inject_el1_unknown_exception(vcpu, esr);
1253
1254 /* Schedule the same VM to continue running. */
1255 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001256}
1257
Fuad Tabbac76466d2019-09-06 10:42:12 +01001258/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +00001259 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +00001260 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001261 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001262void handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +01001263{
1264 struct vcpu *vcpu = current();
Andrew Walbranb5ab43c2020-04-30 11:32:54 +01001265 ffa_vm_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001266 uintreg_t ec = GET_ESR_EC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001267
Fuad Tabbab86325a2020-01-10 13:38:15 +00001268 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001269 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001270 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001271 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001272 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001273 if (debug_el1_is_register_access(esr_el2)) {
1274 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001275 inject_el1_unknown_exception(vcpu, esr_el2);
1276 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001277 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001278 } else if (perfmon_is_register_access(esr_el2)) {
1279 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001280 inject_el1_unknown_exception(vcpu, esr_el2);
1281 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001282 }
Fuad Tabba77a4b012019-11-15 12:13:08 +00001283 } else if (feature_id_is_register_access(esr_el2)) {
1284 if (!feature_id_process_access(vcpu, esr_el2)) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001285 inject_el1_unknown_exception(vcpu, esr_el2);
1286 return;
Fuad Tabba77a4b012019-11-15 12:13:08 +00001287 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001288 } else {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001289 inject_el1_unknown_exception(vcpu, esr_el2);
1290 return;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001291 }
1292
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001293 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001294 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001295}