Andrew Scull | 1883487 | 2018-10-12 11:48:09 +0100 | [diff] [blame] | 1 | /* |
Andrew Walbran | 692b325 | 2019-03-07 15:51:31 +0000 | [diff] [blame] | 2 | * Copyright 2018 The Hafnium Authors. |
Andrew Scull | 1883487 | 2018-10-12 11:48:09 +0100 | [diff] [blame] | 3 | * |
Andrew Walbran | e959ec1 | 2020-06-17 15:01:09 +0100 | [diff] [blame] | 4 | * Use of this source code is governed by a BSD-style |
| 5 | * license that can be found in the LICENSE file or at |
| 6 | * https://opensource.org/licenses/BSD-3-Clause. |
Andrew Scull | 1883487 | 2018-10-12 11:48:09 +0100 | [diff] [blame] | 7 | */ |
| 8 | |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 9 | #include <stdnoreturn.h> |
| 10 | |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 11 | #include "hf/arch/barriers.h" |
Madhukar Pappireddy | 77d3bcd | 2023-03-01 17:26:22 -0600 | [diff] [blame] | 12 | #include "hf/arch/gicv3.h" |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 13 | #include "hf/arch/init.h" |
J-Alves | a2d1c3b | 2024-03-28 12:46:58 +0000 | [diff] [blame] | 14 | #include "hf/arch/memcpy_trapped.h" |
Olivier Deprez | 98ad2d2 | 2020-05-20 09:52:43 +0200 | [diff] [blame] | 15 | #include "hf/arch/mmu.h" |
Maksims Svecovs | 9ddf86a | 2021-05-06 17:17:21 +0100 | [diff] [blame] | 16 | #include "hf/arch/plat/ffa.h" |
Andrew Scull | 07b6bd3 | 2019-12-12 17:19:55 +0000 | [diff] [blame] | 17 | #include "hf/arch/plat/smc.h" |
J-Alves | 03edf40 | 2023-07-21 15:13:49 +0100 | [diff] [blame] | 18 | #include "hf/arch/vmid_base.h" |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 19 | |
Andrew Scull | 18c78fc | 2018-08-20 12:57:41 +0100 | [diff] [blame] | 20 | #include "hf/api.h" |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 21 | #include "hf/check.h" |
Andrew Scull | 18c78fc | 2018-08-20 12:57:41 +0100 | [diff] [blame] | 22 | #include "hf/cpu.h" |
| 23 | #include "hf/dlog.h" |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 24 | #include "hf/ffa.h" |
J-Alves | b37fd08 | 2020-10-22 12:29:21 +0100 | [diff] [blame] | 25 | #include "hf/ffa_internal.h" |
Andrew Scull | a9c172d | 2019-04-03 14:10:00 +0100 | [diff] [blame] | 26 | #include "hf/panic.h" |
Manish Pandey | a5f39fb | 2020-09-11 09:47:11 +0100 | [diff] [blame] | 27 | #include "hf/plat/interrupts.h" |
Andrew Scull | 18c78fc | 2018-08-20 12:57:41 +0100 | [diff] [blame] | 28 | #include "hf/vm.h" |
| 29 | |
Andrew Scull | f35a5c9 | 2018-08-07 18:09:46 +0100 | [diff] [blame] | 30 | #include "vmapi/hf/call.h" |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 31 | |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 32 | #include "debug_el1.h" |
Fuad Tabba | 77a4b01 | 2019-11-15 12:13:08 +0000 | [diff] [blame] | 33 | #include "feature_id.h" |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 34 | #include "perfmon.h" |
Andrew Scull | 18c78fc | 2018-08-20 12:57:41 +0100 | [diff] [blame] | 35 | #include "psci.h" |
Andrew Walbran | 3364565 | 2019-04-15 12:29:31 +0100 | [diff] [blame] | 36 | #include "psci_handler.h" |
Andrew Scull | 7fd4bb7 | 2018-12-08 23:40:12 +0000 | [diff] [blame] | 37 | #include "smc.h" |
Fuad Tabba | ba8c44d | 2019-09-23 14:38:58 +0100 | [diff] [blame] | 38 | #include "sysregs.h" |
Karl Meakin | 5a13355 | 2024-05-30 16:06:27 +0100 | [diff] [blame^] | 39 | #include "sysregs_defs.h" |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 40 | |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 41 | /** |
Olivier Deprez | 98ad2d2 | 2020-05-20 09:52:43 +0200 | [diff] [blame] | 42 | * Hypervisor Fault Address Register Non-Secure. |
| 43 | */ |
| 44 | #define HPFAR_EL2_NS (UINT64_C(0x1) << 63) |
| 45 | |
| 46 | /** |
| 47 | * Hypervisor Fault Address Register Faulting IPA. |
| 48 | */ |
| 49 | #define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0)) |
| 50 | |
| 51 | /** |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 52 | * Gets the value to increment for the next PC. |
| 53 | * The ESR encodes whether the instruction is 2 bytes or 4 bytes long. |
| 54 | */ |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 55 | #define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2) |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 56 | |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 57 | /** |
Andrew Walbran | 0dd67ff | 2019-09-12 16:38:50 +0100 | [diff] [blame] | 58 | * The Client ID field within X7 for an SMC64 call. |
| 59 | */ |
| 60 | #define CLIENT_ID_MASK UINT64_C(0xffff) |
| 61 | |
Daniel Boulby | efa381f | 2022-01-18 14:49:40 +0000 | [diff] [blame] | 62 | /* |
| 63 | * Target function IDs for framework messages from the SPMD. |
| 64 | */ |
Olivier Deprez | b76307d | 2022-06-09 17:17:45 +0200 | [diff] [blame] | 65 | #define SPMD_FWK_MSG_BIT (UINT64_C(1) << 31) |
Daniel Boulby | efa381f | 2022-01-18 14:49:40 +0000 | [diff] [blame] | 66 | #define SPMD_FWK_MSG_FUNC_MASK UINT64_C(0xFF) |
Olivier Deprez | a67ab88 | 2023-01-10 15:00:54 +0100 | [diff] [blame] | 67 | #define SPMD_FWK_MSG_PSCI_REQ UINT8_C(0x0) |
| 68 | #define SPMD_FWK_MSG_PSCI_RESP UINT8_C(0x2) |
Daniel Boulby | efa381f | 2022-01-18 14:49:40 +0000 | [diff] [blame] | 69 | #define SPMD_FWK_MSG_FFA_VERSION_REQ UINT8_C(0x8) |
| 70 | #define SPMD_FWK_MSG_FFA_VERSION_RESP UINT8_C(0x9) |
| 71 | |
Andrew Walbran | 0dd67ff | 2019-09-12 16:38:50 +0100 | [diff] [blame] | 72 | /** |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 73 | * Returns a reference to the currently executing vCPU. |
| 74 | */ |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 75 | static struct vcpu *current(void) |
Andrew Walbran | 3d84a26 | 2018-12-13 14:41:19 +0000 | [diff] [blame] | 76 | { |
Daniel Boulby | 3f78426 | 2021-09-27 13:02:54 +0100 | [diff] [blame] | 77 | // NOLINTNEXTLINE(performance-no-int-to-ptr) |
Andrew Walbran | 3d84a26 | 2018-12-13 14:41:19 +0000 | [diff] [blame] | 78 | return (struct vcpu *)read_msr(tpidr_el2); |
| 79 | } |
| 80 | |
Andrew Walbran | 1f8d487 | 2018-12-20 11:21:32 +0000 | [diff] [blame] | 81 | /** |
| 82 | * Saves the state of per-vCPU peripherals, such as the virtual timer, and |
| 83 | * informs the arch-independent sections that registers have been saved. |
| 84 | */ |
| 85 | void complete_saving_state(struct vcpu *vcpu) |
| 86 | { |
Raghu Krishnamurthy | 32626c9 | 2021-01-17 09:57:29 -0800 | [diff] [blame] | 87 | if (has_vhe_support()) { |
| 88 | vcpu->regs.peripherals.cntv_cval_el0 = |
| 89 | read_msr(MSR_CNTV_CVAL_EL02); |
| 90 | vcpu->regs.peripherals.cntv_ctl_el0 = |
| 91 | read_msr(MSR_CNTV_CTL_EL02); |
| 92 | } else { |
| 93 | vcpu->regs.peripherals.cntv_cval_el0 = read_msr(cntv_cval_el0); |
| 94 | vcpu->regs.peripherals.cntv_ctl_el0 = read_msr(cntv_ctl_el0); |
| 95 | } |
Andrew Walbran | 1f8d487 | 2018-12-20 11:21:32 +0000 | [diff] [blame] | 96 | |
| 97 | api_regs_state_saved(vcpu); |
| 98 | |
| 99 | /* |
| 100 | * If switching away from the primary, copy the current EL0 virtual |
| 101 | * timer registers to the corresponding EL2 physical timer registers. |
| 102 | * This is used to emulate the virtual timer for the primary in case it |
| 103 | * should fire while the secondary is running. |
| 104 | */ |
| 105 | if (vcpu->vm->id == HF_PRIMARY_VM_ID) { |
| 106 | /* |
| 107 | * Clear timer control register before copying compare value, to |
| 108 | * avoid a spurious timer interrupt. This could be a problem if |
| 109 | * the interrupt is configured as edge-triggered, as it would |
| 110 | * then be latched in. |
| 111 | */ |
| 112 | write_msr(cnthp_ctl_el2, 0); |
Raghu Krishnamurthy | 32626c9 | 2021-01-17 09:57:29 -0800 | [diff] [blame] | 113 | |
| 114 | if (has_vhe_support()) { |
| 115 | write_msr(cnthp_cval_el2, read_msr(MSR_CNTV_CVAL_EL02)); |
| 116 | write_msr(cnthp_ctl_el2, read_msr(MSR_CNTV_CTL_EL02)); |
| 117 | } else { |
| 118 | write_msr(cnthp_cval_el2, read_msr(cntv_cval_el0)); |
| 119 | write_msr(cnthp_ctl_el2, read_msr(cntv_ctl_el0)); |
| 120 | } |
Andrew Walbran | 1f8d487 | 2018-12-20 11:21:32 +0000 | [diff] [blame] | 121 | } |
| 122 | } |
| 123 | |
| 124 | /** |
| 125 | * Restores the state of per-vCPU peripherals, such as the virtual timer. |
| 126 | */ |
| 127 | void begin_restoring_state(struct vcpu *vcpu) |
| 128 | { |
| 129 | /* |
| 130 | * Clear timer control register before restoring compare value, to avoid |
| 131 | * a spurious timer interrupt. This could be a problem if the interrupt |
| 132 | * is configured as edge-triggered, as it would then be latched in. |
| 133 | */ |
Raghu Krishnamurthy | 32626c9 | 2021-01-17 09:57:29 -0800 | [diff] [blame] | 134 | if (has_vhe_support()) { |
| 135 | write_msr(MSR_CNTV_CTL_EL02, 0); |
| 136 | write_msr(MSR_CNTV_CVAL_EL02, |
| 137 | vcpu->regs.peripherals.cntv_cval_el0); |
| 138 | write_msr(MSR_CNTV_CTL_EL02, |
| 139 | vcpu->regs.peripherals.cntv_ctl_el0); |
| 140 | } else { |
| 141 | write_msr(cntv_ctl_el0, 0); |
| 142 | write_msr(cntv_cval_el0, vcpu->regs.peripherals.cntv_cval_el0); |
| 143 | write_msr(cntv_ctl_el0, vcpu->regs.peripherals.cntv_ctl_el0); |
| 144 | } |
Andrew Walbran | 1f8d487 | 2018-12-20 11:21:32 +0000 | [diff] [blame] | 145 | |
| 146 | /* |
| 147 | * If we are switching (back) to the primary, disable the EL2 physical |
| 148 | * timer which was being used to emulate the EL0 virtual timer, as the |
| 149 | * virtual timer is now running for the primary again. |
| 150 | */ |
| 151 | if (vcpu->vm->id == HF_PRIMARY_VM_ID) { |
| 152 | write_msr(cnthp_ctl_el2, 0); |
| 153 | write_msr(cnthp_cval_el2, 0); |
| 154 | } |
| 155 | } |
| 156 | |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 157 | /** |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 158 | * Invalidate all stage 1 TLB entries on the current (physical) CPU for the |
| 159 | * current VMID. |
| 160 | */ |
| 161 | static void invalidate_vm_tlb(void) |
| 162 | { |
Andrew Walbran | cff1f68 | 2019-07-04 14:52:45 +0100 | [diff] [blame] | 163 | /* |
| 164 | * Ensure that the last VTTBR write has taken effect so we invalidate |
| 165 | * the right set of TLB entries. |
| 166 | */ |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 167 | isb(); |
Andrew Walbran | cff1f68 | 2019-07-04 14:52:45 +0100 | [diff] [blame] | 168 | |
Olivier Deprez | 0b0ba8c | 2023-03-17 11:11:53 +0100 | [diff] [blame] | 169 | tlbi(vmalle1); |
Andrew Walbran | cff1f68 | 2019-07-04 14:52:45 +0100 | [diff] [blame] | 170 | |
| 171 | /* |
| 172 | * Ensure that no instructions are fetched for the VM until after the |
| 173 | * TLB invalidation has taken effect. |
| 174 | */ |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 175 | isb(); |
Andrew Walbran | cff1f68 | 2019-07-04 14:52:45 +0100 | [diff] [blame] | 176 | |
| 177 | /* |
| 178 | * Ensure that no data reads or writes for the VM happen until after the |
Fuad Tabba | 77a4b01 | 2019-11-15 12:13:08 +0000 | [diff] [blame] | 179 | * TLB invalidation has taken effect. Non-shareable is enough because |
| 180 | * the TLB is local to the CPU. |
Andrew Walbran | cff1f68 | 2019-07-04 14:52:45 +0100 | [diff] [blame] | 181 | */ |
David Brazdil | 851948e | 2019-08-09 12:02:12 +0100 | [diff] [blame] | 182 | dsb(nsh); |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 183 | } |
| 184 | |
| 185 | /** |
| 186 | * Invalidates the TLB if a different vCPU is being run than the last vCPU of |
| 187 | * the same VM which was run on the current pCPU. |
| 188 | * |
| 189 | * This is necessary because VMs may (contrary to the architecture |
| 190 | * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar |
| 191 | * workaround: |
| 192 | * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9 |
| 193 | */ |
| 194 | void maybe_invalidate_tlb(struct vcpu *vcpu) |
| 195 | { |
| 196 | size_t current_cpu_index = cpu_index(vcpu->cpu); |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 197 | ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu); |
Andrew Walbran | 1f32e72 | 2019-06-07 17:57:26 +0100 | [diff] [blame] | 198 | |
| 199 | if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] != |
| 200 | new_vcpu_index) { |
| 201 | /* |
| 202 | * The vCPU has changed since the last time this VM was run on |
| 203 | * this pCPU, so we need to invalidate the TLB. |
| 204 | */ |
| 205 | invalidate_vm_tlb(); |
| 206 | |
| 207 | /* Record the fact that this vCPU is now running on this CPU. */ |
| 208 | vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] = |
| 209 | new_vcpu_index; |
| 210 | } |
| 211 | } |
| 212 | |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 213 | noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr) |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 214 | { |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 215 | (void)elr; |
| 216 | (void)spsr; |
| 217 | |
Fuad Tabba | d1d6798 | 2020-01-08 11:28:29 +0000 | [diff] [blame] | 218 | panic("IRQ from current exception level."); |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 219 | } |
| 220 | |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 221 | noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr) |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 222 | { |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 223 | (void)elr; |
| 224 | (void)spsr; |
| 225 | |
Fuad Tabba | d1d6798 | 2020-01-08 11:28:29 +0000 | [diff] [blame] | 226 | panic("FIQ from current exception level."); |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 227 | } |
| 228 | |
David Brazdil | 768f69c | 2019-12-19 15:46:12 +0000 | [diff] [blame] | 229 | noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr) |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 230 | { |
| 231 | (void)elr; |
| 232 | (void)spsr; |
| 233 | |
Fuad Tabba | d1d6798 | 2020-01-08 11:28:29 +0000 | [diff] [blame] | 234 | panic("SError from current exception level."); |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 235 | } |
| 236 | |
J-Alves | a2d1c3b | 2024-03-28 12:46:58 +0000 | [diff] [blame] | 237 | /** |
| 238 | * Returns true if ELR_EL2 is not to be restored from stack. |
| 239 | * Currently function doesn't return false, as for all other cases |
| 240 | * panics. |
| 241 | */ |
| 242 | bool sync_current_exception(uintreg_t elr, uintreg_t spsr) |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 243 | { |
| 244 | uintreg_t esr = read_msr(esr_el2); |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 245 | uintreg_t ec = GET_ESR_EC(esr); |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 246 | |
| 247 | (void)spsr; |
| 248 | |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 249 | switch (ec) { |
J-Alves | a2d1c3b | 2024-03-28 12:46:58 +0000 | [diff] [blame] | 250 | case EC_DATA_ABORT_SAME_EL: { |
| 251 | uint64_t iss = GET_ESR_ISS(esr); |
| 252 | uint64_t dfsc = GET_ESR_ISS_DFSC(iss); |
| 253 | uint64_t far = read_msr(far_el2); |
| 254 | |
| 255 | /* Handle Granule Protection Fault. */ |
| 256 | if (is_arch_feat_rme_supported() && dfsc == DFSC_GPF) { |
| 257 | dlog_verbose( |
Karl Meakin | e8937d9 | 2024-03-19 16:04:25 +0000 | [diff] [blame] | 258 | "Granule Protection Fault: esr=%#lx, ec=%#lx, " |
| 259 | "far=%#lx, elr=%#lx\n", |
J-Alves | a2d1c3b | 2024-03-28 12:46:58 +0000 | [diff] [blame] | 260 | esr, ec, far, elr); |
| 261 | |
| 262 | /* |
| 263 | * Change ELR_EL2 only if failed whilst either |
| 264 | * reading or writing within 'memcpy_trapped'. |
| 265 | */ |
| 266 | if (elr == (uintptr_t)memcpy_trapped_read || |
| 267 | elr == (uintptr_t)memcpy_trapped_write) { |
| 268 | dlog_verbose( |
| 269 | "GPF due to data abort on %s.\n", |
| 270 | (elr == (uintptr_t)memcpy_trapped_read) |
| 271 | ? "read" |
| 272 | : "write"); |
| 273 | |
| 274 | /* |
| 275 | * Update the ELR_EL2 with the return |
| 276 | * address, to return error from the |
| 277 | * call to 'memcpy_trapped'. |
| 278 | */ |
| 279 | write_msr(ELR_EL2, memcpy_trapped_aborted); |
| 280 | return true; |
| 281 | } |
| 282 | } |
| 283 | |
Karl Meakin | 5a13355 | 2024-05-30 16:06:27 +0100 | [diff] [blame^] | 284 | if (!GET_ESR_FNV(esr)) { |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 285 | dlog_error( |
Karl Meakin | e8937d9 | 2024-03-19 16:04:25 +0000 | [diff] [blame] | 286 | "Data abort: pc=%#lx, esr=%#lx, ec=%#lx, " |
| 287 | "far=%#lx\n", |
J-Alves | a2d1c3b | 2024-03-28 12:46:58 +0000 | [diff] [blame] | 288 | elr, esr, ec, far); |
| 289 | |
Andrew Scull | 7364a8e | 2018-07-19 15:39:29 +0100 | [diff] [blame] | 290 | } else { |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 291 | dlog_error( |
Karl Meakin | e8937d9 | 2024-03-19 16:04:25 +0000 | [diff] [blame] | 292 | "Data abort: pc=%#lx, esr=%#lx, ec=%#lx, " |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 293 | "far=invalid\n", |
| 294 | elr, esr, ec); |
Andrew Scull | 7364a8e | 2018-07-19 15:39:29 +0100 | [diff] [blame] | 295 | } |
J-Alves | a2d1c3b | 2024-03-28 12:46:58 +0000 | [diff] [blame] | 296 | } break; |
Wedson Almeida Filho | fed6902 | 2018-07-11 15:39:12 +0100 | [diff] [blame] | 297 | default: |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 298 | dlog_error( |
Karl Meakin | e8937d9 | 2024-03-19 16:04:25 +0000 | [diff] [blame] | 299 | "Unknown current sync exception pc=%#lx, esr=%#lx, " |
| 300 | "ec=%#lx\n", |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 301 | elr, esr, ec); |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 302 | break; |
Wedson Almeida Filho | fed6902 | 2018-07-11 15:39:12 +0100 | [diff] [blame] | 303 | } |
Wedson Almeida Filho | 81568c4 | 2019-01-04 13:33:02 +0000 | [diff] [blame] | 304 | |
Andrew Scull | a9c172d | 2019-04-03 14:10:00 +0100 | [diff] [blame] | 305 | panic("EL2 exception"); |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 306 | } |
| 307 | |
Wedson Almeida Filho | 03e767a | 2018-07-30 15:32:03 +0100 | [diff] [blame] | 308 | /** |
Andrew Walbran | 3d84a26 | 2018-12-13 14:41:19 +0000 | [diff] [blame] | 309 | * Sets or clears the VI bit in the HCR_EL2 register saved in the given |
| 310 | * arch_regs. |
| 311 | */ |
Manish Pandey | 35e452f | 2021-02-18 21:36:34 +0000 | [diff] [blame] | 312 | static void set_virtual_irq(struct arch_regs *r, bool enable) |
Andrew Walbran | 3d84a26 | 2018-12-13 14:41:19 +0000 | [diff] [blame] | 313 | { |
| 314 | if (enable) { |
Olivier Deprez | 6d408f9 | 2022-08-08 19:14:23 +0200 | [diff] [blame] | 315 | r->hyp_state.hcr_el2 |= HCR_EL2_VI; |
Andrew Walbran | 3d84a26 | 2018-12-13 14:41:19 +0000 | [diff] [blame] | 316 | } else { |
Olivier Deprez | 6d408f9 | 2022-08-08 19:14:23 +0200 | [diff] [blame] | 317 | r->hyp_state.hcr_el2 &= ~HCR_EL2_VI; |
Andrew Walbran | 3d84a26 | 2018-12-13 14:41:19 +0000 | [diff] [blame] | 318 | } |
| 319 | } |
| 320 | |
| 321 | /** |
| 322 | * Sets or clears the VI bit in the HCR_EL2 register. |
| 323 | */ |
Manish Pandey | 35e452f | 2021-02-18 21:36:34 +0000 | [diff] [blame] | 324 | static void set_virtual_irq_current(bool enable) |
Andrew Walbran | 3d84a26 | 2018-12-13 14:41:19 +0000 | [diff] [blame] | 325 | { |
Olivier Deprez | 6d408f9 | 2022-08-08 19:14:23 +0200 | [diff] [blame] | 326 | struct vcpu *vcpu = current(); |
| 327 | uintreg_t hcr_el2 = vcpu->regs.hyp_state.hcr_el2; |
Wedson Almeida Filho | 81568c4 | 2019-01-04 13:33:02 +0000 | [diff] [blame] | 328 | |
Andrew Walbran | 3d84a26 | 2018-12-13 14:41:19 +0000 | [diff] [blame] | 329 | if (enable) { |
| 330 | hcr_el2 |= HCR_EL2_VI; |
| 331 | } else { |
| 332 | hcr_el2 &= ~HCR_EL2_VI; |
| 333 | } |
Olivier Deprez | 6d408f9 | 2022-08-08 19:14:23 +0200 | [diff] [blame] | 334 | vcpu->regs.hyp_state.hcr_el2 = hcr_el2; |
Andrew Walbran | 3d84a26 | 2018-12-13 14:41:19 +0000 | [diff] [blame] | 335 | } |
| 336 | |
Manish Pandey | 35e452f | 2021-02-18 21:36:34 +0000 | [diff] [blame] | 337 | /** |
| 338 | * Sets or clears the VF bit in the HCR_EL2 register saved in the given |
| 339 | * arch_regs. |
| 340 | */ |
| 341 | static void set_virtual_fiq(struct arch_regs *r, bool enable) |
| 342 | { |
| 343 | if (enable) { |
Olivier Deprez | 6d408f9 | 2022-08-08 19:14:23 +0200 | [diff] [blame] | 344 | r->hyp_state.hcr_el2 |= HCR_EL2_VF; |
Manish Pandey | 35e452f | 2021-02-18 21:36:34 +0000 | [diff] [blame] | 345 | } else { |
Olivier Deprez | 6d408f9 | 2022-08-08 19:14:23 +0200 | [diff] [blame] | 346 | r->hyp_state.hcr_el2 &= ~HCR_EL2_VF; |
Manish Pandey | 35e452f | 2021-02-18 21:36:34 +0000 | [diff] [blame] | 347 | } |
| 348 | } |
| 349 | |
| 350 | /** |
| 351 | * Sets or clears the VF bit in the HCR_EL2 register. |
| 352 | */ |
| 353 | static void set_virtual_fiq_current(bool enable) |
| 354 | { |
Olivier Deprez | 6d408f9 | 2022-08-08 19:14:23 +0200 | [diff] [blame] | 355 | struct vcpu *vcpu = current(); |
| 356 | uintreg_t hcr_el2 = vcpu->regs.hyp_state.hcr_el2; |
Manish Pandey | 35e452f | 2021-02-18 21:36:34 +0000 | [diff] [blame] | 357 | |
| 358 | if (enable) { |
| 359 | hcr_el2 |= HCR_EL2_VF; |
| 360 | } else { |
| 361 | hcr_el2 &= ~HCR_EL2_VF; |
| 362 | } |
Olivier Deprez | 6d408f9 | 2022-08-08 19:14:23 +0200 | [diff] [blame] | 363 | vcpu->regs.hyp_state.hcr_el2 = hcr_el2; |
Manish Pandey | 35e452f | 2021-02-18 21:36:34 +0000 | [diff] [blame] | 364 | } |
| 365 | |
J-Alves | b37fd08 | 2020-10-22 12:29:21 +0100 | [diff] [blame] | 366 | #if SECURE_WORLD == 1 |
Max Shvetsov | 1ae74f1 | 2020-09-18 13:52:20 +0100 | [diff] [blame] | 367 | |
Max Shvetsov | 1ae74f1 | 2020-09-18 13:52:20 +0100 | [diff] [blame] | 368 | /** |
| 369 | * Handle special direct messages from SPMD to SPMC. For now related to power |
| 370 | * management only. |
| 371 | */ |
| 372 | static bool spmd_handler(struct ffa_value *args, struct vcpu *current) |
| 373 | { |
J-Alves | 19e20cf | 2023-08-02 12:48:55 +0100 | [diff] [blame] | 374 | ffa_id_t sender = ffa_sender(*args); |
| 375 | ffa_id_t receiver = ffa_receiver(*args); |
| 376 | ffa_id_t current_vm_id = current->vm->id; |
Daniel Boulby | efa381f | 2022-01-18 14:49:40 +0000 | [diff] [blame] | 377 | uint32_t fwk_msg = ffa_fwk_msg(*args); |
| 378 | uint8_t fwk_msg_func_id = fwk_msg & SPMD_FWK_MSG_FUNC_MASK; |
Max Shvetsov | 1ae74f1 | 2020-09-18 13:52:20 +0100 | [diff] [blame] | 379 | |
| 380 | /* |
Daniel Boulby | efa381f | 2022-01-18 14:49:40 +0000 | [diff] [blame] | 381 | * Check if direct message request is originating from the SPMD, |
| 382 | * directed to the SPMC and the message is a framework message. |
Max Shvetsov | 1ae74f1 | 2020-09-18 13:52:20 +0100 | [diff] [blame] | 383 | */ |
| 384 | if (!(sender == HF_SPMD_VM_ID && receiver == HF_SPMC_VM_ID && |
Daniel Boulby | efa381f | 2022-01-18 14:49:40 +0000 | [diff] [blame] | 385 | current_vm_id == HF_OTHER_WORLD_ID) || |
| 386 | (fwk_msg & SPMD_FWK_MSG_BIT) == 0) { |
Max Shvetsov | 1ae74f1 | 2020-09-18 13:52:20 +0100 | [diff] [blame] | 387 | return false; |
| 388 | } |
| 389 | |
Olivier Deprez | a67ab88 | 2023-01-10 15:00:54 +0100 | [diff] [blame] | 390 | /* |
| 391 | * The framework message is conveyed by EL3/SPMD to SPMC so the |
| 392 | * current VM id must match to the other world VM id. |
| 393 | */ |
| 394 | CHECK(current->vm->id == HF_HYPERVISOR_VM_ID); |
| 395 | |
Daniel Boulby | efa381f | 2022-01-18 14:49:40 +0000 | [diff] [blame] | 396 | switch (fwk_msg_func_id) { |
Olivier Deprez | a67ab88 | 2023-01-10 15:00:54 +0100 | [diff] [blame] | 397 | case SPMD_FWK_MSG_PSCI_REQ: { |
| 398 | uint32_t psci_msg_response = PSCI_ERROR_NOT_SUPPORTED; |
Olivier Deprez | 181074b | 2023-02-02 14:53:23 +0100 | [diff] [blame] | 399 | struct vcpu *boot_vcpu = vcpu_get_boot_vcpu(); |
| 400 | struct vm *vm = boot_vcpu->vm; |
Olivier Deprez | 98f151e | 2023-01-10 15:08:54 +0100 | [diff] [blame] | 401 | struct vcpu_locked vcpu_locked; |
Olivier Deprez | 181074b | 2023-02-02 14:53:23 +0100 | [diff] [blame] | 402 | |
Olivier Deprez | a67ab88 | 2023-01-10 15:00:54 +0100 | [diff] [blame] | 403 | /* |
| 404 | * TODO: the power management event reached the SPMC. |
| 405 | * In a later iteration, the power management event can |
| 406 | * be passed to the SP by resuming it. |
| 407 | */ |
Daniel Boulby | efa381f | 2022-01-18 14:49:40 +0000 | [diff] [blame] | 408 | switch (args->arg3) { |
| 409 | case PSCI_CPU_OFF: { |
Olivier Deprez | 98f151e | 2023-01-10 15:08:54 +0100 | [diff] [blame] | 410 | if (vm_power_management_cpu_off_requested(vm) == true) { |
Daniel Boulby | 5fe882d | 2023-08-07 10:36:53 +0100 | [diff] [blame] | 411 | struct vcpu *vcpu; |
| 412 | |
Olivier Deprez | 98f151e | 2023-01-10 15:08:54 +0100 | [diff] [blame] | 413 | /* Allow only S-EL1 MP SPs to reach here. */ |
| 414 | CHECK(vm->el0_partition == false); |
| 415 | CHECK(vm->vcpu_count > 1); |
| 416 | |
| 417 | vcpu = vm_get_vcpu(vm, vcpu_index(current)); |
| 418 | vcpu_locked = vcpu_lock(vcpu); |
| 419 | vcpu->state = VCPU_STATE_OFF; |
| 420 | vcpu_unlock(&vcpu_locked); |
| 421 | cpu_off(vcpu->cpu); |
Daniel Boulby | 5fe882d | 2023-08-07 10:36:53 +0100 | [diff] [blame] | 422 | dlog_verbose("cpu%u off notification!\n", |
| 423 | vcpu_index(vcpu)); |
Olivier Deprez | 98f151e | 2023-01-10 15:08:54 +0100 | [diff] [blame] | 424 | } |
| 425 | |
Olivier Deprez | a67ab88 | 2023-01-10 15:00:54 +0100 | [diff] [blame] | 426 | psci_msg_response = PSCI_RETURN_SUCCESS; |
Daniel Boulby | efa381f | 2022-01-18 14:49:40 +0000 | [diff] [blame] | 427 | break; |
| 428 | } |
| 429 | default: |
Olivier Deprez | a67ab88 | 2023-01-10 15:00:54 +0100 | [diff] [blame] | 430 | dlog_error( |
| 431 | "FF-A PSCI framework message not handled " |
Karl Meakin | e8937d9 | 2024-03-19 16:04:25 +0000 | [diff] [blame] | 432 | "%#lx %#lx %#lx %#lx\n", |
Olivier Deprez | a67ab88 | 2023-01-10 15:00:54 +0100 | [diff] [blame] | 433 | args->func, args->arg1, args->arg2, args->arg3); |
| 434 | psci_msg_response = PSCI_ERROR_NOT_SUPPORTED; |
Daniel Boulby | efa381f | 2022-01-18 14:49:40 +0000 | [diff] [blame] | 435 | } |
Olivier Deprez | a67ab88 | 2023-01-10 15:00:54 +0100 | [diff] [blame] | 436 | |
| 437 | *args = (struct ffa_value){ |
| 438 | .func = FFA_MSG_SEND_DIRECT_RESP_32, |
| 439 | .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID, |
| 440 | .arg2 = SPMD_FWK_MSG_BIT | SPMD_FWK_MSG_PSCI_RESP, |
| 441 | .arg3 = psci_msg_response}; |
| 442 | |
| 443 | return true; |
Daniel Boulby | efa381f | 2022-01-18 14:49:40 +0000 | [diff] [blame] | 444 | } |
| 445 | case SPMD_FWK_MSG_FFA_VERSION_REQ: { |
| 446 | struct ffa_value ret = api_ffa_version(current, args->arg3); |
Max Shvetsov | 1ae74f1 | 2020-09-18 13:52:20 +0100 | [diff] [blame] | 447 | *args = (struct ffa_value){ |
| 448 | .func = FFA_MSG_SEND_DIRECT_RESP_32, |
| 449 | .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID, |
Daniel Boulby | efa381f | 2022-01-18 14:49:40 +0000 | [diff] [blame] | 450 | /* Set bit 31 since this is a framework message. */ |
| 451 | .arg2 = SPMD_FWK_MSG_BIT | |
| 452 | SPMD_FWK_MSG_FFA_VERSION_RESP, |
| 453 | .arg3 = ret.func}; |
Olivier Deprez | a67ab88 | 2023-01-10 15:00:54 +0100 | [diff] [blame] | 454 | return true; |
Max Shvetsov | 1ae74f1 | 2020-09-18 13:52:20 +0100 | [diff] [blame] | 455 | } |
| 456 | default: |
Karl Meakin | e8937d9 | 2024-03-19 16:04:25 +0000 | [diff] [blame] | 457 | dlog_error("FF-A framework message not handled %#lx\n", |
Olivier Deprez | a67ab88 | 2023-01-10 15:00:54 +0100 | [diff] [blame] | 458 | args->arg2); |
| 459 | |
| 460 | /* |
| 461 | * TODO: the framework message that was conveyed by a direct |
| 462 | * request is not handled although we still want to complete |
| 463 | * by a direct response. However, there is no defined error |
| 464 | * response to state that the message couldn't be handled. |
| 465 | * An alternative would be to return FFA_ERROR. |
| 466 | */ |
Daniel Boulby | efa381f | 2022-01-18 14:49:40 +0000 | [diff] [blame] | 467 | *args = (struct ffa_value){ |
| 468 | .func = FFA_MSG_SEND_DIRECT_RESP_32, |
| 469 | .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID, |
| 470 | /* Set bit 31 since this is a framework message. */ |
| 471 | .arg2 = SPMD_FWK_MSG_BIT | fwk_msg_func_id}; |
Olivier Deprez | a67ab88 | 2023-01-10 15:00:54 +0100 | [diff] [blame] | 472 | |
| 473 | return true; |
Max Shvetsov | 1ae74f1 | 2020-09-18 13:52:20 +0100 | [diff] [blame] | 474 | } |
| 475 | |
Olivier Deprez | a67ab88 | 2023-01-10 15:00:54 +0100 | [diff] [blame] | 476 | /* Should not reach this point. */ |
| 477 | assert(false); |
| 478 | |
| 479 | return false; |
Max Shvetsov | 1ae74f1 | 2020-09-18 13:52:20 +0100 | [diff] [blame] | 480 | } |
| 481 | |
J-Alves | b37fd08 | 2020-10-22 12:29:21 +0100 | [diff] [blame] | 482 | #endif |
| 483 | |
Andrew Scull | ae9962e | 2019-10-03 16:51:16 +0100 | [diff] [blame] | 484 | /** |
| 485 | * Checks whether to block an SMC being forwarded from a VM. |
| 486 | */ |
| 487 | static bool smc_is_blocked(const struct vm *vm, uint32_t func) |
Andrew Walbran | c1ad4ce | 2019-05-09 11:41:39 +0100 | [diff] [blame] | 488 | { |
Andrew Scull | ae9962e | 2019-10-03 16:51:16 +0100 | [diff] [blame] | 489 | bool block_by_default = !vm->smc_whitelist.permissive; |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 490 | |
Andrew Scull | ae9962e | 2019-10-03 16:51:16 +0100 | [diff] [blame] | 491 | for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) { |
| 492 | if (func == vm->smc_whitelist.smcs[i]) { |
| 493 | return false; |
| 494 | } |
| 495 | } |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 496 | |
Olivier Deprez | f92e5d4 | 2020-11-13 16:00:54 +0100 | [diff] [blame] | 497 | dlog_notice("SMC %#010x attempted from VM %#x, blocked=%u\n", func, |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 498 | vm->id, block_by_default); |
Andrew Scull | ae9962e | 2019-10-03 16:51:16 +0100 | [diff] [blame] | 499 | |
| 500 | /* Access is still allowed in permissive mode. */ |
| 501 | return block_by_default; |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 502 | } |
| 503 | |
| 504 | /** |
Andrew Scull | ae9962e | 2019-10-03 16:51:16 +0100 | [diff] [blame] | 505 | * Applies SMC access control according to manifest and forwards the call if |
| 506 | * access is granted. |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 507 | */ |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 508 | static void smc_forwarder(const struct vm *vm, struct ffa_value *args) |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 509 | { |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 510 | struct ffa_value ret; |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 511 | uint32_t client_id = vm->id; |
| 512 | uintreg_t arg7 = args->arg7; |
Andrew Scull | ae9962e | 2019-10-03 16:51:16 +0100 | [diff] [blame] | 513 | |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 514 | if (smc_is_blocked(vm, args->func)) { |
| 515 | args->func = SMCCC_ERROR_UNKNOWN; |
Andrew Scull | ae9962e | 2019-10-03 16:51:16 +0100 | [diff] [blame] | 516 | return; |
| 517 | } |
| 518 | |
Andrew Walbran | 0dd67ff | 2019-09-12 16:38:50 +0100 | [diff] [blame] | 519 | /* |
| 520 | * Set the Client ID but keep the existing Secure OS ID and anything |
| 521 | * else (currently unspecified) that the client may have passed in the |
| 522 | * upper bits. |
| 523 | */ |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 524 | args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK); |
Andrew Scull | 07b6bd3 | 2019-12-12 17:19:55 +0000 | [diff] [blame] | 525 | ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3, |
| 526 | args->arg4, args->arg5, args->arg6, args->arg7); |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 527 | |
Andrew Scull | ae9962e | 2019-10-03 16:51:16 +0100 | [diff] [blame] | 528 | /* |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 529 | * Preserve the value passed by the caller, rather than the generated |
| 530 | * client_id. Note that this would also overwrite any return value that |
Andrew Scull | ae9962e | 2019-10-03 16:51:16 +0100 | [diff] [blame] | 531 | * may be in x7, but the SMCs that we are forwarding are legacy calls |
| 532 | * from before SMCCC 1.2 so won't have more than 4 return values anyway. |
| 533 | */ |
Andrew Scull | 07b6bd3 | 2019-12-12 17:19:55 +0000 | [diff] [blame] | 534 | ret.arg7 = arg7; |
| 535 | |
| 536 | plat_smc_post_forward(*args, &ret); |
| 537 | |
| 538 | *args = ret; |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 539 | } |
| 540 | |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame] | 541 | /** |
| 542 | * In the normal world, ffa_handler is always called from the virtual FF-A |
Andrew Walbran | 8e8bf3f | 2020-10-07 17:58:20 +0100 | [diff] [blame] | 543 | * instance (from a VM in EL1). In the secure world, ffa_handler may be called |
| 544 | * from the virtual (a secure partition in S-EL1) or physical FF-A instance |
| 545 | * (from the normal world via EL3). The function returns true when the call is |
| 546 | * handled. The *next pointer is updated to the next vCPU to run, which might be |
| 547 | * the 'other world' vCPU if the call originated from the virtual FF-A instance |
| 548 | * and has to be forwarded down to EL3, or left as is to resume the current |
| 549 | * vCPU. |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame] | 550 | */ |
| 551 | static bool ffa_handler(struct ffa_value *args, struct vcpu *current, |
| 552 | struct vcpu **next) |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 553 | { |
J-Alves | bc3de8b | 2020-12-07 14:32:04 +0000 | [diff] [blame] | 554 | uint32_t func = args->func; |
Andrew Walbran | e7ad3c0 | 2019-12-24 17:03:04 +0000 | [diff] [blame] | 555 | |
Jose Marinho | c0f4ff2 | 2019-10-09 10:37:42 +0100 | [diff] [blame] | 556 | /* |
| 557 | * NOTE: When adding new methods to this handler update |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 558 | * api_ffa_features accordingly. |
Jose Marinho | c0f4ff2 | 2019-10-09 10:37:42 +0100 | [diff] [blame] | 559 | */ |
Andrew Walbran | e7ad3c0 | 2019-12-24 17:03:04 +0000 | [diff] [blame] | 560 | switch (func) { |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 561 | case FFA_VERSION_32: |
Daniel Boulby | baeaf2e | 2021-12-09 11:42:36 +0000 | [diff] [blame] | 562 | *args = api_ffa_version(current, args->arg1); |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 563 | return true; |
Fuad Tabba | e4efcc3 | 2020-07-16 15:37:27 +0100 | [diff] [blame] | 564 | case FFA_PARTITION_INFO_GET_32: { |
| 565 | struct ffa_uuid uuid; |
| 566 | |
| 567 | ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4, |
| 568 | &uuid); |
Daniel Boulby | b46cad1 | 2021-12-13 17:47:21 +0000 | [diff] [blame] | 569 | *args = api_ffa_partition_info_get(current, &uuid, args->arg5); |
Fuad Tabba | e4efcc3 | 2020-07-16 15:37:27 +0100 | [diff] [blame] | 570 | return true; |
| 571 | } |
Raghu Krishnamurthy | 7592bcb | 2022-12-25 13:09:00 -0800 | [diff] [blame] | 572 | case FFA_PARTITION_INFO_GET_REGS_64: { |
| 573 | struct ffa_uuid uuid; |
| 574 | uint32_t w0; |
| 575 | uint32_t w1; |
| 576 | uint32_t w2; |
| 577 | uint32_t w3; |
| 578 | uint16_t start_index; |
| 579 | uint16_t tag; |
| 580 | |
| 581 | w0 = (uint32_t)(args->arg1 & 0xFFFFFFFF); |
| 582 | w1 = (uint32_t)(args->arg1 >> 32); |
| 583 | w2 = (uint32_t)(args->arg2 & 0xFFFFFFFF); |
| 584 | w3 = (uint32_t)(args->arg2 >> 32); |
| 585 | ffa_uuid_init(w0, w1, w2, w3, &uuid); |
| 586 | |
Raghu Krishnamurthy | d29411a | 2023-02-17 17:22:04 -0800 | [diff] [blame] | 587 | start_index = args->arg3 & 0xFFFF; |
| 588 | tag = (args->arg3 >> 16) & 0xFFFF; |
Raghu Krishnamurthy | 7592bcb | 2022-12-25 13:09:00 -0800 | [diff] [blame] | 589 | *args = api_ffa_partition_info_get_regs(current, &uuid, |
| 590 | start_index, tag); |
| 591 | return true; |
| 592 | } |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 593 | case FFA_ID_GET_32: |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame] | 594 | *args = api_ffa_id_get(current); |
Andrew Walbran | d230f66 | 2019-10-07 18:03:36 +0100 | [diff] [blame] | 595 | return true; |
Daniel Boulby | b2fb80e | 2021-02-03 15:09:23 +0000 | [diff] [blame] | 596 | case FFA_SPM_ID_GET_32: |
| 597 | *args = api_ffa_spm_id_get(); |
| 598 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 599 | case FFA_FEATURES_32: |
Karl Meakin | f1ed5f1 | 2024-02-22 15:57:36 +0000 | [diff] [blame] | 600 | *args = api_ffa_features(args->arg1, args->arg2, current); |
Jose Marinho | c0f4ff2 | 2019-10-09 10:37:42 +0100 | [diff] [blame] | 601 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 602 | case FFA_RX_RELEASE_32: |
J-Alves | e8c8c2b | 2022-12-16 15:34:48 +0000 | [diff] [blame] | 603 | *args = api_ffa_rx_release(ffa_receiver(*args), current); |
Andrew Walbran | 8a0f5ca | 2019-11-05 13:12:23 +0000 | [diff] [blame] | 604 | return true; |
J-Alves | bc3de8b | 2020-12-07 14:32:04 +0000 | [diff] [blame] | 605 | case FFA_RXTX_MAP_64: |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 606 | *args = api_ffa_rxtx_map(ipa_init(args->arg1), |
| 607 | ipa_init(args->arg2), args->arg3, |
Federico Recanati | 9f1b653 | 2022-04-14 13:15:28 +0200 | [diff] [blame] | 608 | current); |
Andrew Walbran | bfffb0f | 2019-11-05 14:02:34 +0000 | [diff] [blame] | 609 | return true; |
Daniel Boulby | 9e420ca | 2021-07-07 15:03:49 +0100 | [diff] [blame] | 610 | case FFA_RXTX_UNMAP_32: |
J-Alves | 7007993 | 2022-12-07 17:32:20 +0000 | [diff] [blame] | 611 | *args = api_ffa_rxtx_unmap(ffa_vm_id(*args), current); |
Daniel Boulby | 9e420ca | 2021-07-07 15:03:49 +0100 | [diff] [blame] | 612 | return true; |
Federico Recanati | 644f046 | 2022-03-17 12:04:00 +0100 | [diff] [blame] | 613 | case FFA_RX_ACQUIRE_32: |
| 614 | *args = api_ffa_rx_acquire(ffa_receiver(*args), current); |
| 615 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 616 | case FFA_YIELD_32: |
Madhukar Pappireddy | 184501c | 2023-05-23 17:24:06 -0500 | [diff] [blame] | 617 | *args = api_yield(current, next, args); |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 618 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 619 | case FFA_MSG_SEND_32: |
J-Alves | 27b7196 | 2022-12-12 15:29:58 +0000 | [diff] [blame] | 620 | *args = plat_ffa_msg_send( |
| 621 | ffa_sender(*args), ffa_receiver(*args), |
| 622 | ffa_msg_send_size(*args), current, next); |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 623 | return true; |
Federico Recanati | 25053ee | 2022-03-14 15:01:53 +0100 | [diff] [blame] | 624 | case FFA_MSG_SEND2_32: |
| 625 | *args = api_ffa_msg_send2(ffa_sender(*args), |
| 626 | ffa_msg_send2_flags(*args), current); |
| 627 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 628 | case FFA_MSG_WAIT_32: |
Madhukar Pappireddy | 5522c67 | 2021-12-17 16:35:51 -0600 | [diff] [blame] | 629 | *args = api_ffa_msg_wait(current, next, args); |
Andrew Walbran | 0de4f16 | 2019-09-03 16:44:20 +0100 | [diff] [blame] | 630 | return true; |
J-Alves | bc7ab4f | 2022-12-13 12:09:25 +0000 | [diff] [blame] | 631 | #if SECURE_WORLD == 0 |
Madhukar Pappireddy | bd10e57 | 2023-03-06 16:39:49 -0600 | [diff] [blame] | 632 | case FFA_MSG_POLL_32: { |
| 633 | struct vcpu_locked current_locked; |
| 634 | |
| 635 | current_locked = vcpu_lock(current); |
J-Alves | 2ced167 | 2022-12-12 14:35:38 +0000 | [diff] [blame] | 636 | *args = plat_ffa_msg_recv(false, current_locked, next); |
Madhukar Pappireddy | bd10e57 | 2023-03-06 16:39:49 -0600 | [diff] [blame] | 637 | vcpu_unlock(¤t_locked); |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 638 | return true; |
Madhukar Pappireddy | bd10e57 | 2023-03-06 16:39:49 -0600 | [diff] [blame] | 639 | } |
J-Alves | bc7ab4f | 2022-12-13 12:09:25 +0000 | [diff] [blame] | 640 | #endif |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 641 | case FFA_RUN_32: |
Kathleen Capella | 036cc59 | 2023-11-30 18:26:15 -0500 | [diff] [blame] | 642 | /** |
| 643 | * Ensure that an FF-A v1.2 endpoint preserves the |
| 644 | * runtime state of the calling partition by setting |
| 645 | * the extended registers (x8-x17) to zero. |
| 646 | */ |
| 647 | if (current->vm->ffa_version >= MAKE_FFA_VERSION(1, 2) && |
| 648 | !api_extended_args_are_zero(args)) { |
| 649 | *args = ffa_error(FFA_INVALID_PARAMETERS); |
| 650 | return false; |
| 651 | } |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 652 | *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args), |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame] | 653 | current, next); |
Andrew Walbran | f0c314d | 2019-10-02 14:24:26 +0100 | [diff] [blame] | 654 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 655 | case FFA_MEM_DONATE_32: |
| 656 | case FFA_MEM_LEND_32: |
| 657 | case FFA_MEM_SHARE_32: |
| 658 | *args = api_ffa_mem_send(func, args->arg1, args->arg2, |
| 659 | ipa_init(args->arg3), args->arg4, |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame] | 660 | current); |
Andrew Walbran | 82d6d15 | 2019-12-24 15:02:06 +0000 | [diff] [blame] | 661 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 662 | case FFA_MEM_RETRIEVE_REQ_32: |
| 663 | *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2, |
| 664 | ipa_init(args->arg3), |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame] | 665 | args->arg4, current); |
Andrew Walbran | 5de9c3d | 2020-02-10 13:35:29 +0000 | [diff] [blame] | 666 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 667 | case FFA_MEM_RELINQUISH_32: |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame] | 668 | *args = api_ffa_mem_relinquish(current); |
Andrew Walbran | 5de9c3d | 2020-02-10 13:35:29 +0000 | [diff] [blame] | 669 | return true; |
Andrew Walbran | b5ab43c | 2020-04-30 11:32:54 +0100 | [diff] [blame] | 670 | case FFA_MEM_RECLAIM_32: |
| 671 | *args = api_ffa_mem_reclaim( |
Andrew Walbran | 1bbe940 | 2020-04-30 16:47:13 +0100 | [diff] [blame] | 672 | ffa_assemble_handle(args->arg1, args->arg2), args->arg3, |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame] | 673 | current); |
Andrew Walbran | 5de9c3d | 2020-02-10 13:35:29 +0000 | [diff] [blame] | 674 | return true; |
Andrew Walbran | ca808b1 | 2020-05-15 17:22:28 +0100 | [diff] [blame] | 675 | case FFA_MEM_FRAG_RX_32: |
| 676 | *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3, |
| 677 | (args->arg4 >> 16) & 0xffff, |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame] | 678 | current); |
Andrew Walbran | ca808b1 | 2020-05-15 17:22:28 +0100 | [diff] [blame] | 679 | return true; |
| 680 | case FFA_MEM_FRAG_TX_32: |
| 681 | *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3, |
| 682 | (args->arg4 >> 16) & 0xffff, |
Olivier Deprez | f33a6c7 | 2020-06-09 18:28:45 +0200 | [diff] [blame] | 683 | current); |
Andrew Walbran | ca808b1 | 2020-05-15 17:22:28 +0100 | [diff] [blame] | 684 | return true; |
J-Alves | bc3de8b | 2020-12-07 14:32:04 +0000 | [diff] [blame] | 685 | case FFA_MSG_SEND_DIRECT_REQ_64: |
Max Shvetsov | 1ae74f1 | 2020-09-18 13:52:20 +0100 | [diff] [blame] | 686 | case FFA_MSG_SEND_DIRECT_REQ_32: { |
| 687 | #if SECURE_WORLD == 1 |
| 688 | if (spmd_handler(args, current)) { |
| 689 | return true; |
| 690 | } |
| 691 | #endif |
J-Alves | d6f4e14 | 2021-03-05 13:33:59 +0000 | [diff] [blame] | 692 | *args = api_ffa_msg_send_direct_req(ffa_sender(*args), |
| 693 | ffa_receiver(*args), *args, |
| 694 | current, next); |
Olivier Deprez | ee9d6a9 | 2019-11-26 09:14:11 +0000 | [diff] [blame] | 695 | return true; |
Max Shvetsov | 1ae74f1 | 2020-09-18 13:52:20 +0100 | [diff] [blame] | 696 | } |
Kathleen Capella | 41fea93 | 2023-06-23 17:39:28 -0400 | [diff] [blame] | 697 | case FFA_MSG_SEND_DIRECT_REQ2_64: |
| 698 | *args = api_ffa_msg_send_direct_req(ffa_sender(*args), |
| 699 | ffa_receiver(*args), *args, |
| 700 | current, next); |
| 701 | return true; |
J-Alves | bc3de8b | 2020-12-07 14:32:04 +0000 | [diff] [blame] | 702 | case FFA_MSG_SEND_DIRECT_RESP_64: |
Olivier Deprez | ee9d6a9 | 2019-11-26 09:14:11 +0000 | [diff] [blame] | 703 | case FFA_MSG_SEND_DIRECT_RESP_32: |
Kathleen Capella | 087e502 | 2023-09-07 18:04:15 -0400 | [diff] [blame] | 704 | case FFA_MSG_SEND_DIRECT_RESP2_64: |
J-Alves | d6f4e14 | 2021-03-05 13:33:59 +0000 | [diff] [blame] | 705 | *args = api_ffa_msg_send_direct_resp(ffa_sender(*args), |
| 706 | ffa_receiver(*args), *args, |
| 707 | current, next); |
Olivier Deprez | ee9d6a9 | 2019-11-26 09:14:11 +0000 | [diff] [blame] | 708 | return true; |
J-Alves | bc3de8b | 2020-12-07 14:32:04 +0000 | [diff] [blame] | 709 | case FFA_SECONDARY_EP_REGISTER_64: |
Olivier Deprez | d614d32 | 2021-06-18 15:21:00 +0200 | [diff] [blame] | 710 | /* |
| 711 | * DEN0077A FF-A v1.1 Beta0 section 18.3.2.1.1 |
| 712 | * The callee must return NOT_SUPPORTED if this function is |
| 713 | * invoked by a caller that implements version v1.0 of |
| 714 | * the Framework. |
| 715 | */ |
Max Shvetsov | 40108e7 | 2020-08-27 12:39:50 +0100 | [diff] [blame] | 716 | *args = api_ffa_secondary_ep_register(ipa_init(args->arg1), |
| 717 | current); |
| 718 | return true; |
J-Alves | a0f317d | 2021-06-09 13:31:59 +0100 | [diff] [blame] | 719 | case FFA_NOTIFICATION_BITMAP_CREATE_32: |
| 720 | *args = api_ffa_notification_bitmap_create( |
J-Alves | 19e20cf | 2023-08-02 12:48:55 +0100 | [diff] [blame] | 721 | (ffa_id_t)args->arg1, (ffa_vcpu_count_t)args->arg2, |
J-Alves | a0f317d | 2021-06-09 13:31:59 +0100 | [diff] [blame] | 722 | current); |
| 723 | return true; |
| 724 | case FFA_NOTIFICATION_BITMAP_DESTROY_32: |
| 725 | *args = api_ffa_notification_bitmap_destroy( |
J-Alves | 19e20cf | 2023-08-02 12:48:55 +0100 | [diff] [blame] | 726 | (ffa_id_t)args->arg1, current); |
J-Alves | a0f317d | 2021-06-09 13:31:59 +0100 | [diff] [blame] | 727 | return true; |
J-Alves | c003a7a | 2021-03-18 13:06:53 +0000 | [diff] [blame] | 728 | case FFA_NOTIFICATION_BIND_32: |
| 729 | *args = api_ffa_notification_update_bindings( |
| 730 | ffa_sender(*args), ffa_receiver(*args), args->arg2, |
| 731 | ffa_notifications_bitmap(args->arg3, args->arg4), true, |
| 732 | current); |
| 733 | return true; |
| 734 | case FFA_NOTIFICATION_UNBIND_32: |
| 735 | *args = api_ffa_notification_update_bindings( |
| 736 | ffa_sender(*args), ffa_receiver(*args), 0, |
| 737 | ffa_notifications_bitmap(args->arg3, args->arg4), false, |
| 738 | current); |
| 739 | return true; |
Raghu Krishnamurthy | ea6d25f | 2021-09-14 15:27:06 -0700 | [diff] [blame] | 740 | case FFA_MEM_PERM_SET_32: |
| 741 | case FFA_MEM_PERM_SET_64: |
| 742 | *args = api_ffa_mem_perm_set(va_init(args->arg1), args->arg2, |
| 743 | args->arg3, current); |
| 744 | return true; |
| 745 | case FFA_MEM_PERM_GET_32: |
| 746 | case FFA_MEM_PERM_GET_64: |
| 747 | *args = api_ffa_mem_perm_get(va_init(args->arg1), current); |
| 748 | return true; |
J-Alves | aa79c01 | 2021-07-09 14:29:45 +0100 | [diff] [blame] | 749 | case FFA_NOTIFICATION_SET_32: |
| 750 | *args = api_ffa_notification_set( |
| 751 | ffa_sender(*args), ffa_receiver(*args), args->arg2, |
| 752 | ffa_notifications_bitmap(args->arg3, args->arg4), |
| 753 | current); |
| 754 | return true; |
| 755 | case FFA_NOTIFICATION_GET_32: |
| 756 | *args = api_ffa_notification_get( |
J-Alves | be6e303 | 2021-11-30 14:54:12 +0000 | [diff] [blame] | 757 | ffa_receiver(*args), ffa_notifications_get_vcpu(*args), |
| 758 | args->arg2, current); |
J-Alves | aa79c01 | 2021-07-09 14:29:45 +0100 | [diff] [blame] | 759 | return true; |
J-Alves | c8e8a22 | 2021-06-08 17:33:52 +0100 | [diff] [blame] | 760 | case FFA_NOTIFICATION_INFO_GET_64: |
| 761 | *args = api_ffa_notification_info_get(current); |
| 762 | return true; |
Madhukar Pappireddy | 9e7a11f | 2021-08-03 13:59:42 -0500 | [diff] [blame] | 763 | case FFA_INTERRUPT_32: |
J-Alves | 03edf40 | 2023-07-21 15:13:49 +0100 | [diff] [blame] | 764 | /* |
| 765 | * A malicious SP could invoke a HVC/SMC call with |
| 766 | * FFA_INTERRUPT_32 as the function argument. Return error to |
| 767 | * avoid DoS. |
| 768 | */ |
| 769 | if (current->vm->id != HF_OTHER_WORLD_ID) { |
| 770 | *args = ffa_error(FFA_DENIED); |
| 771 | return true; |
| 772 | } |
J-Alves | cf0c471 | 2023-08-04 14:41:50 +0100 | [diff] [blame] | 773 | |
| 774 | plat_ffa_handle_secure_interrupt(current, next); |
| 775 | |
| 776 | /* |
| 777 | * If the next vCPU belongs to an SP, the next time the NWd |
| 778 | * gets resumed these values will be overwritten by the ABI |
| 779 | * that used to handover execution back to the NWd. |
| 780 | * If the NWd is to be resumed from here, then it will |
| 781 | * receive the FFA_NORMAL_WORLD_RESUME ABI which is to signal |
| 782 | * that an interrupt has occured, thought it wasn't handled. |
| 783 | * This happens when the target vCPU was in preempted state, |
| 784 | * and the SP couldn't not be resumed to handle the interrupt. |
| 785 | */ |
| 786 | *args = (struct ffa_value){.func = FFA_NORMAL_WORLD_RESUME}; |
Madhukar Pappireddy | 9e7a11f | 2021-08-03 13:59:42 -0500 | [diff] [blame] | 787 | return true; |
Maksims Svecovs | 71b7670 | 2022-05-20 15:32:58 +0100 | [diff] [blame] | 788 | case FFA_CONSOLE_LOG_32: |
| 789 | case FFA_CONSOLE_LOG_64: |
| 790 | *args = api_ffa_console_log(*args, current); |
| 791 | return true; |
Kathleen Capella | 6ab0513 | 2023-05-10 12:27:35 -0400 | [diff] [blame] | 792 | case FFA_ERROR_32: |
| 793 | *args = plat_ffa_error_32(current, next, args->arg2); |
| 794 | return true; |
Andrew Walbran | f0c314d | 2019-10-02 14:24:26 +0100 | [diff] [blame] | 795 | } |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 796 | |
| 797 | return false; |
| 798 | } |
| 799 | |
| 800 | /** |
Manish Pandey | 35e452f | 2021-02-18 21:36:34 +0000 | [diff] [blame] | 801 | * Set or clear VI/VF bits according to pending interrupts. |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 802 | */ |
Manish Pandey | 35e452f | 2021-02-18 21:36:34 +0000 | [diff] [blame] | 803 | static void vcpu_update_virtual_interrupts(struct vcpu *next) |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 804 | { |
Manish Pandey | 35e452f | 2021-02-18 21:36:34 +0000 | [diff] [blame] | 805 | struct vcpu_locked vcpu_locked; |
| 806 | |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 807 | if (next == NULL) { |
Raghu Krishnamurthy | dce438c | 2021-02-28 15:01:03 -0800 | [diff] [blame] | 808 | if (current()->vm->el0_partition) { |
| 809 | return; |
| 810 | } |
| 811 | |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 812 | /* |
| 813 | * Not switching vCPUs, set the bit for the current vCPU |
| 814 | * directly in the register. |
| 815 | */ |
Manish Pandey | 35e452f | 2021-02-18 21:36:34 +0000 | [diff] [blame] | 816 | vcpu_locked = vcpu_lock(current()); |
| 817 | set_virtual_irq_current( |
| 818 | vcpu_interrupt_irq_count_get(vcpu_locked) > 0); |
| 819 | set_virtual_fiq_current( |
| 820 | vcpu_interrupt_fiq_count_get(vcpu_locked) > 0); |
| 821 | vcpu_unlock(&vcpu_locked); |
Olivier Deprez | 3caed1c | 2021-02-05 12:07:36 +0100 | [diff] [blame] | 822 | } else if (vm_id_is_current_world(next->vm->id)) { |
Raghu Krishnamurthy | dce438c | 2021-02-28 15:01:03 -0800 | [diff] [blame] | 823 | if (next->vm->el0_partition) { |
| 824 | return; |
| 825 | } |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 826 | /* |
| 827 | * About to switch vCPUs, set the bit for the vCPU to which we |
| 828 | * are switching in the saved copy of the register. |
| 829 | */ |
Manish Pandey | 35e452f | 2021-02-18 21:36:34 +0000 | [diff] [blame] | 830 | |
| 831 | vcpu_locked = vcpu_lock(next); |
| 832 | set_virtual_irq(&next->regs, |
| 833 | vcpu_interrupt_irq_count_get(vcpu_locked) > 0); |
| 834 | set_virtual_fiq(&next->regs, |
| 835 | vcpu_interrupt_fiq_count_get(vcpu_locked) > 0); |
| 836 | vcpu_unlock(&vcpu_locked); |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 837 | } |
| 838 | } |
| 839 | |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 840 | /** |
Andrew Walbran | d8d3f5d | 2020-10-07 18:23:01 +0100 | [diff] [blame] | 841 | * Handles PSCI and FF-A calls and writes the return value back to the registers |
| 842 | * of the vCPU. This is shared between smc_handler and hvc_handler. |
| 843 | * |
| 844 | * Returns true if the call was handled. |
| 845 | */ |
| 846 | static bool hvc_smc_handler(struct ffa_value args, struct vcpu *vcpu, |
| 847 | struct vcpu **next) |
| 848 | { |
Olivier Deprez | 3caed1c | 2021-02-05 12:07:36 +0100 | [diff] [blame] | 849 | /* Do not expect PSCI calls emitted from within the secure world. */ |
| 850 | #if SECURE_WORLD == 0 |
Andrew Walbran | d8d3f5d | 2020-10-07 18:23:01 +0100 | [diff] [blame] | 851 | if (psci_handler(vcpu, args.func, args.arg1, args.arg2, args.arg3, |
| 852 | &vcpu->regs.r[0], next)) { |
| 853 | return true; |
| 854 | } |
Olivier Deprez | 3caed1c | 2021-02-05 12:07:36 +0100 | [diff] [blame] | 855 | #endif |
Andrew Walbran | d8d3f5d | 2020-10-07 18:23:01 +0100 | [diff] [blame] | 856 | |
Andrew Walbran | d8d3f5d | 2020-10-07 18:23:01 +0100 | [diff] [blame] | 857 | if (ffa_handler(&args, vcpu, next)) { |
J-Alves | 1339402 | 2021-06-30 13:48:49 +0100 | [diff] [blame] | 858 | #if SECURE_WORLD == 1 |
| 859 | /* |
| 860 | * If giving back execution to the NWd, check if the Schedule |
Olivier Deprez | 618c8fc | 2022-05-30 15:27:49 +0200 | [diff] [blame] | 861 | * Receiver Interrupt has been delayed, and trigger it on |
| 862 | * current core if so. |
J-Alves | 1339402 | 2021-06-30 13:48:49 +0100 | [diff] [blame] | 863 | */ |
| 864 | if ((*next != NULL && (*next)->vm->id == HF_OTHER_WORLD_ID) || |
| 865 | (*next == NULL && vcpu->vm->id == HF_OTHER_WORLD_ID)) { |
| 866 | plat_ffa_sri_trigger_if_delayed(vcpu->cpu); |
| 867 | } |
| 868 | #endif |
Andrew Walbran | d8d3f5d | 2020-10-07 18:23:01 +0100 | [diff] [blame] | 869 | arch_regs_set_retval(&vcpu->regs, args); |
Manish Pandey | 35e452f | 2021-02-18 21:36:34 +0000 | [diff] [blame] | 870 | vcpu_update_virtual_interrupts(*next); |
Andrew Walbran | d8d3f5d | 2020-10-07 18:23:01 +0100 | [diff] [blame] | 871 | return true; |
| 872 | } |
| 873 | |
| 874 | return false; |
| 875 | } |
| 876 | |
| 877 | /** |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 878 | * Processes SMC instruction calls. |
| 879 | */ |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 880 | static struct vcpu *smc_handler(struct vcpu *vcpu) |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 881 | { |
Andrew Walbran | d8d3f5d | 2020-10-07 18:23:01 +0100 | [diff] [blame] | 882 | struct ffa_value args = arch_regs_get_args(&vcpu->regs); |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 883 | struct vcpu *next = NULL; |
Fuad Tabba | 8176e3e | 2019-08-01 10:40:36 +0100 | [diff] [blame] | 884 | |
Olivier Deprez | 79dbd6f | 2023-11-29 16:12:36 +0100 | [diff] [blame] | 885 | /* Mask out SMCCC SVE hint bit from function id. */ |
| 886 | args.func &= ~SMCCC_SVE_HINT_MASK; |
| 887 | |
Andrew Walbran | d8d3f5d | 2020-10-07 18:23:01 +0100 | [diff] [blame] | 888 | if (hvc_smc_handler(args, vcpu, &next)) { |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 889 | return next; |
Andrew Walbran | 4579f700 | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 890 | } |
| 891 | |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 892 | smc_forwarder(vcpu->vm, &args); |
| 893 | arch_regs_set_retval(&vcpu->regs, args); |
Andrew Scull | 07b6bd3 | 2019-12-12 17:19:55 +0000 | [diff] [blame] | 894 | return NULL; |
Andrew Walbran | c1ad4ce | 2019-05-09 11:41:39 +0100 | [diff] [blame] | 895 | } |
| 896 | |
Olivier Deprez | 3caed1c | 2021-02-05 12:07:36 +0100 | [diff] [blame] | 897 | #if SECURE_WORLD == 1 |
| 898 | |
| 899 | /** |
| 900 | * Called from other_world_loop return from SMC. |
| 901 | * Processes SMC calls originating from the NWd. |
| 902 | */ |
| 903 | struct vcpu *smc_handler_from_nwd(struct vcpu *vcpu) |
| 904 | { |
Olivier Deprez | 79dbd6f | 2023-11-29 16:12:36 +0100 | [diff] [blame] | 905 | struct ffa_value args = arch_regs_get_args(&vcpu->regs); |
Olivier Deprez | 3caed1c | 2021-02-05 12:07:36 +0100 | [diff] [blame] | 906 | struct vcpu *next = NULL; |
| 907 | |
Olivier Deprez | 5b58833 | 2023-09-05 15:08:48 +0200 | [diff] [blame] | 908 | plat_save_ns_simd_context(vcpu); |
| 909 | |
Olivier Deprez | 79dbd6f | 2023-11-29 16:12:36 +0100 | [diff] [blame] | 910 | /* Mask out SMCCC SVE hint bit from function id. */ |
| 911 | args.func &= ~SMCCC_SVE_HINT_MASK; |
| 912 | |
Olivier Deprez | 3caed1c | 2021-02-05 12:07:36 +0100 | [diff] [blame] | 913 | if (hvc_smc_handler(args, vcpu, &next)) { |
| 914 | return next; |
| 915 | } |
| 916 | |
| 917 | /* |
| 918 | * If the SMC emitted by the normal world is not handled in the secure |
| 919 | * world then return an error stating such ABI is not supported. Only |
| 920 | * FF-A calls are supported. We cannot return SMCCC_ERROR_UNKNOWN |
| 921 | * directly because the SPMD smc handler would not recognize it as a |
| 922 | * standard FF-A call returning from the SPMC. |
| 923 | */ |
| 924 | arch_regs_set_retval(&vcpu->regs, ffa_error(FFA_NOT_SUPPORTED)); |
| 925 | |
| 926 | return NULL; |
| 927 | } |
| 928 | |
| 929 | #endif |
| 930 | |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 931 | /* |
| 932 | * Exception vector offsets. |
| 933 | * See Arm Architecture Reference Manual Armv8-A, D1.10.2. |
| 934 | */ |
| 935 | |
| 936 | /** |
| 937 | * Offset for synchronous exceptions at current EL with SPx. |
| 938 | */ |
| 939 | #define OFFSET_CURRENT_SPX UINT64_C(0x200) |
| 940 | |
| 941 | /** |
| 942 | * Offset for synchronous exceptions at lower EL using AArch64. |
| 943 | */ |
| 944 | #define OFFSET_LOWER_EL_64 UINT64_C(0x400) |
| 945 | |
| 946 | /** |
| 947 | * Offset for synchronous exceptions at lower EL using AArch32. |
| 948 | */ |
| 949 | #define OFFSET_LOWER_EL_32 UINT64_C(0x600) |
| 950 | |
| 951 | /** |
| 952 | * Returns the address for the exception handler at EL1. |
| 953 | */ |
| 954 | static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu) |
| 955 | { |
Raghu Krishnamurthy | 32626c9 | 2021-01-17 09:57:29 -0800 | [diff] [blame] | 956 | uintreg_t base_addr = has_vhe_support() ? read_msr(MSR_VBAR_EL12) |
| 957 | : read_msr(vbar_el1); |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 958 | uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK; |
| 959 | bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32; |
| 960 | |
| 961 | if (pe_mode == PSR_PE_MODE_EL0T) { |
| 962 | if (is_arch32) { |
| 963 | base_addr += OFFSET_LOWER_EL_32; |
| 964 | } else { |
| 965 | base_addr += OFFSET_LOWER_EL_64; |
| 966 | } |
| 967 | } else { |
| 968 | CHECK(!is_arch32); |
| 969 | base_addr += OFFSET_CURRENT_SPX; |
| 970 | } |
| 971 | |
| 972 | return base_addr; |
| 973 | } |
| 974 | |
| 975 | /** |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 976 | * Injects an exception with the specified Exception Syndrom Register value into |
| 977 | * the EL1. |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 978 | * |
| 979 | * NOTE: This function assumes that the lazy registers haven't been saved, and |
| 980 | * writes to the lazy registers of the CPU directly instead of the vCPU. |
| 981 | */ |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 982 | static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value, |
| 983 | uintreg_t far_el1_value) |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 984 | { |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 985 | uintreg_t handler_address = get_el1_exception_handler_addr(vcpu); |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 986 | |
| 987 | /* Update the CPU state to inject the exception. */ |
Raghu Krishnamurthy | 32626c9 | 2021-01-17 09:57:29 -0800 | [diff] [blame] | 988 | if (has_vhe_support()) { |
| 989 | write_msr(MSR_ESR_EL12, esr_el1_value); |
| 990 | write_msr(MSR_FAR_EL12, far_el1_value); |
| 991 | write_msr(MSR_ELR_EL12, vcpu->regs.pc); |
| 992 | write_msr(MSR_SPSR_EL12, vcpu->regs.spsr); |
| 993 | } else { |
| 994 | write_msr(esr_el1, esr_el1_value); |
| 995 | write_msr(far_el1, far_el1_value); |
| 996 | write_msr(elr_el1, vcpu->regs.pc); |
| 997 | write_msr(spsr_el1, vcpu->regs.spsr); |
| 998 | } |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 999 | |
| 1000 | /* |
| 1001 | * Mask (disable) interrupts and run in EL1h mode. |
| 1002 | * EL1h mode is used because by default, taking an exception selects the |
| 1003 | * stack pointer for the target Exception level. The software can change |
| 1004 | * that later in the handler if needed. |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 1005 | */ |
| 1006 | vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H; |
| 1007 | |
| 1008 | /* Transfer control to the exception hander. */ |
| 1009 | vcpu->regs.pc = handler_address; |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1010 | } |
| 1011 | |
| 1012 | /** |
| 1013 | * Injects a Data Abort exception (same exception level). |
| 1014 | */ |
| 1015 | static void inject_el1_data_abort_exception(struct vcpu *vcpu, |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 1016 | uintreg_t esr_el2, |
| 1017 | uintreg_t far_el2) |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1018 | { |
| 1019 | /* |
| 1020 | * ISS encoding remains the same, but the EC is changed to reflect |
| 1021 | * where the exception came from. |
| 1022 | * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982. |
| 1023 | */ |
| 1024 | uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) | |
| 1025 | (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET); |
| 1026 | |
Olivier Deprez | f92e5d4 | 2020-11-13 16:00:54 +0100 | [diff] [blame] | 1027 | dlog_notice("Injecting Data Abort exception into VM %#x.\n", |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 1028 | vcpu->vm->id); |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1029 | |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 1030 | inject_el1_exception(vcpu, esr_el1_value, far_el2); |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1031 | } |
| 1032 | |
| 1033 | /** |
| 1034 | * Injects a Data Abort exception (same exception level). |
| 1035 | */ |
| 1036 | static void inject_el1_instruction_abort_exception(struct vcpu *vcpu, |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 1037 | uintreg_t esr_el2, |
| 1038 | uintreg_t far_el2) |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1039 | { |
| 1040 | /* |
| 1041 | * ISS encoding remains the same, but the EC is changed to reflect |
| 1042 | * where the exception came from. |
| 1043 | * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980. |
| 1044 | */ |
| 1045 | uintreg_t esr_el1_value = |
| 1046 | GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) | |
| 1047 | (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET); |
| 1048 | |
Olivier Deprez | f92e5d4 | 2020-11-13 16:00:54 +0100 | [diff] [blame] | 1049 | dlog_notice("Injecting Instruction Abort exception into VM %#x.\n", |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 1050 | vcpu->vm->id); |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1051 | |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 1052 | inject_el1_exception(vcpu, esr_el1_value, far_el2); |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1053 | } |
| 1054 | |
| 1055 | /** |
| 1056 | * Injects an exception with an unknown reason into the EL1. |
| 1057 | */ |
| 1058 | static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2) |
| 1059 | { |
| 1060 | uintreg_t esr_el1_value = |
| 1061 | GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET); |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 1062 | |
Olivier Deprez | da14ddc | 2022-08-11 14:14:41 +0200 | [diff] [blame] | 1063 | dlog_notice("Injecting Unknown Reason exception into VM %#x.\n", |
| 1064 | vcpu->vm->id); |
| 1065 | |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 1066 | /* |
| 1067 | * The value of the far_el2 register is UNKNOWN in this case, |
| 1068 | * therefore, don't propagate it to avoid leaking sensitive information. |
| 1069 | */ |
Olivier Deprez | da14ddc | 2022-08-11 14:14:41 +0200 | [diff] [blame] | 1070 | inject_el1_exception(vcpu, esr_el1_value, 0); |
| 1071 | } |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 1072 | |
Olivier Deprez | da14ddc | 2022-08-11 14:14:41 +0200 | [diff] [blame] | 1073 | /** |
| 1074 | * Injects an exception because of a system register trap. |
| 1075 | */ |
| 1076 | static void inject_el1_sysreg_trap_exception(struct vcpu *vcpu, |
| 1077 | uintreg_t esr_el2) |
| 1078 | { |
| 1079 | char *direction_str = ISS_IS_READ(esr_el2) ? "read" : "write"; |
| 1080 | |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 1081 | dlog_notice( |
Karl Meakin | e8937d9 | 2024-03-19 16:04:25 +0000 | [diff] [blame] | 1082 | "Trapped access to system register %s: op0=%lu, op1=%lu, " |
| 1083 | "crn=%lu, " |
| 1084 | "crm=%lu, op2=%lu, rt=%lu.\n", |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 1085 | direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2), |
| 1086 | GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2), |
| 1087 | GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2)); |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 1088 | |
Olivier Deprez | da14ddc | 2022-08-11 14:14:41 +0200 | [diff] [blame] | 1089 | inject_el1_unknown_exception(vcpu, esr_el2); |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 1090 | } |
| 1091 | |
Andrew Walbran | d8d3f5d | 2020-10-07 18:23:01 +0100 | [diff] [blame] | 1092 | static struct vcpu *hvc_handler(struct vcpu *vcpu) |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 1093 | { |
Andrew Walbran | d8d3f5d | 2020-10-07 18:23:01 +0100 | [diff] [blame] | 1094 | struct ffa_value args = arch_regs_get_args(&vcpu->regs); |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 1095 | struct vcpu *next = NULL; |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 1096 | |
Olivier Deprez | 79dbd6f | 2023-11-29 16:12:36 +0100 | [diff] [blame] | 1097 | /* Mask out SMCCC SVE hint bit from function id. */ |
| 1098 | args.func &= ~SMCCC_SVE_HINT_MASK; |
| 1099 | |
Andrew Walbran | d8d3f5d | 2020-10-07 18:23:01 +0100 | [diff] [blame] | 1100 | if (hvc_smc_handler(args, vcpu, &next)) { |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 1101 | return next; |
Andrew Walbran | 7d28d9a | 2019-08-30 16:24:58 +0100 | [diff] [blame] | 1102 | } |
Jose Marinho | fc0b2b6 | 2019-06-06 11:18:45 +0100 | [diff] [blame] | 1103 | |
Andrew Walbran | 7f920af | 2019-09-03 17:09:30 +0100 | [diff] [blame] | 1104 | switch (args.func) { |
J-Alves | bc7ab4f | 2022-12-13 12:09:25 +0000 | [diff] [blame] | 1105 | #if SECURE_WORLD == 0 |
Wedson Almeida Filho | ea62e2e | 2019-01-09 19:14:59 +0000 | [diff] [blame] | 1106 | case HF_MAILBOX_WRITABLE_GET: |
J-Alves | bc7ab4f | 2022-12-13 12:09:25 +0000 | [diff] [blame] | 1107 | vcpu->regs.r[0] = plat_ffa_mailbox_writable_get(vcpu); |
Wedson Almeida Filho | ea62e2e | 2019-01-09 19:14:59 +0000 | [diff] [blame] | 1108 | break; |
| 1109 | |
| 1110 | case HF_MAILBOX_WAITER_GET: |
J-Alves | bc7ab4f | 2022-12-13 12:09:25 +0000 | [diff] [blame] | 1111 | vcpu->regs.r[0] = plat_ffa_mailbox_waiter_get(args.arg1, vcpu); |
Wedson Almeida Filho | 2f94ec1 | 2018-07-26 16:00:48 +0100 | [diff] [blame] | 1112 | break; |
Andrew Walbran | 318f573 | 2018-11-20 16:23:42 +0000 | [diff] [blame] | 1113 | |
Wedson Almeida Filho | c559d13 | 2019-01-09 19:33:40 +0000 | [diff] [blame] | 1114 | case HF_INTERRUPT_INJECT: |
Andrew Walbran | 7f920af | 2019-09-03 17:09:30 +0100 | [diff] [blame] | 1115 | vcpu->regs.r[0] = api_interrupt_inject(args.arg1, args.arg2, |
| 1116 | args.arg3, vcpu, &next); |
Andrew Walbran | 318f573 | 2018-11-20 16:23:42 +0000 | [diff] [blame] | 1117 | break; |
Olivier Deprez | 109c6d4 | 2023-11-29 14:58:47 +0100 | [diff] [blame] | 1118 | #else |
Madhukar Pappireddy | f675bb6 | 2021-08-03 12:57:10 -0500 | [diff] [blame] | 1119 | case HF_INTERRUPT_DEACTIVATE: |
| 1120 | vcpu->regs.r[0] = plat_ffa_interrupt_deactivate( |
| 1121 | args.arg1, args.arg2, vcpu); |
| 1122 | break; |
Madhukar Pappireddy | 72d2393 | 2023-07-24 15:57:28 -0500 | [diff] [blame] | 1123 | |
| 1124 | case HF_INTERRUPT_RECONFIGURE: |
| 1125 | vcpu->regs.r[0] = plat_ffa_interrupt_reconfigure( |
| 1126 | args.arg1, args.arg2, args.arg3, vcpu); |
| 1127 | break; |
Madhukar Pappireddy | f675bb6 | 2021-08-03 12:57:10 -0500 | [diff] [blame] | 1128 | #endif |
Olivier Deprez | 109c6d4 | 2023-11-29 14:58:47 +0100 | [diff] [blame] | 1129 | case HF_INTERRUPT_ENABLE: |
| 1130 | vcpu->regs.r[0] = api_interrupt_enable(args.arg1, args.arg2, |
| 1131 | args.arg3, vcpu); |
| 1132 | break; |
| 1133 | |
| 1134 | case HF_INTERRUPT_GET: |
| 1135 | vcpu->regs.r[0] = api_interrupt_get(vcpu); |
| 1136 | break; |
Madhukar Pappireddy | f675bb6 | 2021-08-03 12:57:10 -0500 | [diff] [blame] | 1137 | |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 1138 | default: |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 1139 | vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN; |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 1140 | } |
| 1141 | |
Manish Pandey | 35e452f | 2021-02-18 21:36:34 +0000 | [diff] [blame] | 1142 | vcpu_update_virtual_interrupts(next); |
Andrew Walbran | 3d84a26 | 2018-12-13 14:41:19 +0000 | [diff] [blame] | 1143 | |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 1144 | return next; |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 1145 | } |
| 1146 | |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 1147 | struct vcpu *irq_lower(void) |
| 1148 | { |
Madhukar Pappireddy | cbecc96 | 2021-08-03 13:11:57 -0500 | [diff] [blame] | 1149 | #if SECURE_WORLD == 1 |
| 1150 | struct vcpu *next = NULL; |
| 1151 | |
J-Alves | 03edf40 | 2023-07-21 15:13:49 +0100 | [diff] [blame] | 1152 | plat_ffa_handle_secure_interrupt(current(), &next); |
Madhukar Pappireddy | cbecc96 | 2021-08-03 13:11:57 -0500 | [diff] [blame] | 1153 | |
| 1154 | /* |
| 1155 | * Since we are in interrupt context, set the bit for the |
| 1156 | * next vCPU directly in the register. |
| 1157 | */ |
| 1158 | vcpu_update_virtual_interrupts(next); |
| 1159 | |
| 1160 | return next; |
| 1161 | #else |
Andrew Scull | 9726c25 | 2019-01-23 13:44:19 +0000 | [diff] [blame] | 1162 | /* |
| 1163 | * Switch back to primary VM, interrupts will be handled there. |
| 1164 | * |
| 1165 | * If the VM has aborted, this vCPU will be aborted when the scheduler |
| 1166 | * tries to run it again. This means the interrupt will not be delayed |
| 1167 | * by the aborted VM. |
| 1168 | * |
| 1169 | * TODO: Only switch when the interrupt isn't for the current VM. |
| 1170 | */ |
Andrew Scull | 33fecd3 | 2019-01-08 14:48:27 +0000 | [diff] [blame] | 1171 | return api_preempt(current()); |
Madhukar Pappireddy | cbecc96 | 2021-08-03 13:11:57 -0500 | [diff] [blame] | 1172 | #endif |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 1173 | } |
| 1174 | |
Madhukar Pappireddy | 7fc585e | 2023-03-02 14:31:22 -0600 | [diff] [blame] | 1175 | #if SECURE_WORLD == 1 |
| 1176 | static void spmd_group0_intr_delegate(void) |
| 1177 | { |
| 1178 | struct ffa_value ret; |
| 1179 | |
| 1180 | dlog_verbose("Delegating Group0 interrupt to SPMD\n"); |
| 1181 | |
| 1182 | ret = smc_ffa_call((struct ffa_value){.func = FFA_EL3_INTR_HANDLE_32}); |
| 1183 | |
| 1184 | /* Check if the Group0 interrupt was handled successfully. */ |
| 1185 | CHECK(ret.func == FFA_SUCCESS_32); |
| 1186 | } |
| 1187 | #endif |
| 1188 | |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 1189 | struct vcpu *fiq_lower(void) |
| 1190 | { |
Manish Pandey | a5f39fb | 2020-09-11 09:47:11 +0100 | [diff] [blame] | 1191 | #if SECURE_WORLD == 1 |
| 1192 | struct vcpu_locked current_locked; |
| 1193 | struct vcpu *current_vcpu = current(); |
Daniel Boulby | 4dd3f53 | 2021-09-21 09:57:08 +0100 | [diff] [blame] | 1194 | int64_t ret; |
Madhukar Pappireddy | 77d3bcd | 2023-03-01 17:26:22 -0600 | [diff] [blame] | 1195 | uint32_t intid; |
Manish Pandey | a5f39fb | 2020-09-11 09:47:11 +0100 | [diff] [blame] | 1196 | |
Madhukar Pappireddy | 77d3bcd | 2023-03-01 17:26:22 -0600 | [diff] [blame] | 1197 | intid = get_highest_pending_g0_interrupt_id(); |
| 1198 | |
| 1199 | /* Check for the highest priority pending Group0 interrupt. */ |
| 1200 | if (intid != SPURIOUS_INTID_OTHER_WORLD) { |
Madhukar Pappireddy | 7fc585e | 2023-03-02 14:31:22 -0600 | [diff] [blame] | 1201 | /* Delegate handling of Group0 interrupt to EL3 firmware. */ |
| 1202 | spmd_group0_intr_delegate(); |
| 1203 | |
| 1204 | /* Resume current vCPU. */ |
| 1205 | return NULL; |
Madhukar Pappireddy | 77d3bcd | 2023-03-01 17:26:22 -0600 | [diff] [blame] | 1206 | } |
| 1207 | |
| 1208 | /* |
| 1209 | * A special interrupt indicating there is no pending interrupt |
| 1210 | * with sufficient priority for current security state. This |
| 1211 | * means a non-secure interrupt is pending. |
| 1212 | */ |
Madhukar Pappireddy | c40f55f | 2022-06-22 11:00:41 -0500 | [diff] [blame] | 1213 | assert(current_vcpu->vm->ns_interrupts_action != NS_ACTION_QUEUED); |
| 1214 | |
Maksims Svecovs | 9ddf86a | 2021-05-06 17:17:21 +0100 | [diff] [blame] | 1215 | if (plat_ffa_vm_managed_exit_supported(current_vcpu->vm)) { |
Madhukar Pappireddy | dd6fdfb | 2021-12-14 12:30:36 -0600 | [diff] [blame] | 1216 | uint8_t pmr = plat_interrupts_get_priority_mask(); |
| 1217 | |
Manish Pandey | a5f39fb | 2020-09-11 09:47:11 +0100 | [diff] [blame] | 1218 | /* Mask all interrupts */ |
| 1219 | plat_interrupts_set_priority_mask(0x0); |
| 1220 | |
| 1221 | current_locked = vcpu_lock(current_vcpu); |
Madhukar Pappireddy | dd6fdfb | 2021-12-14 12:30:36 -0600 | [diff] [blame] | 1222 | current_vcpu->priority_mask = pmr; |
Manish Pandey | a5f39fb | 2020-09-11 09:47:11 +0100 | [diff] [blame] | 1223 | ret = api_interrupt_inject_locked(current_locked, |
| 1224 | HF_MANAGED_EXIT_INTID, |
Madhukar Pappireddy | bd10e57 | 2023-03-06 16:39:49 -0600 | [diff] [blame] | 1225 | current_locked, NULL); |
Manish Pandey | a5f39fb | 2020-09-11 09:47:11 +0100 | [diff] [blame] | 1226 | if (ret != 0) { |
| 1227 | panic("Failed to inject managed exit interrupt\n"); |
| 1228 | } |
| 1229 | |
| 1230 | /* Entering managed exit sequence. */ |
| 1231 | current_vcpu->processing_managed_exit = true; |
| 1232 | |
| 1233 | vcpu_unlock(¤t_locked); |
| 1234 | |
| 1235 | /* |
| 1236 | * Since we are in interrupt context, set the bit for the |
| 1237 | * current vCPU directly in the register. |
| 1238 | */ |
| 1239 | vcpu_update_virtual_interrupts(NULL); |
| 1240 | |
| 1241 | /* Resume current vCPU. */ |
| 1242 | return NULL; |
| 1243 | } |
Manish Pandey | a5f39fb | 2020-09-11 09:47:11 +0100 | [diff] [blame] | 1244 | |
Madhukar Pappireddy | d46c06e | 2022-06-21 18:14:52 -0500 | [diff] [blame] | 1245 | /* |
| 1246 | * Unwind Normal World Scheduled Call chain in response to NS |
| 1247 | * Interrupt. |
| 1248 | */ |
| 1249 | return plat_ffa_unwind_nwd_call_chain_interrupt(current_vcpu); |
Madhukar Pappireddy | cbecc96 | 2021-08-03 13:11:57 -0500 | [diff] [blame] | 1250 | #else |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 1251 | return irq_lower(); |
Madhukar Pappireddy | cbecc96 | 2021-08-03 13:11:57 -0500 | [diff] [blame] | 1252 | #endif |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 1253 | } |
| 1254 | |
Fuad Tabba | d1d6798 | 2020-01-08 11:28:29 +0000 | [diff] [blame] | 1255 | noreturn struct vcpu *serr_lower(void) |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 1256 | { |
Fuad Tabba | d1d6798 | 2020-01-08 11:28:29 +0000 | [diff] [blame] | 1257 | /* |
| 1258 | * SError exceptions should be isolated and handled by the responsible |
| 1259 | * VM/exception level. Getting here indicates a bug, that isolation is |
| 1260 | * not working, or a processor that does not support ARMv8.2-IESB, in |
| 1261 | * which case Hafnium routes SError exceptions to EL2 (here). |
| 1262 | */ |
| 1263 | panic("SError from a lower exception level."); |
Wedson Almeida Filho | 9d5040f | 2018-10-29 08:41:27 +0000 | [diff] [blame] | 1264 | } |
| 1265 | |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 1266 | /** |
| 1267 | * Initialises a fault info structure. It assumes that an FnV bit exists at |
| 1268 | * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of |
| 1269 | * the ESR (the fault status code) are 010000; this is the case for both |
| 1270 | * instruction and data aborts, but not necessarily for other exception reasons. |
| 1271 | */ |
| 1272 | static struct vcpu_fault_info fault_info_init(uintreg_t esr, |
Andrew Walbran | 1281ed4 | 2019-10-22 17:23:40 +0100 | [diff] [blame] | 1273 | const struct vcpu *vcpu, |
| 1274 | uint32_t mode) |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 1275 | { |
| 1276 | uint32_t fsc = esr & 0x3f; |
| 1277 | struct vcpu_fault_info r; |
Olivier Deprez | 98ad2d2 | 2020-05-20 09:52:43 +0200 | [diff] [blame] | 1278 | uint64_t hpfar_el2_val; |
| 1279 | uint64_t hpfar_el2_fipa; |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 1280 | |
| 1281 | r.mode = mode; |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 1282 | r.pc = va_init(vcpu->regs.pc); |
| 1283 | |
Olivier Deprez | 98ad2d2 | 2020-05-20 09:52:43 +0200 | [diff] [blame] | 1284 | /* Get Hypervisor IPA Fault Address value. */ |
| 1285 | hpfar_el2_val = read_msr(hpfar_el2); |
| 1286 | |
| 1287 | /* Extract Faulting IPA. */ |
| 1288 | hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8; |
| 1289 | |
| 1290 | #if SECURE_WORLD == 1 |
| 1291 | |
| 1292 | /** |
| 1293 | * Determine if faulting IPA targets NS space. |
| 1294 | * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if |
| 1295 | * the faulting Stage-1 address output is a secure or non-secure IPA. |
| 1296 | */ |
| 1297 | if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) { |
| 1298 | r.mode |= MM_MODE_NS; |
| 1299 | } |
| 1300 | |
| 1301 | #endif |
| 1302 | |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 1303 | /* |
| 1304 | * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It |
| 1305 | * indicates that we cannot rely on far_el2. |
| 1306 | */ |
Karl Meakin | 5a13355 | 2024-05-30 16:06:27 +0100 | [diff] [blame^] | 1307 | if (fsc == 0x10 && GET_ESR_FNV(esr)) { |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 1308 | r.vaddr = va_init(0); |
Olivier Deprez | 98ad2d2 | 2020-05-20 09:52:43 +0200 | [diff] [blame] | 1309 | r.ipaddr = ipa_init(hpfar_el2_fipa); |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 1310 | } else { |
| 1311 | r.vaddr = va_init(read_msr(far_el2)); |
Olivier Deprez | 98ad2d2 | 2020-05-20 09:52:43 +0200 | [diff] [blame] | 1312 | r.ipaddr = ipa_init(hpfar_el2_fipa | |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 1313 | (read_msr(far_el2) & (PAGE_SIZE - 1))); |
| 1314 | } |
| 1315 | |
| 1316 | return r; |
| 1317 | } |
| 1318 | |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 1319 | struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far) |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 1320 | { |
Wedson Almeida Filho | 00df6c7 | 2018-10-18 11:19:24 +0100 | [diff] [blame] | 1321 | struct vcpu *vcpu = current(); |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 1322 | struct vcpu_fault_info info; |
Raghu Krishnamurthy | b5775d2 | 2021-02-26 18:54:40 -0800 | [diff] [blame] | 1323 | struct vcpu *new_vcpu = NULL; |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 1324 | uintreg_t ec = GET_ESR_EC(esr); |
Raghu Krishnamurthy | b5775d2 | 2021-02-26 18:54:40 -0800 | [diff] [blame] | 1325 | bool is_el0_partition = vcpu->vm->el0_partition; |
Raghu Krishnamurthy | f16b2ce | 2021-11-02 07:48:38 -0700 | [diff] [blame] | 1326 | bool resume = false; |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 1327 | |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 1328 | switch (ec) { |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1329 | case EC_WFI_WFE: |
Andrew Walbran | 48196eb | 2019-03-04 14:56:24 +0000 | [diff] [blame] | 1330 | /* Skip the instruction. */ |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 1331 | vcpu->regs.pc += GET_NEXT_PC_INC(esr); |
Raghu Krishnamurthy | b5775d2 | 2021-02-26 18:54:40 -0800 | [diff] [blame] | 1332 | |
| 1333 | /* |
| 1334 | * For EL0 partitions, treat both WFI and WFE the same way so |
| 1335 | * that FFA_RUN can be called on the partition to resume it. If |
| 1336 | * we treat WFI using api_wait_for_interrupt, the VCPU will be |
| 1337 | * in blocked waiting for interrupt but we cannot inject |
| 1338 | * interrupts into EL0 partitions. |
| 1339 | */ |
| 1340 | if (is_el0_partition) { |
Madhukar Pappireddy | 184501c | 2023-05-23 17:24:06 -0500 | [diff] [blame] | 1341 | api_yield(vcpu, &new_vcpu, NULL); |
Raghu Krishnamurthy | b5775d2 | 2021-02-26 18:54:40 -0800 | [diff] [blame] | 1342 | return new_vcpu; |
| 1343 | } |
| 1344 | |
Wedson Almeida Filho | 8700964 | 2018-07-02 10:20:07 +0100 | [diff] [blame] | 1345 | /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */ |
Andrew Scull | 7364a8e | 2018-07-19 15:39:29 +0100 | [diff] [blame] | 1346 | if (esr & 1) { |
Andrew Walbran | 48196eb | 2019-03-04 14:56:24 +0000 | [diff] [blame] | 1347 | /* WFE */ |
| 1348 | /* |
| 1349 | * TODO: consider giving the scheduler more context, |
| 1350 | * somehow. |
| 1351 | */ |
Madhukar Pappireddy | 184501c | 2023-05-23 17:24:06 -0500 | [diff] [blame] | 1352 | api_yield(vcpu, &new_vcpu, NULL); |
Jose Marinho | 135dff3 | 2019-02-28 10:25:57 +0000 | [diff] [blame] | 1353 | return new_vcpu; |
Andrew Scull | 7364a8e | 2018-07-19 15:39:29 +0100 | [diff] [blame] | 1354 | } |
Andrew Walbran | 48196eb | 2019-03-04 14:56:24 +0000 | [diff] [blame] | 1355 | /* WFI */ |
Andrew Scull | 9726c25 | 2019-01-23 13:44:19 +0000 | [diff] [blame] | 1356 | return api_wait_for_interrupt(vcpu); |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 1357 | |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1358 | case EC_DATA_ABORT_LOWER_EL: |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 1359 | info = fault_info_init( |
Andrew Walbran | e52006c | 2019-10-22 18:01:28 +0100 | [diff] [blame] | 1360 | esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R); |
Raghu Krishnamurthy | b5775d2 | 2021-02-26 18:54:40 -0800 | [diff] [blame] | 1361 | |
Raghu Krishnamurthy | f16b2ce | 2021-11-02 07:48:38 -0700 | [diff] [blame] | 1362 | resume = vcpu_handle_page_fault(vcpu, &info); |
Raghu Krishnamurthy | b5775d2 | 2021-02-26 18:54:40 -0800 | [diff] [blame] | 1363 | if (is_el0_partition) { |
| 1364 | dlog_warning("Data abort on EL0 partition\n"); |
Raghu Krishnamurthy | f16b2ce | 2021-11-02 07:48:38 -0700 | [diff] [blame] | 1365 | /* |
| 1366 | * Abort EL0 context if we should not resume the |
| 1367 | * context, or it is an alignment fault. |
| 1368 | * vcpu_handle_page_fault() only checks the mode of the |
| 1369 | * page in an architecture agnostic way but alignment |
| 1370 | * faults on aarch64 can happen on a correctly mapped |
| 1371 | * page. |
| 1372 | */ |
| 1373 | if (!resume || ((esr & 0x3f) == 0x21)) { |
| 1374 | return api_abort(vcpu); |
| 1375 | } |
| 1376 | } |
| 1377 | |
| 1378 | if (resume) { |
| 1379 | return NULL; |
Raghu Krishnamurthy | b5775d2 | 2021-02-26 18:54:40 -0800 | [diff] [blame] | 1380 | } |
| 1381 | |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1382 | /* Inform the EL1 of the data abort. */ |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 1383 | inject_el1_data_abort_exception(vcpu, esr, far); |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 1384 | |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1385 | /* Schedule the same VM to continue running. */ |
| 1386 | return NULL; |
| 1387 | |
| 1388 | case EC_INSTRUCTION_ABORT_LOWER_EL: |
Andrew Scull | d3cfaad | 2019-04-04 11:34:10 +0100 | [diff] [blame] | 1389 | info = fault_info_init(esr, vcpu, MM_MODE_X); |
Raghu Krishnamurthy | f16b2ce | 2021-11-02 07:48:38 -0700 | [diff] [blame] | 1390 | |
Wedson Almeida Filho | 99d2d4c | 2019-02-14 12:53:46 +0000 | [diff] [blame] | 1391 | if (vcpu_handle_page_fault(vcpu, &info)) { |
| 1392 | return NULL; |
| 1393 | } |
Raghu Krishnamurthy | b5775d2 | 2021-02-26 18:54:40 -0800 | [diff] [blame] | 1394 | |
| 1395 | if (is_el0_partition) { |
| 1396 | dlog_warning("Instruction abort on EL0 partition\n"); |
| 1397 | return api_abort(vcpu); |
| 1398 | } |
| 1399 | |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1400 | /* Inform the EL1 of the instruction abort. */ |
Fuad Tabba | c3847c7 | 2020-08-11 09:32:25 +0100 | [diff] [blame] | 1401 | inject_el1_instruction_abort_exception(vcpu, esr, far); |
Wedson Almeida Filho | 2f94ec1 | 2018-07-26 16:00:48 +0100 | [diff] [blame] | 1402 | |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1403 | /* Schedule the same VM to continue running. */ |
| 1404 | return NULL; |
Raghu Krishnamurthy | b5775d2 | 2021-02-26 18:54:40 -0800 | [diff] [blame] | 1405 | case EC_SVC: |
| 1406 | CHECK(is_el0_partition); |
| 1407 | return hvc_handler(vcpu); |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1408 | case EC_HVC: |
Raghu Krishnamurthy | b5775d2 | 2021-02-26 18:54:40 -0800 | [diff] [blame] | 1409 | if (is_el0_partition) { |
| 1410 | dlog_warning("Unexpected HVC Trap on EL0 partition\n"); |
| 1411 | return api_abort(vcpu); |
| 1412 | } |
Andrew Walbran | 59182d5 | 2019-09-23 17:55:39 +0100 | [diff] [blame] | 1413 | return hvc_handler(vcpu); |
| 1414 | |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1415 | case EC_SMC: { |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 1416 | uintreg_t smc_pc = vcpu->regs.pc; |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 1417 | struct vcpu *next = smc_handler(vcpu); |
Wedson Almeida Filho | 03e767a | 2018-07-30 15:32:03 +0100 | [diff] [blame] | 1418 | |
| 1419 | /* Skip the SMC instruction. */ |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 1420 | vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr); |
Andrew Walbran | 9dadaf2 | 2019-12-05 16:50:55 +0000 | [diff] [blame] | 1421 | |
Andrew Walbran | 3364565 | 2019-04-15 12:29:31 +0100 | [diff] [blame] | 1422 | return next; |
Andrew Scull | c960c03 | 2018-10-24 15:13:35 +0100 | [diff] [blame] | 1423 | } |
Wedson Almeida Filho | 03e767a | 2018-07-30 15:32:03 +0100 | [diff] [blame] | 1424 | |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1425 | case EC_MSR: |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 1426 | /* |
| 1427 | * NOTE: This should never be reached because it goes through a |
| 1428 | * separate path handled by handle_system_register_access(). |
| 1429 | */ |
| 1430 | panic("Handled by handle_system_register_access()."); |
| 1431 | |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 1432 | default: |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 1433 | dlog_notice( |
Karl Meakin | e8937d9 | 2024-03-19 16:04:25 +0000 | [diff] [blame] | 1434 | "Unknown lower sync exception pc=%#lx, esr=%#lx, " |
| 1435 | "ec=%#lx\n", |
Andrew Walbran | 17eebf9 | 2020-02-05 16:35:49 +0000 | [diff] [blame] | 1436 | vcpu->regs.pc, esr, ec); |
Andrew Scull | 9726c25 | 2019-01-23 13:44:19 +0000 | [diff] [blame] | 1437 | break; |
Wedson Almeida Filho | 987c0ff | 2018-06-20 16:34:38 +0100 | [diff] [blame] | 1438 | } |
| 1439 | |
Raghu Krishnamurthy | b5775d2 | 2021-02-26 18:54:40 -0800 | [diff] [blame] | 1440 | if (is_el0_partition) { |
| 1441 | return api_abort(vcpu); |
| 1442 | } |
| 1443 | |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 1444 | /* |
Fuad Tabba | a48d122 | 2019-12-09 15:42:32 +0000 | [diff] [blame] | 1445 | * The exception wasn't handled. Inject to the VM to give it chance to |
| 1446 | * handle as an unknown exception. |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 1447 | */ |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1448 | inject_el1_unknown_exception(vcpu, esr); |
| 1449 | |
| 1450 | /* Schedule the same VM to continue running. */ |
| 1451 | return NULL; |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 1452 | } |
| 1453 | |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 1454 | /** |
Fuad Tabba | b0ef2a4 | 2019-12-19 11:19:25 +0000 | [diff] [blame] | 1455 | * Handles EC = 011000, MSR, MRS instruction traps. |
Fuad Tabba | ed294af | 2019-12-20 10:43:01 +0000 | [diff] [blame] | 1456 | * Returns non-null ONLY if the access failed and the vCPU is changing. |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 1457 | */ |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1458 | void handle_system_register_access(uintreg_t esr_el2) |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 1459 | { |
| 1460 | struct vcpu *vcpu = current(); |
J-Alves | 19e20cf | 2023-08-02 12:48:55 +0100 | [diff] [blame] | 1461 | ffa_id_t vm_id = vcpu->vm->id; |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 1462 | uintreg_t ec = GET_ESR_EC(esr_el2); |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 1463 | |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1464 | CHECK(ec == EC_MSR); |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 1465 | /* |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 1466 | * Handle accesses to debug and performance monitor registers. |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 1467 | * Inject an exception for unhandled/unsupported registers. |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 1468 | */ |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 1469 | if (debug_el1_is_register_access(esr_el2)) { |
| 1470 | if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) { |
Olivier Deprez | da14ddc | 2022-08-11 14:14:41 +0200 | [diff] [blame] | 1471 | inject_el1_sysreg_trap_exception(vcpu, esr_el2); |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1472 | return; |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 1473 | } |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 1474 | } else if (perfmon_is_register_access(esr_el2)) { |
| 1475 | if (!perfmon_process_access(vcpu, vm_id, esr_el2)) { |
Olivier Deprez | da14ddc | 2022-08-11 14:14:41 +0200 | [diff] [blame] | 1476 | inject_el1_sysreg_trap_exception(vcpu, esr_el2); |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1477 | return; |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 1478 | } |
Fuad Tabba | 77a4b01 | 2019-11-15 12:13:08 +0000 | [diff] [blame] | 1479 | } else if (feature_id_is_register_access(esr_el2)) { |
| 1480 | if (!feature_id_process_access(vcpu, esr_el2)) { |
Olivier Deprez | da14ddc | 2022-08-11 14:14:41 +0200 | [diff] [blame] | 1481 | inject_el1_sysreg_trap_exception(vcpu, esr_el2); |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1482 | return; |
Fuad Tabba | 77a4b01 | 2019-11-15 12:13:08 +0000 | [diff] [blame] | 1483 | } |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 1484 | } else { |
Olivier Deprez | da14ddc | 2022-08-11 14:14:41 +0200 | [diff] [blame] | 1485 | inject_el1_sysreg_trap_exception(vcpu, esr_el2); |
Fuad Tabba | b86325a | 2020-01-10 13:38:15 +0000 | [diff] [blame] | 1486 | return; |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 1487 | } |
| 1488 | |
Fuad Tabba | f1d6dc5 | 2019-09-18 17:33:14 +0100 | [diff] [blame] | 1489 | /* Instruction was fulfilled. Skip it and run the next one. */ |
Fuad Tabba | 3e9b022 | 2019-11-11 16:47:50 +0000 | [diff] [blame] | 1490 | vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2); |
Fuad Tabba | c76466d | 2019-09-06 10:42:12 +0100 | [diff] [blame] | 1491 | } |