blob: cc3fa98d616f737963cc8e69a80c9e8fe365bdb5 [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Andrew Scull18834872018-10-12 11:48:09 +01007 */
8
Andrew Scullc960c032018-10-24 15:13:35 +01009#include <stdnoreturn.h>
10
Andrew Walbran1f32e722019-06-07 17:57:26 +010011#include "hf/arch/barriers.h"
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -060012#include "hf/arch/gicv3.h"
Andrew Scullc960c032018-10-24 15:13:35 +010013#include "hf/arch/init.h"
J-Alvesa2d1c3b2024-03-28 12:46:58 +000014#include "hf/arch/memcpy_trapped.h"
Olivier Deprez98ad2d22020-05-20 09:52:43 +020015#include "hf/arch/mmu.h"
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +010016#include "hf/arch/plat/ffa.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000017#include "hf/arch/plat/smc.h"
J-Alves03edf402023-07-21 15:13:49 +010018#include "hf/arch/vmid_base.h"
Andrew Scullc960c032018-10-24 15:13:35 +010019
Andrew Scull18c78fc2018-08-20 12:57:41 +010020#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010021#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010022#include "hf/cpu.h"
23#include "hf/dlog.h"
Andrew Walbranb5ab43c2020-04-30 11:32:54 +010024#include "hf/ffa.h"
J-Alvesb37fd082020-10-22 12:29:21 +010025#include "hf/ffa_internal.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010026#include "hf/panic.h"
Manish Pandeya5f39fb2020-09-11 09:47:11 +010027#include "hf/plat/interrupts.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010028#include "hf/vm.h"
29
Andrew Scullf35a5c92018-08-07 18:09:46 +010030#include "vmapi/hf/call.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010031
Fuad Tabbac76466d2019-09-06 10:42:12 +010032#include "debug_el1.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000033#include "feature_id.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010034#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010035#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010036#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000037#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010038#include "sysregs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010039
Fuad Tabbac76466d2019-09-06 10:42:12 +010040/**
Olivier Deprez98ad2d22020-05-20 09:52:43 +020041 * Hypervisor Fault Address Register Non-Secure.
42 */
43#define HPFAR_EL2_NS (UINT64_C(0x1) << 63)
44
45/**
46 * Hypervisor Fault Address Register Faulting IPA.
47 */
48#define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0))
49
50/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010051 * Gets the value to increment for the next PC.
52 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
53 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000054#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010055
Fuad Tabbac76466d2019-09-06 10:42:12 +010056/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010057 * The Client ID field within X7 for an SMC64 call.
58 */
59#define CLIENT_ID_MASK UINT64_C(0xffff)
60
Daniel Boulbyefa381f2022-01-18 14:49:40 +000061/*
62 * Target function IDs for framework messages from the SPMD.
63 */
Olivier Deprezb76307d2022-06-09 17:17:45 +020064#define SPMD_FWK_MSG_BIT (UINT64_C(1) << 31)
Daniel Boulbyefa381f2022-01-18 14:49:40 +000065#define SPMD_FWK_MSG_FUNC_MASK UINT64_C(0xFF)
Olivier Depreza67ab882023-01-10 15:00:54 +010066#define SPMD_FWK_MSG_PSCI_REQ UINT8_C(0x0)
67#define SPMD_FWK_MSG_PSCI_RESP UINT8_C(0x2)
Daniel Boulbyefa381f2022-01-18 14:49:40 +000068#define SPMD_FWK_MSG_FFA_VERSION_REQ UINT8_C(0x8)
69#define SPMD_FWK_MSG_FFA_VERSION_RESP UINT8_C(0x9)
70
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010071/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010072 * Returns a reference to the currently executing vCPU.
73 */
Andrew Scullc960c032018-10-24 15:13:35 +010074static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000075{
Daniel Boulby3f784262021-09-27 13:02:54 +010076 // NOLINTNEXTLINE(performance-no-int-to-ptr)
Andrew Walbran3d84a262018-12-13 14:41:19 +000077 return (struct vcpu *)read_msr(tpidr_el2);
78}
79
Andrew Walbran1f8d4872018-12-20 11:21:32 +000080/**
81 * Saves the state of per-vCPU peripherals, such as the virtual timer, and
82 * informs the arch-independent sections that registers have been saved.
83 */
84void complete_saving_state(struct vcpu *vcpu)
85{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -080086 if (has_vhe_support()) {
87 vcpu->regs.peripherals.cntv_cval_el0 =
88 read_msr(MSR_CNTV_CVAL_EL02);
89 vcpu->regs.peripherals.cntv_ctl_el0 =
90 read_msr(MSR_CNTV_CTL_EL02);
91 } else {
92 vcpu->regs.peripherals.cntv_cval_el0 = read_msr(cntv_cval_el0);
93 vcpu->regs.peripherals.cntv_ctl_el0 = read_msr(cntv_ctl_el0);
94 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +000095
96 api_regs_state_saved(vcpu);
97
98 /*
99 * If switching away from the primary, copy the current EL0 virtual
100 * timer registers to the corresponding EL2 physical timer registers.
101 * This is used to emulate the virtual timer for the primary in case it
102 * should fire while the secondary is running.
103 */
104 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
105 /*
106 * Clear timer control register before copying compare value, to
107 * avoid a spurious timer interrupt. This could be a problem if
108 * the interrupt is configured as edge-triggered, as it would
109 * then be latched in.
110 */
111 write_msr(cnthp_ctl_el2, 0);
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800112
113 if (has_vhe_support()) {
114 write_msr(cnthp_cval_el2, read_msr(MSR_CNTV_CVAL_EL02));
115 write_msr(cnthp_ctl_el2, read_msr(MSR_CNTV_CTL_EL02));
116 } else {
117 write_msr(cnthp_cval_el2, read_msr(cntv_cval_el0));
118 write_msr(cnthp_ctl_el2, read_msr(cntv_ctl_el0));
119 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000120 }
121}
122
123/**
124 * Restores the state of per-vCPU peripherals, such as the virtual timer.
125 */
126void begin_restoring_state(struct vcpu *vcpu)
127{
128 /*
129 * Clear timer control register before restoring compare value, to avoid
130 * a spurious timer interrupt. This could be a problem if the interrupt
131 * is configured as edge-triggered, as it would then be latched in.
132 */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800133 if (has_vhe_support()) {
134 write_msr(MSR_CNTV_CTL_EL02, 0);
135 write_msr(MSR_CNTV_CVAL_EL02,
136 vcpu->regs.peripherals.cntv_cval_el0);
137 write_msr(MSR_CNTV_CTL_EL02,
138 vcpu->regs.peripherals.cntv_ctl_el0);
139 } else {
140 write_msr(cntv_ctl_el0, 0);
141 write_msr(cntv_cval_el0, vcpu->regs.peripherals.cntv_cval_el0);
142 write_msr(cntv_ctl_el0, vcpu->regs.peripherals.cntv_ctl_el0);
143 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000144
145 /*
146 * If we are switching (back) to the primary, disable the EL2 physical
147 * timer which was being used to emulate the EL0 virtual timer, as the
148 * virtual timer is now running for the primary again.
149 */
150 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
151 write_msr(cnthp_ctl_el2, 0);
152 write_msr(cnthp_cval_el2, 0);
153 }
154}
155
Andrew Walbran1f32e722019-06-07 17:57:26 +0100156/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100157 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
158 * current VMID.
159 */
160static void invalidate_vm_tlb(void)
161{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100162 /*
163 * Ensure that the last VTTBR write has taken effect so we invalidate
164 * the right set of TLB entries.
165 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100166 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100167
Olivier Deprez0b0ba8c2023-03-17 11:11:53 +0100168 tlbi(vmalle1);
Andrew Walbrancff1f682019-07-04 14:52:45 +0100169
170 /*
171 * Ensure that no instructions are fetched for the VM until after the
172 * TLB invalidation has taken effect.
173 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100174 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100175
176 /*
177 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000178 * TLB invalidation has taken effect. Non-shareable is enough because
179 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100180 */
David Brazdil851948e2019-08-09 12:02:12 +0100181 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100182}
183
184/**
185 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
186 * the same VM which was run on the current pCPU.
187 *
188 * This is necessary because VMs may (contrary to the architecture
189 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
190 * workaround:
191 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
192 */
193void maybe_invalidate_tlb(struct vcpu *vcpu)
194{
195 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100196 ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100197
198 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
199 new_vcpu_index) {
200 /*
201 * The vCPU has changed since the last time this VM was run on
202 * this pCPU, so we need to invalidate the TLB.
203 */
204 invalidate_vm_tlb();
205
206 /* Record the fact that this vCPU is now running on this CPU. */
207 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
208 new_vcpu_index;
209 }
210}
211
David Brazdil768f69c2019-12-19 15:46:12 +0000212noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100213{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000214 (void)elr;
215 (void)spsr;
216
Fuad Tabbad1d67982020-01-08 11:28:29 +0000217 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100218}
219
David Brazdil768f69c2019-12-19 15:46:12 +0000220noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100221{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000222 (void)elr;
223 (void)spsr;
224
Fuad Tabbad1d67982020-01-08 11:28:29 +0000225 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000226}
227
David Brazdil768f69c2019-12-19 15:46:12 +0000228noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000229{
230 (void)elr;
231 (void)spsr;
232
Fuad Tabbad1d67982020-01-08 11:28:29 +0000233 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000234}
235
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000236/**
237 * Returns true if ELR_EL2 is not to be restored from stack.
238 * Currently function doesn't return false, as for all other cases
239 * panics.
240 */
241bool sync_current_exception(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000242{
243 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000244 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000245
246 (void)spsr;
247
Fuad Tabbac76466d2019-09-06 10:42:12 +0100248 switch (ec) {
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000249 case EC_DATA_ABORT_SAME_EL: {
250 uint64_t iss = GET_ESR_ISS(esr);
251 uint64_t dfsc = GET_ESR_ISS_DFSC(iss);
252 uint64_t far = read_msr(far_el2);
253
254 /* Handle Granule Protection Fault. */
255 if (is_arch_feat_rme_supported() && dfsc == DFSC_GPF) {
256 dlog_verbose(
257 "Granule Protection Fault: esr=%#x, ec=%#x, "
258 "far=%#x, elr=%#x\n",
259 esr, ec, far, elr);
260
261 /*
262 * Change ELR_EL2 only if failed whilst either
263 * reading or writing within 'memcpy_trapped'.
264 */
265 if (elr == (uintptr_t)memcpy_trapped_read ||
266 elr == (uintptr_t)memcpy_trapped_write) {
267 dlog_verbose(
268 "GPF due to data abort on %s.\n",
269 (elr == (uintptr_t)memcpy_trapped_read)
270 ? "read"
271 : "write");
272
273 /*
274 * Update the ELR_EL2 with the return
275 * address, to return error from the
276 * call to 'memcpy_trapped'.
277 */
278 write_msr(ELR_EL2, memcpy_trapped_aborted);
279 return true;
280 }
281 }
282
Andrew Walbrane52006c2019-10-22 18:01:28 +0100283 if (!(esr & (1U << 10))) { /* Check FnV bit. */
Andrew Walbran17eebf92020-02-05 16:35:49 +0000284 dlog_error(
285 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
286 "far=%#x\n",
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000287 elr, esr, ec, far);
288
Andrew Scull7364a8e2018-07-19 15:39:29 +0100289 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000290 dlog_error(
291 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
292 "far=invalid\n",
293 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100294 }
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000295 } break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100296 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000297 dlog_error(
298 "Unknown current sync exception pc=%#x, esr=%#x, "
299 "ec=%#x\n",
300 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100301 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100302 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000303
Andrew Sculla9c172d2019-04-03 14:10:00 +0100304 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100305}
306
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100307/**
Andrew Walbran3d84a262018-12-13 14:41:19 +0000308 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
309 * arch_regs.
310 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000311static void set_virtual_irq(struct arch_regs *r, bool enable)
Andrew Walbran3d84a262018-12-13 14:41:19 +0000312{
313 if (enable) {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200314 r->hyp_state.hcr_el2 |= HCR_EL2_VI;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000315 } else {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200316 r->hyp_state.hcr_el2 &= ~HCR_EL2_VI;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000317 }
318}
319
320/**
321 * Sets or clears the VI bit in the HCR_EL2 register.
322 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000323static void set_virtual_irq_current(bool enable)
Andrew Walbran3d84a262018-12-13 14:41:19 +0000324{
Olivier Deprez6d408f92022-08-08 19:14:23 +0200325 struct vcpu *vcpu = current();
326 uintreg_t hcr_el2 = vcpu->regs.hyp_state.hcr_el2;
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000327
Andrew Walbran3d84a262018-12-13 14:41:19 +0000328 if (enable) {
329 hcr_el2 |= HCR_EL2_VI;
330 } else {
331 hcr_el2 &= ~HCR_EL2_VI;
332 }
Olivier Deprez6d408f92022-08-08 19:14:23 +0200333 vcpu->regs.hyp_state.hcr_el2 = hcr_el2;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000334}
335
Manish Pandey35e452f2021-02-18 21:36:34 +0000336/**
337 * Sets or clears the VF bit in the HCR_EL2 register saved in the given
338 * arch_regs.
339 */
340static void set_virtual_fiq(struct arch_regs *r, bool enable)
341{
342 if (enable) {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200343 r->hyp_state.hcr_el2 |= HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000344 } else {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200345 r->hyp_state.hcr_el2 &= ~HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000346 }
347}
348
349/**
350 * Sets or clears the VF bit in the HCR_EL2 register.
351 */
352static void set_virtual_fiq_current(bool enable)
353{
Olivier Deprez6d408f92022-08-08 19:14:23 +0200354 struct vcpu *vcpu = current();
355 uintreg_t hcr_el2 = vcpu->regs.hyp_state.hcr_el2;
Manish Pandey35e452f2021-02-18 21:36:34 +0000356
357 if (enable) {
358 hcr_el2 |= HCR_EL2_VF;
359 } else {
360 hcr_el2 &= ~HCR_EL2_VF;
361 }
Olivier Deprez6d408f92022-08-08 19:14:23 +0200362 vcpu->regs.hyp_state.hcr_el2 = hcr_el2;
Manish Pandey35e452f2021-02-18 21:36:34 +0000363}
364
J-Alvesb37fd082020-10-22 12:29:21 +0100365#if SECURE_WORLD == 1
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100366
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100367/**
368 * Handle special direct messages from SPMD to SPMC. For now related to power
369 * management only.
370 */
371static bool spmd_handler(struct ffa_value *args, struct vcpu *current)
372{
J-Alves19e20cf2023-08-02 12:48:55 +0100373 ffa_id_t sender = ffa_sender(*args);
374 ffa_id_t receiver = ffa_receiver(*args);
375 ffa_id_t current_vm_id = current->vm->id;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000376 uint32_t fwk_msg = ffa_fwk_msg(*args);
377 uint8_t fwk_msg_func_id = fwk_msg & SPMD_FWK_MSG_FUNC_MASK;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100378
379 /*
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000380 * Check if direct message request is originating from the SPMD,
381 * directed to the SPMC and the message is a framework message.
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100382 */
383 if (!(sender == HF_SPMD_VM_ID && receiver == HF_SPMC_VM_ID &&
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000384 current_vm_id == HF_OTHER_WORLD_ID) ||
385 (fwk_msg & SPMD_FWK_MSG_BIT) == 0) {
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100386 return false;
387 }
388
Olivier Depreza67ab882023-01-10 15:00:54 +0100389 /*
390 * The framework message is conveyed by EL3/SPMD to SPMC so the
391 * current VM id must match to the other world VM id.
392 */
393 CHECK(current->vm->id == HF_HYPERVISOR_VM_ID);
394
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000395 switch (fwk_msg_func_id) {
Olivier Depreza67ab882023-01-10 15:00:54 +0100396 case SPMD_FWK_MSG_PSCI_REQ: {
397 uint32_t psci_msg_response = PSCI_ERROR_NOT_SUPPORTED;
Olivier Deprez181074b2023-02-02 14:53:23 +0100398 struct vcpu *boot_vcpu = vcpu_get_boot_vcpu();
399 struct vm *vm = boot_vcpu->vm;
Olivier Deprez98f151e2023-01-10 15:08:54 +0100400 struct vcpu_locked vcpu_locked;
Olivier Deprez181074b2023-02-02 14:53:23 +0100401
Olivier Depreza67ab882023-01-10 15:00:54 +0100402 /*
403 * TODO: the power management event reached the SPMC.
404 * In a later iteration, the power management event can
405 * be passed to the SP by resuming it.
406 */
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000407 switch (args->arg3) {
408 case PSCI_CPU_OFF: {
Olivier Deprez98f151e2023-01-10 15:08:54 +0100409 if (vm_power_management_cpu_off_requested(vm) == true) {
Daniel Boulby5fe882d2023-08-07 10:36:53 +0100410 struct vcpu *vcpu;
411
Olivier Deprez98f151e2023-01-10 15:08:54 +0100412 /* Allow only S-EL1 MP SPs to reach here. */
413 CHECK(vm->el0_partition == false);
414 CHECK(vm->vcpu_count > 1);
415
416 vcpu = vm_get_vcpu(vm, vcpu_index(current));
417 vcpu_locked = vcpu_lock(vcpu);
418 vcpu->state = VCPU_STATE_OFF;
419 vcpu_unlock(&vcpu_locked);
420 cpu_off(vcpu->cpu);
Daniel Boulby5fe882d2023-08-07 10:36:53 +0100421 dlog_verbose("cpu%u off notification!\n",
422 vcpu_index(vcpu));
Olivier Deprez98f151e2023-01-10 15:08:54 +0100423 }
424
Olivier Depreza67ab882023-01-10 15:00:54 +0100425 psci_msg_response = PSCI_RETURN_SUCCESS;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000426 break;
427 }
428 default:
Olivier Depreza67ab882023-01-10 15:00:54 +0100429 dlog_error(
430 "FF-A PSCI framework message not handled "
431 "%#x %#x %#x %#x\n",
432 args->func, args->arg1, args->arg2, args->arg3);
433 psci_msg_response = PSCI_ERROR_NOT_SUPPORTED;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000434 }
Olivier Depreza67ab882023-01-10 15:00:54 +0100435
436 *args = (struct ffa_value){
437 .func = FFA_MSG_SEND_DIRECT_RESP_32,
438 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
439 .arg2 = SPMD_FWK_MSG_BIT | SPMD_FWK_MSG_PSCI_RESP,
440 .arg3 = psci_msg_response};
441
442 return true;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000443 }
444 case SPMD_FWK_MSG_FFA_VERSION_REQ: {
445 struct ffa_value ret = api_ffa_version(current, args->arg3);
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100446 *args = (struct ffa_value){
447 .func = FFA_MSG_SEND_DIRECT_RESP_32,
448 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000449 /* Set bit 31 since this is a framework message. */
450 .arg2 = SPMD_FWK_MSG_BIT |
451 SPMD_FWK_MSG_FFA_VERSION_RESP,
452 .arg3 = ret.func};
Olivier Depreza67ab882023-01-10 15:00:54 +0100453 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100454 }
455 default:
Olivier Depreza67ab882023-01-10 15:00:54 +0100456 dlog_error("FF-A framework message not handled %#x\n",
457 args->arg2);
458
459 /*
460 * TODO: the framework message that was conveyed by a direct
461 * request is not handled although we still want to complete
462 * by a direct response. However, there is no defined error
463 * response to state that the message couldn't be handled.
464 * An alternative would be to return FFA_ERROR.
465 */
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000466 *args = (struct ffa_value){
467 .func = FFA_MSG_SEND_DIRECT_RESP_32,
468 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
469 /* Set bit 31 since this is a framework message. */
470 .arg2 = SPMD_FWK_MSG_BIT | fwk_msg_func_id};
Olivier Depreza67ab882023-01-10 15:00:54 +0100471
472 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100473 }
474
Olivier Depreza67ab882023-01-10 15:00:54 +0100475 /* Should not reach this point. */
476 assert(false);
477
478 return false;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100479}
480
J-Alvesb37fd082020-10-22 12:29:21 +0100481#endif
482
Andrew Scullae9962e2019-10-03 16:51:16 +0100483/**
484 * Checks whether to block an SMC being forwarded from a VM.
485 */
486static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100487{
Andrew Scullae9962e2019-10-03 16:51:16 +0100488 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100489
Andrew Scullae9962e2019-10-03 16:51:16 +0100490 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
491 if (func == vm->smc_whitelist.smcs[i]) {
492 return false;
493 }
494 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100495
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100496 dlog_notice("SMC %#010x attempted from VM %#x, blocked=%u\n", func,
Andrew Walbran17eebf92020-02-05 16:35:49 +0000497 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100498
499 /* Access is still allowed in permissive mode. */
500 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100501}
502
503/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100504 * Applies SMC access control according to manifest and forwards the call if
505 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100506 */
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100507static void smc_forwarder(const struct vm *vm, struct ffa_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100508{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100509 struct ffa_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000510 uint32_t client_id = vm->id;
511 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100512
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000513 if (smc_is_blocked(vm, args->func)) {
514 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100515 return;
516 }
517
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100518 /*
519 * Set the Client ID but keep the existing Secure OS ID and anything
520 * else (currently unspecified) that the client may have passed in the
521 * upper bits.
522 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000523 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000524 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
525 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100526
Andrew Scullae9962e2019-10-03 16:51:16 +0100527 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000528 * Preserve the value passed by the caller, rather than the generated
529 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100530 * may be in x7, but the SMCs that we are forwarding are legacy calls
531 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
532 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000533 ret.arg7 = arg7;
534
535 plat_smc_post_forward(*args, &ret);
536
537 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100538}
539
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200540/**
541 * In the normal world, ffa_handler is always called from the virtual FF-A
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100542 * instance (from a VM in EL1). In the secure world, ffa_handler may be called
543 * from the virtual (a secure partition in S-EL1) or physical FF-A instance
544 * (from the normal world via EL3). The function returns true when the call is
545 * handled. The *next pointer is updated to the next vCPU to run, which might be
546 * the 'other world' vCPU if the call originated from the virtual FF-A instance
547 * and has to be forwarded down to EL3, or left as is to resume the current
548 * vCPU.
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200549 */
550static bool ffa_handler(struct ffa_value *args, struct vcpu *current,
551 struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100552{
J-Alvesbc3de8b2020-12-07 14:32:04 +0000553 uint32_t func = args->func;
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000554
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100555 /*
556 * NOTE: When adding new methods to this handler update
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100557 * api_ffa_features accordingly.
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100558 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000559 switch (func) {
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100560 case FFA_VERSION_32:
Daniel Boulbybaeaf2e2021-12-09 11:42:36 +0000561 *args = api_ffa_version(current, args->arg1);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100562 return true;
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100563 case FFA_PARTITION_INFO_GET_32: {
564 struct ffa_uuid uuid;
565
566 ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4,
567 &uuid);
Daniel Boulbyb46cad12021-12-13 17:47:21 +0000568 *args = api_ffa_partition_info_get(current, &uuid, args->arg5);
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100569 return true;
570 }
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800571 case FFA_PARTITION_INFO_GET_REGS_64: {
572 struct ffa_uuid uuid;
573 uint32_t w0;
574 uint32_t w1;
575 uint32_t w2;
576 uint32_t w3;
577 uint16_t start_index;
578 uint16_t tag;
579
580 w0 = (uint32_t)(args->arg1 & 0xFFFFFFFF);
581 w1 = (uint32_t)(args->arg1 >> 32);
582 w2 = (uint32_t)(args->arg2 & 0xFFFFFFFF);
583 w3 = (uint32_t)(args->arg2 >> 32);
584 ffa_uuid_init(w0, w1, w2, w3, &uuid);
585
Raghu Krishnamurthyd29411a2023-02-17 17:22:04 -0800586 start_index = args->arg3 & 0xFFFF;
587 tag = (args->arg3 >> 16) & 0xFFFF;
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800588 *args = api_ffa_partition_info_get_regs(current, &uuid,
589 start_index, tag);
590 return true;
591 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100592 case FFA_ID_GET_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200593 *args = api_ffa_id_get(current);
Andrew Walbrand230f662019-10-07 18:03:36 +0100594 return true;
Daniel Boulbyb2fb80e2021-02-03 15:09:23 +0000595 case FFA_SPM_ID_GET_32:
596 *args = api_ffa_spm_id_get();
597 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100598 case FFA_FEATURES_32:
Karl Meakinf1ed5f12024-02-22 15:57:36 +0000599 *args = api_ffa_features(args->arg1, args->arg2, current);
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100600 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100601 case FFA_RX_RELEASE_32:
J-Alvese8c8c2b2022-12-16 15:34:48 +0000602 *args = api_ffa_rx_release(ffa_receiver(*args), current);
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000603 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000604 case FFA_RXTX_MAP_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100605 *args = api_ffa_rxtx_map(ipa_init(args->arg1),
606 ipa_init(args->arg2), args->arg3,
Federico Recanati9f1b6532022-04-14 13:15:28 +0200607 current);
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000608 return true;
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100609 case FFA_RXTX_UNMAP_32:
J-Alves70079932022-12-07 17:32:20 +0000610 *args = api_ffa_rxtx_unmap(ffa_vm_id(*args), current);
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100611 return true;
Federico Recanati644f0462022-03-17 12:04:00 +0100612 case FFA_RX_ACQUIRE_32:
613 *args = api_ffa_rx_acquire(ffa_receiver(*args), current);
614 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100615 case FFA_YIELD_32:
Madhukar Pappireddy184501c2023-05-23 17:24:06 -0500616 *args = api_yield(current, next, args);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100617 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100618 case FFA_MSG_SEND_32:
J-Alves27b71962022-12-12 15:29:58 +0000619 *args = plat_ffa_msg_send(
620 ffa_sender(*args), ffa_receiver(*args),
621 ffa_msg_send_size(*args), current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100622 return true;
Federico Recanati25053ee2022-03-14 15:01:53 +0100623 case FFA_MSG_SEND2_32:
624 *args = api_ffa_msg_send2(ffa_sender(*args),
625 ffa_msg_send2_flags(*args), current);
626 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100627 case FFA_MSG_WAIT_32:
Madhukar Pappireddy5522c672021-12-17 16:35:51 -0600628 *args = api_ffa_msg_wait(current, next, args);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100629 return true;
J-Alvesbc7ab4f2022-12-13 12:09:25 +0000630#if SECURE_WORLD == 0
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600631 case FFA_MSG_POLL_32: {
632 struct vcpu_locked current_locked;
633
634 current_locked = vcpu_lock(current);
J-Alves2ced1672022-12-12 14:35:38 +0000635 *args = plat_ffa_msg_recv(false, current_locked, next);
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600636 vcpu_unlock(&current_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100637 return true;
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600638 }
J-Alvesbc7ab4f2022-12-13 12:09:25 +0000639#endif
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100640 case FFA_RUN_32:
Kathleen Capella036cc592023-11-30 18:26:15 -0500641 /**
642 * Ensure that an FF-A v1.2 endpoint preserves the
643 * runtime state of the calling partition by setting
644 * the extended registers (x8-x17) to zero.
645 */
646 if (current->vm->ffa_version >= MAKE_FFA_VERSION(1, 2) &&
647 !api_extended_args_are_zero(args)) {
648 *args = ffa_error(FFA_INVALID_PARAMETERS);
649 return false;
650 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100651 *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200652 current, next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100653 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100654 case FFA_MEM_DONATE_32:
655 case FFA_MEM_LEND_32:
656 case FFA_MEM_SHARE_32:
657 *args = api_ffa_mem_send(func, args->arg1, args->arg2,
658 ipa_init(args->arg3), args->arg4,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200659 current);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000660 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100661 case FFA_MEM_RETRIEVE_REQ_32:
662 *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2,
663 ipa_init(args->arg3),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200664 args->arg4, current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000665 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100666 case FFA_MEM_RELINQUISH_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200667 *args = api_ffa_mem_relinquish(current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000668 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100669 case FFA_MEM_RECLAIM_32:
670 *args = api_ffa_mem_reclaim(
Andrew Walbran1bbe9402020-04-30 16:47:13 +0100671 ffa_assemble_handle(args->arg1, args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200672 current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000673 return true;
Andrew Walbranca808b12020-05-15 17:22:28 +0100674 case FFA_MEM_FRAG_RX_32:
675 *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3,
676 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200677 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100678 return true;
679 case FFA_MEM_FRAG_TX_32:
680 *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3,
681 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200682 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100683 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000684 case FFA_MSG_SEND_DIRECT_REQ_64:
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100685 case FFA_MSG_SEND_DIRECT_REQ_32: {
686#if SECURE_WORLD == 1
687 if (spmd_handler(args, current)) {
688 return true;
689 }
690#endif
J-Alvesd6f4e142021-03-05 13:33:59 +0000691 *args = api_ffa_msg_send_direct_req(ffa_sender(*args),
692 ffa_receiver(*args), *args,
693 current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000694 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100695 }
Kathleen Capella41fea932023-06-23 17:39:28 -0400696 case FFA_MSG_SEND_DIRECT_REQ2_64:
697 *args = api_ffa_msg_send_direct_req(ffa_sender(*args),
698 ffa_receiver(*args), *args,
699 current, next);
700 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000701 case FFA_MSG_SEND_DIRECT_RESP_64:
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000702 case FFA_MSG_SEND_DIRECT_RESP_32:
Kathleen Capella087e5022023-09-07 18:04:15 -0400703 case FFA_MSG_SEND_DIRECT_RESP2_64:
J-Alvesd6f4e142021-03-05 13:33:59 +0000704 *args = api_ffa_msg_send_direct_resp(ffa_sender(*args),
705 ffa_receiver(*args), *args,
706 current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000707 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000708 case FFA_SECONDARY_EP_REGISTER_64:
Olivier Deprezd614d322021-06-18 15:21:00 +0200709 /*
710 * DEN0077A FF-A v1.1 Beta0 section 18.3.2.1.1
711 * The callee must return NOT_SUPPORTED if this function is
712 * invoked by a caller that implements version v1.0 of
713 * the Framework.
714 */
Max Shvetsov40108e72020-08-27 12:39:50 +0100715 *args = api_ffa_secondary_ep_register(ipa_init(args->arg1),
716 current);
717 return true;
J-Alvesa0f317d2021-06-09 13:31:59 +0100718 case FFA_NOTIFICATION_BITMAP_CREATE_32:
719 *args = api_ffa_notification_bitmap_create(
J-Alves19e20cf2023-08-02 12:48:55 +0100720 (ffa_id_t)args->arg1, (ffa_vcpu_count_t)args->arg2,
J-Alvesa0f317d2021-06-09 13:31:59 +0100721 current);
722 return true;
723 case FFA_NOTIFICATION_BITMAP_DESTROY_32:
724 *args = api_ffa_notification_bitmap_destroy(
J-Alves19e20cf2023-08-02 12:48:55 +0100725 (ffa_id_t)args->arg1, current);
J-Alvesa0f317d2021-06-09 13:31:59 +0100726 return true;
J-Alvesc003a7a2021-03-18 13:06:53 +0000727 case FFA_NOTIFICATION_BIND_32:
728 *args = api_ffa_notification_update_bindings(
729 ffa_sender(*args), ffa_receiver(*args), args->arg2,
730 ffa_notifications_bitmap(args->arg3, args->arg4), true,
731 current);
732 return true;
733 case FFA_NOTIFICATION_UNBIND_32:
734 *args = api_ffa_notification_update_bindings(
735 ffa_sender(*args), ffa_receiver(*args), 0,
736 ffa_notifications_bitmap(args->arg3, args->arg4), false,
737 current);
738 return true;
Raghu Krishnamurthyea6d25f2021-09-14 15:27:06 -0700739 case FFA_MEM_PERM_SET_32:
740 case FFA_MEM_PERM_SET_64:
741 *args = api_ffa_mem_perm_set(va_init(args->arg1), args->arg2,
742 args->arg3, current);
743 return true;
744 case FFA_MEM_PERM_GET_32:
745 case FFA_MEM_PERM_GET_64:
746 *args = api_ffa_mem_perm_get(va_init(args->arg1), current);
747 return true;
J-Alvesaa79c012021-07-09 14:29:45 +0100748 case FFA_NOTIFICATION_SET_32:
749 *args = api_ffa_notification_set(
750 ffa_sender(*args), ffa_receiver(*args), args->arg2,
751 ffa_notifications_bitmap(args->arg3, args->arg4),
752 current);
753 return true;
754 case FFA_NOTIFICATION_GET_32:
755 *args = api_ffa_notification_get(
J-Alvesbe6e3032021-11-30 14:54:12 +0000756 ffa_receiver(*args), ffa_notifications_get_vcpu(*args),
757 args->arg2, current);
J-Alvesaa79c012021-07-09 14:29:45 +0100758 return true;
J-Alvesc8e8a222021-06-08 17:33:52 +0100759 case FFA_NOTIFICATION_INFO_GET_64:
760 *args = api_ffa_notification_info_get(current);
761 return true;
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500762 case FFA_INTERRUPT_32:
J-Alves03edf402023-07-21 15:13:49 +0100763 /*
764 * A malicious SP could invoke a HVC/SMC call with
765 * FFA_INTERRUPT_32 as the function argument. Return error to
766 * avoid DoS.
767 */
768 if (current->vm->id != HF_OTHER_WORLD_ID) {
769 *args = ffa_error(FFA_DENIED);
770 return true;
771 }
J-Alvescf0c4712023-08-04 14:41:50 +0100772
773 plat_ffa_handle_secure_interrupt(current, next);
774
775 /*
776 * If the next vCPU belongs to an SP, the next time the NWd
777 * gets resumed these values will be overwritten by the ABI
778 * that used to handover execution back to the NWd.
779 * If the NWd is to be resumed from here, then it will
780 * receive the FFA_NORMAL_WORLD_RESUME ABI which is to signal
781 * that an interrupt has occured, thought it wasn't handled.
782 * This happens when the target vCPU was in preempted state,
783 * and the SP couldn't not be resumed to handle the interrupt.
784 */
785 *args = (struct ffa_value){.func = FFA_NORMAL_WORLD_RESUME};
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500786 return true;
Maksims Svecovs71b76702022-05-20 15:32:58 +0100787 case FFA_CONSOLE_LOG_32:
788 case FFA_CONSOLE_LOG_64:
789 *args = api_ffa_console_log(*args, current);
790 return true;
Kathleen Capella6ab05132023-05-10 12:27:35 -0400791 case FFA_ERROR_32:
792 *args = plat_ffa_error_32(current, next, args->arg2);
793 return true;
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100794 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100795
796 return false;
797}
798
799/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000800 * Set or clear VI/VF bits according to pending interrupts.
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100801 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000802static void vcpu_update_virtual_interrupts(struct vcpu *next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100803{
Manish Pandey35e452f2021-02-18 21:36:34 +0000804 struct vcpu_locked vcpu_locked;
805
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100806 if (next == NULL) {
Raghu Krishnamurthydce438c2021-02-28 15:01:03 -0800807 if (current()->vm->el0_partition) {
808 return;
809 }
810
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100811 /*
812 * Not switching vCPUs, set the bit for the current vCPU
813 * directly in the register.
814 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000815 vcpu_locked = vcpu_lock(current());
816 set_virtual_irq_current(
817 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
818 set_virtual_fiq_current(
819 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
820 vcpu_unlock(&vcpu_locked);
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100821 } else if (vm_id_is_current_world(next->vm->id)) {
Raghu Krishnamurthydce438c2021-02-28 15:01:03 -0800822 if (next->vm->el0_partition) {
823 return;
824 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100825 /*
826 * About to switch vCPUs, set the bit for the vCPU to which we
827 * are switching in the saved copy of the register.
828 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000829
830 vcpu_locked = vcpu_lock(next);
831 set_virtual_irq(&next->regs,
832 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
833 set_virtual_fiq(&next->regs,
834 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
835 vcpu_unlock(&vcpu_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100836 }
837}
838
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100839/**
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100840 * Handles PSCI and FF-A calls and writes the return value back to the registers
841 * of the vCPU. This is shared between smc_handler and hvc_handler.
842 *
843 * Returns true if the call was handled.
844 */
845static bool hvc_smc_handler(struct ffa_value args, struct vcpu *vcpu,
846 struct vcpu **next)
847{
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100848 /* Do not expect PSCI calls emitted from within the secure world. */
849#if SECURE_WORLD == 0
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100850 if (psci_handler(vcpu, args.func, args.arg1, args.arg2, args.arg3,
851 &vcpu->regs.r[0], next)) {
852 return true;
853 }
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100854#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100855
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100856 if (ffa_handler(&args, vcpu, next)) {
J-Alves13394022021-06-30 13:48:49 +0100857#if SECURE_WORLD == 1
858 /*
859 * If giving back execution to the NWd, check if the Schedule
Olivier Deprez618c8fc2022-05-30 15:27:49 +0200860 * Receiver Interrupt has been delayed, and trigger it on
861 * current core if so.
J-Alves13394022021-06-30 13:48:49 +0100862 */
863 if ((*next != NULL && (*next)->vm->id == HF_OTHER_WORLD_ID) ||
864 (*next == NULL && vcpu->vm->id == HF_OTHER_WORLD_ID)) {
865 plat_ffa_sri_trigger_if_delayed(vcpu->cpu);
866 }
867#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100868 arch_regs_set_retval(&vcpu->regs, args);
Manish Pandey35e452f2021-02-18 21:36:34 +0000869 vcpu_update_virtual_interrupts(*next);
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100870 return true;
871 }
872
873 return false;
874}
875
876/**
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100877 * Processes SMC instruction calls.
878 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000879static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100880{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100881 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000882 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100883
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100884 /* Mask out SMCCC SVE hint bit from function id. */
885 args.func &= ~SMCCC_SVE_HINT_MASK;
886
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100887 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000888 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100889 }
890
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000891 smc_forwarder(vcpu->vm, &args);
892 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000893 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100894}
895
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100896#if SECURE_WORLD == 1
897
898/**
899 * Called from other_world_loop return from SMC.
900 * Processes SMC calls originating from the NWd.
901 */
902struct vcpu *smc_handler_from_nwd(struct vcpu *vcpu)
903{
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100904 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100905 struct vcpu *next = NULL;
906
Olivier Deprez5b588332023-09-05 15:08:48 +0200907 plat_save_ns_simd_context(vcpu);
908
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100909 /* Mask out SMCCC SVE hint bit from function id. */
910 args.func &= ~SMCCC_SVE_HINT_MASK;
911
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100912 if (hvc_smc_handler(args, vcpu, &next)) {
913 return next;
914 }
915
916 /*
917 * If the SMC emitted by the normal world is not handled in the secure
918 * world then return an error stating such ABI is not supported. Only
919 * FF-A calls are supported. We cannot return SMCCC_ERROR_UNKNOWN
920 * directly because the SPMD smc handler would not recognize it as a
921 * standard FF-A call returning from the SPMC.
922 */
923 arch_regs_set_retval(&vcpu->regs, ffa_error(FFA_NOT_SUPPORTED));
924
925 return NULL;
926}
927
928#endif
929
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000930/*
931 * Exception vector offsets.
932 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
933 */
934
935/**
936 * Offset for synchronous exceptions at current EL with SPx.
937 */
938#define OFFSET_CURRENT_SPX UINT64_C(0x200)
939
940/**
941 * Offset for synchronous exceptions at lower EL using AArch64.
942 */
943#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
944
945/**
946 * Offset for synchronous exceptions at lower EL using AArch32.
947 */
948#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
949
950/**
951 * Returns the address for the exception handler at EL1.
952 */
953static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
954{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800955 uintreg_t base_addr = has_vhe_support() ? read_msr(MSR_VBAR_EL12)
956 : read_msr(vbar_el1);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000957 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
958 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
959
960 if (pe_mode == PSR_PE_MODE_EL0T) {
961 if (is_arch32) {
962 base_addr += OFFSET_LOWER_EL_32;
963 } else {
964 base_addr += OFFSET_LOWER_EL_64;
965 }
966 } else {
967 CHECK(!is_arch32);
968 base_addr += OFFSET_CURRENT_SPX;
969 }
970
971 return base_addr;
972}
973
974/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000975 * Injects an exception with the specified Exception Syndrom Register value into
976 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000977 *
978 * NOTE: This function assumes that the lazy registers haven't been saved, and
979 * writes to the lazy registers of the CPU directly instead of the vCPU.
980 */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100981static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value,
982 uintreg_t far_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000983{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000984 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000985
986 /* Update the CPU state to inject the exception. */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800987 if (has_vhe_support()) {
988 write_msr(MSR_ESR_EL12, esr_el1_value);
989 write_msr(MSR_FAR_EL12, far_el1_value);
990 write_msr(MSR_ELR_EL12, vcpu->regs.pc);
991 write_msr(MSR_SPSR_EL12, vcpu->regs.spsr);
992 } else {
993 write_msr(esr_el1, esr_el1_value);
994 write_msr(far_el1, far_el1_value);
995 write_msr(elr_el1, vcpu->regs.pc);
996 write_msr(spsr_el1, vcpu->regs.spsr);
997 }
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000998
999 /*
1000 * Mask (disable) interrupts and run in EL1h mode.
1001 * EL1h mode is used because by default, taking an exception selects the
1002 * stack pointer for the target Exception level. The software can change
1003 * that later in the handler if needed.
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001004 */
1005 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
1006
1007 /* Transfer control to the exception hander. */
1008 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +00001009}
1010
1011/**
1012 * Injects a Data Abort exception (same exception level).
1013 */
1014static void inject_el1_data_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +01001015 uintreg_t esr_el2,
1016 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +00001017{
1018 /*
1019 * ISS encoding remains the same, but the EC is changed to reflect
1020 * where the exception came from.
1021 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
1022 */
1023 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
1024 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
1025
Olivier Deprezf92e5d42020-11-13 16:00:54 +01001026 dlog_notice("Injecting Data Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +00001027 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001028
Fuad Tabbac3847c72020-08-11 09:32:25 +01001029 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001030}
1031
1032/**
1033 * Injects a Data Abort exception (same exception level).
1034 */
1035static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +01001036 uintreg_t esr_el2,
1037 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +00001038{
1039 /*
1040 * ISS encoding remains the same, but the EC is changed to reflect
1041 * where the exception came from.
1042 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
1043 */
1044 uintreg_t esr_el1_value =
1045 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
1046 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
1047
Olivier Deprezf92e5d42020-11-13 16:00:54 +01001048 dlog_notice("Injecting Instruction Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +00001049 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001050
Fuad Tabbac3847c72020-08-11 09:32:25 +01001051 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001052}
1053
1054/**
1055 * Injects an exception with an unknown reason into the EL1.
1056 */
1057static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
1058{
1059 uintreg_t esr_el1_value =
1060 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
Fuad Tabbac3847c72020-08-11 09:32:25 +01001061
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001062 dlog_notice("Injecting Unknown Reason exception into VM %#x.\n",
1063 vcpu->vm->id);
1064
Fuad Tabbac3847c72020-08-11 09:32:25 +01001065 /*
1066 * The value of the far_el2 register is UNKNOWN in this case,
1067 * therefore, don't propagate it to avoid leaking sensitive information.
1068 */
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001069 inject_el1_exception(vcpu, esr_el1_value, 0);
1070}
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001071
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001072/**
1073 * Injects an exception because of a system register trap.
1074 */
1075static void inject_el1_sysreg_trap_exception(struct vcpu *vcpu,
1076 uintreg_t esr_el2)
1077{
1078 char *direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
1079
Andrew Walbran17eebf92020-02-05 16:35:49 +00001080 dlog_notice(
1081 "Trapped access to system register %s: op0=%d, op1=%d, crn=%d, "
1082 "crm=%d, op2=%d, rt=%d.\n",
1083 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
1084 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
1085 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001086
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001087 inject_el1_unknown_exception(vcpu, esr_el2);
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001088}
1089
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001090static struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001091{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001092 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran59182d52019-09-23 17:55:39 +01001093 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001094
Olivier Deprez79dbd6f2023-11-29 16:12:36 +01001095 /* Mask out SMCCC SVE hint bit from function id. */
1096 args.func &= ~SMCCC_SVE_HINT_MASK;
1097
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001098 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +01001099 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +01001100 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +01001101
Andrew Walbran7f920af2019-09-03 17:09:30 +01001102 switch (args.func) {
J-Alvesbc7ab4f2022-12-13 12:09:25 +00001103#if SECURE_WORLD == 0
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +00001104 case HF_MAILBOX_WRITABLE_GET:
J-Alvesbc7ab4f2022-12-13 12:09:25 +00001105 vcpu->regs.r[0] = plat_ffa_mailbox_writable_get(vcpu);
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +00001106 break;
1107
1108 case HF_MAILBOX_WAITER_GET:
J-Alvesbc7ab4f2022-12-13 12:09:25 +00001109 vcpu->regs.r[0] = plat_ffa_mailbox_waiter_get(args.arg1, vcpu);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +01001110 break;
Andrew Walbran318f5732018-11-20 16:23:42 +00001111
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +00001112 case HF_INTERRUPT_INJECT:
Andrew Walbran7f920af2019-09-03 17:09:30 +01001113 vcpu->regs.r[0] = api_interrupt_inject(args.arg1, args.arg2,
1114 args.arg3, vcpu, &next);
Andrew Walbran318f5732018-11-20 16:23:42 +00001115 break;
Olivier Deprez109c6d42023-11-29 14:58:47 +01001116#else
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001117 case HF_INTERRUPT_DEACTIVATE:
1118 vcpu->regs.r[0] = plat_ffa_interrupt_deactivate(
1119 args.arg1, args.arg2, vcpu);
1120 break;
Madhukar Pappireddy72d23932023-07-24 15:57:28 -05001121
1122 case HF_INTERRUPT_RECONFIGURE:
1123 vcpu->regs.r[0] = plat_ffa_interrupt_reconfigure(
1124 args.arg1, args.arg2, args.arg3, vcpu);
1125 break;
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001126#endif
Olivier Deprez109c6d42023-11-29 14:58:47 +01001127 case HF_INTERRUPT_ENABLE:
1128 vcpu->regs.r[0] = api_interrupt_enable(args.arg1, args.arg2,
1129 args.arg3, vcpu);
1130 break;
1131
1132 case HF_INTERRUPT_GET:
1133 vcpu->regs.r[0] = api_interrupt_get(vcpu);
1134 break;
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001135
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001136 default:
Andrew Walbran59182d52019-09-23 17:55:39 +01001137 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001138 }
1139
Manish Pandey35e452f2021-02-18 21:36:34 +00001140 vcpu_update_virtual_interrupts(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +00001141
Andrew Walbran59182d52019-09-23 17:55:39 +01001142 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001143}
1144
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001145struct vcpu *irq_lower(void)
1146{
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001147#if SECURE_WORLD == 1
1148 struct vcpu *next = NULL;
1149
J-Alves03edf402023-07-21 15:13:49 +01001150 plat_ffa_handle_secure_interrupt(current(), &next);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001151
1152 /*
1153 * Since we are in interrupt context, set the bit for the
1154 * next vCPU directly in the register.
1155 */
1156 vcpu_update_virtual_interrupts(next);
1157
1158 return next;
1159#else
Andrew Scull9726c252019-01-23 13:44:19 +00001160 /*
1161 * Switch back to primary VM, interrupts will be handled there.
1162 *
1163 * If the VM has aborted, this vCPU will be aborted when the scheduler
1164 * tries to run it again. This means the interrupt will not be delayed
1165 * by the aborted VM.
1166 *
1167 * TODO: Only switch when the interrupt isn't for the current VM.
1168 */
Andrew Scull33fecd32019-01-08 14:48:27 +00001169 return api_preempt(current());
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001170#endif
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001171}
1172
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -06001173#if SECURE_WORLD == 1
1174static void spmd_group0_intr_delegate(void)
1175{
1176 struct ffa_value ret;
1177
1178 dlog_verbose("Delegating Group0 interrupt to SPMD\n");
1179
1180 ret = smc_ffa_call((struct ffa_value){.func = FFA_EL3_INTR_HANDLE_32});
1181
1182 /* Check if the Group0 interrupt was handled successfully. */
1183 CHECK(ret.func == FFA_SUCCESS_32);
1184}
1185#endif
1186
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001187struct vcpu *fiq_lower(void)
1188{
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001189#if SECURE_WORLD == 1
1190 struct vcpu_locked current_locked;
1191 struct vcpu *current_vcpu = current();
Daniel Boulby4dd3f532021-09-21 09:57:08 +01001192 int64_t ret;
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001193 uint32_t intid;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001194
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001195 intid = get_highest_pending_g0_interrupt_id();
1196
1197 /* Check for the highest priority pending Group0 interrupt. */
1198 if (intid != SPURIOUS_INTID_OTHER_WORLD) {
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -06001199 /* Delegate handling of Group0 interrupt to EL3 firmware. */
1200 spmd_group0_intr_delegate();
1201
1202 /* Resume current vCPU. */
1203 return NULL;
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001204 }
1205
1206 /*
1207 * A special interrupt indicating there is no pending interrupt
1208 * with sufficient priority for current security state. This
1209 * means a non-secure interrupt is pending.
1210 */
Madhukar Pappireddyc40f55f2022-06-22 11:00:41 -05001211 assert(current_vcpu->vm->ns_interrupts_action != NS_ACTION_QUEUED);
1212
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +01001213 if (plat_ffa_vm_managed_exit_supported(current_vcpu->vm)) {
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001214 uint8_t pmr = plat_interrupts_get_priority_mask();
1215
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001216 /* Mask all interrupts */
1217 plat_interrupts_set_priority_mask(0x0);
1218
1219 current_locked = vcpu_lock(current_vcpu);
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001220 current_vcpu->priority_mask = pmr;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001221 ret = api_interrupt_inject_locked(current_locked,
1222 HF_MANAGED_EXIT_INTID,
Madhukar Pappireddybd10e572023-03-06 16:39:49 -06001223 current_locked, NULL);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001224 if (ret != 0) {
1225 panic("Failed to inject managed exit interrupt\n");
1226 }
1227
1228 /* Entering managed exit sequence. */
1229 current_vcpu->processing_managed_exit = true;
1230
1231 vcpu_unlock(&current_locked);
1232
1233 /*
1234 * Since we are in interrupt context, set the bit for the
1235 * current vCPU directly in the register.
1236 */
1237 vcpu_update_virtual_interrupts(NULL);
1238
1239 /* Resume current vCPU. */
1240 return NULL;
1241 }
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001242
Madhukar Pappireddyd46c06e2022-06-21 18:14:52 -05001243 /*
1244 * Unwind Normal World Scheduled Call chain in response to NS
1245 * Interrupt.
1246 */
1247 return plat_ffa_unwind_nwd_call_chain_interrupt(current_vcpu);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001248#else
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001249 return irq_lower();
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001250#endif
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001251}
1252
Fuad Tabbad1d67982020-01-08 11:28:29 +00001253noreturn struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001254{
Fuad Tabbad1d67982020-01-08 11:28:29 +00001255 /*
1256 * SError exceptions should be isolated and handled by the responsible
1257 * VM/exception level. Getting here indicates a bug, that isolation is
1258 * not working, or a processor that does not support ARMv8.2-IESB, in
1259 * which case Hafnium routes SError exceptions to EL2 (here).
1260 */
1261 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001262}
1263
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001264/**
1265 * Initialises a fault info structure. It assumes that an FnV bit exists at
1266 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
1267 * the ESR (the fault status code) are 010000; this is the case for both
1268 * instruction and data aborts, but not necessarily for other exception reasons.
1269 */
1270static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +01001271 const struct vcpu *vcpu,
1272 uint32_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001273{
1274 uint32_t fsc = esr & 0x3f;
1275 struct vcpu_fault_info r;
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001276 uint64_t hpfar_el2_val;
1277 uint64_t hpfar_el2_fipa;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001278
1279 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001280 r.pc = va_init(vcpu->regs.pc);
1281
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001282 /* Get Hypervisor IPA Fault Address value. */
1283 hpfar_el2_val = read_msr(hpfar_el2);
1284
1285 /* Extract Faulting IPA. */
1286 hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8;
1287
1288#if SECURE_WORLD == 1
1289
1290 /**
1291 * Determine if faulting IPA targets NS space.
1292 * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if
1293 * the faulting Stage-1 address output is a secure or non-secure IPA.
1294 */
1295 if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) {
1296 r.mode |= MM_MODE_NS;
1297 }
1298
1299#endif
1300
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001301 /*
1302 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
1303 * indicates that we cannot rely on far_el2.
1304 */
Andrew Walbrane52006c2019-10-22 18:01:28 +01001305 if (fsc == 0x10 && esr & (1U << 10)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001306 r.vaddr = va_init(0);
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001307 r.ipaddr = ipa_init(hpfar_el2_fipa);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001308 } else {
1309 r.vaddr = va_init(read_msr(far_el2));
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001310 r.ipaddr = ipa_init(hpfar_el2_fipa |
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001311 (read_msr(far_el2) & (PAGE_SIZE - 1)));
1312 }
1313
1314 return r;
1315}
1316
Fuad Tabbac3847c72020-08-11 09:32:25 +01001317struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001318{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +01001319 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001320 struct vcpu_fault_info info;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001321 struct vcpu *new_vcpu = NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001322 uintreg_t ec = GET_ESR_EC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001323 bool is_el0_partition = vcpu->vm->el0_partition;
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001324 bool resume = false;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001325
Fuad Tabbac76466d2019-09-06 10:42:12 +01001326 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001327 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +00001328 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001329 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001330
1331 /*
1332 * For EL0 partitions, treat both WFI and WFE the same way so
1333 * that FFA_RUN can be called on the partition to resume it. If
1334 * we treat WFI using api_wait_for_interrupt, the VCPU will be
1335 * in blocked waiting for interrupt but we cannot inject
1336 * interrupts into EL0 partitions.
1337 */
1338 if (is_el0_partition) {
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001339 api_yield(vcpu, &new_vcpu, NULL);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001340 return new_vcpu;
1341 }
1342
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001343 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +01001344 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +00001345 /* WFE */
1346 /*
1347 * TODO: consider giving the scheduler more context,
1348 * somehow.
1349 */
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001350 api_yield(vcpu, &new_vcpu, NULL);
Jose Marinho135dff32019-02-28 10:25:57 +00001351 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +01001352 }
Andrew Walbran48196eb2019-03-04 14:56:24 +00001353 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +00001354 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001355
Fuad Tabbab86325a2020-01-10 13:38:15 +00001356 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001357 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +01001358 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001359
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001360 resume = vcpu_handle_page_fault(vcpu, &info);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001361 if (is_el0_partition) {
1362 dlog_warning("Data abort on EL0 partition\n");
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001363 /*
1364 * Abort EL0 context if we should not resume the
1365 * context, or it is an alignment fault.
1366 * vcpu_handle_page_fault() only checks the mode of the
1367 * page in an architecture agnostic way but alignment
1368 * faults on aarch64 can happen on a correctly mapped
1369 * page.
1370 */
1371 if (!resume || ((esr & 0x3f) == 0x21)) {
1372 return api_abort(vcpu);
1373 }
1374 }
1375
1376 if (resume) {
1377 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001378 }
1379
Fuad Tabbab86325a2020-01-10 13:38:15 +00001380 /* Inform the EL1 of the data abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001381 inject_el1_data_abort_exception(vcpu, esr, far);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001382
Fuad Tabbab86325a2020-01-10 13:38:15 +00001383 /* Schedule the same VM to continue running. */
1384 return NULL;
1385
1386 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +01001387 info = fault_info_init(esr, vcpu, MM_MODE_X);
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001388
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001389 if (vcpu_handle_page_fault(vcpu, &info)) {
1390 return NULL;
1391 }
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001392
1393 if (is_el0_partition) {
1394 dlog_warning("Instruction abort on EL0 partition\n");
1395 return api_abort(vcpu);
1396 }
1397
Fuad Tabbab86325a2020-01-10 13:38:15 +00001398 /* Inform the EL1 of the instruction abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001399 inject_el1_instruction_abort_exception(vcpu, esr, far);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +01001400
Fuad Tabbab86325a2020-01-10 13:38:15 +00001401 /* Schedule the same VM to continue running. */
1402 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001403 case EC_SVC:
1404 CHECK(is_el0_partition);
1405 return hvc_handler(vcpu);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001406 case EC_HVC:
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001407 if (is_el0_partition) {
1408 dlog_warning("Unexpected HVC Trap on EL0 partition\n");
1409 return api_abort(vcpu);
1410 }
Andrew Walbran59182d52019-09-23 17:55:39 +01001411 return hvc_handler(vcpu);
1412
Fuad Tabbab86325a2020-01-10 13:38:15 +00001413 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +01001414 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001415 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001416
1417 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001418 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001419
Andrew Walbran33645652019-04-15 12:29:31 +01001420 return next;
Andrew Scullc960c032018-10-24 15:13:35 +01001421 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001422
Fuad Tabbab86325a2020-01-10 13:38:15 +00001423 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +01001424 /*
1425 * NOTE: This should never be reached because it goes through a
1426 * separate path handled by handle_system_register_access().
1427 */
1428 panic("Handled by handle_system_register_access().");
1429
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001430 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +00001431 dlog_notice(
1432 "Unknown lower sync exception pc=%#x, esr=%#x, "
1433 "ec=%#x\n",
1434 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +00001435 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001436 }
1437
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001438 if (is_el0_partition) {
1439 return api_abort(vcpu);
1440 }
1441
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001442 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001443 * The exception wasn't handled. Inject to the VM to give it chance to
1444 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001445 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001446 inject_el1_unknown_exception(vcpu, esr);
1447
1448 /* Schedule the same VM to continue running. */
1449 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001450}
1451
Fuad Tabbac76466d2019-09-06 10:42:12 +01001452/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +00001453 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +00001454 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001455 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001456void handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +01001457{
1458 struct vcpu *vcpu = current();
J-Alves19e20cf2023-08-02 12:48:55 +01001459 ffa_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001460 uintreg_t ec = GET_ESR_EC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001461
Fuad Tabbab86325a2020-01-10 13:38:15 +00001462 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001463 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001464 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001465 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001466 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001467 if (debug_el1_is_register_access(esr_el2)) {
1468 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001469 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001470 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001471 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001472 } else if (perfmon_is_register_access(esr_el2)) {
1473 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001474 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001475 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001476 }
Fuad Tabba77a4b012019-11-15 12:13:08 +00001477 } else if (feature_id_is_register_access(esr_el2)) {
1478 if (!feature_id_process_access(vcpu, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001479 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001480 return;
Fuad Tabba77a4b012019-11-15 12:13:08 +00001481 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001482 } else {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001483 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001484 return;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001485 }
1486
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001487 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001488 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001489}