blob: 56c2ea692893780416200807a38f6a14364305cd [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Andrew Scull18834872018-10-12 11:48:09 +01007 */
8
Andrew Scullc960c032018-10-24 15:13:35 +01009#include <stdnoreturn.h>
10
Andrew Walbran1f32e722019-06-07 17:57:26 +010011#include "hf/arch/barriers.h"
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -060012#include "hf/arch/gicv3.h"
Andrew Scullc960c032018-10-24 15:13:35 +010013#include "hf/arch/init.h"
Olivier Deprez98ad2d22020-05-20 09:52:43 +020014#include "hf/arch/mmu.h"
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +010015#include "hf/arch/plat/ffa.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000016#include "hf/arch/plat/smc.h"
Olivier Deprez5b588332023-09-05 15:08:48 +020017#include "hf/arch/sve.h"
J-Alves03edf402023-07-21 15:13:49 +010018#include "hf/arch/vmid_base.h"
Andrew Scullc960c032018-10-24 15:13:35 +010019
Andrew Scull18c78fc2018-08-20 12:57:41 +010020#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010021#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010022#include "hf/cpu.h"
23#include "hf/dlog.h"
Andrew Walbranb5ab43c2020-04-30 11:32:54 +010024#include "hf/ffa.h"
J-Alvesb37fd082020-10-22 12:29:21 +010025#include "hf/ffa_internal.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010026#include "hf/panic.h"
Manish Pandeya5f39fb2020-09-11 09:47:11 +010027#include "hf/plat/interrupts.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010028#include "hf/vm.h"
29
Andrew Scullf35a5c92018-08-07 18:09:46 +010030#include "vmapi/hf/call.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010031
Fuad Tabbac76466d2019-09-06 10:42:12 +010032#include "debug_el1.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000033#include "feature_id.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010034#include "msr.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010035#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010036#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010037#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000038#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010039#include "sysregs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010040
Fuad Tabbac76466d2019-09-06 10:42:12 +010041/**
Olivier Deprez98ad2d22020-05-20 09:52:43 +020042 * Hypervisor Fault Address Register Non-Secure.
43 */
44#define HPFAR_EL2_NS (UINT64_C(0x1) << 63)
45
46/**
47 * Hypervisor Fault Address Register Faulting IPA.
48 */
49#define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0))
50
51/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010052 * Gets the value to increment for the next PC.
53 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
54 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000055#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010056
Fuad Tabbac76466d2019-09-06 10:42:12 +010057/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010058 * The Client ID field within X7 for an SMC64 call.
59 */
60#define CLIENT_ID_MASK UINT64_C(0xffff)
61
Daniel Boulbyefa381f2022-01-18 14:49:40 +000062/*
63 * Target function IDs for framework messages from the SPMD.
64 */
Olivier Deprezb76307d2022-06-09 17:17:45 +020065#define SPMD_FWK_MSG_BIT (UINT64_C(1) << 31)
Daniel Boulbyefa381f2022-01-18 14:49:40 +000066#define SPMD_FWK_MSG_FUNC_MASK UINT64_C(0xFF)
Olivier Depreza67ab882023-01-10 15:00:54 +010067#define SPMD_FWK_MSG_PSCI_REQ UINT8_C(0x0)
68#define SPMD_FWK_MSG_PSCI_RESP UINT8_C(0x2)
Daniel Boulbyefa381f2022-01-18 14:49:40 +000069#define SPMD_FWK_MSG_FFA_VERSION_REQ UINT8_C(0x8)
70#define SPMD_FWK_MSG_FFA_VERSION_RESP UINT8_C(0x9)
71
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010072/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010073 * Returns a reference to the currently executing vCPU.
74 */
Andrew Scullc960c032018-10-24 15:13:35 +010075static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000076{
Daniel Boulby3f784262021-09-27 13:02:54 +010077 // NOLINTNEXTLINE(performance-no-int-to-ptr)
Andrew Walbran3d84a262018-12-13 14:41:19 +000078 return (struct vcpu *)read_msr(tpidr_el2);
79}
80
Andrew Walbran1f8d4872018-12-20 11:21:32 +000081/**
82 * Saves the state of per-vCPU peripherals, such as the virtual timer, and
83 * informs the arch-independent sections that registers have been saved.
84 */
85void complete_saving_state(struct vcpu *vcpu)
86{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -080087 if (has_vhe_support()) {
88 vcpu->regs.peripherals.cntv_cval_el0 =
89 read_msr(MSR_CNTV_CVAL_EL02);
90 vcpu->regs.peripherals.cntv_ctl_el0 =
91 read_msr(MSR_CNTV_CTL_EL02);
92 } else {
93 vcpu->regs.peripherals.cntv_cval_el0 = read_msr(cntv_cval_el0);
94 vcpu->regs.peripherals.cntv_ctl_el0 = read_msr(cntv_ctl_el0);
95 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +000096
97 api_regs_state_saved(vcpu);
98
99 /*
100 * If switching away from the primary, copy the current EL0 virtual
101 * timer registers to the corresponding EL2 physical timer registers.
102 * This is used to emulate the virtual timer for the primary in case it
103 * should fire while the secondary is running.
104 */
105 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
106 /*
107 * Clear timer control register before copying compare value, to
108 * avoid a spurious timer interrupt. This could be a problem if
109 * the interrupt is configured as edge-triggered, as it would
110 * then be latched in.
111 */
112 write_msr(cnthp_ctl_el2, 0);
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800113
114 if (has_vhe_support()) {
115 write_msr(cnthp_cval_el2, read_msr(MSR_CNTV_CVAL_EL02));
116 write_msr(cnthp_ctl_el2, read_msr(MSR_CNTV_CTL_EL02));
117 } else {
118 write_msr(cnthp_cval_el2, read_msr(cntv_cval_el0));
119 write_msr(cnthp_ctl_el2, read_msr(cntv_ctl_el0));
120 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000121 }
122}
123
124/**
125 * Restores the state of per-vCPU peripherals, such as the virtual timer.
126 */
127void begin_restoring_state(struct vcpu *vcpu)
128{
129 /*
130 * Clear timer control register before restoring compare value, to avoid
131 * a spurious timer interrupt. This could be a problem if the interrupt
132 * is configured as edge-triggered, as it would then be latched in.
133 */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800134 if (has_vhe_support()) {
135 write_msr(MSR_CNTV_CTL_EL02, 0);
136 write_msr(MSR_CNTV_CVAL_EL02,
137 vcpu->regs.peripherals.cntv_cval_el0);
138 write_msr(MSR_CNTV_CTL_EL02,
139 vcpu->regs.peripherals.cntv_ctl_el0);
140 } else {
141 write_msr(cntv_ctl_el0, 0);
142 write_msr(cntv_cval_el0, vcpu->regs.peripherals.cntv_cval_el0);
143 write_msr(cntv_ctl_el0, vcpu->regs.peripherals.cntv_ctl_el0);
144 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000145
146 /*
147 * If we are switching (back) to the primary, disable the EL2 physical
148 * timer which was being used to emulate the EL0 virtual timer, as the
149 * virtual timer is now running for the primary again.
150 */
151 if (vcpu->vm->id == HF_PRIMARY_VM_ID) {
152 write_msr(cnthp_ctl_el2, 0);
153 write_msr(cnthp_cval_el2, 0);
154 }
155}
156
Andrew Walbran1f32e722019-06-07 17:57:26 +0100157/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100158 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
159 * current VMID.
160 */
161static void invalidate_vm_tlb(void)
162{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100163 /*
164 * Ensure that the last VTTBR write has taken effect so we invalidate
165 * the right set of TLB entries.
166 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100167 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100168
Olivier Deprez0b0ba8c2023-03-17 11:11:53 +0100169 tlbi(vmalle1);
Andrew Walbrancff1f682019-07-04 14:52:45 +0100170
171 /*
172 * Ensure that no instructions are fetched for the VM until after the
173 * TLB invalidation has taken effect.
174 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100175 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100176
177 /*
178 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000179 * TLB invalidation has taken effect. Non-shareable is enough because
180 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100181 */
David Brazdil851948e2019-08-09 12:02:12 +0100182 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100183}
184
185/**
186 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
187 * the same VM which was run on the current pCPU.
188 *
189 * This is necessary because VMs may (contrary to the architecture
190 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
191 * workaround:
192 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
193 */
194void maybe_invalidate_tlb(struct vcpu *vcpu)
195{
196 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100197 ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100198
199 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
200 new_vcpu_index) {
201 /*
202 * The vCPU has changed since the last time this VM was run on
203 * this pCPU, so we need to invalidate the TLB.
204 */
205 invalidate_vm_tlb();
206
207 /* Record the fact that this vCPU is now running on this CPU. */
208 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
209 new_vcpu_index;
210 }
211}
212
David Brazdil768f69c2019-12-19 15:46:12 +0000213noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100214{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000215 (void)elr;
216 (void)spsr;
217
Fuad Tabbad1d67982020-01-08 11:28:29 +0000218 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100219}
220
David Brazdil768f69c2019-12-19 15:46:12 +0000221noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100222{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000223 (void)elr;
224 (void)spsr;
225
Fuad Tabbad1d67982020-01-08 11:28:29 +0000226 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000227}
228
David Brazdil768f69c2019-12-19 15:46:12 +0000229noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000230{
231 (void)elr;
232 (void)spsr;
233
Fuad Tabbad1d67982020-01-08 11:28:29 +0000234 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000235}
236
David Brazdil768f69c2019-12-19 15:46:12 +0000237noreturn void sync_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000238{
239 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000240 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000241
242 (void)spsr;
243
Fuad Tabbac76466d2019-09-06 10:42:12 +0100244 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +0000245 case EC_DATA_ABORT_SAME_EL:
Andrew Walbrane52006c2019-10-22 18:01:28 +0100246 if (!(esr & (1U << 10))) { /* Check FnV bit. */
Andrew Walbran17eebf92020-02-05 16:35:49 +0000247 dlog_error(
248 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
249 "far=%#x\n",
250 elr, esr, ec, read_msr(far_el2));
Andrew Scull7364a8e2018-07-19 15:39:29 +0100251 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000252 dlog_error(
253 "Data abort: pc=%#x, esr=%#x, ec=%#x, "
254 "far=invalid\n",
255 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100256 }
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100257
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000258 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100259
260 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000261 dlog_error(
262 "Unknown current sync exception pc=%#x, esr=%#x, "
263 "ec=%#x\n",
264 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100265 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100266 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000267
Andrew Sculla9c172d2019-04-03 14:10:00 +0100268 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100269}
270
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100271/**
Andrew Walbran3d84a262018-12-13 14:41:19 +0000272 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
273 * arch_regs.
274 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000275static void set_virtual_irq(struct arch_regs *r, bool enable)
Andrew Walbran3d84a262018-12-13 14:41:19 +0000276{
277 if (enable) {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200278 r->hyp_state.hcr_el2 |= HCR_EL2_VI;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000279 } else {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200280 r->hyp_state.hcr_el2 &= ~HCR_EL2_VI;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000281 }
282}
283
284/**
285 * Sets or clears the VI bit in the HCR_EL2 register.
286 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000287static void set_virtual_irq_current(bool enable)
Andrew Walbran3d84a262018-12-13 14:41:19 +0000288{
Olivier Deprez6d408f92022-08-08 19:14:23 +0200289 struct vcpu *vcpu = current();
290 uintreg_t hcr_el2 = vcpu->regs.hyp_state.hcr_el2;
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000291
Andrew Walbran3d84a262018-12-13 14:41:19 +0000292 if (enable) {
293 hcr_el2 |= HCR_EL2_VI;
294 } else {
295 hcr_el2 &= ~HCR_EL2_VI;
296 }
Olivier Deprez6d408f92022-08-08 19:14:23 +0200297 vcpu->regs.hyp_state.hcr_el2 = hcr_el2;
Andrew Walbran3d84a262018-12-13 14:41:19 +0000298}
299
Manish Pandey35e452f2021-02-18 21:36:34 +0000300/**
301 * Sets or clears the VF bit in the HCR_EL2 register saved in the given
302 * arch_regs.
303 */
304static void set_virtual_fiq(struct arch_regs *r, bool enable)
305{
306 if (enable) {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200307 r->hyp_state.hcr_el2 |= HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000308 } else {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200309 r->hyp_state.hcr_el2 &= ~HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000310 }
311}
312
313/**
314 * Sets or clears the VF bit in the HCR_EL2 register.
315 */
316static void set_virtual_fiq_current(bool enable)
317{
Olivier Deprez6d408f92022-08-08 19:14:23 +0200318 struct vcpu *vcpu = current();
319 uintreg_t hcr_el2 = vcpu->regs.hyp_state.hcr_el2;
Manish Pandey35e452f2021-02-18 21:36:34 +0000320
321 if (enable) {
322 hcr_el2 |= HCR_EL2_VF;
323 } else {
324 hcr_el2 &= ~HCR_EL2_VF;
325 }
Olivier Deprez6d408f92022-08-08 19:14:23 +0200326 vcpu->regs.hyp_state.hcr_el2 = hcr_el2;
Manish Pandey35e452f2021-02-18 21:36:34 +0000327}
328
J-Alvesb37fd082020-10-22 12:29:21 +0100329#if SECURE_WORLD == 1
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100330
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100331/**
332 * Handle special direct messages from SPMD to SPMC. For now related to power
333 * management only.
334 */
335static bool spmd_handler(struct ffa_value *args, struct vcpu *current)
336{
J-Alves19e20cf2023-08-02 12:48:55 +0100337 ffa_id_t sender = ffa_sender(*args);
338 ffa_id_t receiver = ffa_receiver(*args);
339 ffa_id_t current_vm_id = current->vm->id;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000340 uint32_t fwk_msg = ffa_fwk_msg(*args);
341 uint8_t fwk_msg_func_id = fwk_msg & SPMD_FWK_MSG_FUNC_MASK;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100342
343 /*
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000344 * Check if direct message request is originating from the SPMD,
345 * directed to the SPMC and the message is a framework message.
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100346 */
347 if (!(sender == HF_SPMD_VM_ID && receiver == HF_SPMC_VM_ID &&
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000348 current_vm_id == HF_OTHER_WORLD_ID) ||
349 (fwk_msg & SPMD_FWK_MSG_BIT) == 0) {
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100350 return false;
351 }
352
Olivier Depreza67ab882023-01-10 15:00:54 +0100353 /*
354 * The framework message is conveyed by EL3/SPMD to SPMC so the
355 * current VM id must match to the other world VM id.
356 */
357 CHECK(current->vm->id == HF_HYPERVISOR_VM_ID);
358
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000359 switch (fwk_msg_func_id) {
Olivier Depreza67ab882023-01-10 15:00:54 +0100360 case SPMD_FWK_MSG_PSCI_REQ: {
361 uint32_t psci_msg_response = PSCI_ERROR_NOT_SUPPORTED;
Olivier Deprez181074b2023-02-02 14:53:23 +0100362 struct vcpu *boot_vcpu = vcpu_get_boot_vcpu();
363 struct vm *vm = boot_vcpu->vm;
Olivier Deprez98f151e2023-01-10 15:08:54 +0100364 struct vcpu_locked vcpu_locked;
Olivier Deprez181074b2023-02-02 14:53:23 +0100365
Olivier Depreza67ab882023-01-10 15:00:54 +0100366 /*
367 * TODO: the power management event reached the SPMC.
368 * In a later iteration, the power management event can
369 * be passed to the SP by resuming it.
370 */
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000371 switch (args->arg3) {
372 case PSCI_CPU_OFF: {
Olivier Deprez98f151e2023-01-10 15:08:54 +0100373 if (vm_power_management_cpu_off_requested(vm) == true) {
Daniel Boulby5fe882d2023-08-07 10:36:53 +0100374 struct vcpu *vcpu;
375
Olivier Deprez98f151e2023-01-10 15:08:54 +0100376 /* Allow only S-EL1 MP SPs to reach here. */
377 CHECK(vm->el0_partition == false);
378 CHECK(vm->vcpu_count > 1);
379
380 vcpu = vm_get_vcpu(vm, vcpu_index(current));
381 vcpu_locked = vcpu_lock(vcpu);
382 vcpu->state = VCPU_STATE_OFF;
383 vcpu_unlock(&vcpu_locked);
384 cpu_off(vcpu->cpu);
Daniel Boulby5fe882d2023-08-07 10:36:53 +0100385 dlog_verbose("cpu%u off notification!\n",
386 vcpu_index(vcpu));
Olivier Deprez98f151e2023-01-10 15:08:54 +0100387 }
388
Olivier Depreza67ab882023-01-10 15:00:54 +0100389 psci_msg_response = PSCI_RETURN_SUCCESS;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000390 break;
391 }
392 default:
Olivier Depreza67ab882023-01-10 15:00:54 +0100393 dlog_error(
394 "FF-A PSCI framework message not handled "
395 "%#x %#x %#x %#x\n",
396 args->func, args->arg1, args->arg2, args->arg3);
397 psci_msg_response = PSCI_ERROR_NOT_SUPPORTED;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000398 }
Olivier Depreza67ab882023-01-10 15:00:54 +0100399
400 *args = (struct ffa_value){
401 .func = FFA_MSG_SEND_DIRECT_RESP_32,
402 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
403 .arg2 = SPMD_FWK_MSG_BIT | SPMD_FWK_MSG_PSCI_RESP,
404 .arg3 = psci_msg_response};
405
406 return true;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000407 }
408 case SPMD_FWK_MSG_FFA_VERSION_REQ: {
409 struct ffa_value ret = api_ffa_version(current, args->arg3);
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100410 *args = (struct ffa_value){
411 .func = FFA_MSG_SEND_DIRECT_RESP_32,
412 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000413 /* Set bit 31 since this is a framework message. */
414 .arg2 = SPMD_FWK_MSG_BIT |
415 SPMD_FWK_MSG_FFA_VERSION_RESP,
416 .arg3 = ret.func};
Olivier Depreza67ab882023-01-10 15:00:54 +0100417 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100418 }
419 default:
Olivier Depreza67ab882023-01-10 15:00:54 +0100420 dlog_error("FF-A framework message not handled %#x\n",
421 args->arg2);
422
423 /*
424 * TODO: the framework message that was conveyed by a direct
425 * request is not handled although we still want to complete
426 * by a direct response. However, there is no defined error
427 * response to state that the message couldn't be handled.
428 * An alternative would be to return FFA_ERROR.
429 */
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000430 *args = (struct ffa_value){
431 .func = FFA_MSG_SEND_DIRECT_RESP_32,
432 .arg1 = ((uint64_t)HF_SPMC_VM_ID << 16) | HF_SPMD_VM_ID,
433 /* Set bit 31 since this is a framework message. */
434 .arg2 = SPMD_FWK_MSG_BIT | fwk_msg_func_id};
Olivier Depreza67ab882023-01-10 15:00:54 +0100435
436 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100437 }
438
Olivier Depreza67ab882023-01-10 15:00:54 +0100439 /* Should not reach this point. */
440 assert(false);
441
442 return false;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100443}
444
J-Alvesb37fd082020-10-22 12:29:21 +0100445#endif
446
Andrew Scullae9962e2019-10-03 16:51:16 +0100447/**
448 * Checks whether to block an SMC being forwarded from a VM.
449 */
450static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100451{
Andrew Scullae9962e2019-10-03 16:51:16 +0100452 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100453
Andrew Scullae9962e2019-10-03 16:51:16 +0100454 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
455 if (func == vm->smc_whitelist.smcs[i]) {
456 return false;
457 }
458 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100459
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100460 dlog_notice("SMC %#010x attempted from VM %#x, blocked=%u\n", func,
Andrew Walbran17eebf92020-02-05 16:35:49 +0000461 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100462
463 /* Access is still allowed in permissive mode. */
464 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100465}
466
467/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100468 * Applies SMC access control according to manifest and forwards the call if
469 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100470 */
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100471static void smc_forwarder(const struct vm *vm, struct ffa_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100472{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100473 struct ffa_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000474 uint32_t client_id = vm->id;
475 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100476
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000477 if (smc_is_blocked(vm, args->func)) {
478 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100479 return;
480 }
481
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100482 /*
483 * Set the Client ID but keep the existing Secure OS ID and anything
484 * else (currently unspecified) that the client may have passed in the
485 * upper bits.
486 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000487 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000488 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
489 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100490
Andrew Scullae9962e2019-10-03 16:51:16 +0100491 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000492 * Preserve the value passed by the caller, rather than the generated
493 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100494 * may be in x7, but the SMCs that we are forwarding are legacy calls
495 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
496 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000497 ret.arg7 = arg7;
498
499 plat_smc_post_forward(*args, &ret);
500
501 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100502}
503
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200504/**
505 * In the normal world, ffa_handler is always called from the virtual FF-A
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100506 * instance (from a VM in EL1). In the secure world, ffa_handler may be called
507 * from the virtual (a secure partition in S-EL1) or physical FF-A instance
508 * (from the normal world via EL3). The function returns true when the call is
509 * handled. The *next pointer is updated to the next vCPU to run, which might be
510 * the 'other world' vCPU if the call originated from the virtual FF-A instance
511 * and has to be forwarded down to EL3, or left as is to resume the current
512 * vCPU.
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200513 */
514static bool ffa_handler(struct ffa_value *args, struct vcpu *current,
515 struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100516{
J-Alvesbc3de8b2020-12-07 14:32:04 +0000517 uint32_t func = args->func;
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000518
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100519 /*
520 * NOTE: When adding new methods to this handler update
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100521 * api_ffa_features accordingly.
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100522 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000523 switch (func) {
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100524 case FFA_VERSION_32:
Daniel Boulbybaeaf2e2021-12-09 11:42:36 +0000525 *args = api_ffa_version(current, args->arg1);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100526 return true;
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100527 case FFA_PARTITION_INFO_GET_32: {
528 struct ffa_uuid uuid;
529
530 ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4,
531 &uuid);
Daniel Boulbyb46cad12021-12-13 17:47:21 +0000532 *args = api_ffa_partition_info_get(current, &uuid, args->arg5);
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100533 return true;
534 }
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800535 case FFA_PARTITION_INFO_GET_REGS_64: {
536 struct ffa_uuid uuid;
537 uint32_t w0;
538 uint32_t w1;
539 uint32_t w2;
540 uint32_t w3;
541 uint16_t start_index;
542 uint16_t tag;
543
544 w0 = (uint32_t)(args->arg1 & 0xFFFFFFFF);
545 w1 = (uint32_t)(args->arg1 >> 32);
546 w2 = (uint32_t)(args->arg2 & 0xFFFFFFFF);
547 w3 = (uint32_t)(args->arg2 >> 32);
548 ffa_uuid_init(w0, w1, w2, w3, &uuid);
549
Raghu Krishnamurthyd29411a2023-02-17 17:22:04 -0800550 start_index = args->arg3 & 0xFFFF;
551 tag = (args->arg3 >> 16) & 0xFFFF;
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800552 *args = api_ffa_partition_info_get_regs(current, &uuid,
553 start_index, tag);
554 return true;
555 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100556 case FFA_ID_GET_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200557 *args = api_ffa_id_get(current);
Andrew Walbrand230f662019-10-07 18:03:36 +0100558 return true;
Daniel Boulbyb2fb80e2021-02-03 15:09:23 +0000559 case FFA_SPM_ID_GET_32:
560 *args = api_ffa_spm_id_get();
561 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100562 case FFA_FEATURES_32:
Karl Meakin34b8ae92023-01-13 13:33:07 +0000563 *args = api_ffa_features(args->arg1, args->arg2,
564 current->vm->ffa_version);
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100565 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100566 case FFA_RX_RELEASE_32:
J-Alvese8c8c2b2022-12-16 15:34:48 +0000567 *args = api_ffa_rx_release(ffa_receiver(*args), current);
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000568 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000569 case FFA_RXTX_MAP_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100570 *args = api_ffa_rxtx_map(ipa_init(args->arg1),
571 ipa_init(args->arg2), args->arg3,
Federico Recanati9f1b6532022-04-14 13:15:28 +0200572 current);
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000573 return true;
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100574 case FFA_RXTX_UNMAP_32:
J-Alves70079932022-12-07 17:32:20 +0000575 *args = api_ffa_rxtx_unmap(ffa_vm_id(*args), current);
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100576 return true;
Federico Recanati644f0462022-03-17 12:04:00 +0100577 case FFA_RX_ACQUIRE_32:
578 *args = api_ffa_rx_acquire(ffa_receiver(*args), current);
579 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100580 case FFA_YIELD_32:
Madhukar Pappireddy184501c2023-05-23 17:24:06 -0500581 *args = api_yield(current, next, args);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100582 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100583 case FFA_MSG_SEND_32:
J-Alves27b71962022-12-12 15:29:58 +0000584 *args = plat_ffa_msg_send(
585 ffa_sender(*args), ffa_receiver(*args),
586 ffa_msg_send_size(*args), current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100587 return true;
Federico Recanati25053ee2022-03-14 15:01:53 +0100588 case FFA_MSG_SEND2_32:
589 *args = api_ffa_msg_send2(ffa_sender(*args),
590 ffa_msg_send2_flags(*args), current);
591 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100592 case FFA_MSG_WAIT_32:
Madhukar Pappireddy5522c672021-12-17 16:35:51 -0600593 *args = api_ffa_msg_wait(current, next, args);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100594 return true;
J-Alvesbc7ab4f2022-12-13 12:09:25 +0000595#if SECURE_WORLD == 0
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600596 case FFA_MSG_POLL_32: {
597 struct vcpu_locked current_locked;
598
599 current_locked = vcpu_lock(current);
J-Alves2ced1672022-12-12 14:35:38 +0000600 *args = plat_ffa_msg_recv(false, current_locked, next);
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600601 vcpu_unlock(&current_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100602 return true;
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600603 }
J-Alvesbc7ab4f2022-12-13 12:09:25 +0000604#endif
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100605 case FFA_RUN_32:
Kathleen Capella036cc592023-11-30 18:26:15 -0500606 /**
607 * Ensure that an FF-A v1.2 endpoint preserves the
608 * runtime state of the calling partition by setting
609 * the extended registers (x8-x17) to zero.
610 */
611 if (current->vm->ffa_version >= MAKE_FFA_VERSION(1, 2) &&
612 !api_extended_args_are_zero(args)) {
613 *args = ffa_error(FFA_INVALID_PARAMETERS);
614 return false;
615 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100616 *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200617 current, next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100618 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100619 case FFA_MEM_DONATE_32:
620 case FFA_MEM_LEND_32:
621 case FFA_MEM_SHARE_32:
622 *args = api_ffa_mem_send(func, args->arg1, args->arg2,
623 ipa_init(args->arg3), args->arg4,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200624 current);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000625 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100626 case FFA_MEM_RETRIEVE_REQ_32:
627 *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2,
628 ipa_init(args->arg3),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200629 args->arg4, current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000630 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100631 case FFA_MEM_RELINQUISH_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200632 *args = api_ffa_mem_relinquish(current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000633 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100634 case FFA_MEM_RECLAIM_32:
635 *args = api_ffa_mem_reclaim(
Andrew Walbran1bbe9402020-04-30 16:47:13 +0100636 ffa_assemble_handle(args->arg1, args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200637 current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000638 return true;
Andrew Walbranca808b12020-05-15 17:22:28 +0100639 case FFA_MEM_FRAG_RX_32:
640 *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3,
641 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200642 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100643 return true;
644 case FFA_MEM_FRAG_TX_32:
645 *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3,
646 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200647 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100648 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000649 case FFA_MSG_SEND_DIRECT_REQ_64:
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100650 case FFA_MSG_SEND_DIRECT_REQ_32: {
651#if SECURE_WORLD == 1
652 if (spmd_handler(args, current)) {
653 return true;
654 }
655#endif
J-Alvesd6f4e142021-03-05 13:33:59 +0000656 *args = api_ffa_msg_send_direct_req(ffa_sender(*args),
657 ffa_receiver(*args), *args,
658 current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000659 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100660 }
Kathleen Capella41fea932023-06-23 17:39:28 -0400661 case FFA_MSG_SEND_DIRECT_REQ2_64:
662 *args = api_ffa_msg_send_direct_req(ffa_sender(*args),
663 ffa_receiver(*args), *args,
664 current, next);
665 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000666 case FFA_MSG_SEND_DIRECT_RESP_64:
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000667 case FFA_MSG_SEND_DIRECT_RESP_32:
Kathleen Capella087e5022023-09-07 18:04:15 -0400668 case FFA_MSG_SEND_DIRECT_RESP2_64:
J-Alvesd6f4e142021-03-05 13:33:59 +0000669 *args = api_ffa_msg_send_direct_resp(ffa_sender(*args),
670 ffa_receiver(*args), *args,
671 current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000672 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000673 case FFA_SECONDARY_EP_REGISTER_64:
Olivier Deprezd614d322021-06-18 15:21:00 +0200674 /*
675 * DEN0077A FF-A v1.1 Beta0 section 18.3.2.1.1
676 * The callee must return NOT_SUPPORTED if this function is
677 * invoked by a caller that implements version v1.0 of
678 * the Framework.
679 */
Max Shvetsov40108e72020-08-27 12:39:50 +0100680 *args = api_ffa_secondary_ep_register(ipa_init(args->arg1),
681 current);
682 return true;
J-Alvesa0f317d2021-06-09 13:31:59 +0100683 case FFA_NOTIFICATION_BITMAP_CREATE_32:
684 *args = api_ffa_notification_bitmap_create(
J-Alves19e20cf2023-08-02 12:48:55 +0100685 (ffa_id_t)args->arg1, (ffa_vcpu_count_t)args->arg2,
J-Alvesa0f317d2021-06-09 13:31:59 +0100686 current);
687 return true;
688 case FFA_NOTIFICATION_BITMAP_DESTROY_32:
689 *args = api_ffa_notification_bitmap_destroy(
J-Alves19e20cf2023-08-02 12:48:55 +0100690 (ffa_id_t)args->arg1, current);
J-Alvesa0f317d2021-06-09 13:31:59 +0100691 return true;
J-Alvesc003a7a2021-03-18 13:06:53 +0000692 case FFA_NOTIFICATION_BIND_32:
693 *args = api_ffa_notification_update_bindings(
694 ffa_sender(*args), ffa_receiver(*args), args->arg2,
695 ffa_notifications_bitmap(args->arg3, args->arg4), true,
696 current);
697 return true;
698 case FFA_NOTIFICATION_UNBIND_32:
699 *args = api_ffa_notification_update_bindings(
700 ffa_sender(*args), ffa_receiver(*args), 0,
701 ffa_notifications_bitmap(args->arg3, args->arg4), false,
702 current);
703 return true;
Raghu Krishnamurthyea6d25f2021-09-14 15:27:06 -0700704 case FFA_MEM_PERM_SET_32:
705 case FFA_MEM_PERM_SET_64:
706 *args = api_ffa_mem_perm_set(va_init(args->arg1), args->arg2,
707 args->arg3, current);
708 return true;
709 case FFA_MEM_PERM_GET_32:
710 case FFA_MEM_PERM_GET_64:
711 *args = api_ffa_mem_perm_get(va_init(args->arg1), current);
712 return true;
J-Alvesaa79c012021-07-09 14:29:45 +0100713 case FFA_NOTIFICATION_SET_32:
714 *args = api_ffa_notification_set(
715 ffa_sender(*args), ffa_receiver(*args), args->arg2,
716 ffa_notifications_bitmap(args->arg3, args->arg4),
717 current);
718 return true;
719 case FFA_NOTIFICATION_GET_32:
720 *args = api_ffa_notification_get(
J-Alvesbe6e3032021-11-30 14:54:12 +0000721 ffa_receiver(*args), ffa_notifications_get_vcpu(*args),
722 args->arg2, current);
J-Alvesaa79c012021-07-09 14:29:45 +0100723 return true;
J-Alvesc8e8a222021-06-08 17:33:52 +0100724 case FFA_NOTIFICATION_INFO_GET_64:
725 *args = api_ffa_notification_info_get(current);
726 return true;
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500727 case FFA_INTERRUPT_32:
J-Alves03edf402023-07-21 15:13:49 +0100728 /*
729 * A malicious SP could invoke a HVC/SMC call with
730 * FFA_INTERRUPT_32 as the function argument. Return error to
731 * avoid DoS.
732 */
733 if (current->vm->id != HF_OTHER_WORLD_ID) {
734 *args = ffa_error(FFA_DENIED);
735 return true;
736 }
J-Alvescf0c4712023-08-04 14:41:50 +0100737
738 plat_ffa_handle_secure_interrupt(current, next);
739
740 /*
741 * If the next vCPU belongs to an SP, the next time the NWd
742 * gets resumed these values will be overwritten by the ABI
743 * that used to handover execution back to the NWd.
744 * If the NWd is to be resumed from here, then it will
745 * receive the FFA_NORMAL_WORLD_RESUME ABI which is to signal
746 * that an interrupt has occured, thought it wasn't handled.
747 * This happens when the target vCPU was in preempted state,
748 * and the SP couldn't not be resumed to handle the interrupt.
749 */
750 *args = (struct ffa_value){.func = FFA_NORMAL_WORLD_RESUME};
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500751 return true;
Maksims Svecovs71b76702022-05-20 15:32:58 +0100752 case FFA_CONSOLE_LOG_32:
753 case FFA_CONSOLE_LOG_64:
754 *args = api_ffa_console_log(*args, current);
755 return true;
Kathleen Capella6ab05132023-05-10 12:27:35 -0400756 case FFA_ERROR_32:
757 *args = plat_ffa_error_32(current, next, args->arg2);
758 return true;
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100759 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100760
761 return false;
762}
763
764/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000765 * Set or clear VI/VF bits according to pending interrupts.
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100766 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000767static void vcpu_update_virtual_interrupts(struct vcpu *next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100768{
Manish Pandey35e452f2021-02-18 21:36:34 +0000769 struct vcpu_locked vcpu_locked;
770
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100771 if (next == NULL) {
Raghu Krishnamurthydce438c2021-02-28 15:01:03 -0800772 if (current()->vm->el0_partition) {
773 return;
774 }
775
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100776 /*
777 * Not switching vCPUs, set the bit for the current vCPU
778 * directly in the register.
779 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000780 vcpu_locked = vcpu_lock(current());
781 set_virtual_irq_current(
782 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
783 set_virtual_fiq_current(
784 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
785 vcpu_unlock(&vcpu_locked);
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100786 } else if (vm_id_is_current_world(next->vm->id)) {
Raghu Krishnamurthydce438c2021-02-28 15:01:03 -0800787 if (next->vm->el0_partition) {
788 return;
789 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100790 /*
791 * About to switch vCPUs, set the bit for the vCPU to which we
792 * are switching in the saved copy of the register.
793 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000794
795 vcpu_locked = vcpu_lock(next);
796 set_virtual_irq(&next->regs,
797 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
798 set_virtual_fiq(&next->regs,
799 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
800 vcpu_unlock(&vcpu_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100801 }
802}
803
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100804/**
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100805 * Handles PSCI and FF-A calls and writes the return value back to the registers
806 * of the vCPU. This is shared between smc_handler and hvc_handler.
807 *
808 * Returns true if the call was handled.
809 */
810static bool hvc_smc_handler(struct ffa_value args, struct vcpu *vcpu,
811 struct vcpu **next)
812{
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100813 /* Do not expect PSCI calls emitted from within the secure world. */
814#if SECURE_WORLD == 0
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100815 if (psci_handler(vcpu, args.func, args.arg1, args.arg2, args.arg3,
816 &vcpu->regs.r[0], next)) {
817 return true;
818 }
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100819#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100820
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100821 if (ffa_handler(&args, vcpu, next)) {
J-Alves13394022021-06-30 13:48:49 +0100822#if SECURE_WORLD == 1
823 /*
824 * If giving back execution to the NWd, check if the Schedule
Olivier Deprez618c8fc2022-05-30 15:27:49 +0200825 * Receiver Interrupt has been delayed, and trigger it on
826 * current core if so.
J-Alves13394022021-06-30 13:48:49 +0100827 */
828 if ((*next != NULL && (*next)->vm->id == HF_OTHER_WORLD_ID) ||
829 (*next == NULL && vcpu->vm->id == HF_OTHER_WORLD_ID)) {
830 plat_ffa_sri_trigger_if_delayed(vcpu->cpu);
831 }
832#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100833 arch_regs_set_retval(&vcpu->regs, args);
Manish Pandey35e452f2021-02-18 21:36:34 +0000834 vcpu_update_virtual_interrupts(*next);
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100835 return true;
836 }
837
838 return false;
839}
840
841/**
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100842 * Processes SMC instruction calls.
843 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000844static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100845{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100846 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000847 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100848
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100849 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000850 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100851 }
852
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000853 smc_forwarder(vcpu->vm, &args);
854 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000855 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100856}
857
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100858#if SECURE_WORLD == 1
859
860/**
861 * Called from other_world_loop return from SMC.
862 * Processes SMC calls originating from the NWd.
863 */
864struct vcpu *smc_handler_from_nwd(struct vcpu *vcpu)
865{
Olivier Deprez5b588332023-09-05 15:08:48 +0200866 struct ffa_value args;
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100867 struct vcpu *next = NULL;
868
Olivier Deprez5b588332023-09-05 15:08:48 +0200869 plat_save_ns_simd_context(vcpu);
870
871 args = arch_regs_get_args(&vcpu->regs);
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100872 if (hvc_smc_handler(args, vcpu, &next)) {
873 return next;
874 }
875
876 /*
877 * If the SMC emitted by the normal world is not handled in the secure
878 * world then return an error stating such ABI is not supported. Only
879 * FF-A calls are supported. We cannot return SMCCC_ERROR_UNKNOWN
880 * directly because the SPMD smc handler would not recognize it as a
881 * standard FF-A call returning from the SPMC.
882 */
883 arch_regs_set_retval(&vcpu->regs, ffa_error(FFA_NOT_SUPPORTED));
884
885 return NULL;
886}
887
888#endif
889
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000890/*
891 * Exception vector offsets.
892 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
893 */
894
895/**
896 * Offset for synchronous exceptions at current EL with SPx.
897 */
898#define OFFSET_CURRENT_SPX UINT64_C(0x200)
899
900/**
901 * Offset for synchronous exceptions at lower EL using AArch64.
902 */
903#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
904
905/**
906 * Offset for synchronous exceptions at lower EL using AArch32.
907 */
908#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
909
910/**
911 * Returns the address for the exception handler at EL1.
912 */
913static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
914{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800915 uintreg_t base_addr = has_vhe_support() ? read_msr(MSR_VBAR_EL12)
916 : read_msr(vbar_el1);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000917 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
918 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
919
920 if (pe_mode == PSR_PE_MODE_EL0T) {
921 if (is_arch32) {
922 base_addr += OFFSET_LOWER_EL_32;
923 } else {
924 base_addr += OFFSET_LOWER_EL_64;
925 }
926 } else {
927 CHECK(!is_arch32);
928 base_addr += OFFSET_CURRENT_SPX;
929 }
930
931 return base_addr;
932}
933
934/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000935 * Injects an exception with the specified Exception Syndrom Register value into
936 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000937 *
938 * NOTE: This function assumes that the lazy registers haven't been saved, and
939 * writes to the lazy registers of the CPU directly instead of the vCPU.
940 */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100941static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value,
942 uintreg_t far_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000943{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000944 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000945
946 /* Update the CPU state to inject the exception. */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800947 if (has_vhe_support()) {
948 write_msr(MSR_ESR_EL12, esr_el1_value);
949 write_msr(MSR_FAR_EL12, far_el1_value);
950 write_msr(MSR_ELR_EL12, vcpu->regs.pc);
951 write_msr(MSR_SPSR_EL12, vcpu->regs.spsr);
952 } else {
953 write_msr(esr_el1, esr_el1_value);
954 write_msr(far_el1, far_el1_value);
955 write_msr(elr_el1, vcpu->regs.pc);
956 write_msr(spsr_el1, vcpu->regs.spsr);
957 }
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000958
959 /*
960 * Mask (disable) interrupts and run in EL1h mode.
961 * EL1h mode is used because by default, taking an exception selects the
962 * stack pointer for the target Exception level. The software can change
963 * that later in the handler if needed.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000964 */
965 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
966
967 /* Transfer control to the exception hander. */
968 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000969}
970
971/**
972 * Injects a Data Abort exception (same exception level).
973 */
974static void inject_el1_data_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100975 uintreg_t esr_el2,
976 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000977{
978 /*
979 * ISS encoding remains the same, but the EC is changed to reflect
980 * where the exception came from.
981 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
982 */
983 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
984 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
985
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100986 dlog_notice("Injecting Data Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000987 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000988
Fuad Tabbac3847c72020-08-11 09:32:25 +0100989 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000990}
991
992/**
993 * Injects a Data Abort exception (same exception level).
994 */
995static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100996 uintreg_t esr_el2,
997 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000998{
999 /*
1000 * ISS encoding remains the same, but the EC is changed to reflect
1001 * where the exception came from.
1002 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
1003 */
1004 uintreg_t esr_el1_value =
1005 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
1006 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
1007
Olivier Deprezf92e5d42020-11-13 16:00:54 +01001008 dlog_notice("Injecting Instruction Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +00001009 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001010
Fuad Tabbac3847c72020-08-11 09:32:25 +01001011 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001012}
1013
1014/**
1015 * Injects an exception with an unknown reason into the EL1.
1016 */
1017static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
1018{
1019 uintreg_t esr_el1_value =
1020 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
Fuad Tabbac3847c72020-08-11 09:32:25 +01001021
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001022 dlog_notice("Injecting Unknown Reason exception into VM %#x.\n",
1023 vcpu->vm->id);
1024
Fuad Tabbac3847c72020-08-11 09:32:25 +01001025 /*
1026 * The value of the far_el2 register is UNKNOWN in this case,
1027 * therefore, don't propagate it to avoid leaking sensitive information.
1028 */
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001029 inject_el1_exception(vcpu, esr_el1_value, 0);
1030}
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001031
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001032/**
1033 * Injects an exception because of a system register trap.
1034 */
1035static void inject_el1_sysreg_trap_exception(struct vcpu *vcpu,
1036 uintreg_t esr_el2)
1037{
1038 char *direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
1039
Andrew Walbran17eebf92020-02-05 16:35:49 +00001040 dlog_notice(
1041 "Trapped access to system register %s: op0=%d, op1=%d, crn=%d, "
1042 "crm=%d, op2=%d, rt=%d.\n",
1043 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
1044 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
1045 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001046
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001047 inject_el1_unknown_exception(vcpu, esr_el2);
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001048}
1049
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001050static struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001051{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001052 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran59182d52019-09-23 17:55:39 +01001053 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001054
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001055 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +01001056 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +01001057 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +01001058
Andrew Walbran7f920af2019-09-03 17:09:30 +01001059 switch (args.func) {
J-Alvesbc7ab4f2022-12-13 12:09:25 +00001060#if SECURE_WORLD == 0
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +00001061 case HF_MAILBOX_WRITABLE_GET:
J-Alvesbc7ab4f2022-12-13 12:09:25 +00001062 vcpu->regs.r[0] = plat_ffa_mailbox_writable_get(vcpu);
Wedson Almeida Filhoea62e2e2019-01-09 19:14:59 +00001063 break;
1064
1065 case HF_MAILBOX_WAITER_GET:
J-Alvesbc7ab4f2022-12-13 12:09:25 +00001066 vcpu->regs.r[0] = plat_ffa_mailbox_waiter_get(args.arg1, vcpu);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +01001067 break;
Andrew Walbran318f5732018-11-20 16:23:42 +00001068
Wedson Almeida Filhoc559d132019-01-09 19:33:40 +00001069 case HF_INTERRUPT_INJECT:
Andrew Walbran7f920af2019-09-03 17:09:30 +01001070 vcpu->regs.r[0] = api_interrupt_inject(args.arg1, args.arg2,
1071 args.arg3, vcpu, &next);
Andrew Walbran318f5732018-11-20 16:23:42 +00001072 break;
Olivier Deprez109c6d42023-11-29 14:58:47 +01001073#else
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001074 case HF_INTERRUPT_DEACTIVATE:
1075 vcpu->regs.r[0] = plat_ffa_interrupt_deactivate(
1076 args.arg1, args.arg2, vcpu);
1077 break;
Madhukar Pappireddy72d23932023-07-24 15:57:28 -05001078
1079 case HF_INTERRUPT_RECONFIGURE:
1080 vcpu->regs.r[0] = plat_ffa_interrupt_reconfigure(
1081 args.arg1, args.arg2, args.arg3, vcpu);
1082 break;
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001083#endif
Olivier Deprez109c6d42023-11-29 14:58:47 +01001084 case HF_INTERRUPT_ENABLE:
1085 vcpu->regs.r[0] = api_interrupt_enable(args.arg1, args.arg2,
1086 args.arg3, vcpu);
1087 break;
1088
1089 case HF_INTERRUPT_GET:
1090 vcpu->regs.r[0] = api_interrupt_get(vcpu);
1091 break;
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001092
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001093 default:
Andrew Walbran59182d52019-09-23 17:55:39 +01001094 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001095 }
1096
Manish Pandey35e452f2021-02-18 21:36:34 +00001097 vcpu_update_virtual_interrupts(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +00001098
Andrew Walbran59182d52019-09-23 17:55:39 +01001099 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001100}
1101
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001102struct vcpu *irq_lower(void)
1103{
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001104#if SECURE_WORLD == 1
1105 struct vcpu *next = NULL;
1106
J-Alves03edf402023-07-21 15:13:49 +01001107 plat_ffa_handle_secure_interrupt(current(), &next);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001108
1109 /*
1110 * Since we are in interrupt context, set the bit for the
1111 * next vCPU directly in the register.
1112 */
1113 vcpu_update_virtual_interrupts(next);
1114
1115 return next;
1116#else
Andrew Scull9726c252019-01-23 13:44:19 +00001117 /*
1118 * Switch back to primary VM, interrupts will be handled there.
1119 *
1120 * If the VM has aborted, this vCPU will be aborted when the scheduler
1121 * tries to run it again. This means the interrupt will not be delayed
1122 * by the aborted VM.
1123 *
1124 * TODO: Only switch when the interrupt isn't for the current VM.
1125 */
Andrew Scull33fecd32019-01-08 14:48:27 +00001126 return api_preempt(current());
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001127#endif
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001128}
1129
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -06001130#if SECURE_WORLD == 1
1131static void spmd_group0_intr_delegate(void)
1132{
1133 struct ffa_value ret;
1134
1135 dlog_verbose("Delegating Group0 interrupt to SPMD\n");
1136
1137 ret = smc_ffa_call((struct ffa_value){.func = FFA_EL3_INTR_HANDLE_32});
1138
1139 /* Check if the Group0 interrupt was handled successfully. */
1140 CHECK(ret.func == FFA_SUCCESS_32);
1141}
1142#endif
1143
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001144struct vcpu *fiq_lower(void)
1145{
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001146#if SECURE_WORLD == 1
1147 struct vcpu_locked current_locked;
1148 struct vcpu *current_vcpu = current();
Daniel Boulby4dd3f532021-09-21 09:57:08 +01001149 int64_t ret;
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001150 uint32_t intid;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001151
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001152 intid = get_highest_pending_g0_interrupt_id();
1153
1154 /* Check for the highest priority pending Group0 interrupt. */
1155 if (intid != SPURIOUS_INTID_OTHER_WORLD) {
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -06001156 /* Delegate handling of Group0 interrupt to EL3 firmware. */
1157 spmd_group0_intr_delegate();
1158
1159 /* Resume current vCPU. */
1160 return NULL;
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001161 }
1162
1163 /*
1164 * A special interrupt indicating there is no pending interrupt
1165 * with sufficient priority for current security state. This
1166 * means a non-secure interrupt is pending.
1167 */
Madhukar Pappireddyc40f55f2022-06-22 11:00:41 -05001168 assert(current_vcpu->vm->ns_interrupts_action != NS_ACTION_QUEUED);
1169
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +01001170 if (plat_ffa_vm_managed_exit_supported(current_vcpu->vm)) {
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001171 uint8_t pmr = plat_interrupts_get_priority_mask();
1172
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001173 /* Mask all interrupts */
1174 plat_interrupts_set_priority_mask(0x0);
1175
1176 current_locked = vcpu_lock(current_vcpu);
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001177 current_vcpu->priority_mask = pmr;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001178 ret = api_interrupt_inject_locked(current_locked,
1179 HF_MANAGED_EXIT_INTID,
Madhukar Pappireddybd10e572023-03-06 16:39:49 -06001180 current_locked, NULL);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001181 if (ret != 0) {
1182 panic("Failed to inject managed exit interrupt\n");
1183 }
1184
1185 /* Entering managed exit sequence. */
1186 current_vcpu->processing_managed_exit = true;
1187
1188 vcpu_unlock(&current_locked);
1189
1190 /*
1191 * Since we are in interrupt context, set the bit for the
1192 * current vCPU directly in the register.
1193 */
1194 vcpu_update_virtual_interrupts(NULL);
1195
1196 /* Resume current vCPU. */
1197 return NULL;
1198 }
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001199
Madhukar Pappireddyd46c06e2022-06-21 18:14:52 -05001200 /*
1201 * Unwind Normal World Scheduled Call chain in response to NS
1202 * Interrupt.
1203 */
1204 return plat_ffa_unwind_nwd_call_chain_interrupt(current_vcpu);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001205#else
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001206 return irq_lower();
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001207#endif
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001208}
1209
Fuad Tabbad1d67982020-01-08 11:28:29 +00001210noreturn struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001211{
Fuad Tabbad1d67982020-01-08 11:28:29 +00001212 /*
1213 * SError exceptions should be isolated and handled by the responsible
1214 * VM/exception level. Getting here indicates a bug, that isolation is
1215 * not working, or a processor that does not support ARMv8.2-IESB, in
1216 * which case Hafnium routes SError exceptions to EL2 (here).
1217 */
1218 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001219}
1220
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001221/**
1222 * Initialises a fault info structure. It assumes that an FnV bit exists at
1223 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
1224 * the ESR (the fault status code) are 010000; this is the case for both
1225 * instruction and data aborts, but not necessarily for other exception reasons.
1226 */
1227static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +01001228 const struct vcpu *vcpu,
1229 uint32_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001230{
1231 uint32_t fsc = esr & 0x3f;
1232 struct vcpu_fault_info r;
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001233 uint64_t hpfar_el2_val;
1234 uint64_t hpfar_el2_fipa;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001235
1236 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001237 r.pc = va_init(vcpu->regs.pc);
1238
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001239 /* Get Hypervisor IPA Fault Address value. */
1240 hpfar_el2_val = read_msr(hpfar_el2);
1241
1242 /* Extract Faulting IPA. */
1243 hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8;
1244
1245#if SECURE_WORLD == 1
1246
1247 /**
1248 * Determine if faulting IPA targets NS space.
1249 * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if
1250 * the faulting Stage-1 address output is a secure or non-secure IPA.
1251 */
1252 if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) {
1253 r.mode |= MM_MODE_NS;
1254 }
1255
1256#endif
1257
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001258 /*
1259 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
1260 * indicates that we cannot rely on far_el2.
1261 */
Andrew Walbrane52006c2019-10-22 18:01:28 +01001262 if (fsc == 0x10 && esr & (1U << 10)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001263 r.vaddr = va_init(0);
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001264 r.ipaddr = ipa_init(hpfar_el2_fipa);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001265 } else {
1266 r.vaddr = va_init(read_msr(far_el2));
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001267 r.ipaddr = ipa_init(hpfar_el2_fipa |
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001268 (read_msr(far_el2) & (PAGE_SIZE - 1)));
1269 }
1270
1271 return r;
1272}
1273
Fuad Tabbac3847c72020-08-11 09:32:25 +01001274struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001275{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +01001276 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001277 struct vcpu_fault_info info;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001278 struct vcpu *new_vcpu = NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001279 uintreg_t ec = GET_ESR_EC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001280 bool is_el0_partition = vcpu->vm->el0_partition;
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001281 bool resume = false;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001282
Fuad Tabbac76466d2019-09-06 10:42:12 +01001283 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001284 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +00001285 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001286 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001287
1288 /*
1289 * For EL0 partitions, treat both WFI and WFE the same way so
1290 * that FFA_RUN can be called on the partition to resume it. If
1291 * we treat WFI using api_wait_for_interrupt, the VCPU will be
1292 * in blocked waiting for interrupt but we cannot inject
1293 * interrupts into EL0 partitions.
1294 */
1295 if (is_el0_partition) {
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001296 api_yield(vcpu, &new_vcpu, NULL);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001297 return new_vcpu;
1298 }
1299
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001300 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +01001301 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +00001302 /* WFE */
1303 /*
1304 * TODO: consider giving the scheduler more context,
1305 * somehow.
1306 */
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001307 api_yield(vcpu, &new_vcpu, NULL);
Jose Marinho135dff32019-02-28 10:25:57 +00001308 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +01001309 }
Andrew Walbran48196eb2019-03-04 14:56:24 +00001310 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +00001311 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001312
Fuad Tabbab86325a2020-01-10 13:38:15 +00001313 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001314 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +01001315 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001316
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001317 resume = vcpu_handle_page_fault(vcpu, &info);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001318 if (is_el0_partition) {
1319 dlog_warning("Data abort on EL0 partition\n");
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001320 /*
1321 * Abort EL0 context if we should not resume the
1322 * context, or it is an alignment fault.
1323 * vcpu_handle_page_fault() only checks the mode of the
1324 * page in an architecture agnostic way but alignment
1325 * faults on aarch64 can happen on a correctly mapped
1326 * page.
1327 */
1328 if (!resume || ((esr & 0x3f) == 0x21)) {
1329 return api_abort(vcpu);
1330 }
1331 }
1332
1333 if (resume) {
1334 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001335 }
1336
Fuad Tabbab86325a2020-01-10 13:38:15 +00001337 /* Inform the EL1 of the data abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001338 inject_el1_data_abort_exception(vcpu, esr, far);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001339
Fuad Tabbab86325a2020-01-10 13:38:15 +00001340 /* Schedule the same VM to continue running. */
1341 return NULL;
1342
1343 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +01001344 info = fault_info_init(esr, vcpu, MM_MODE_X);
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001345
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001346 if (vcpu_handle_page_fault(vcpu, &info)) {
1347 return NULL;
1348 }
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001349
1350 if (is_el0_partition) {
1351 dlog_warning("Instruction abort on EL0 partition\n");
1352 return api_abort(vcpu);
1353 }
1354
Fuad Tabbab86325a2020-01-10 13:38:15 +00001355 /* Inform the EL1 of the instruction abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001356 inject_el1_instruction_abort_exception(vcpu, esr, far);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +01001357
Fuad Tabbab86325a2020-01-10 13:38:15 +00001358 /* Schedule the same VM to continue running. */
1359 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001360 case EC_SVC:
1361 CHECK(is_el0_partition);
1362 return hvc_handler(vcpu);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001363 case EC_HVC:
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001364 if (is_el0_partition) {
1365 dlog_warning("Unexpected HVC Trap on EL0 partition\n");
1366 return api_abort(vcpu);
1367 }
Andrew Walbran59182d52019-09-23 17:55:39 +01001368 return hvc_handler(vcpu);
1369
Fuad Tabbab86325a2020-01-10 13:38:15 +00001370 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +01001371 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001372 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001373
1374 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001375 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001376
Andrew Walbran33645652019-04-15 12:29:31 +01001377 return next;
Andrew Scullc960c032018-10-24 15:13:35 +01001378 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001379
Fuad Tabbab86325a2020-01-10 13:38:15 +00001380 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +01001381 /*
1382 * NOTE: This should never be reached because it goes through a
1383 * separate path handled by handle_system_register_access().
1384 */
1385 panic("Handled by handle_system_register_access().");
1386
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001387 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +00001388 dlog_notice(
1389 "Unknown lower sync exception pc=%#x, esr=%#x, "
1390 "ec=%#x\n",
1391 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +00001392 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001393 }
1394
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001395 if (is_el0_partition) {
1396 return api_abort(vcpu);
1397 }
1398
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001399 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001400 * The exception wasn't handled. Inject to the VM to give it chance to
1401 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001402 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001403 inject_el1_unknown_exception(vcpu, esr);
1404
1405 /* Schedule the same VM to continue running. */
1406 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001407}
1408
Fuad Tabbac76466d2019-09-06 10:42:12 +01001409/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +00001410 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +00001411 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001412 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001413void handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +01001414{
1415 struct vcpu *vcpu = current();
J-Alves19e20cf2023-08-02 12:48:55 +01001416 ffa_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001417 uintreg_t ec = GET_ESR_EC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001418
Fuad Tabbab86325a2020-01-10 13:38:15 +00001419 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001420 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001421 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001422 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001423 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001424 if (debug_el1_is_register_access(esr_el2)) {
1425 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001426 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001427 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001428 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001429 } else if (perfmon_is_register_access(esr_el2)) {
1430 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001431 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001432 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001433 }
Fuad Tabba77a4b012019-11-15 12:13:08 +00001434 } else if (feature_id_is_register_access(esr_el2)) {
1435 if (!feature_id_process_access(vcpu, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001436 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001437 return;
Fuad Tabba77a4b012019-11-15 12:13:08 +00001438 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001439 } else {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001440 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001441 return;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001442 }
1443
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001444 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001445 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001446}