blob: 89274cd6abc426757a4ff39bf9d3fa2d6a10a223 [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Andrew Scull18834872018-10-12 11:48:09 +01007 */
8
Andrew Scullc960c032018-10-24 15:13:35 +01009#include <stdnoreturn.h>
10
Andrew Walbran1f32e722019-06-07 17:57:26 +010011#include "hf/arch/barriers.h"
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -060012#include "hf/arch/gicv3.h"
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050013#include "hf/arch/host_timer.h"
Andrew Scullc960c032018-10-24 15:13:35 +010014#include "hf/arch/init.h"
J-Alvesa2d1c3b2024-03-28 12:46:58 +000015#include "hf/arch/memcpy_trapped.h"
Olivier Deprez98ad2d22020-05-20 09:52:43 +020016#include "hf/arch/mmu.h"
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +010017#include "hf/arch/plat/ffa.h"
Karl Meakin9724b362024-10-15 14:35:02 +010018#include "hf/arch/plat/ffa/indirect_messaging.h"
Karl Meakin5b2da502024-11-07 17:13:51 +000019#include "hf/arch/plat/ffa/vm.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000020#include "hf/arch/plat/smc.h"
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050021#include "hf/arch/timer.h"
J-Alves03edf402023-07-21 15:13:49 +010022#include "hf/arch/vmid_base.h"
Andrew Scullc960c032018-10-24 15:13:35 +010023
Andrew Scull18c78fc2018-08-20 12:57:41 +010024#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010025#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010026#include "hf/cpu.h"
27#include "hf/dlog.h"
Andrew Walbranb5ab43c2020-04-30 11:32:54 +010028#include "hf/ffa.h"
J-Alvesb37fd082020-10-22 12:29:21 +010029#include "hf/ffa_internal.h"
Daniel Boulbyf3cf28c2024-08-22 10:46:23 +010030#include "hf/hf_ipi.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010031#include "hf/panic.h"
Manish Pandeya5f39fb2020-09-11 09:47:11 +010032#include "hf/plat/interrupts.h"
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050033#include "hf/timer_mgmt.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010034#include "hf/vm.h"
Karl Meakind0356f82024-09-04 13:34:31 +010035#include "hf/vm_ids.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010036
Andrew Scullf35a5c92018-08-07 18:09:46 +010037#include "vmapi/hf/call.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010038
Fuad Tabbac76466d2019-09-06 10:42:12 +010039#include "debug_el1.h"
Madhukar Pappireddyf684d192024-09-25 14:35:57 -050040#include "el1_physical_timer.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000041#include "feature_id.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010042#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010043#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010044#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000045#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010046#include "sysregs.h"
Karl Meakin5a133552024-05-30 16:06:27 +010047#include "sysregs_defs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010048
Fuad Tabbac76466d2019-09-06 10:42:12 +010049/**
Olivier Deprez98ad2d22020-05-20 09:52:43 +020050 * Hypervisor Fault Address Register Non-Secure.
51 */
52#define HPFAR_EL2_NS (UINT64_C(0x1) << 63)
53
54/**
55 * Hypervisor Fault Address Register Faulting IPA.
56 */
57#define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0))
58
59/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010060 * Gets the value to increment for the next PC.
61 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
62 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000063#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010064
Fuad Tabbac76466d2019-09-06 10:42:12 +010065/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010066 * The Client ID field within X7 for an SMC64 call.
67 */
68#define CLIENT_ID_MASK UINT64_C(0xffff)
69
Karl Meakind0356f82024-09-04 13:34:31 +010070/**
71 * Identifies SPMD specific framework messages. See section 18.2 of v1.2 FF-A
72 * specification.
Daniel Boulbyefa381f2022-01-18 14:49:40 +000073 */
Karl Meakind0356f82024-09-04 13:34:31 +010074enum ffa_spmd_framework_msg_func {
75 SPMD_FRAMEWORK_MSG_PSCI_REQ = 0,
76 SPMD_FRAMEWORK_MSG_PSCI_RESP = 2,
77
78 SPMD_FRAMEWORK_MSG_FFA_VERSION_REQ = 8,
79 SPMD_FRAMEWORK_MSG_FFA_VERSION_RESP = 9,
80};
Daniel Boulbyefa381f2022-01-18 14:49:40 +000081
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010082/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010083 * Returns a reference to the currently executing vCPU.
84 */
Andrew Scullc960c032018-10-24 15:13:35 +010085static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000086{
Daniel Boulby3f784262021-09-27 13:02:54 +010087 // NOLINTNEXTLINE(performance-no-int-to-ptr)
Andrew Walbran3d84a262018-12-13 14:41:19 +000088 return (struct vcpu *)read_msr(tpidr_el2);
89}
90
Andrew Walbran1f8d4872018-12-20 11:21:32 +000091/**
Madhukar Pappireddyd3ac7382024-09-25 14:29:03 -050092 * Saves the state of per-vCPU peripherals, such as the arch timer, and
Andrew Walbran1f8d4872018-12-20 11:21:32 +000093 * informs the arch-independent sections that registers have been saved.
94 */
95void complete_saving_state(struct vcpu *vcpu)
96{
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050097 host_timer_save_arch_timer(&vcpu->regs.arch_timer);
98
99 timer_vcpu_manage(vcpu);
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000100 api_regs_state_saved(vcpu);
Madhukar Pappireddya3787c92024-09-25 14:50:36 -0500101
102 /*
103 * Since switching away from current vCPU, disable the host physical
104 * timer for now. If necessary, the host timer will be reconfigured
105 * at appropriate time to track timer deadline of the vCPU.
106 */
107 host_timer_disable();
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000108}
109
110/**
Madhukar Pappireddyd3ac7382024-09-25 14:29:03 -0500111 * Restores the state of per-vCPU peripherals, such as the arch timer.
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000112 */
113void begin_restoring_state(struct vcpu *vcpu)
114{
Madhukar Pappireddya3787c92024-09-25 14:50:36 -0500115 /*
116 * If a vCPU's timer has expired while it was de-scheduled, SPMC will
117 * inject the virtual timer interrupt before resuming the vCPU.
118 * If not, there is a live state and we need to configure the host timer
119 * to track it again.
120 */
121 if (arch_timer_enabled(&vcpu->regs) &&
122 (arch_timer_remaining_ns(&vcpu->regs) != 0)) {
123 host_timer_track_deadline(&vcpu->regs.arch_timer);
124 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000125}
126
Andrew Walbran1f32e722019-06-07 17:57:26 +0100127/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100128 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
129 * current VMID.
130 */
131static void invalidate_vm_tlb(void)
132{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100133 /*
134 * Ensure that the last VTTBR write has taken effect so we invalidate
135 * the right set of TLB entries.
136 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100137 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100138
Olivier Deprez0b0ba8c2023-03-17 11:11:53 +0100139 tlbi(vmalle1);
Andrew Walbrancff1f682019-07-04 14:52:45 +0100140
141 /*
142 * Ensure that no instructions are fetched for the VM until after the
143 * TLB invalidation has taken effect.
144 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100145 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100146
147 /*
148 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000149 * TLB invalidation has taken effect. Non-shareable is enough because
150 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100151 */
David Brazdil851948e2019-08-09 12:02:12 +0100152 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100153}
154
155/**
156 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
157 * the same VM which was run on the current pCPU.
158 *
159 * This is necessary because VMs may (contrary to the architecture
160 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
161 * workaround:
162 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
163 */
164void maybe_invalidate_tlb(struct vcpu *vcpu)
165{
166 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100167 ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100168
169 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
170 new_vcpu_index) {
171 /*
172 * The vCPU has changed since the last time this VM was run on
173 * this pCPU, so we need to invalidate the TLB.
174 */
175 invalidate_vm_tlb();
176
177 /* Record the fact that this vCPU is now running on this CPU. */
178 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
179 new_vcpu_index;
180 }
181}
182
David Brazdil768f69c2019-12-19 15:46:12 +0000183noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100184{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000185 (void)elr;
186 (void)spsr;
187
Fuad Tabbad1d67982020-01-08 11:28:29 +0000188 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100189}
190
David Brazdil768f69c2019-12-19 15:46:12 +0000191noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100192{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000193 (void)elr;
194 (void)spsr;
195
Fuad Tabbad1d67982020-01-08 11:28:29 +0000196 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000197}
198
David Brazdil768f69c2019-12-19 15:46:12 +0000199noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000200{
201 (void)elr;
202 (void)spsr;
203
Fuad Tabbad1d67982020-01-08 11:28:29 +0000204 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000205}
206
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000207/**
208 * Returns true if ELR_EL2 is not to be restored from stack.
209 * Currently function doesn't return false, as for all other cases
210 * panics.
211 */
212bool sync_current_exception(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000213{
214 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000215 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000216 (void)spsr;
217
Fuad Tabbac76466d2019-09-06 10:42:12 +0100218 switch (ec) {
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000219 case EC_DATA_ABORT_SAME_EL: {
220 uint64_t iss = GET_ESR_ISS(esr);
221 uint64_t dfsc = GET_ESR_ISS_DFSC(iss);
222 uint64_t far = read_msr(far_el2);
223
224 /* Handle Granule Protection Fault. */
225 if (is_arch_feat_rme_supported() && dfsc == DFSC_GPF) {
226 dlog_verbose(
Karl Meakine8937d92024-03-19 16:04:25 +0000227 "Granule Protection Fault: esr=%#lx, ec=%#lx, "
228 "far=%#lx, elr=%#lx\n",
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000229 esr, ec, far, elr);
230
231 /*
232 * Change ELR_EL2 only if failed whilst either
233 * reading or writing within 'memcpy_trapped'.
234 */
235 if (elr == (uintptr_t)memcpy_trapped_read ||
236 elr == (uintptr_t)memcpy_trapped_write) {
237 dlog_verbose(
238 "GPF due to data abort on %s.\n",
239 (elr == (uintptr_t)memcpy_trapped_read)
240 ? "read"
241 : "write");
242
243 /*
244 * Update the ELR_EL2 with the return
245 * address, to return error from the
246 * call to 'memcpy_trapped'.
247 */
248 write_msr(ELR_EL2, memcpy_trapped_aborted);
249 return true;
250 }
251 }
252
Kathleen Capellad1c34b52024-04-01 21:27:15 -0400253#if ENABLE_MTE
254 if (dfsc == DFSC_SYNC_TAG_CHECK_FAULT) {
255 dlog_error(
256 "Data abort due to synchronous tag check "
257 "fault: pc=%#lx, esr=%#lx, ec=%#lx, "
258 "far=%#lx, dfsc = %#lx\n",
259 elr, esr, ec, far, dfsc);
260 }
261 break;
262#endif
Karl Meakin5a133552024-05-30 16:06:27 +0100263 if (!GET_ESR_FNV(esr)) {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000264 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000265 "Data abort: pc=%#lx, esr=%#lx, ec=%#lx, "
266 "far=%#lx\n",
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000267 elr, esr, ec, far);
268
Andrew Scull7364a8e2018-07-19 15:39:29 +0100269 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000270 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000271 "Data abort: pc=%#lx, esr=%#lx, ec=%#lx, "
Andrew Walbran17eebf92020-02-05 16:35:49 +0000272 "far=invalid\n",
273 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100274 }
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000275 } break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100276 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000277 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000278 "Unknown current sync exception pc=%#lx, esr=%#lx, "
279 "ec=%#lx\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000280 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100281 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100282 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000283
Andrew Sculla9c172d2019-04-03 14:10:00 +0100284 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100285}
286
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100287/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000288 * Sets or clears the VF bit in the HCR_EL2 register saved in the given
289 * arch_regs.
290 */
291static void set_virtual_fiq(struct arch_regs *r, bool enable)
292{
293 if (enable) {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200294 r->hyp_state.hcr_el2 |= HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000295 } else {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200296 r->hyp_state.hcr_el2 &= ~HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000297 }
298}
299
300/**
J-Alves6f6bf8a2024-07-25 15:17:57 +0100301 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
302 * arch_regs.
Manish Pandey35e452f2021-02-18 21:36:34 +0000303 */
J-Alves6f6bf8a2024-07-25 15:17:57 +0100304static void set_virtual_irq(struct arch_regs *r, bool enable)
Manish Pandey35e452f2021-02-18 21:36:34 +0000305{
Manish Pandey35e452f2021-02-18 21:36:34 +0000306 if (enable) {
J-Alves6f6bf8a2024-07-25 15:17:57 +0100307 r->hyp_state.hcr_el2 |= HCR_EL2_VI;
Manish Pandey35e452f2021-02-18 21:36:34 +0000308 } else {
J-Alves6f6bf8a2024-07-25 15:17:57 +0100309 r->hyp_state.hcr_el2 &= ~HCR_EL2_VI;
Manish Pandey35e452f2021-02-18 21:36:34 +0000310 }
Manish Pandey35e452f2021-02-18 21:36:34 +0000311}
312
J-Alvesb37fd082020-10-22 12:29:21 +0100313#if SECURE_WORLD == 1
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100314/**
Karl Meakind0356f82024-09-04 13:34:31 +0100315 * Handle special direct messages from SPMD to SPMC.
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100316 */
317static bool spmd_handler(struct ffa_value *args, struct vcpu *current)
318{
J-Alves19e20cf2023-08-02 12:48:55 +0100319 ffa_id_t sender = ffa_sender(*args);
320 ffa_id_t receiver = ffa_receiver(*args);
321 ffa_id_t current_vm_id = current->vm->id;
Karl Meakind0356f82024-09-04 13:34:31 +0100322 enum ffa_spmd_framework_msg_func func =
323 (enum ffa_spmd_framework_msg_func)ffa_framework_msg_func(*args);
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100324
325 /*
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000326 * Check if direct message request is originating from the SPMD,
327 * directed to the SPMC and the message is a framework message.
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100328 */
329 if (!(sender == HF_SPMD_VM_ID && receiver == HF_SPMC_VM_ID &&
Karl Meakind0356f82024-09-04 13:34:31 +0100330 current_vm_id == HF_OTHER_WORLD_ID &&
331 ffa_is_framework_msg(*args))) {
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100332 return false;
333 }
334
Olivier Depreza67ab882023-01-10 15:00:54 +0100335 /*
336 * The framework message is conveyed by EL3/SPMD to SPMC so the
337 * current VM id must match to the other world VM id.
338 */
339 CHECK(current->vm->id == HF_HYPERVISOR_VM_ID);
340
Karl Meakind0356f82024-09-04 13:34:31 +0100341 switch (func) {
342 case SPMD_FRAMEWORK_MSG_PSCI_REQ: {
343 enum psci_return_code psci_msg_response =
344 PSCI_ERROR_NOT_SUPPORTED;
Olivier Deprez181074b2023-02-02 14:53:23 +0100345 struct vcpu *boot_vcpu = vcpu_get_boot_vcpu();
346 struct vm *vm = boot_vcpu->vm;
Olivier Deprez98f151e2023-01-10 15:08:54 +0100347 struct vcpu_locked vcpu_locked;
Olivier Deprez181074b2023-02-02 14:53:23 +0100348
Olivier Depreza67ab882023-01-10 15:00:54 +0100349 /*
350 * TODO: the power management event reached the SPMC.
351 * In a later iteration, the power management event can
352 * be passed to the SP by resuming it.
353 */
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000354 switch (args->arg3) {
355 case PSCI_CPU_OFF: {
Olivier Deprez98f151e2023-01-10 15:08:54 +0100356 if (vm_power_management_cpu_off_requested(vm) == true) {
Daniel Boulby5fe882d2023-08-07 10:36:53 +0100357 struct vcpu *vcpu;
358
Olivier Deprez98f151e2023-01-10 15:08:54 +0100359 /* Allow only S-EL1 MP SPs to reach here. */
360 CHECK(vm->el0_partition == false);
361 CHECK(vm->vcpu_count > 1);
362
363 vcpu = vm_get_vcpu(vm, vcpu_index(current));
364 vcpu_locked = vcpu_lock(vcpu);
365 vcpu->state = VCPU_STATE_OFF;
366 vcpu_unlock(&vcpu_locked);
367 cpu_off(vcpu->cpu);
Daniel Boulby5fe882d2023-08-07 10:36:53 +0100368 dlog_verbose("cpu%u off notification!\n",
369 vcpu_index(vcpu));
Olivier Deprez98f151e2023-01-10 15:08:54 +0100370 }
371
Olivier Depreza67ab882023-01-10 15:00:54 +0100372 psci_msg_response = PSCI_RETURN_SUCCESS;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000373 break;
374 }
375 default:
Olivier Depreza67ab882023-01-10 15:00:54 +0100376 dlog_error(
377 "FF-A PSCI framework message not handled "
Karl Meakine8937d92024-03-19 16:04:25 +0000378 "%#lx %#lx %#lx %#lx\n",
Olivier Depreza67ab882023-01-10 15:00:54 +0100379 args->func, args->arg1, args->arg2, args->arg3);
380 psci_msg_response = PSCI_ERROR_NOT_SUPPORTED;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000381 }
Olivier Depreza67ab882023-01-10 15:00:54 +0100382
Karl Meakind0356f82024-09-04 13:34:31 +0100383 *args = ffa_framework_msg_resp(HF_SPMC_VM_ID, HF_SPMD_VM_ID,
384 SPMD_FRAMEWORK_MSG_PSCI_RESP,
385 psci_msg_response);
Olivier Depreza67ab882023-01-10 15:00:54 +0100386 return true;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000387 }
Karl Meakind0356f82024-09-04 13:34:31 +0100388 case SPMD_FRAMEWORK_MSG_FFA_VERSION_REQ: {
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000389 struct ffa_value ret = api_ffa_version(current, args->arg3);
Karl Meakind0356f82024-09-04 13:34:31 +0100390 *args = ffa_framework_msg_resp(
391 HF_SPMC_VM_ID, HF_SPMD_VM_ID,
392 SPMD_FRAMEWORK_MSG_FFA_VERSION_RESP, ret.func);
Olivier Depreza67ab882023-01-10 15:00:54 +0100393 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100394 }
395 default:
Karl Meakine8937d92024-03-19 16:04:25 +0000396 dlog_error("FF-A framework message not handled %#lx\n",
Olivier Depreza67ab882023-01-10 15:00:54 +0100397 args->arg2);
398
399 /*
400 * TODO: the framework message that was conveyed by a direct
401 * request is not handled although we still want to complete
402 * by a direct response. However, there is no defined error
403 * response to state that the message couldn't be handled.
404 * An alternative would be to return FFA_ERROR.
405 */
Karl Meakind0356f82024-09-04 13:34:31 +0100406 *args = ffa_framework_msg_resp(HF_SPMC_VM_ID, HF_SPMD_VM_ID,
407 func, 0);
Olivier Depreza67ab882023-01-10 15:00:54 +0100408 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100409 }
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100410}
Madhukar Pappireddycf069a62024-09-25 15:36:32 -0500411
412void spmc_exit_to_nwd(struct vcpu *owd_vcpu)
413{
414 struct vcpu *deadline_vcpu =
415 timer_find_vcpu_nearest_deadline(owd_vcpu->cpu);
416
417 /*
418 * SPMC tracks a vCPU's timer deadline through its host timer such that
419 * it can bring back execution from normal world to signal the timer
420 * virtual interrupt to the SP's vCPU.
421 */
422 if (deadline_vcpu != NULL) {
423 host_timer_track_deadline(&deadline_vcpu->regs.arch_timer);
424 }
425}
J-Alvesb37fd082020-10-22 12:29:21 +0100426#endif
427
Andrew Scullae9962e2019-10-03 16:51:16 +0100428/**
429 * Checks whether to block an SMC being forwarded from a VM.
430 */
431static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100432{
Andrew Scullae9962e2019-10-03 16:51:16 +0100433 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100434
Andrew Scullae9962e2019-10-03 16:51:16 +0100435 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
436 if (func == vm->smc_whitelist.smcs[i]) {
437 return false;
438 }
439 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100440
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100441 dlog_notice("SMC %#010x attempted from VM %#x, blocked=%u\n", func,
Andrew Walbran17eebf92020-02-05 16:35:49 +0000442 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100443
444 /* Access is still allowed in permissive mode. */
445 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100446}
447
448/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100449 * Applies SMC access control according to manifest and forwards the call if
450 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100451 */
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100452static void smc_forwarder(const struct vm *vm, struct ffa_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100453{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100454 struct ffa_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000455 uint32_t client_id = vm->id;
456 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100457
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000458 if (smc_is_blocked(vm, args->func)) {
459 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100460 return;
461 }
462
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100463 /*
464 * Set the Client ID but keep the existing Secure OS ID and anything
465 * else (currently unspecified) that the client may have passed in the
466 * upper bits.
467 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000468 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000469 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
470 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100471
Andrew Scullae9962e2019-10-03 16:51:16 +0100472 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000473 * Preserve the value passed by the caller, rather than the generated
474 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100475 * may be in x7, but the SMCs that we are forwarding are legacy calls
476 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
477 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000478 ret.arg7 = arg7;
479
480 plat_smc_post_forward(*args, &ret);
481
482 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100483}
484
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200485/**
486 * In the normal world, ffa_handler is always called from the virtual FF-A
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100487 * instance (from a VM in EL1). In the secure world, ffa_handler may be called
488 * from the virtual (a secure partition in S-EL1) or physical FF-A instance
489 * (from the normal world via EL3). The function returns true when the call is
490 * handled. The *next pointer is updated to the next vCPU to run, which might be
491 * the 'other world' vCPU if the call originated from the virtual FF-A instance
492 * and has to be forwarded down to EL3, or left as is to resume the current
493 * vCPU.
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200494 */
495static bool ffa_handler(struct ffa_value *args, struct vcpu *current,
496 struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100497{
J-Alvesbc3de8b2020-12-07 14:32:04 +0000498 uint32_t func = args->func;
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000499
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100500 /*
501 * NOTE: When adding new methods to this handler update
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100502 * api_ffa_features accordingly.
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100503 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000504 switch (func) {
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100505 case FFA_VERSION_32:
Daniel Boulbybaeaf2e2021-12-09 11:42:36 +0000506 *args = api_ffa_version(current, args->arg1);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100507 return true;
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100508 case FFA_PARTITION_INFO_GET_32: {
509 struct ffa_uuid uuid;
510
511 ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4,
512 &uuid);
Daniel Boulbyb46cad12021-12-13 17:47:21 +0000513 *args = api_ffa_partition_info_get(current, &uuid, args->arg5);
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100514 return true;
515 }
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800516 case FFA_PARTITION_INFO_GET_REGS_64: {
517 struct ffa_uuid uuid;
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800518 uint16_t start_index;
519 uint16_t tag;
520
Karl Meakin9478e322024-09-23 17:47:09 +0100521 ffa_uuid_from_u64x2(args->arg1, args->arg2, &uuid);
Raghu Krishnamurthyd29411a2023-02-17 17:22:04 -0800522 start_index = args->arg3 & 0xFFFF;
523 tag = (args->arg3 >> 16) & 0xFFFF;
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800524 *args = api_ffa_partition_info_get_regs(current, &uuid,
525 start_index, tag);
526 return true;
527 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100528 case FFA_ID_GET_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200529 *args = api_ffa_id_get(current);
Andrew Walbrand230f662019-10-07 18:03:36 +0100530 return true;
Daniel Boulbyb2fb80e2021-02-03 15:09:23 +0000531 case FFA_SPM_ID_GET_32:
532 *args = api_ffa_spm_id_get();
533 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100534 case FFA_FEATURES_32:
Karl Meakinf1ed5f12024-02-22 15:57:36 +0000535 *args = api_ffa_features(args->arg1, args->arg2, current);
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100536 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100537 case FFA_RX_RELEASE_32:
J-Alvese8c8c2b2022-12-16 15:34:48 +0000538 *args = api_ffa_rx_release(ffa_receiver(*args), current);
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000539 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000540 case FFA_RXTX_MAP_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100541 *args = api_ffa_rxtx_map(ipa_init(args->arg1),
542 ipa_init(args->arg2), args->arg3,
Federico Recanati9f1b6532022-04-14 13:15:28 +0200543 current);
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000544 return true;
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100545 case FFA_RXTX_UNMAP_32:
J-Alves70079932022-12-07 17:32:20 +0000546 *args = api_ffa_rxtx_unmap(ffa_vm_id(*args), current);
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100547 return true;
Federico Recanati644f0462022-03-17 12:04:00 +0100548 case FFA_RX_ACQUIRE_32:
549 *args = api_ffa_rx_acquire(ffa_receiver(*args), current);
550 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100551 case FFA_YIELD_32:
Madhukar Pappireddy184501c2023-05-23 17:24:06 -0500552 *args = api_yield(current, next, args);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100553 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100554 case FFA_MSG_SEND_32:
J-Alves27b71962022-12-12 15:29:58 +0000555 *args = plat_ffa_msg_send(
556 ffa_sender(*args), ffa_receiver(*args),
557 ffa_msg_send_size(*args), current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100558 return true;
Federico Recanati25053ee2022-03-14 15:01:53 +0100559 case FFA_MSG_SEND2_32:
560 *args = api_ffa_msg_send2(ffa_sender(*args),
561 ffa_msg_send2_flags(*args), current);
562 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100563 case FFA_MSG_WAIT_32:
Madhukar Pappireddy5522c672021-12-17 16:35:51 -0600564 *args = api_ffa_msg_wait(current, next, args);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100565 return true;
J-Alvesbc7ab4f2022-12-13 12:09:25 +0000566#if SECURE_WORLD == 0
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600567 case FFA_MSG_POLL_32: {
568 struct vcpu_locked current_locked;
569
570 current_locked = vcpu_lock(current);
J-Alves2ced1672022-12-12 14:35:38 +0000571 *args = plat_ffa_msg_recv(false, current_locked, next);
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600572 vcpu_unlock(&current_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100573 return true;
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600574 }
J-Alvesbc7ab4f2022-12-13 12:09:25 +0000575#endif
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100576 case FFA_RUN_32:
Kathleen Capella036cc592023-11-30 18:26:15 -0500577 /**
578 * Ensure that an FF-A v1.2 endpoint preserves the
579 * runtime state of the calling partition by setting
580 * the extended registers (x8-x17) to zero.
581 */
Karl Meakin0e617d92024-04-05 12:55:22 +0100582 if (current->vm->ffa_version >= FFA_VERSION_1_2 &&
Kathleen Capella036cc592023-11-30 18:26:15 -0500583 !api_extended_args_are_zero(args)) {
584 *args = ffa_error(FFA_INVALID_PARAMETERS);
585 return false;
586 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100587 *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200588 current, next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100589 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100590 case FFA_MEM_DONATE_32:
J-Alves95fbb312024-03-20 15:19:16 +0000591 case FFA_MEM_DONATE_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100592 case FFA_MEM_LEND_32:
J-Alves95fbb312024-03-20 15:19:16 +0000593 case FFA_MEM_LEND_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100594 case FFA_MEM_SHARE_32:
J-Alves95fbb312024-03-20 15:19:16 +0000595 case FFA_MEM_SHARE_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100596 *args = api_ffa_mem_send(func, args->arg1, args->arg2,
597 ipa_init(args->arg3), args->arg4,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200598 current);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000599 return true;
J-Alves95fbb312024-03-20 15:19:16 +0000600 case FFA_MEM_RETRIEVE_REQ_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100601 case FFA_MEM_RETRIEVE_REQ_32:
602 *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2,
603 ipa_init(args->arg3),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200604 args->arg4, current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000605 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100606 case FFA_MEM_RELINQUISH_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200607 *args = api_ffa_mem_relinquish(current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000608 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100609 case FFA_MEM_RECLAIM_32:
610 *args = api_ffa_mem_reclaim(
Andrew Walbran1bbe9402020-04-30 16:47:13 +0100611 ffa_assemble_handle(args->arg1, args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200612 current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000613 return true;
Andrew Walbranca808b12020-05-15 17:22:28 +0100614 case FFA_MEM_FRAG_RX_32:
615 *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3,
616 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200617 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100618 return true;
619 case FFA_MEM_FRAG_TX_32:
620 *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3,
621 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200622 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100623 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000624 case FFA_MSG_SEND_DIRECT_REQ_64:
Karl Meakind0356f82024-09-04 13:34:31 +0100625 case FFA_MSG_SEND_DIRECT_REQ_32:
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100626#if SECURE_WORLD == 1
627 if (spmd_handler(args, current)) {
628 return true;
629 }
630#endif
Kathleen Capella41fea932023-06-23 17:39:28 -0400631 case FFA_MSG_SEND_DIRECT_REQ2_64:
Karl Meakin13f09812024-10-28 16:33:23 +0000632 *args = api_ffa_msg_send_direct_req(*args, current, next);
Kathleen Capella41fea932023-06-23 17:39:28 -0400633 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000634 case FFA_MSG_SEND_DIRECT_RESP_64:
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000635 case FFA_MSG_SEND_DIRECT_RESP_32:
Kathleen Capella087e5022023-09-07 18:04:15 -0400636 case FFA_MSG_SEND_DIRECT_RESP2_64:
Karl Meakin13f09812024-10-28 16:33:23 +0000637 *args = api_ffa_msg_send_direct_resp(*args, current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000638 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000639 case FFA_SECONDARY_EP_REGISTER_64:
Olivier Deprezd614d322021-06-18 15:21:00 +0200640 /*
641 * DEN0077A FF-A v1.1 Beta0 section 18.3.2.1.1
642 * The callee must return NOT_SUPPORTED if this function is
643 * invoked by a caller that implements version v1.0 of
644 * the Framework.
645 */
Max Shvetsov40108e72020-08-27 12:39:50 +0100646 *args = api_ffa_secondary_ep_register(ipa_init(args->arg1),
647 current);
648 return true;
J-Alvesa0f317d2021-06-09 13:31:59 +0100649 case FFA_NOTIFICATION_BITMAP_CREATE_32:
650 *args = api_ffa_notification_bitmap_create(
J-Alves19e20cf2023-08-02 12:48:55 +0100651 (ffa_id_t)args->arg1, (ffa_vcpu_count_t)args->arg2,
J-Alvesa0f317d2021-06-09 13:31:59 +0100652 current);
653 return true;
654 case FFA_NOTIFICATION_BITMAP_DESTROY_32:
655 *args = api_ffa_notification_bitmap_destroy(
J-Alves19e20cf2023-08-02 12:48:55 +0100656 (ffa_id_t)args->arg1, current);
J-Alvesa0f317d2021-06-09 13:31:59 +0100657 return true;
J-Alvesc003a7a2021-03-18 13:06:53 +0000658 case FFA_NOTIFICATION_BIND_32:
659 *args = api_ffa_notification_update_bindings(
660 ffa_sender(*args), ffa_receiver(*args), args->arg2,
661 ffa_notifications_bitmap(args->arg3, args->arg4), true,
662 current);
663 return true;
664 case FFA_NOTIFICATION_UNBIND_32:
665 *args = api_ffa_notification_update_bindings(
666 ffa_sender(*args), ffa_receiver(*args), 0,
667 ffa_notifications_bitmap(args->arg3, args->arg4), false,
668 current);
669 return true;
Raghu Krishnamurthyea6d25f2021-09-14 15:27:06 -0700670 case FFA_MEM_PERM_SET_32:
671 case FFA_MEM_PERM_SET_64:
672 *args = api_ffa_mem_perm_set(va_init(args->arg1), args->arg2,
673 args->arg3, current);
674 return true;
675 case FFA_MEM_PERM_GET_32:
676 case FFA_MEM_PERM_GET_64:
677 *args = api_ffa_mem_perm_get(va_init(args->arg1), current);
678 return true;
J-Alvesaa79c012021-07-09 14:29:45 +0100679 case FFA_NOTIFICATION_SET_32:
680 *args = api_ffa_notification_set(
681 ffa_sender(*args), ffa_receiver(*args), args->arg2,
682 ffa_notifications_bitmap(args->arg3, args->arg4),
683 current);
684 return true;
685 case FFA_NOTIFICATION_GET_32:
686 *args = api_ffa_notification_get(
J-Alvesbe6e3032021-11-30 14:54:12 +0000687 ffa_receiver(*args), ffa_notifications_get_vcpu(*args),
688 args->arg2, current);
J-Alvesaa79c012021-07-09 14:29:45 +0100689 return true;
J-Alvesc8e8a222021-06-08 17:33:52 +0100690 case FFA_NOTIFICATION_INFO_GET_64:
691 *args = api_ffa_notification_info_get(current);
692 return true;
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500693 case FFA_INTERRUPT_32:
J-Alves03edf402023-07-21 15:13:49 +0100694 /*
695 * A malicious SP could invoke a HVC/SMC call with
696 * FFA_INTERRUPT_32 as the function argument. Return error to
697 * avoid DoS.
698 */
699 if (current->vm->id != HF_OTHER_WORLD_ID) {
700 *args = ffa_error(FFA_DENIED);
701 return true;
702 }
J-Alvescf0c4712023-08-04 14:41:50 +0100703
704 plat_ffa_handle_secure_interrupt(current, next);
705
706 /*
707 * If the next vCPU belongs to an SP, the next time the NWd
708 * gets resumed these values will be overwritten by the ABI
709 * that used to handover execution back to the NWd.
710 * If the NWd is to be resumed from here, then it will
711 * receive the FFA_NORMAL_WORLD_RESUME ABI which is to signal
712 * that an interrupt has occured, thought it wasn't handled.
713 * This happens when the target vCPU was in preempted state,
714 * and the SP couldn't not be resumed to handle the interrupt.
715 */
716 *args = (struct ffa_value){.func = FFA_NORMAL_WORLD_RESUME};
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500717 return true;
Maksims Svecovs71b76702022-05-20 15:32:58 +0100718 case FFA_CONSOLE_LOG_32:
719 case FFA_CONSOLE_LOG_64:
720 *args = api_ffa_console_log(*args, current);
721 return true;
Kathleen Capella6ab05132023-05-10 12:27:35 -0400722 case FFA_ERROR_32:
723 *args = plat_ffa_error_32(current, next, args->arg2);
724 return true;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100725
Karl Meakina5ea9092024-05-28 15:40:33 +0100726 default:
Karl Meakina5ea9092024-05-28 15:40:33 +0100727 return false;
728 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100729}
730
731/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000732 * Set or clear VI/VF bits according to pending interrupts.
J-Alves6f6bf8a2024-07-25 15:17:57 +0100733 * If `vcpu` is NULL, the function will set it to the currently running
734 * vCPU.
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100735 */
J-Alves6f6bf8a2024-07-25 15:17:57 +0100736static void vcpu_update_virtual_interrupts(struct vcpu *vcpu)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100737{
Manish Pandey35e452f2021-02-18 21:36:34 +0000738 struct vcpu_locked vcpu_locked;
739
J-Alves6f6bf8a2024-07-25 15:17:57 +0100740 if (vcpu == NULL) {
741 vcpu = current();
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100742 }
J-Alves6f6bf8a2024-07-25 15:17:57 +0100743
744 /* Only update to those at the virtual instance. */
745 if (vcpu->vm->el0_partition || !vm_id_is_current_world(vcpu->vm->id)) {
746 return;
747 }
748
749 vcpu_locked = vcpu_lock(vcpu);
750 set_virtual_irq(&vcpu->regs,
751 vcpu_interrupt_irq_count_get(vcpu_locked) > 0);
752 set_virtual_fiq(&vcpu->regs,
753 vcpu_interrupt_fiq_count_get(vcpu_locked) > 0);
754 vcpu_unlock(&vcpu_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100755}
756
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100757/**
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100758 * Handles PSCI and FF-A calls and writes the return value back to the registers
759 * of the vCPU. This is shared between smc_handler and hvc_handler.
760 *
761 * Returns true if the call was handled.
762 */
763static bool hvc_smc_handler(struct ffa_value args, struct vcpu *vcpu,
764 struct vcpu **next)
765{
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000766 const uint32_t func = args.func;
767
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100768 /* Do not expect PSCI calls emitted from within the secure world. */
769#if SECURE_WORLD == 0
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000770 if (psci_handler(vcpu, func, args.arg1, args.arg2, args.arg3,
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100771 &vcpu->regs.r[0], next)) {
772 return true;
773 }
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100774#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100775
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100776 if (ffa_handler(&args, vcpu, next)) {
J-Alves13394022021-06-30 13:48:49 +0100777#if SECURE_WORLD == 1
778 /*
779 * If giving back execution to the NWd, check if the Schedule
Olivier Deprez618c8fc2022-05-30 15:27:49 +0200780 * Receiver Interrupt has been delayed, and trigger it on
781 * current core if so.
J-Alves13394022021-06-30 13:48:49 +0100782 */
783 if ((*next != NULL && (*next)->vm->id == HF_OTHER_WORLD_ID) ||
784 (*next == NULL && vcpu->vm->id == HF_OTHER_WORLD_ID)) {
785 plat_ffa_sri_trigger_if_delayed(vcpu->cpu);
786 }
787#endif
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000788 if (func != FFA_VERSION_32) {
789 struct vm_locked vm_locked = vm_lock(vcpu->vm);
790
791 vm_locked.vm->ffa_version_negotiated = true;
792 vm_unlock(&vm_locked);
793 }
794
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100795 arch_regs_set_retval(&vcpu->regs, args);
J-Alves6f6bf8a2024-07-25 15:17:57 +0100796
797 /*
798 * In case there has been an update after handling the last
799 * ff-a call, update the next vCPU directly in the
800 * register.
801 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000802 vcpu_update_virtual_interrupts(*next);
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100803 return true;
804 }
805
806 return false;
807}
808
809/**
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100810 * Processes SMC instruction calls.
811 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000812static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100813{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100814 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000815 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100816
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100817 /* Mask out SMCCC SVE hint bit from function id. */
818 args.func &= ~SMCCC_SVE_HINT_MASK;
819
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100820 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000821 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100822 }
823
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000824 smc_forwarder(vcpu->vm, &args);
825 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000826 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100827}
828
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100829#if SECURE_WORLD == 1
830
831/**
832 * Called from other_world_loop return from SMC.
833 * Processes SMC calls originating from the NWd.
834 */
835struct vcpu *smc_handler_from_nwd(struct vcpu *vcpu)
836{
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100837 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100838 struct vcpu *next = NULL;
839
Olivier Deprez5b588332023-09-05 15:08:48 +0200840 plat_save_ns_simd_context(vcpu);
841
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100842 /* Mask out SMCCC SVE hint bit from function id. */
843 args.func &= ~SMCCC_SVE_HINT_MASK;
844
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100845 if (hvc_smc_handler(args, vcpu, &next)) {
846 return next;
847 }
848
849 /*
850 * If the SMC emitted by the normal world is not handled in the secure
851 * world then return an error stating such ABI is not supported. Only
852 * FF-A calls are supported. We cannot return SMCCC_ERROR_UNKNOWN
853 * directly because the SPMD smc handler would not recognize it as a
854 * standard FF-A call returning from the SPMC.
855 */
856 arch_regs_set_retval(&vcpu->regs, ffa_error(FFA_NOT_SUPPORTED));
857
858 return NULL;
859}
860
861#endif
862
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000863/*
864 * Exception vector offsets.
865 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
866 */
867
868/**
869 * Offset for synchronous exceptions at current EL with SPx.
870 */
871#define OFFSET_CURRENT_SPX UINT64_C(0x200)
872
873/**
874 * Offset for synchronous exceptions at lower EL using AArch64.
875 */
876#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
877
878/**
879 * Offset for synchronous exceptions at lower EL using AArch32.
880 */
881#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
882
883/**
884 * Returns the address for the exception handler at EL1.
885 */
886static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
887{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800888 uintreg_t base_addr = has_vhe_support() ? read_msr(MSR_VBAR_EL12)
889 : read_msr(vbar_el1);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000890 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
891 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
892
893 if (pe_mode == PSR_PE_MODE_EL0T) {
894 if (is_arch32) {
895 base_addr += OFFSET_LOWER_EL_32;
896 } else {
897 base_addr += OFFSET_LOWER_EL_64;
898 }
899 } else {
900 CHECK(!is_arch32);
901 base_addr += OFFSET_CURRENT_SPX;
902 }
903
904 return base_addr;
905}
906
907/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000908 * Injects an exception with the specified Exception Syndrom Register value into
909 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000910 *
911 * NOTE: This function assumes that the lazy registers haven't been saved, and
912 * writes to the lazy registers of the CPU directly instead of the vCPU.
913 */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100914static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value,
915 uintreg_t far_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000916{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000917 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000918
919 /* Update the CPU state to inject the exception. */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800920 if (has_vhe_support()) {
921 write_msr(MSR_ESR_EL12, esr_el1_value);
922 write_msr(MSR_FAR_EL12, far_el1_value);
923 write_msr(MSR_ELR_EL12, vcpu->regs.pc);
924 write_msr(MSR_SPSR_EL12, vcpu->regs.spsr);
925 } else {
926 write_msr(esr_el1, esr_el1_value);
927 write_msr(far_el1, far_el1_value);
928 write_msr(elr_el1, vcpu->regs.pc);
929 write_msr(spsr_el1, vcpu->regs.spsr);
930 }
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000931
932 /*
933 * Mask (disable) interrupts and run in EL1h mode.
934 * EL1h mode is used because by default, taking an exception selects the
935 * stack pointer for the target Exception level. The software can change
936 * that later in the handler if needed.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000937 */
938 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
939
940 /* Transfer control to the exception hander. */
941 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000942}
943
944/**
945 * Injects a Data Abort exception (same exception level).
946 */
947static void inject_el1_data_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100948 uintreg_t esr_el2,
949 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000950{
951 /*
952 * ISS encoding remains the same, but the EC is changed to reflect
953 * where the exception came from.
954 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
955 */
956 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
957 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
958
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100959 dlog_notice("Injecting Data Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000960 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000961
Fuad Tabbac3847c72020-08-11 09:32:25 +0100962 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000963}
964
965/**
966 * Injects a Data Abort exception (same exception level).
967 */
968static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100969 uintreg_t esr_el2,
970 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000971{
972 /*
973 * ISS encoding remains the same, but the EC is changed to reflect
974 * where the exception came from.
975 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
976 */
977 uintreg_t esr_el1_value =
978 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
979 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
980
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100981 dlog_notice("Injecting Instruction Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000982 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000983
Fuad Tabbac3847c72020-08-11 09:32:25 +0100984 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000985}
986
987/**
988 * Injects an exception with an unknown reason into the EL1.
989 */
990static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
991{
992 uintreg_t esr_el1_value =
993 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
Fuad Tabbac3847c72020-08-11 09:32:25 +0100994
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200995 dlog_notice("Injecting Unknown Reason exception into VM %#x.\n",
996 vcpu->vm->id);
997
Fuad Tabbac3847c72020-08-11 09:32:25 +0100998 /*
999 * The value of the far_el2 register is UNKNOWN in this case,
1000 * therefore, don't propagate it to avoid leaking sensitive information.
1001 */
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001002 inject_el1_exception(vcpu, esr_el1_value, 0);
1003}
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001004
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001005/**
1006 * Injects an exception because of a system register trap.
1007 */
1008static void inject_el1_sysreg_trap_exception(struct vcpu *vcpu,
1009 uintreg_t esr_el2)
1010{
1011 char *direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
1012
Andrew Walbran17eebf92020-02-05 16:35:49 +00001013 dlog_notice(
Karl Meakine8937d92024-03-19 16:04:25 +00001014 "Trapped access to system register %s: op0=%lu, op1=%lu, "
1015 "crn=%lu, "
1016 "crm=%lu, op2=%lu, rt=%lu.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +00001017 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
1018 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
1019 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001020
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001021 inject_el1_unknown_exception(vcpu, esr_el2);
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001022}
1023
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001024static struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001025{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001026 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran59182d52019-09-23 17:55:39 +01001027 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001028
Olivier Deprez79dbd6f2023-11-29 16:12:36 +01001029 /* Mask out SMCCC SVE hint bit from function id. */
1030 args.func &= ~SMCCC_SVE_HINT_MASK;
1031
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001032 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +01001033 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +01001034 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +01001035
Andrew Walbran7f920af2019-09-03 17:09:30 +01001036 switch (args.func) {
J-Alves15e30262024-10-14 11:56:07 +01001037#if SECURE_WORLD == 1
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001038 case HF_INTERRUPT_DEACTIVATE:
1039 vcpu->regs.r[0] = plat_ffa_interrupt_deactivate(
1040 args.arg1, args.arg2, vcpu);
1041 break;
Madhukar Pappireddy72d23932023-07-24 15:57:28 -05001042
1043 case HF_INTERRUPT_RECONFIGURE:
1044 vcpu->regs.r[0] = plat_ffa_interrupt_reconfigure(
1045 args.arg1, args.arg2, args.arg3, vcpu);
1046 break;
Daniel Boulbyf3cf28c2024-08-22 10:46:23 +01001047
1048 case HF_INTERRUPT_SEND_IPI:
1049 vcpu->regs.r[0] = api_hf_interrupt_send_ipi(args.arg1, vcpu);
1050 break;
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001051#endif
Olivier Deprez109c6d42023-11-29 14:58:47 +01001052 case HF_INTERRUPT_ENABLE:
1053 vcpu->regs.r[0] = api_interrupt_enable(args.arg1, args.arg2,
1054 args.arg3, vcpu);
1055 break;
1056
Madhukar Pappireddyc64d0642024-08-07 16:55:46 -05001057 case HF_INTERRUPT_GET: {
1058 struct vcpu_locked current_locked;
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001059
Madhukar Pappireddyc64d0642024-08-07 16:55:46 -05001060 current_locked = vcpu_lock(vcpu);
1061 vcpu->regs.r[0] = plat_ffa_interrupt_get(current_locked);
1062 vcpu_unlock(&current_locked);
1063 break;
1064 }
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001065 default:
Andrew Walbran59182d52019-09-23 17:55:39 +01001066 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
J-Alves33172402024-08-15 13:15:34 +01001067 dlog_verbose("Unsupported function %#lx\n", args.func);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001068 }
1069
J-Alves6f6bf8a2024-07-25 15:17:57 +01001070 /*
1071 * In case there has been an update after handling the last
1072 * hypervisor call, update the next vCPU directly in the register.
1073 */
Manish Pandey35e452f2021-02-18 21:36:34 +00001074 vcpu_update_virtual_interrupts(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +00001075
Andrew Walbran59182d52019-09-23 17:55:39 +01001076 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001077}
1078
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001079struct vcpu *irq_lower(void)
1080{
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001081#if SECURE_WORLD == 1
1082 struct vcpu *next = NULL;
1083
J-Alves03edf402023-07-21 15:13:49 +01001084 plat_ffa_handle_secure_interrupt(current(), &next);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001085
1086 /*
1087 * Since we are in interrupt context, set the bit for the
1088 * next vCPU directly in the register.
1089 */
1090 vcpu_update_virtual_interrupts(next);
1091
1092 return next;
1093#else
Andrew Scull9726c252019-01-23 13:44:19 +00001094 /*
1095 * Switch back to primary VM, interrupts will be handled there.
1096 *
1097 * If the VM has aborted, this vCPU will be aborted when the scheduler
1098 * tries to run it again. This means the interrupt will not be delayed
1099 * by the aborted VM.
1100 *
1101 * TODO: Only switch when the interrupt isn't for the current VM.
1102 */
Andrew Scull33fecd32019-01-08 14:48:27 +00001103 return api_preempt(current());
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001104#endif
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001105}
1106
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -06001107#if SECURE_WORLD == 1
1108static void spmd_group0_intr_delegate(void)
1109{
1110 struct ffa_value ret;
1111
1112 dlog_verbose("Delegating Group0 interrupt to SPMD\n");
1113
1114 ret = smc_ffa_call((struct ffa_value){.func = FFA_EL3_INTR_HANDLE_32});
1115
1116 /* Check if the Group0 interrupt was handled successfully. */
1117 CHECK(ret.func == FFA_SUCCESS_32);
1118}
1119#endif
1120
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001121struct vcpu *fiq_lower(void)
1122{
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001123#if SECURE_WORLD == 1
1124 struct vcpu_locked current_locked;
1125 struct vcpu *current_vcpu = current();
Daniel Boulby4dd3f532021-09-21 09:57:08 +01001126 int64_t ret;
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001127 uint32_t intid;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001128
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001129 intid = get_highest_pending_g0_interrupt_id();
1130
1131 /* Check for the highest priority pending Group0 interrupt. */
1132 if (intid != SPURIOUS_INTID_OTHER_WORLD) {
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -06001133 /* Delegate handling of Group0 interrupt to EL3 firmware. */
1134 spmd_group0_intr_delegate();
1135
1136 /* Resume current vCPU. */
1137 return NULL;
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001138 }
1139
1140 /*
1141 * A special interrupt indicating there is no pending interrupt
1142 * with sufficient priority for current security state. This
1143 * means a non-secure interrupt is pending.
1144 */
Madhukar Pappireddyc40f55f2022-06-22 11:00:41 -05001145 assert(current_vcpu->vm->ns_interrupts_action != NS_ACTION_QUEUED);
1146
Maksims Svecovs9ddf86a2021-05-06 17:17:21 +01001147 if (plat_ffa_vm_managed_exit_supported(current_vcpu->vm)) {
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001148 uint8_t pmr = plat_interrupts_get_priority_mask();
1149
Madhukar Pappireddy025a4512024-10-14 22:09:19 -05001150 /*
1151 * Mask non-secure interrupt from triggering again till the
1152 * vCPU completes the managed exit sequenece.
1153 */
1154 plat_interrupts_set_priority_mask(SWD_MASK_NS_INT);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001155
1156 current_locked = vcpu_lock(current_vcpu);
Madhukar Pappireddy025a4512024-10-14 22:09:19 -05001157 current_vcpu->prev_interrupt_priority = pmr;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001158 ret = api_interrupt_inject_locked(current_locked,
1159 HF_MANAGED_EXIT_INTID,
Madhukar Pappireddybd10e572023-03-06 16:39:49 -06001160 current_locked, NULL);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001161 if (ret != 0) {
1162 panic("Failed to inject managed exit interrupt\n");
1163 }
1164
1165 /* Entering managed exit sequence. */
1166 current_vcpu->processing_managed_exit = true;
1167
1168 vcpu_unlock(&current_locked);
1169
1170 /*
1171 * Since we are in interrupt context, set the bit for the
1172 * current vCPU directly in the register.
1173 */
1174 vcpu_update_virtual_interrupts(NULL);
1175
1176 /* Resume current vCPU. */
1177 return NULL;
1178 }
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001179
Madhukar Pappireddyd46c06e2022-06-21 18:14:52 -05001180 /*
1181 * Unwind Normal World Scheduled Call chain in response to NS
1182 * Interrupt.
1183 */
1184 return plat_ffa_unwind_nwd_call_chain_interrupt(current_vcpu);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001185#else
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001186 return irq_lower();
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001187#endif
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001188}
1189
Fuad Tabbad1d67982020-01-08 11:28:29 +00001190noreturn struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001191{
Fuad Tabbad1d67982020-01-08 11:28:29 +00001192 /*
1193 * SError exceptions should be isolated and handled by the responsible
1194 * VM/exception level. Getting here indicates a bug, that isolation is
1195 * not working, or a processor that does not support ARMv8.2-IESB, in
1196 * which case Hafnium routes SError exceptions to EL2 (here).
1197 */
1198 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001199}
1200
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001201/**
1202 * Initialises a fault info structure. It assumes that an FnV bit exists at
1203 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
1204 * the ESR (the fault status code) are 010000; this is the case for both
1205 * instruction and data aborts, but not necessarily for other exception reasons.
1206 */
1207static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +01001208 const struct vcpu *vcpu,
1209 uint32_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001210{
1211 uint32_t fsc = esr & 0x3f;
1212 struct vcpu_fault_info r;
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001213 uint64_t hpfar_el2_val;
1214 uint64_t hpfar_el2_fipa;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001215
1216 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001217 r.pc = va_init(vcpu->regs.pc);
1218
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001219 /* Get Hypervisor IPA Fault Address value. */
1220 hpfar_el2_val = read_msr(hpfar_el2);
1221
1222 /* Extract Faulting IPA. */
1223 hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8;
1224
1225#if SECURE_WORLD == 1
1226
1227 /**
1228 * Determine if faulting IPA targets NS space.
1229 * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if
1230 * the faulting Stage-1 address output is a secure or non-secure IPA.
1231 */
1232 if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) {
1233 r.mode |= MM_MODE_NS;
1234 }
1235
1236#endif
1237
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001238 /*
1239 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
1240 * indicates that we cannot rely on far_el2.
1241 */
Karl Meakin5a133552024-05-30 16:06:27 +01001242 if (fsc == 0x10 && GET_ESR_FNV(esr)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001243 r.vaddr = va_init(0);
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001244 r.ipaddr = ipa_init(hpfar_el2_fipa);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001245 } else {
1246 r.vaddr = va_init(read_msr(far_el2));
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001247 r.ipaddr = ipa_init(hpfar_el2_fipa |
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001248 (read_msr(far_el2) & (PAGE_SIZE - 1)));
1249 }
1250
1251 return r;
1252}
1253
Fuad Tabbac3847c72020-08-11 09:32:25 +01001254struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001255{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +01001256 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001257 struct vcpu_fault_info info;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001258 struct vcpu *new_vcpu = NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001259 uintreg_t ec = GET_ESR_EC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001260 bool is_el0_partition = vcpu->vm->el0_partition;
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001261 bool resume = false;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001262
Fuad Tabbac76466d2019-09-06 10:42:12 +01001263 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001264 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +00001265 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001266 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001267
1268 /*
1269 * For EL0 partitions, treat both WFI and WFE the same way so
1270 * that FFA_RUN can be called on the partition to resume it. If
1271 * we treat WFI using api_wait_for_interrupt, the VCPU will be
1272 * in blocked waiting for interrupt but we cannot inject
1273 * interrupts into EL0 partitions.
1274 */
1275 if (is_el0_partition) {
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001276 api_yield(vcpu, &new_vcpu, NULL);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001277 return new_vcpu;
1278 }
1279
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001280 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +01001281 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +00001282 /* WFE */
1283 /*
1284 * TODO: consider giving the scheduler more context,
1285 * somehow.
1286 */
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001287 api_yield(vcpu, &new_vcpu, NULL);
Jose Marinho135dff32019-02-28 10:25:57 +00001288 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +01001289 }
Andrew Walbran48196eb2019-03-04 14:56:24 +00001290 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +00001291 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001292
Fuad Tabbab86325a2020-01-10 13:38:15 +00001293 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001294 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +01001295 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001296
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001297 resume = vcpu_handle_page_fault(vcpu, &info);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001298 if (is_el0_partition) {
1299 dlog_warning("Data abort on EL0 partition\n");
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001300 /*
1301 * Abort EL0 context if we should not resume the
1302 * context, or it is an alignment fault.
1303 * vcpu_handle_page_fault() only checks the mode of the
1304 * page in an architecture agnostic way but alignment
1305 * faults on aarch64 can happen on a correctly mapped
1306 * page.
1307 */
1308 if (!resume || ((esr & 0x3f) == 0x21)) {
1309 return api_abort(vcpu);
1310 }
1311 }
1312
1313 if (resume) {
1314 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001315 }
1316
Fuad Tabbab86325a2020-01-10 13:38:15 +00001317 /* Inform the EL1 of the data abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001318 inject_el1_data_abort_exception(vcpu, esr, far);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001319
Fuad Tabbab86325a2020-01-10 13:38:15 +00001320 /* Schedule the same VM to continue running. */
1321 return NULL;
1322
1323 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +01001324 info = fault_info_init(esr, vcpu, MM_MODE_X);
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001325
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001326 if (vcpu_handle_page_fault(vcpu, &info)) {
1327 return NULL;
1328 }
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001329
1330 if (is_el0_partition) {
1331 dlog_warning("Instruction abort on EL0 partition\n");
1332 return api_abort(vcpu);
1333 }
1334
Fuad Tabbab86325a2020-01-10 13:38:15 +00001335 /* Inform the EL1 of the instruction abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001336 inject_el1_instruction_abort_exception(vcpu, esr, far);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +01001337
Fuad Tabbab86325a2020-01-10 13:38:15 +00001338 /* Schedule the same VM to continue running. */
1339 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001340 case EC_SVC:
1341 CHECK(is_el0_partition);
1342 return hvc_handler(vcpu);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001343 case EC_HVC:
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001344 if (is_el0_partition) {
1345 dlog_warning("Unexpected HVC Trap on EL0 partition\n");
1346 return api_abort(vcpu);
1347 }
Andrew Walbran59182d52019-09-23 17:55:39 +01001348 return hvc_handler(vcpu);
1349
Fuad Tabbab86325a2020-01-10 13:38:15 +00001350 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +01001351 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001352 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001353
1354 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001355 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001356
Andrew Walbran33645652019-04-15 12:29:31 +01001357 return next;
Andrew Scullc960c032018-10-24 15:13:35 +01001358 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001359
Fuad Tabbab86325a2020-01-10 13:38:15 +00001360 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +01001361 /*
1362 * NOTE: This should never be reached because it goes through a
1363 * separate path handled by handle_system_register_access().
1364 */
1365 panic("Handled by handle_system_register_access().");
1366
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001367 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +00001368 dlog_notice(
Karl Meakine8937d92024-03-19 16:04:25 +00001369 "Unknown lower sync exception pc=%#lx, esr=%#lx, "
1370 "ec=%#lx\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +00001371 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +00001372 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001373 }
1374
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001375 if (is_el0_partition) {
1376 return api_abort(vcpu);
1377 }
1378
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001379 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001380 * The exception wasn't handled. Inject to the VM to give it chance to
1381 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001382 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001383 inject_el1_unknown_exception(vcpu, esr);
1384
1385 /* Schedule the same VM to continue running. */
1386 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001387}
1388
Fuad Tabbac76466d2019-09-06 10:42:12 +01001389/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +00001390 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +00001391 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001392 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001393void handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +01001394{
1395 struct vcpu *vcpu = current();
J-Alves19e20cf2023-08-02 12:48:55 +01001396 ffa_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001397 uintreg_t ec = GET_ESR_EC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001398
Fuad Tabbab86325a2020-01-10 13:38:15 +00001399 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001400 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001401 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001402 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001403 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001404 if (debug_el1_is_register_access(esr_el2)) {
1405 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001406 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001407 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001408 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001409 } else if (perfmon_is_register_access(esr_el2)) {
1410 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001411 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001412 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001413 }
Fuad Tabba77a4b012019-11-15 12:13:08 +00001414 } else if (feature_id_is_register_access(esr_el2)) {
1415 if (!feature_id_process_access(vcpu, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001416 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001417 return;
Fuad Tabba77a4b012019-11-15 12:13:08 +00001418 }
Madhukar Pappireddyf684d192024-09-25 14:35:57 -05001419 } else if (el1_physical_timer_is_register_access(esr_el2)) {
1420 if (!el1_physical_timer_process_access(vcpu, esr_el2)) {
1421 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
1422 return;
1423 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001424 } else {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001425 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001426 return;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001427 }
1428
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001429 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001430 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001431}