blob: 7e55fc9495f61707a7b21ad1daefff35ae08f664 [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Andrew Scull18834872018-10-12 11:48:09 +01007 */
8
Andrew Scullc960c032018-10-24 15:13:35 +01009#include <stdnoreturn.h>
10
Andrew Walbran1f32e722019-06-07 17:57:26 +010011#include "hf/arch/barriers.h"
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -060012#include "hf/arch/gicv3.h"
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050013#include "hf/arch/host_timer.h"
J-Alvesa2d1c3b2024-03-28 12:46:58 +000014#include "hf/arch/memcpy_trapped.h"
Olivier Deprez98ad2d22020-05-20 09:52:43 +020015#include "hf/arch/mmu.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000016#include "hf/arch/plat/smc.h"
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050017#include "hf/arch/timer.h"
J-Alves03edf402023-07-21 15:13:49 +010018#include "hf/arch/vmid_base.h"
Andrew Scullc960c032018-10-24 15:13:35 +010019
Andrew Scull18c78fc2018-08-20 12:57:41 +010020#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010021#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010022#include "hf/cpu.h"
23#include "hf/dlog.h"
Andrew Walbranb5ab43c2020-04-30 11:32:54 +010024#include "hf/ffa.h"
Karl Meakin936ec1e2025-01-31 13:17:11 +000025#include "hf/ffa/cpu_cycles.h"
Karl Meakin902af082024-11-28 14:58:38 +000026#include "hf/ffa/indirect_messaging.h"
27#include "hf/ffa/interrupts.h"
28#include "hf/ffa/notifications.h"
29#include "hf/ffa/vm.h"
J-Alvesb37fd082020-10-22 12:29:21 +010030#include "hf/ffa_internal.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010031#include "hf/panic.h"
Manish Pandeya5f39fb2020-09-11 09:47:11 +010032#include "hf/plat/interrupts.h"
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050033#include "hf/timer_mgmt.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010034#include "hf/vm.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010035
Fuad Tabbac76466d2019-09-06 10:42:12 +010036#include "debug_el1.h"
Madhukar Pappireddyf684d192024-09-25 14:35:57 -050037#include "el1_physical_timer.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000038#include "feature_id.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010039#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010040#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010041#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000042#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010043#include "sysregs.h"
Karl Meakin5a133552024-05-30 16:06:27 +010044#include "sysregs_defs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010045
Fuad Tabbac76466d2019-09-06 10:42:12 +010046/**
Olivier Deprez98ad2d22020-05-20 09:52:43 +020047 * Hypervisor Fault Address Register Non-Secure.
48 */
49#define HPFAR_EL2_NS (UINT64_C(0x1) << 63)
50
51/**
52 * Hypervisor Fault Address Register Faulting IPA.
53 */
54#define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0))
55
56/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010057 * Gets the value to increment for the next PC.
58 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
59 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000060#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010061
Fuad Tabbac76466d2019-09-06 10:42:12 +010062/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010063 * The Client ID field within X7 for an SMC64 call.
64 */
65#define CLIENT_ID_MASK UINT64_C(0xffff)
66
Karl Meakind0356f82024-09-04 13:34:31 +010067/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010068 * Returns a reference to the currently executing vCPU.
69 */
Andrew Scullc960c032018-10-24 15:13:35 +010070static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000071{
Daniel Boulby3f784262021-09-27 13:02:54 +010072 // NOLINTNEXTLINE(performance-no-int-to-ptr)
Andrew Walbran3d84a262018-12-13 14:41:19 +000073 return (struct vcpu *)read_msr(tpidr_el2);
74}
75
Andrew Walbran1f8d4872018-12-20 11:21:32 +000076/**
Madhukar Pappireddyd3ac7382024-09-25 14:29:03 -050077 * Saves the state of per-vCPU peripherals, such as the arch timer, and
Andrew Walbran1f8d4872018-12-20 11:21:32 +000078 * informs the arch-independent sections that registers have been saved.
79 */
80void complete_saving_state(struct vcpu *vcpu)
81{
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050082 host_timer_save_arch_timer(&vcpu->regs.arch_timer);
83
84 timer_vcpu_manage(vcpu);
Andrew Walbran1f8d4872018-12-20 11:21:32 +000085 api_regs_state_saved(vcpu);
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050086
87 /*
88 * Since switching away from current vCPU, disable the host physical
89 * timer for now. If necessary, the host timer will be reconfigured
90 * at appropriate time to track timer deadline of the vCPU.
91 */
92 host_timer_disable();
Andrew Walbran1f8d4872018-12-20 11:21:32 +000093}
94
95/**
Madhukar Pappireddyd3ac7382024-09-25 14:29:03 -050096 * Restores the state of per-vCPU peripherals, such as the arch timer.
Andrew Walbran1f8d4872018-12-20 11:21:32 +000097 */
98void begin_restoring_state(struct vcpu *vcpu)
99{
Madhukar Pappireddya3787c92024-09-25 14:50:36 -0500100 /*
101 * If a vCPU's timer has expired while it was de-scheduled, SPMC will
102 * inject the virtual timer interrupt before resuming the vCPU.
103 * If not, there is a live state and we need to configure the host timer
104 * to track it again.
105 */
106 if (arch_timer_enabled(&vcpu->regs) &&
107 (arch_timer_remaining_ns(&vcpu->regs) != 0)) {
108 host_timer_track_deadline(&vcpu->regs.arch_timer);
109 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000110}
111
Andrew Walbran1f32e722019-06-07 17:57:26 +0100112/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100113 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
114 * current VMID.
115 */
116static void invalidate_vm_tlb(void)
117{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100118 /*
119 * Ensure that the last VTTBR write has taken effect so we invalidate
120 * the right set of TLB entries.
121 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100122 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100123
Olivier Deprez0b0ba8c2023-03-17 11:11:53 +0100124 tlbi(vmalle1);
Andrew Walbrancff1f682019-07-04 14:52:45 +0100125
126 /*
127 * Ensure that no instructions are fetched for the VM until after the
128 * TLB invalidation has taken effect.
129 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100130 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100131
132 /*
133 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000134 * TLB invalidation has taken effect. Non-shareable is enough because
135 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100136 */
David Brazdil851948e2019-08-09 12:02:12 +0100137 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100138}
139
140/**
141 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
142 * the same VM which was run on the current pCPU.
143 *
144 * This is necessary because VMs may (contrary to the architecture
145 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
146 * workaround:
147 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
148 */
149void maybe_invalidate_tlb(struct vcpu *vcpu)
150{
151 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100152 ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100153
154 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
155 new_vcpu_index) {
156 /*
157 * The vCPU has changed since the last time this VM was run on
158 * this pCPU, so we need to invalidate the TLB.
159 */
160 invalidate_vm_tlb();
161
162 /* Record the fact that this vCPU is now running on this CPU. */
163 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
164 new_vcpu_index;
165 }
166}
167
David Brazdil768f69c2019-12-19 15:46:12 +0000168noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100169{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000170 (void)elr;
171 (void)spsr;
172
Fuad Tabbad1d67982020-01-08 11:28:29 +0000173 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100174}
175
David Brazdil768f69c2019-12-19 15:46:12 +0000176noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100177{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000178 (void)elr;
179 (void)spsr;
180
Fuad Tabbad1d67982020-01-08 11:28:29 +0000181 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000182}
183
David Brazdil768f69c2019-12-19 15:46:12 +0000184noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000185{
186 (void)elr;
187 (void)spsr;
188
Fuad Tabbad1d67982020-01-08 11:28:29 +0000189 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000190}
191
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000192/**
193 * Returns true if ELR_EL2 is not to be restored from stack.
194 * Currently function doesn't return false, as for all other cases
195 * panics.
196 */
197bool sync_current_exception(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000198{
199 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000200 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000201 (void)spsr;
202
Fuad Tabbac76466d2019-09-06 10:42:12 +0100203 switch (ec) {
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000204 case EC_DATA_ABORT_SAME_EL: {
205 uint64_t iss = GET_ESR_ISS(esr);
206 uint64_t dfsc = GET_ESR_ISS_DFSC(iss);
207 uint64_t far = read_msr(far_el2);
208
209 /* Handle Granule Protection Fault. */
210 if (is_arch_feat_rme_supported() && dfsc == DFSC_GPF) {
211 dlog_verbose(
Karl Meakine8937d92024-03-19 16:04:25 +0000212 "Granule Protection Fault: esr=%#lx, ec=%#lx, "
213 "far=%#lx, elr=%#lx\n",
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000214 esr, ec, far, elr);
215
216 /*
217 * Change ELR_EL2 only if failed whilst either
218 * reading or writing within 'memcpy_trapped'.
219 */
220 if (elr == (uintptr_t)memcpy_trapped_read ||
221 elr == (uintptr_t)memcpy_trapped_write) {
222 dlog_verbose(
223 "GPF due to data abort on %s.\n",
224 (elr == (uintptr_t)memcpy_trapped_read)
225 ? "read"
226 : "write");
227
228 /*
229 * Update the ELR_EL2 with the return
230 * address, to return error from the
231 * call to 'memcpy_trapped'.
232 */
233 write_msr(ELR_EL2, memcpy_trapped_aborted);
234 return true;
235 }
236 }
237
Kathleen Capellad1c34b52024-04-01 21:27:15 -0400238#if ENABLE_MTE
239 if (dfsc == DFSC_SYNC_TAG_CHECK_FAULT) {
240 dlog_error(
241 "Data abort due to synchronous tag check "
242 "fault: pc=%#lx, esr=%#lx, ec=%#lx, "
243 "far=%#lx, dfsc = %#lx\n",
244 elr, esr, ec, far, dfsc);
245 }
Kathleen Capellad1c34b52024-04-01 21:27:15 -0400246#endif
Karl Meakin5a133552024-05-30 16:06:27 +0100247 if (!GET_ESR_FNV(esr)) {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000248 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000249 "Data abort: pc=%#lx, esr=%#lx, ec=%#lx, "
250 "far=%#lx\n",
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000251 elr, esr, ec, far);
252
Andrew Scull7364a8e2018-07-19 15:39:29 +0100253 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000254 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000255 "Data abort: pc=%#lx, esr=%#lx, ec=%#lx, "
Andrew Walbran17eebf92020-02-05 16:35:49 +0000256 "far=invalid\n",
257 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100258 }
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000259 } break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100260 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000261 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000262 "Unknown current sync exception pc=%#lx, esr=%#lx, "
263 "ec=%#lx\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000264 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100265 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100266 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000267
Andrew Sculla9c172d2019-04-03 14:10:00 +0100268 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100269}
270
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100271/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000272 * Sets or clears the VF bit in the HCR_EL2 register saved in the given
273 * arch_regs.
274 */
275static void set_virtual_fiq(struct arch_regs *r, bool enable)
276{
277 if (enable) {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200278 r->hyp_state.hcr_el2 |= HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000279 } else {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200280 r->hyp_state.hcr_el2 &= ~HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000281 }
282}
283
284/**
J-Alves6f6bf8a2024-07-25 15:17:57 +0100285 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
286 * arch_regs.
Manish Pandey35e452f2021-02-18 21:36:34 +0000287 */
J-Alves6f6bf8a2024-07-25 15:17:57 +0100288static void set_virtual_irq(struct arch_regs *r, bool enable)
Manish Pandey35e452f2021-02-18 21:36:34 +0000289{
Manish Pandey35e452f2021-02-18 21:36:34 +0000290 if (enable) {
J-Alves6f6bf8a2024-07-25 15:17:57 +0100291 r->hyp_state.hcr_el2 |= HCR_EL2_VI;
Manish Pandey35e452f2021-02-18 21:36:34 +0000292 } else {
J-Alves6f6bf8a2024-07-25 15:17:57 +0100293 r->hyp_state.hcr_el2 &= ~HCR_EL2_VI;
Manish Pandey35e452f2021-02-18 21:36:34 +0000294 }
Manish Pandey35e452f2021-02-18 21:36:34 +0000295}
296
Andrew Scullae9962e2019-10-03 16:51:16 +0100297/**
298 * Checks whether to block an SMC being forwarded from a VM.
299 */
300static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100301{
Andrew Scullae9962e2019-10-03 16:51:16 +0100302 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100303
Andrew Scullae9962e2019-10-03 16:51:16 +0100304 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
305 if (func == vm->smc_whitelist.smcs[i]) {
306 return false;
307 }
308 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100309
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100310 dlog_notice("SMC %#010x attempted from VM %#x, blocked=%u\n", func,
Andrew Walbran17eebf92020-02-05 16:35:49 +0000311 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100312
313 /* Access is still allowed in permissive mode. */
314 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100315}
316
317/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100318 * Applies SMC access control according to manifest and forwards the call if
319 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100320 */
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100321static void smc_forwarder(const struct vm *vm, struct ffa_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100322{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100323 struct ffa_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000324 uint32_t client_id = vm->id;
325 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100326
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000327 if (smc_is_blocked(vm, args->func)) {
328 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100329 return;
330 }
331
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100332 /*
333 * Set the Client ID but keep the existing Secure OS ID and anything
334 * else (currently unspecified) that the client may have passed in the
335 * upper bits.
336 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000337 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000338 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
339 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100340
Andrew Scullae9962e2019-10-03 16:51:16 +0100341 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000342 * Preserve the value passed by the caller, rather than the generated
343 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100344 * may be in x7, but the SMCs that we are forwarding are legacy calls
345 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
346 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000347 ret.arg7 = arg7;
348
349 plat_smc_post_forward(*args, &ret);
350
351 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100352}
353
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200354/**
355 * In the normal world, ffa_handler is always called from the virtual FF-A
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100356 * instance (from a VM in EL1). In the secure world, ffa_handler may be called
357 * from the virtual (a secure partition in S-EL1) or physical FF-A instance
358 * (from the normal world via EL3). The function returns true when the call is
359 * handled. The *next pointer is updated to the next vCPU to run, which might be
360 * the 'other world' vCPU if the call originated from the virtual FF-A instance
361 * and has to be forwarded down to EL3, or left as is to resume the current
362 * vCPU.
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200363 */
364static bool ffa_handler(struct ffa_value *args, struct vcpu *current,
365 struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100366{
J-Alvesbc3de8b2020-12-07 14:32:04 +0000367 uint32_t func = args->func;
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000368
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100369 /*
370 * NOTE: When adding new methods to this handler update
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100371 * api_ffa_features accordingly.
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100372 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000373 switch (func) {
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100374 case FFA_VERSION_32:
Daniel Boulbybaeaf2e2021-12-09 11:42:36 +0000375 *args = api_ffa_version(current, args->arg1);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100376 return true;
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100377 case FFA_PARTITION_INFO_GET_32: {
378 struct ffa_uuid uuid;
379
380 ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4,
381 &uuid);
Daniel Boulbyb46cad12021-12-13 17:47:21 +0000382 *args = api_ffa_partition_info_get(current, &uuid, args->arg5);
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100383 return true;
384 }
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800385 case FFA_PARTITION_INFO_GET_REGS_64: {
386 struct ffa_uuid uuid;
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800387 uint16_t start_index;
388 uint16_t tag;
389
Karl Meakin9478e322024-09-23 17:47:09 +0100390 ffa_uuid_from_u64x2(args->arg1, args->arg2, &uuid);
Raghu Krishnamurthyd29411a2023-02-17 17:22:04 -0800391 start_index = args->arg3 & 0xFFFF;
392 tag = (args->arg3 >> 16) & 0xFFFF;
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800393 *args = api_ffa_partition_info_get_regs(current, &uuid,
394 start_index, tag);
395 return true;
396 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100397 case FFA_ID_GET_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200398 *args = api_ffa_id_get(current);
Andrew Walbrand230f662019-10-07 18:03:36 +0100399 return true;
Daniel Boulbyb2fb80e2021-02-03 15:09:23 +0000400 case FFA_SPM_ID_GET_32:
401 *args = api_ffa_spm_id_get();
402 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100403 case FFA_FEATURES_32:
Karl Meakinf1ed5f12024-02-22 15:57:36 +0000404 *args = api_ffa_features(args->arg1, args->arg2, current);
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100405 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100406 case FFA_RX_RELEASE_32:
J-Alvese8c8c2b2022-12-16 15:34:48 +0000407 *args = api_ffa_rx_release(ffa_receiver(*args), current);
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000408 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000409 case FFA_RXTX_MAP_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100410 *args = api_ffa_rxtx_map(ipa_init(args->arg1),
411 ipa_init(args->arg2), args->arg3,
Federico Recanati9f1b6532022-04-14 13:15:28 +0200412 current);
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000413 return true;
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100414 case FFA_RXTX_UNMAP_32:
J-Alves70079932022-12-07 17:32:20 +0000415 *args = api_ffa_rxtx_unmap(ffa_vm_id(*args), current);
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100416 return true;
Federico Recanati644f0462022-03-17 12:04:00 +0100417 case FFA_RX_ACQUIRE_32:
418 *args = api_ffa_rx_acquire(ffa_receiver(*args), current);
419 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100420 case FFA_YIELD_32:
Madhukar Pappireddy184501c2023-05-23 17:24:06 -0500421 *args = api_yield(current, next, args);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100422 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100423 case FFA_MSG_SEND_32:
Karl Meakin117c8082024-12-04 16:03:28 +0000424 *args = ffa_indirect_msg_send(
J-Alves27b71962022-12-12 15:29:58 +0000425 ffa_sender(*args), ffa_receiver(*args),
426 ffa_msg_send_size(*args), current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100427 return true;
Federico Recanati25053ee2022-03-14 15:01:53 +0100428 case FFA_MSG_SEND2_32:
429 *args = api_ffa_msg_send2(ffa_sender(*args),
430 ffa_msg_send2_flags(*args), current);
431 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100432 case FFA_MSG_WAIT_32:
Madhukar Pappireddy5522c672021-12-17 16:35:51 -0600433 *args = api_ffa_msg_wait(current, next, args);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100434 return true;
J-Alvesbc7ab4f2022-12-13 12:09:25 +0000435#if SECURE_WORLD == 0
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600436 case FFA_MSG_POLL_32: {
437 struct vcpu_locked current_locked;
438
439 current_locked = vcpu_lock(current);
Karl Meakin117c8082024-12-04 16:03:28 +0000440 *args = ffa_indirect_msg_recv(false, current_locked, next);
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600441 vcpu_unlock(&current_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100442 return true;
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600443 }
J-Alvesbc7ab4f2022-12-13 12:09:25 +0000444#endif
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100445 case FFA_RUN_32:
Kathleen Capella036cc592023-11-30 18:26:15 -0500446 /**
447 * Ensure that an FF-A v1.2 endpoint preserves the
448 * runtime state of the calling partition by setting
449 * the extended registers (x8-x17) to zero.
450 */
Karl Meakin0e617d92024-04-05 12:55:22 +0100451 if (current->vm->ffa_version >= FFA_VERSION_1_2 &&
Kathleen Capella036cc592023-11-30 18:26:15 -0500452 !api_extended_args_are_zero(args)) {
453 *args = ffa_error(FFA_INVALID_PARAMETERS);
454 return false;
455 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100456 *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200457 current, next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100458 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100459 case FFA_MEM_DONATE_32:
J-Alves95fbb312024-03-20 15:19:16 +0000460 case FFA_MEM_DONATE_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100461 case FFA_MEM_LEND_32:
J-Alves95fbb312024-03-20 15:19:16 +0000462 case FFA_MEM_LEND_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100463 case FFA_MEM_SHARE_32:
J-Alves95fbb312024-03-20 15:19:16 +0000464 case FFA_MEM_SHARE_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100465 *args = api_ffa_mem_send(func, args->arg1, args->arg2,
466 ipa_init(args->arg3), args->arg4,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200467 current);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000468 return true;
J-Alves95fbb312024-03-20 15:19:16 +0000469 case FFA_MEM_RETRIEVE_REQ_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100470 case FFA_MEM_RETRIEVE_REQ_32:
471 *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2,
472 ipa_init(args->arg3),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200473 args->arg4, current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000474 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100475 case FFA_MEM_RELINQUISH_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200476 *args = api_ffa_mem_relinquish(current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000477 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100478 case FFA_MEM_RECLAIM_32:
479 *args = api_ffa_mem_reclaim(
Andrew Walbran1bbe9402020-04-30 16:47:13 +0100480 ffa_assemble_handle(args->arg1, args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200481 current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000482 return true;
Andrew Walbranca808b12020-05-15 17:22:28 +0100483 case FFA_MEM_FRAG_RX_32:
484 *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3,
485 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200486 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100487 return true;
488 case FFA_MEM_FRAG_TX_32:
489 *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3,
490 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200491 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100492 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000493 case FFA_MSG_SEND_DIRECT_REQ_64:
Karl Meakind0356f82024-09-04 13:34:31 +0100494 case FFA_MSG_SEND_DIRECT_REQ_32:
Kathleen Capella41fea932023-06-23 17:39:28 -0400495 case FFA_MSG_SEND_DIRECT_REQ2_64:
Karl Meakin13f09812024-10-28 16:33:23 +0000496 *args = api_ffa_msg_send_direct_req(*args, current, next);
Kathleen Capella41fea932023-06-23 17:39:28 -0400497 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000498 case FFA_MSG_SEND_DIRECT_RESP_64:
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000499 case FFA_MSG_SEND_DIRECT_RESP_32:
Kathleen Capella087e5022023-09-07 18:04:15 -0400500 case FFA_MSG_SEND_DIRECT_RESP2_64:
Karl Meakin13f09812024-10-28 16:33:23 +0000501 *args = api_ffa_msg_send_direct_resp(*args, current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000502 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000503 case FFA_SECONDARY_EP_REGISTER_64:
Olivier Deprezd614d322021-06-18 15:21:00 +0200504 /*
505 * DEN0077A FF-A v1.1 Beta0 section 18.3.2.1.1
506 * The callee must return NOT_SUPPORTED if this function is
507 * invoked by a caller that implements version v1.0 of
508 * the Framework.
509 */
Max Shvetsov40108e72020-08-27 12:39:50 +0100510 *args = api_ffa_secondary_ep_register(ipa_init(args->arg1),
511 current);
512 return true;
J-Alvesa0f317d2021-06-09 13:31:59 +0100513 case FFA_NOTIFICATION_BITMAP_CREATE_32:
514 *args = api_ffa_notification_bitmap_create(
J-Alves19e20cf2023-08-02 12:48:55 +0100515 (ffa_id_t)args->arg1, (ffa_vcpu_count_t)args->arg2,
J-Alvesa0f317d2021-06-09 13:31:59 +0100516 current);
517 return true;
518 case FFA_NOTIFICATION_BITMAP_DESTROY_32:
519 *args = api_ffa_notification_bitmap_destroy(
J-Alves19e20cf2023-08-02 12:48:55 +0100520 (ffa_id_t)args->arg1, current);
J-Alvesa0f317d2021-06-09 13:31:59 +0100521 return true;
J-Alvesc003a7a2021-03-18 13:06:53 +0000522 case FFA_NOTIFICATION_BIND_32:
523 *args = api_ffa_notification_update_bindings(
524 ffa_sender(*args), ffa_receiver(*args), args->arg2,
525 ffa_notifications_bitmap(args->arg3, args->arg4), true,
526 current);
527 return true;
528 case FFA_NOTIFICATION_UNBIND_32:
529 *args = api_ffa_notification_update_bindings(
530 ffa_sender(*args), ffa_receiver(*args), 0,
531 ffa_notifications_bitmap(args->arg3, args->arg4), false,
532 current);
533 return true;
Raghu Krishnamurthyea6d25f2021-09-14 15:27:06 -0700534 case FFA_MEM_PERM_SET_32:
535 case FFA_MEM_PERM_SET_64:
536 *args = api_ffa_mem_perm_set(va_init(args->arg1), args->arg2,
537 args->arg3, current);
538 return true;
539 case FFA_MEM_PERM_GET_32:
540 case FFA_MEM_PERM_GET_64:
Karl Meakined91e992025-02-01 16:16:27 +0000541 *args = api_ffa_mem_perm_get(va_init(args->arg1), args->arg2,
542 current);
Raghu Krishnamurthyea6d25f2021-09-14 15:27:06 -0700543 return true;
J-Alvesaa79c012021-07-09 14:29:45 +0100544 case FFA_NOTIFICATION_SET_32:
545 *args = api_ffa_notification_set(
546 ffa_sender(*args), ffa_receiver(*args), args->arg2,
547 ffa_notifications_bitmap(args->arg3, args->arg4),
548 current);
549 return true;
550 case FFA_NOTIFICATION_GET_32:
551 *args = api_ffa_notification_get(
J-Alvesbe6e3032021-11-30 14:54:12 +0000552 ffa_receiver(*args), ffa_notifications_get_vcpu(*args),
553 args->arg2, current);
J-Alvesaa79c012021-07-09 14:29:45 +0100554 return true;
J-Alvesc8e8a222021-06-08 17:33:52 +0100555 case FFA_NOTIFICATION_INFO_GET_64:
556 *args = api_ffa_notification_info_get(current);
557 return true;
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500558 case FFA_INTERRUPT_32:
J-Alves03edf402023-07-21 15:13:49 +0100559 /*
560 * A malicious SP could invoke a HVC/SMC call with
561 * FFA_INTERRUPT_32 as the function argument. Return error to
562 * avoid DoS.
563 */
564 if (current->vm->id != HF_OTHER_WORLD_ID) {
565 *args = ffa_error(FFA_DENIED);
566 return true;
567 }
J-Alvescf0c4712023-08-04 14:41:50 +0100568
Karl Meakin117c8082024-12-04 16:03:28 +0000569 ffa_interrupts_handle_secure_interrupt(current, next);
J-Alvescf0c4712023-08-04 14:41:50 +0100570
571 /*
572 * If the next vCPU belongs to an SP, the next time the NWd
573 * gets resumed these values will be overwritten by the ABI
574 * that used to handover execution back to the NWd.
575 * If the NWd is to be resumed from here, then it will
576 * receive the FFA_NORMAL_WORLD_RESUME ABI which is to signal
577 * that an interrupt has occured, thought it wasn't handled.
578 * This happens when the target vCPU was in preempted state,
579 * and the SP couldn't not be resumed to handle the interrupt.
580 */
581 *args = (struct ffa_value){.func = FFA_NORMAL_WORLD_RESUME};
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500582 return true;
Maksims Svecovs71b76702022-05-20 15:32:58 +0100583 case FFA_CONSOLE_LOG_32:
584 case FFA_CONSOLE_LOG_64:
585 *args = api_ffa_console_log(*args, current);
586 return true;
Kathleen Capella6ab05132023-05-10 12:27:35 -0400587 case FFA_ERROR_32:
Karl Meakinfa1dcb82025-02-10 16:47:50 +0000588 *args = ffa_cpu_cycles_error_32(current, next, args->arg2);
Kathleen Capella6ab05132023-05-10 12:27:35 -0400589 return true;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100590
Karl Meakina5ea9092024-05-28 15:40:33 +0100591 default:
Karl Meakina5ea9092024-05-28 15:40:33 +0100592 return false;
593 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100594}
595
596/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000597 * Set or clear VI/VF bits according to pending interrupts.
J-Alves6f6bf8a2024-07-25 15:17:57 +0100598 * If `vcpu` is NULL, the function will set it to the currently running
599 * vCPU.
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100600 */
J-Alves6f6bf8a2024-07-25 15:17:57 +0100601static void vcpu_update_virtual_interrupts(struct vcpu *vcpu)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100602{
Manish Pandey35e452f2021-02-18 21:36:34 +0000603 struct vcpu_locked vcpu_locked;
604
J-Alves6f6bf8a2024-07-25 15:17:57 +0100605 if (vcpu == NULL) {
606 vcpu = current();
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100607 }
J-Alves6f6bf8a2024-07-25 15:17:57 +0100608
609 /* Only update to those at the virtual instance. */
610 if (vcpu->vm->el0_partition || !vm_id_is_current_world(vcpu->vm->id)) {
611 return;
612 }
613
614 vcpu_locked = vcpu_lock(vcpu);
615 set_virtual_irq(&vcpu->regs,
Daniel Boulbyd21e9b32025-02-13 15:53:21 +0000616 vcpu_virt_interrupt_irq_count_get(vcpu_locked) > 0);
J-Alves6f6bf8a2024-07-25 15:17:57 +0100617 set_virtual_fiq(&vcpu->regs,
Daniel Boulbyd21e9b32025-02-13 15:53:21 +0000618 vcpu_virt_interrupt_fiq_count_get(vcpu_locked) > 0);
J-Alves6f6bf8a2024-07-25 15:17:57 +0100619 vcpu_unlock(&vcpu_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100620}
621
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100622/**
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100623 * Handles PSCI and FF-A calls and writes the return value back to the registers
624 * of the vCPU. This is shared between smc_handler and hvc_handler.
625 *
626 * Returns true if the call was handled.
627 */
628static bool hvc_smc_handler(struct ffa_value args, struct vcpu *vcpu,
629 struct vcpu **next)
630{
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000631 const uint32_t func = args.func;
632
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100633 /* Do not expect PSCI calls emitted from within the secure world. */
634#if SECURE_WORLD == 0
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000635 if (psci_handler(vcpu, func, args.arg1, args.arg2, args.arg3,
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100636 &vcpu->regs.r[0], next)) {
637 return true;
638 }
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100639#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100640
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100641 if (ffa_handler(&args, vcpu, next)) {
J-Alves13394022021-06-30 13:48:49 +0100642#if SECURE_WORLD == 1
643 /*
644 * If giving back execution to the NWd, check if the Schedule
Olivier Deprez618c8fc2022-05-30 15:27:49 +0200645 * Receiver Interrupt has been delayed, and trigger it on
646 * current core if so.
J-Alves13394022021-06-30 13:48:49 +0100647 */
648 if ((*next != NULL && (*next)->vm->id == HF_OTHER_WORLD_ID) ||
649 (*next == NULL && vcpu->vm->id == HF_OTHER_WORLD_ID)) {
Karl Meakin117c8082024-12-04 16:03:28 +0000650 ffa_notifications_sri_trigger_if_delayed(vcpu->cpu);
J-Alves13394022021-06-30 13:48:49 +0100651 }
652#endif
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000653 if (func != FFA_VERSION_32) {
654 struct vm_locked vm_locked = vm_lock(vcpu->vm);
655
656 vm_locked.vm->ffa_version_negotiated = true;
657 vm_unlock(&vm_locked);
658 }
659
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100660 arch_regs_set_retval(&vcpu->regs, args);
J-Alves6f6bf8a2024-07-25 15:17:57 +0100661
662 /*
663 * In case there has been an update after handling the last
664 * ff-a call, update the next vCPU directly in the
665 * register.
666 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000667 vcpu_update_virtual_interrupts(*next);
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100668 return true;
669 }
670
671 return false;
672}
673
674/**
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100675 * Processes SMC instruction calls.
676 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000677static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100678{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100679 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000680 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100681
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100682 /* Mask out SMCCC SVE hint bit from function id. */
683 args.func &= ~SMCCC_SVE_HINT_MASK;
684
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100685 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000686 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100687 }
688
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000689 smc_forwarder(vcpu->vm, &args);
690 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000691 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100692}
693
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100694#if SECURE_WORLD == 1
695
696/**
697 * Called from other_world_loop return from SMC.
698 * Processes SMC calls originating from the NWd.
699 */
700struct vcpu *smc_handler_from_nwd(struct vcpu *vcpu)
701{
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100702 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100703 struct vcpu *next = NULL;
704
Olivier Deprez5b588332023-09-05 15:08:48 +0200705 plat_save_ns_simd_context(vcpu);
706
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100707 /* Mask out SMCCC SVE hint bit from function id. */
708 args.func &= ~SMCCC_SVE_HINT_MASK;
709
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100710 if (hvc_smc_handler(args, vcpu, &next)) {
711 return next;
712 }
713
714 /*
715 * If the SMC emitted by the normal world is not handled in the secure
716 * world then return an error stating such ABI is not supported. Only
717 * FF-A calls are supported. We cannot return SMCCC_ERROR_UNKNOWN
718 * directly because the SPMD smc handler would not recognize it as a
719 * standard FF-A call returning from the SPMC.
720 */
721 arch_regs_set_retval(&vcpu->regs, ffa_error(FFA_NOT_SUPPORTED));
722
723 return NULL;
724}
725
726#endif
727
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000728/*
729 * Exception vector offsets.
730 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
731 */
732
733/**
734 * Offset for synchronous exceptions at current EL with SPx.
735 */
736#define OFFSET_CURRENT_SPX UINT64_C(0x200)
737
738/**
739 * Offset for synchronous exceptions at lower EL using AArch64.
740 */
741#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
742
743/**
744 * Offset for synchronous exceptions at lower EL using AArch32.
745 */
746#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
747
748/**
749 * Returns the address for the exception handler at EL1.
750 */
751static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
752{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800753 uintreg_t base_addr = has_vhe_support() ? read_msr(MSR_VBAR_EL12)
754 : read_msr(vbar_el1);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000755 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
756 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
757
758 if (pe_mode == PSR_PE_MODE_EL0T) {
759 if (is_arch32) {
760 base_addr += OFFSET_LOWER_EL_32;
761 } else {
762 base_addr += OFFSET_LOWER_EL_64;
763 }
764 } else {
765 CHECK(!is_arch32);
766 base_addr += OFFSET_CURRENT_SPX;
767 }
768
769 return base_addr;
770}
771
772/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000773 * Injects an exception with the specified Exception Syndrom Register value into
774 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000775 *
776 * NOTE: This function assumes that the lazy registers haven't been saved, and
777 * writes to the lazy registers of the CPU directly instead of the vCPU.
778 */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100779static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value,
780 uintreg_t far_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000781{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000782 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000783
784 /* Update the CPU state to inject the exception. */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800785 if (has_vhe_support()) {
786 write_msr(MSR_ESR_EL12, esr_el1_value);
787 write_msr(MSR_FAR_EL12, far_el1_value);
788 write_msr(MSR_ELR_EL12, vcpu->regs.pc);
789 write_msr(MSR_SPSR_EL12, vcpu->regs.spsr);
790 } else {
791 write_msr(esr_el1, esr_el1_value);
792 write_msr(far_el1, far_el1_value);
793 write_msr(elr_el1, vcpu->regs.pc);
794 write_msr(spsr_el1, vcpu->regs.spsr);
795 }
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000796
797 /*
798 * Mask (disable) interrupts and run in EL1h mode.
799 * EL1h mode is used because by default, taking an exception selects the
800 * stack pointer for the target Exception level. The software can change
801 * that later in the handler if needed.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000802 */
803 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
804
805 /* Transfer control to the exception hander. */
806 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000807}
808
809/**
810 * Injects a Data Abort exception (same exception level).
811 */
812static void inject_el1_data_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100813 uintreg_t esr_el2,
814 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000815{
816 /*
817 * ISS encoding remains the same, but the EC is changed to reflect
818 * where the exception came from.
819 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
820 */
821 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
822 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
823
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100824 dlog_notice("Injecting Data Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000825 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000826
Fuad Tabbac3847c72020-08-11 09:32:25 +0100827 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000828}
829
830/**
831 * Injects a Data Abort exception (same exception level).
832 */
833static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100834 uintreg_t esr_el2,
835 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000836{
837 /*
838 * ISS encoding remains the same, but the EC is changed to reflect
839 * where the exception came from.
840 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
841 */
842 uintreg_t esr_el1_value =
843 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
844 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
845
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100846 dlog_notice("Injecting Instruction Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000847 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000848
Fuad Tabbac3847c72020-08-11 09:32:25 +0100849 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000850}
851
852/**
853 * Injects an exception with an unknown reason into the EL1.
854 */
855static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
856{
857 uintreg_t esr_el1_value =
858 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
Fuad Tabbac3847c72020-08-11 09:32:25 +0100859
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200860 dlog_notice("Injecting Unknown Reason exception into VM %#x.\n",
861 vcpu->vm->id);
862
Fuad Tabbac3847c72020-08-11 09:32:25 +0100863 /*
864 * The value of the far_el2 register is UNKNOWN in this case,
865 * therefore, don't propagate it to avoid leaking sensitive information.
866 */
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200867 inject_el1_exception(vcpu, esr_el1_value, 0);
868}
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000869
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200870/**
871 * Injects an exception because of a system register trap.
872 */
873static void inject_el1_sysreg_trap_exception(struct vcpu *vcpu,
874 uintreg_t esr_el2)
875{
876 char *direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
877
Andrew Walbran17eebf92020-02-05 16:35:49 +0000878 dlog_notice(
Karl Meakine8937d92024-03-19 16:04:25 +0000879 "Trapped access to system register %s: op0=%lu, op1=%lu, "
880 "crn=%lu, "
881 "crm=%lu, op2=%lu, rt=%lu.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000882 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
883 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
884 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000885
Olivier Deprezda14ddc2022-08-11 14:14:41 +0200886 inject_el1_unknown_exception(vcpu, esr_el2);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000887}
888
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100889static struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100890{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100891 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran59182d52019-09-23 17:55:39 +0100892 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100893
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100894 /* Mask out SMCCC SVE hint bit from function id. */
895 args.func &= ~SMCCC_SVE_HINT_MASK;
896
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100897 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +0100898 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100899 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +0100900
Andrew Walbran7f920af2019-09-03 17:09:30 +0100901 switch (args.func) {
J-Alves15e30262024-10-14 11:56:07 +0100902#if SECURE_WORLD == 1
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -0500903 case HF_INTERRUPT_DEACTIVATE:
Karl Meakin117c8082024-12-04 16:03:28 +0000904 vcpu->regs.r[0] =
905 ffa_interrupts_deactivate(args.arg1, args.arg2, vcpu);
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -0500906 break;
Madhukar Pappireddy72d23932023-07-24 15:57:28 -0500907
908 case HF_INTERRUPT_RECONFIGURE:
Karl Meakin117c8082024-12-04 16:03:28 +0000909 vcpu->regs.r[0] = ffa_interrupts_reconfigure(
Madhukar Pappireddy72d23932023-07-24 15:57:28 -0500910 args.arg1, args.arg2, args.arg3, vcpu);
911 break;
Daniel Boulbyf3cf28c2024-08-22 10:46:23 +0100912
913 case HF_INTERRUPT_SEND_IPI:
914 vcpu->regs.r[0] = api_hf_interrupt_send_ipi(args.arg1, vcpu);
915 break;
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -0500916#endif
Olivier Deprez109c6d42023-11-29 14:58:47 +0100917 case HF_INTERRUPT_ENABLE:
918 vcpu->regs.r[0] = api_interrupt_enable(args.arg1, args.arg2,
919 args.arg3, vcpu);
920 break;
921
Madhukar Pappireddyc64d0642024-08-07 16:55:46 -0500922 case HF_INTERRUPT_GET: {
923 struct vcpu_locked current_locked;
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -0500924
Madhukar Pappireddyc64d0642024-08-07 16:55:46 -0500925 current_locked = vcpu_lock(vcpu);
Daniel Boulby5df87962025-02-06 11:15:08 +0000926 vcpu->regs.r[0] = api_interrupt_get(current_locked);
Madhukar Pappireddyc64d0642024-08-07 16:55:46 -0500927 vcpu_unlock(&current_locked);
928 break;
929 }
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100930 default:
Andrew Walbran59182d52019-09-23 17:55:39 +0100931 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
J-Alves33172402024-08-15 13:15:34 +0100932 dlog_verbose("Unsupported function %#lx\n", args.func);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100933 }
934
J-Alves6f6bf8a2024-07-25 15:17:57 +0100935 /*
936 * In case there has been an update after handling the last
937 * hypervisor call, update the next vCPU directly in the register.
938 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000939 vcpu_update_virtual_interrupts(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +0000940
Andrew Walbran59182d52019-09-23 17:55:39 +0100941 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100942}
943
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100944struct vcpu *irq_lower(void)
945{
Madhukar Pappireddycbecc962021-08-03 13:11:57 -0500946#if SECURE_WORLD == 1
947 struct vcpu *next = NULL;
948
Karl Meakin117c8082024-12-04 16:03:28 +0000949 ffa_interrupts_handle_secure_interrupt(current(), &next);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -0500950
951 /*
952 * Since we are in interrupt context, set the bit for the
953 * next vCPU directly in the register.
954 */
955 vcpu_update_virtual_interrupts(next);
956
957 return next;
958#else
Andrew Scull9726c252019-01-23 13:44:19 +0000959 /*
960 * Switch back to primary VM, interrupts will be handled there.
961 *
962 * If the VM has aborted, this vCPU will be aborted when the scheduler
963 * tries to run it again. This means the interrupt will not be delayed
964 * by the aborted VM.
965 *
966 * TODO: Only switch when the interrupt isn't for the current VM.
967 */
Andrew Scull33fecd32019-01-08 14:48:27 +0000968 return api_preempt(current());
Madhukar Pappireddycbecc962021-08-03 13:11:57 -0500969#endif
Wedson Almeida Filho87009642018-07-02 10:20:07 +0100970}
971
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -0600972#if SECURE_WORLD == 1
973static void spmd_group0_intr_delegate(void)
974{
975 struct ffa_value ret;
976
977 dlog_verbose("Delegating Group0 interrupt to SPMD\n");
978
979 ret = smc_ffa_call((struct ffa_value){.func = FFA_EL3_INTR_HANDLE_32});
980
981 /* Check if the Group0 interrupt was handled successfully. */
982 CHECK(ret.func == FFA_SUCCESS_32);
983}
984#endif
985
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000986struct vcpu *fiq_lower(void)
987{
Manish Pandeya5f39fb2020-09-11 09:47:11 +0100988#if SECURE_WORLD == 1
989 struct vcpu_locked current_locked;
990 struct vcpu *current_vcpu = current();
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -0600991 uint32_t intid;
Manish Pandeya5f39fb2020-09-11 09:47:11 +0100992
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -0600993 intid = get_highest_pending_g0_interrupt_id();
994
995 /* Check for the highest priority pending Group0 interrupt. */
996 if (intid != SPURIOUS_INTID_OTHER_WORLD) {
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -0600997 /* Delegate handling of Group0 interrupt to EL3 firmware. */
998 spmd_group0_intr_delegate();
999
1000 /* Resume current vCPU. */
1001 return NULL;
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001002 }
1003
1004 /*
1005 * A special interrupt indicating there is no pending interrupt
1006 * with sufficient priority for current security state. This
1007 * means a non-secure interrupt is pending.
1008 */
Madhukar Pappireddyc40f55f2022-06-22 11:00:41 -05001009 assert(current_vcpu->vm->ns_interrupts_action != NS_ACTION_QUEUED);
1010
Karl Meakin117c8082024-12-04 16:03:28 +00001011 if (ffa_vm_managed_exit_supported(current_vcpu->vm)) {
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001012 uint8_t pmr = plat_interrupts_get_priority_mask();
1013
Madhukar Pappireddy025a4512024-10-14 22:09:19 -05001014 /*
1015 * Mask non-secure interrupt from triggering again till the
1016 * vCPU completes the managed exit sequenece.
1017 */
1018 plat_interrupts_set_priority_mask(SWD_MASK_NS_INT);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001019
1020 current_locked = vcpu_lock(current_vcpu);
Madhukar Pappireddy025a4512024-10-14 22:09:19 -05001021 current_vcpu->prev_interrupt_priority = pmr;
Daniel Boulby3c1506b2025-02-25 10:49:51 +00001022 vcpu_virt_interrupt_inject(current_locked,
1023 HF_MANAGED_EXIT_INTID);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001024
1025 /* Entering managed exit sequence. */
1026 current_vcpu->processing_managed_exit = true;
1027
1028 vcpu_unlock(&current_locked);
1029
1030 /*
1031 * Since we are in interrupt context, set the bit for the
1032 * current vCPU directly in the register.
1033 */
1034 vcpu_update_virtual_interrupts(NULL);
1035
1036 /* Resume current vCPU. */
1037 return NULL;
1038 }
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001039
Madhukar Pappireddyd46c06e2022-06-21 18:14:52 -05001040 /*
1041 * Unwind Normal World Scheduled Call chain in response to NS
1042 * Interrupt.
1043 */
Karl Meakin117c8082024-12-04 16:03:28 +00001044 return ffa_interrupts_unwind_nwd_call_chain(current_vcpu);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001045#else
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001046 return irq_lower();
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001047#endif
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001048}
1049
Fuad Tabbad1d67982020-01-08 11:28:29 +00001050noreturn struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001051{
Fuad Tabbad1d67982020-01-08 11:28:29 +00001052 /*
1053 * SError exceptions should be isolated and handled by the responsible
1054 * VM/exception level. Getting here indicates a bug, that isolation is
1055 * not working, or a processor that does not support ARMv8.2-IESB, in
1056 * which case Hafnium routes SError exceptions to EL2 (here).
1057 */
1058 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001059}
1060
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001061/**
1062 * Initialises a fault info structure. It assumes that an FnV bit exists at
1063 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
1064 * the ESR (the fault status code) are 010000; this is the case for both
1065 * instruction and data aborts, but not necessarily for other exception reasons.
1066 */
1067static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +01001068 const struct vcpu *vcpu,
Karl Meakin07a69ab2025-02-07 14:53:19 +00001069 mm_mode_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001070{
1071 uint32_t fsc = esr & 0x3f;
1072 struct vcpu_fault_info r;
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001073 uint64_t hpfar_el2_val;
1074 uint64_t hpfar_el2_fipa;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001075
1076 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001077 r.pc = va_init(vcpu->regs.pc);
1078
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001079 /* Get Hypervisor IPA Fault Address value. */
1080 hpfar_el2_val = read_msr(hpfar_el2);
1081
1082 /* Extract Faulting IPA. */
1083 hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8;
1084
1085#if SECURE_WORLD == 1
1086
1087 /**
1088 * Determine if faulting IPA targets NS space.
1089 * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if
1090 * the faulting Stage-1 address output is a secure or non-secure IPA.
1091 */
1092 if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) {
1093 r.mode |= MM_MODE_NS;
1094 }
1095
1096#endif
1097
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001098 /*
1099 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
1100 * indicates that we cannot rely on far_el2.
1101 */
Karl Meakin5a133552024-05-30 16:06:27 +01001102 if (fsc == 0x10 && GET_ESR_FNV(esr)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001103 r.vaddr = va_init(0);
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001104 r.ipaddr = ipa_init(hpfar_el2_fipa);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001105 } else {
1106 r.vaddr = va_init(read_msr(far_el2));
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001107 r.ipaddr = ipa_init(hpfar_el2_fipa |
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001108 (read_msr(far_el2) & (PAGE_SIZE - 1)));
1109 }
1110
1111 return r;
1112}
1113
Fuad Tabbac3847c72020-08-11 09:32:25 +01001114struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001115{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +01001116 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001117 struct vcpu_fault_info info;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001118 struct vcpu *new_vcpu = NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001119 uintreg_t ec = GET_ESR_EC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001120 bool is_el0_partition = vcpu->vm->el0_partition;
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001121 bool resume = false;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001122
Fuad Tabbac76466d2019-09-06 10:42:12 +01001123 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001124 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +00001125 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001126 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001127
1128 /*
1129 * For EL0 partitions, treat both WFI and WFE the same way so
1130 * that FFA_RUN can be called on the partition to resume it. If
1131 * we treat WFI using api_wait_for_interrupt, the VCPU will be
1132 * in blocked waiting for interrupt but we cannot inject
1133 * interrupts into EL0 partitions.
1134 */
1135 if (is_el0_partition) {
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001136 api_yield(vcpu, &new_vcpu, NULL);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001137 return new_vcpu;
1138 }
1139
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001140 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +01001141 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +00001142 /* WFE */
1143 /*
1144 * TODO: consider giving the scheduler more context,
1145 * somehow.
1146 */
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001147 api_yield(vcpu, &new_vcpu, NULL);
Jose Marinho135dff32019-02-28 10:25:57 +00001148 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +01001149 }
Andrew Walbran48196eb2019-03-04 14:56:24 +00001150 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +00001151 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001152
Fuad Tabbab86325a2020-01-10 13:38:15 +00001153 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001154 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +01001155 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001156
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001157 resume = vcpu_handle_page_fault(vcpu, &info);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001158 if (is_el0_partition) {
1159 dlog_warning("Data abort on EL0 partition\n");
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001160 /*
1161 * Abort EL0 context if we should not resume the
1162 * context, or it is an alignment fault.
1163 * vcpu_handle_page_fault() only checks the mode of the
1164 * page in an architecture agnostic way but alignment
1165 * faults on aarch64 can happen on a correctly mapped
1166 * page.
1167 */
1168 if (!resume || ((esr & 0x3f) == 0x21)) {
1169 return api_abort(vcpu);
1170 }
1171 }
1172
1173 if (resume) {
1174 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001175 }
1176
Fuad Tabbab86325a2020-01-10 13:38:15 +00001177 /* Inform the EL1 of the data abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001178 inject_el1_data_abort_exception(vcpu, esr, far);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001179
Fuad Tabbab86325a2020-01-10 13:38:15 +00001180 /* Schedule the same VM to continue running. */
1181 return NULL;
1182
1183 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +01001184 info = fault_info_init(esr, vcpu, MM_MODE_X);
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001185
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001186 if (vcpu_handle_page_fault(vcpu, &info)) {
1187 return NULL;
1188 }
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001189
1190 if (is_el0_partition) {
1191 dlog_warning("Instruction abort on EL0 partition\n");
1192 return api_abort(vcpu);
1193 }
1194
Fuad Tabbab86325a2020-01-10 13:38:15 +00001195 /* Inform the EL1 of the instruction abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001196 inject_el1_instruction_abort_exception(vcpu, esr, far);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +01001197
Fuad Tabbab86325a2020-01-10 13:38:15 +00001198 /* Schedule the same VM to continue running. */
1199 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001200 case EC_SVC:
1201 CHECK(is_el0_partition);
1202 return hvc_handler(vcpu);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001203 case EC_HVC:
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001204 if (is_el0_partition) {
1205 dlog_warning("Unexpected HVC Trap on EL0 partition\n");
1206 return api_abort(vcpu);
1207 }
Andrew Walbran59182d52019-09-23 17:55:39 +01001208 return hvc_handler(vcpu);
1209
Fuad Tabbab86325a2020-01-10 13:38:15 +00001210 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +01001211 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001212 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001213
1214 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001215 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001216
Andrew Walbran33645652019-04-15 12:29:31 +01001217 return next;
Andrew Scullc960c032018-10-24 15:13:35 +01001218 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001219
Fuad Tabbab86325a2020-01-10 13:38:15 +00001220 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +01001221 /*
1222 * NOTE: This should never be reached because it goes through a
1223 * separate path handled by handle_system_register_access().
1224 */
1225 panic("Handled by handle_system_register_access().");
1226
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001227 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +00001228 dlog_notice(
Karl Meakine8937d92024-03-19 16:04:25 +00001229 "Unknown lower sync exception pc=%#lx, esr=%#lx, "
1230 "ec=%#lx\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +00001231 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +00001232 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001233 }
1234
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001235 if (is_el0_partition) {
1236 return api_abort(vcpu);
1237 }
1238
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001239 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001240 * The exception wasn't handled. Inject to the VM to give it chance to
1241 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001242 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001243 inject_el1_unknown_exception(vcpu, esr);
1244
1245 /* Schedule the same VM to continue running. */
1246 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001247}
1248
Fuad Tabbac76466d2019-09-06 10:42:12 +01001249/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +00001250 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +00001251 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001252 */
Madhukar Pappireddy2cdbdb22025-04-02 13:46:11 -05001253struct vcpu *handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +01001254{
1255 struct vcpu *vcpu = current();
J-Alves19e20cf2023-08-02 12:48:55 +01001256 ffa_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001257 uintreg_t ec = GET_ESR_EC(esr_el2);
Madhukar Pappireddy2cdbdb22025-04-02 13:46:11 -05001258 bool is_el0_partition = vcpu->vm->el0_partition;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001259
Fuad Tabbab86325a2020-01-10 13:38:15 +00001260 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001261 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001262 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001263 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001264 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001265 if (debug_el1_is_register_access(esr_el2)) {
1266 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001267 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Madhukar Pappireddy2cdbdb22025-04-02 13:46:11 -05001268 return NULL;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001269 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001270 } else if (perfmon_is_register_access(esr_el2)) {
1271 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001272 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Madhukar Pappireddy2cdbdb22025-04-02 13:46:11 -05001273 return NULL;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001274 }
Fuad Tabba77a4b012019-11-15 12:13:08 +00001275 } else if (feature_id_is_register_access(esr_el2)) {
1276 if (!feature_id_process_access(vcpu, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001277 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Madhukar Pappireddy2cdbdb22025-04-02 13:46:11 -05001278 return NULL;
Fuad Tabba77a4b012019-11-15 12:13:08 +00001279 }
Madhukar Pappireddyf684d192024-09-25 14:35:57 -05001280 } else if (el1_physical_timer_is_register_access(esr_el2)) {
1281 if (!el1_physical_timer_process_access(vcpu, esr_el2)) {
1282 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Madhukar Pappireddy2cdbdb22025-04-02 13:46:11 -05001283 return NULL;
Madhukar Pappireddyf684d192024-09-25 14:35:57 -05001284 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001285 } else {
Madhukar Pappireddy2cdbdb22025-04-02 13:46:11 -05001286 if (is_el0_partition) {
1287 dlog_warning(
1288 "Unexpected system register access by EL0 "
1289 "partition\n");
1290 return api_abort(vcpu);
1291 }
1292
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001293 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Madhukar Pappireddy2cdbdb22025-04-02 13:46:11 -05001294 return NULL;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001295 }
1296
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001297 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001298 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Madhukar Pappireddy2cdbdb22025-04-02 13:46:11 -05001299 return NULL;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001300}