blob: 85bd6a0a3ba1495c2beb9145df11cd42f990b24d [file] [log] [blame]
Andrew Scull18834872018-10-12 11:48:09 +01001/*
Andrew Walbran692b3252019-03-07 15:51:31 +00002 * Copyright 2018 The Hafnium Authors.
Andrew Scull18834872018-10-12 11:48:09 +01003 *
Andrew Walbrane959ec12020-06-17 15:01:09 +01004 * Use of this source code is governed by a BSD-style
5 * license that can be found in the LICENSE file or at
6 * https://opensource.org/licenses/BSD-3-Clause.
Andrew Scull18834872018-10-12 11:48:09 +01007 */
8
Andrew Scullc960c032018-10-24 15:13:35 +01009#include <stdnoreturn.h>
10
Andrew Walbran1f32e722019-06-07 17:57:26 +010011#include "hf/arch/barriers.h"
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -060012#include "hf/arch/gicv3.h"
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050013#include "hf/arch/host_timer.h"
J-Alvesa2d1c3b2024-03-28 12:46:58 +000014#include "hf/arch/memcpy_trapped.h"
Olivier Deprez98ad2d22020-05-20 09:52:43 +020015#include "hf/arch/mmu.h"
Andrew Scull07b6bd32019-12-12 17:19:55 +000016#include "hf/arch/plat/smc.h"
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050017#include "hf/arch/timer.h"
J-Alves03edf402023-07-21 15:13:49 +010018#include "hf/arch/vmid_base.h"
Andrew Scullc960c032018-10-24 15:13:35 +010019
Andrew Scull18c78fc2018-08-20 12:57:41 +010020#include "hf/api.h"
Fuad Tabbac76466d2019-09-06 10:42:12 +010021#include "hf/check.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010022#include "hf/cpu.h"
23#include "hf/dlog.h"
Andrew Walbranb5ab43c2020-04-30 11:32:54 +010024#include "hf/ffa.h"
Karl Meakin936ec1e2025-01-31 13:17:11 +000025#include "hf/ffa/cpu_cycles.h"
Karl Meakin902af082024-11-28 14:58:38 +000026#include "hf/ffa/indirect_messaging.h"
27#include "hf/ffa/interrupts.h"
28#include "hf/ffa/notifications.h"
29#include "hf/ffa/vm.h"
J-Alvesb37fd082020-10-22 12:29:21 +010030#include "hf/ffa_internal.h"
Andrew Sculla9c172d2019-04-03 14:10:00 +010031#include "hf/panic.h"
Manish Pandeya5f39fb2020-09-11 09:47:11 +010032#include "hf/plat/interrupts.h"
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050033#include "hf/timer_mgmt.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010034#include "hf/vm.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010035
Fuad Tabbac76466d2019-09-06 10:42:12 +010036#include "debug_el1.h"
Madhukar Pappireddyf684d192024-09-25 14:35:57 -050037#include "el1_physical_timer.h"
Fuad Tabba77a4b012019-11-15 12:13:08 +000038#include "feature_id.h"
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +010039#include "perfmon.h"
Andrew Scull18c78fc2018-08-20 12:57:41 +010040#include "psci.h"
Andrew Walbran33645652019-04-15 12:29:31 +010041#include "psci_handler.h"
Andrew Scull7fd4bb72018-12-08 23:40:12 +000042#include "smc.h"
Fuad Tabbaba8c44d2019-09-23 14:38:58 +010043#include "sysregs.h"
Karl Meakin5a133552024-05-30 16:06:27 +010044#include "sysregs_defs.h"
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +010045
Fuad Tabbac76466d2019-09-06 10:42:12 +010046/**
Olivier Deprez98ad2d22020-05-20 09:52:43 +020047 * Hypervisor Fault Address Register Non-Secure.
48 */
49#define HPFAR_EL2_NS (UINT64_C(0x1) << 63)
50
51/**
52 * Hypervisor Fault Address Register Faulting IPA.
53 */
54#define HPFAR_EL2_FIPA (UINT64_C(0xFFFFFFFFFF0))
55
56/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010057 * Gets the value to increment for the next PC.
58 * The ESR encodes whether the instruction is 2 bytes or 4 bytes long.
59 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +000060#define GET_NEXT_PC_INC(esr) (GET_ESR_IL(esr) ? 4 : 2)
Fuad Tabbac76466d2019-09-06 10:42:12 +010061
Fuad Tabbac76466d2019-09-06 10:42:12 +010062/**
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010063 * The Client ID field within X7 for an SMC64 call.
64 */
65#define CLIENT_ID_MASK UINT64_C(0xffff)
66
Karl Meakind0356f82024-09-04 13:34:31 +010067/**
68 * Identifies SPMD specific framework messages. See section 18.2 of v1.2 FF-A
69 * specification.
Daniel Boulbyefa381f2022-01-18 14:49:40 +000070 */
Karl Meakind0356f82024-09-04 13:34:31 +010071enum ffa_spmd_framework_msg_func {
72 SPMD_FRAMEWORK_MSG_PSCI_REQ = 0,
73 SPMD_FRAMEWORK_MSG_PSCI_RESP = 2,
74
75 SPMD_FRAMEWORK_MSG_FFA_VERSION_REQ = 8,
76 SPMD_FRAMEWORK_MSG_FFA_VERSION_RESP = 9,
77};
Daniel Boulbyefa381f2022-01-18 14:49:40 +000078
Andrew Walbran0dd67ff2019-09-12 16:38:50 +010079/**
Fuad Tabbac76466d2019-09-06 10:42:12 +010080 * Returns a reference to the currently executing vCPU.
81 */
Andrew Scullc960c032018-10-24 15:13:35 +010082static struct vcpu *current(void)
Andrew Walbran3d84a262018-12-13 14:41:19 +000083{
Daniel Boulby3f784262021-09-27 13:02:54 +010084 // NOLINTNEXTLINE(performance-no-int-to-ptr)
Andrew Walbran3d84a262018-12-13 14:41:19 +000085 return (struct vcpu *)read_msr(tpidr_el2);
86}
87
Andrew Walbran1f8d4872018-12-20 11:21:32 +000088/**
Madhukar Pappireddyd3ac7382024-09-25 14:29:03 -050089 * Saves the state of per-vCPU peripherals, such as the arch timer, and
Andrew Walbran1f8d4872018-12-20 11:21:32 +000090 * informs the arch-independent sections that registers have been saved.
91 */
92void complete_saving_state(struct vcpu *vcpu)
93{
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050094 host_timer_save_arch_timer(&vcpu->regs.arch_timer);
95
96 timer_vcpu_manage(vcpu);
Andrew Walbran1f8d4872018-12-20 11:21:32 +000097 api_regs_state_saved(vcpu);
Madhukar Pappireddya3787c92024-09-25 14:50:36 -050098
99 /*
100 * Since switching away from current vCPU, disable the host physical
101 * timer for now. If necessary, the host timer will be reconfigured
102 * at appropriate time to track timer deadline of the vCPU.
103 */
104 host_timer_disable();
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000105}
106
107/**
Madhukar Pappireddyd3ac7382024-09-25 14:29:03 -0500108 * Restores the state of per-vCPU peripherals, such as the arch timer.
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000109 */
110void begin_restoring_state(struct vcpu *vcpu)
111{
Madhukar Pappireddya3787c92024-09-25 14:50:36 -0500112 /*
113 * If a vCPU's timer has expired while it was de-scheduled, SPMC will
114 * inject the virtual timer interrupt before resuming the vCPU.
115 * If not, there is a live state and we need to configure the host timer
116 * to track it again.
117 */
118 if (arch_timer_enabled(&vcpu->regs) &&
119 (arch_timer_remaining_ns(&vcpu->regs) != 0)) {
120 host_timer_track_deadline(&vcpu->regs.arch_timer);
121 }
Andrew Walbran1f8d4872018-12-20 11:21:32 +0000122}
123
Andrew Walbran1f32e722019-06-07 17:57:26 +0100124/**
Andrew Walbran1f32e722019-06-07 17:57:26 +0100125 * Invalidate all stage 1 TLB entries on the current (physical) CPU for the
126 * current VMID.
127 */
128static void invalidate_vm_tlb(void)
129{
Andrew Walbrancff1f682019-07-04 14:52:45 +0100130 /*
131 * Ensure that the last VTTBR write has taken effect so we invalidate
132 * the right set of TLB entries.
133 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100134 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100135
Olivier Deprez0b0ba8c2023-03-17 11:11:53 +0100136 tlbi(vmalle1);
Andrew Walbrancff1f682019-07-04 14:52:45 +0100137
138 /*
139 * Ensure that no instructions are fetched for the VM until after the
140 * TLB invalidation has taken effect.
141 */
Andrew Walbran1f32e722019-06-07 17:57:26 +0100142 isb();
Andrew Walbrancff1f682019-07-04 14:52:45 +0100143
144 /*
145 * Ensure that no data reads or writes for the VM happen until after the
Fuad Tabba77a4b012019-11-15 12:13:08 +0000146 * TLB invalidation has taken effect. Non-shareable is enough because
147 * the TLB is local to the CPU.
Andrew Walbrancff1f682019-07-04 14:52:45 +0100148 */
David Brazdil851948e2019-08-09 12:02:12 +0100149 dsb(nsh);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100150}
151
152/**
153 * Invalidates the TLB if a different vCPU is being run than the last vCPU of
154 * the same VM which was run on the current pCPU.
155 *
156 * This is necessary because VMs may (contrary to the architecture
157 * specification) use inconsistent ASIDs across vCPUs. c.f. KVM's similar
158 * workaround:
159 * https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git/commit/?id=94d0e5980d6791b9
160 */
161void maybe_invalidate_tlb(struct vcpu *vcpu)
162{
163 size_t current_cpu_index = cpu_index(vcpu->cpu);
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100164 ffa_vcpu_index_t new_vcpu_index = vcpu_index(vcpu);
Andrew Walbran1f32e722019-06-07 17:57:26 +0100165
166 if (vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] !=
167 new_vcpu_index) {
168 /*
169 * The vCPU has changed since the last time this VM was run on
170 * this pCPU, so we need to invalidate the TLB.
171 */
172 invalidate_vm_tlb();
173
174 /* Record the fact that this vCPU is now running on this CPU. */
175 vcpu->vm->arch.last_vcpu_on_cpu[current_cpu_index] =
176 new_vcpu_index;
177 }
178}
179
David Brazdil768f69c2019-12-19 15:46:12 +0000180noreturn void irq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100181{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000182 (void)elr;
183 (void)spsr;
184
Fuad Tabbad1d67982020-01-08 11:28:29 +0000185 panic("IRQ from current exception level.");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100186}
187
David Brazdil768f69c2019-12-19 15:46:12 +0000188noreturn void fiq_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100189{
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000190 (void)elr;
191 (void)spsr;
192
Fuad Tabbad1d67982020-01-08 11:28:29 +0000193 panic("FIQ from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000194}
195
David Brazdil768f69c2019-12-19 15:46:12 +0000196noreturn void serr_current_exception_noreturn(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000197{
198 (void)elr;
199 (void)spsr;
200
Fuad Tabbad1d67982020-01-08 11:28:29 +0000201 panic("SError from current exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000202}
203
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000204/**
205 * Returns true if ELR_EL2 is not to be restored from stack.
206 * Currently function doesn't return false, as for all other cases
207 * panics.
208 */
209bool sync_current_exception(uintreg_t elr, uintreg_t spsr)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000210{
211 uintreg_t esr = read_msr(esr_el2);
Fuad Tabba3e9b0222019-11-11 16:47:50 +0000212 uintreg_t ec = GET_ESR_EC(esr);
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +0000213 (void)spsr;
214
Fuad Tabbac76466d2019-09-06 10:42:12 +0100215 switch (ec) {
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000216 case EC_DATA_ABORT_SAME_EL: {
217 uint64_t iss = GET_ESR_ISS(esr);
218 uint64_t dfsc = GET_ESR_ISS_DFSC(iss);
219 uint64_t far = read_msr(far_el2);
220
221 /* Handle Granule Protection Fault. */
222 if (is_arch_feat_rme_supported() && dfsc == DFSC_GPF) {
223 dlog_verbose(
Karl Meakine8937d92024-03-19 16:04:25 +0000224 "Granule Protection Fault: esr=%#lx, ec=%#lx, "
225 "far=%#lx, elr=%#lx\n",
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000226 esr, ec, far, elr);
227
228 /*
229 * Change ELR_EL2 only if failed whilst either
230 * reading or writing within 'memcpy_trapped'.
231 */
232 if (elr == (uintptr_t)memcpy_trapped_read ||
233 elr == (uintptr_t)memcpy_trapped_write) {
234 dlog_verbose(
235 "GPF due to data abort on %s.\n",
236 (elr == (uintptr_t)memcpy_trapped_read)
237 ? "read"
238 : "write");
239
240 /*
241 * Update the ELR_EL2 with the return
242 * address, to return error from the
243 * call to 'memcpy_trapped'.
244 */
245 write_msr(ELR_EL2, memcpy_trapped_aborted);
246 return true;
247 }
248 }
249
Kathleen Capellad1c34b52024-04-01 21:27:15 -0400250#if ENABLE_MTE
251 if (dfsc == DFSC_SYNC_TAG_CHECK_FAULT) {
252 dlog_error(
253 "Data abort due to synchronous tag check "
254 "fault: pc=%#lx, esr=%#lx, ec=%#lx, "
255 "far=%#lx, dfsc = %#lx\n",
256 elr, esr, ec, far, dfsc);
257 }
Kathleen Capellad1c34b52024-04-01 21:27:15 -0400258#endif
Karl Meakin5a133552024-05-30 16:06:27 +0100259 if (!GET_ESR_FNV(esr)) {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000260 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000261 "Data abort: pc=%#lx, esr=%#lx, ec=%#lx, "
262 "far=%#lx\n",
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000263 elr, esr, ec, far);
264
Andrew Scull7364a8e2018-07-19 15:39:29 +0100265 } else {
Andrew Walbran17eebf92020-02-05 16:35:49 +0000266 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000267 "Data abort: pc=%#lx, esr=%#lx, ec=%#lx, "
Andrew Walbran17eebf92020-02-05 16:35:49 +0000268 "far=invalid\n",
269 elr, esr, ec);
Andrew Scull7364a8e2018-07-19 15:39:29 +0100270 }
J-Alvesa2d1c3b2024-03-28 12:46:58 +0000271 } break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100272 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +0000273 dlog_error(
Karl Meakine8937d92024-03-19 16:04:25 +0000274 "Unknown current sync exception pc=%#lx, esr=%#lx, "
275 "ec=%#lx\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000276 elr, esr, ec);
Andrew Scullc960c032018-10-24 15:13:35 +0100277 break;
Wedson Almeida Filhofed69022018-07-11 15:39:12 +0100278 }
Wedson Almeida Filho81568c42019-01-04 13:33:02 +0000279
Andrew Sculla9c172d2019-04-03 14:10:00 +0100280 panic("EL2 exception");
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +0100281}
282
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +0100283/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000284 * Sets or clears the VF bit in the HCR_EL2 register saved in the given
285 * arch_regs.
286 */
287static void set_virtual_fiq(struct arch_regs *r, bool enable)
288{
289 if (enable) {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200290 r->hyp_state.hcr_el2 |= HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000291 } else {
Olivier Deprez6d408f92022-08-08 19:14:23 +0200292 r->hyp_state.hcr_el2 &= ~HCR_EL2_VF;
Manish Pandey35e452f2021-02-18 21:36:34 +0000293 }
294}
295
296/**
J-Alves6f6bf8a2024-07-25 15:17:57 +0100297 * Sets or clears the VI bit in the HCR_EL2 register saved in the given
298 * arch_regs.
Manish Pandey35e452f2021-02-18 21:36:34 +0000299 */
J-Alves6f6bf8a2024-07-25 15:17:57 +0100300static void set_virtual_irq(struct arch_regs *r, bool enable)
Manish Pandey35e452f2021-02-18 21:36:34 +0000301{
Manish Pandey35e452f2021-02-18 21:36:34 +0000302 if (enable) {
J-Alves6f6bf8a2024-07-25 15:17:57 +0100303 r->hyp_state.hcr_el2 |= HCR_EL2_VI;
Manish Pandey35e452f2021-02-18 21:36:34 +0000304 } else {
J-Alves6f6bf8a2024-07-25 15:17:57 +0100305 r->hyp_state.hcr_el2 &= ~HCR_EL2_VI;
Manish Pandey35e452f2021-02-18 21:36:34 +0000306 }
Manish Pandey35e452f2021-02-18 21:36:34 +0000307}
308
J-Alvesb37fd082020-10-22 12:29:21 +0100309#if SECURE_WORLD == 1
Madhukar Pappireddy44b85ff2024-11-25 10:29:22 -0600310/*
311 * TODO: the power management event reached the SPMC. In a later iteration, the
312 * power management event can be passed to the SP by resuming it.
313 */
314static struct ffa_value handle_psci_framework_msg(struct ffa_value *args,
315 struct vcpu *current)
316{
317 enum psci_return_code psci_msg_response;
318 uint64_t psci_func = args->arg3;
319
320 switch (psci_func) {
321 case PSCI_CPU_OFF: {
322 /*
323 * Mark all the vCPUs pinned on this CPU as OFF. Note that the
324 * vCPU of an UP SP is not turned off since SPMC can migrate it
325 * to an online CPU when needed.
326 */
327 for (ffa_vm_count_t index = 0; index < vm_get_count();
328 ++index) {
329 struct vm *vm = vm_find_index(index);
330
331 if (vm->vcpu_count > 1) {
332 struct vcpu *vcpu;
333 struct vcpu_locked vcpu_locked;
334
335 vcpu = vm_get_vcpu(vm, cpu_index(current->cpu));
336 vcpu_locked = vcpu_lock(vcpu);
337 vcpu->state = VCPU_STATE_OFF;
338 vcpu_unlock(&vcpu_locked);
339 dlog_verbose("SP%u turned OFF on CPU%zu\n",
340 vm->id, cpu_index(current->cpu));
341 }
342 }
343
344 /*
345 * Mark the CPU as turned off and reset the field tracking if
346 * all the pinned vCPUs have been booted on this CPU.
347 */
348 cpu_off(current->cpu);
349 current->cpu->last_sp_initialized = false;
350 psci_msg_response = PSCI_RETURN_SUCCESS;
351
352 break;
353 }
354 default:
355 dlog_error(
356 "FF-A PSCI framework message not handled "
357 "%#lx %#lx %#lx %#lx\n",
358 args->func, args->arg1, args->arg2, args->arg3);
359 psci_msg_response = PSCI_ERROR_NOT_SUPPORTED;
360 }
361
362 return ffa_framework_msg_resp(HF_SPMC_VM_ID, HF_SPMD_VM_ID,
363 SPMD_FRAMEWORK_MSG_PSCI_RESP,
364 psci_msg_response);
365}
366
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100367/**
Karl Meakind0356f82024-09-04 13:34:31 +0100368 * Handle special direct messages from SPMD to SPMC.
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100369 */
370static bool spmd_handler(struct ffa_value *args, struct vcpu *current)
371{
J-Alves19e20cf2023-08-02 12:48:55 +0100372 ffa_id_t sender = ffa_sender(*args);
373 ffa_id_t receiver = ffa_receiver(*args);
374 ffa_id_t current_vm_id = current->vm->id;
Karl Meakind0356f82024-09-04 13:34:31 +0100375 enum ffa_spmd_framework_msg_func func =
376 (enum ffa_spmd_framework_msg_func)ffa_framework_msg_func(*args);
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100377
378 /*
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000379 * Check if direct message request is originating from the SPMD,
380 * directed to the SPMC and the message is a framework message.
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100381 */
382 if (!(sender == HF_SPMD_VM_ID && receiver == HF_SPMC_VM_ID &&
Karl Meakind0356f82024-09-04 13:34:31 +0100383 current_vm_id == HF_OTHER_WORLD_ID &&
384 ffa_is_framework_msg(*args))) {
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100385 return false;
386 }
387
Olivier Depreza67ab882023-01-10 15:00:54 +0100388 /*
389 * The framework message is conveyed by EL3/SPMD to SPMC so the
390 * current VM id must match to the other world VM id.
391 */
392 CHECK(current->vm->id == HF_HYPERVISOR_VM_ID);
393
Karl Meakind0356f82024-09-04 13:34:31 +0100394 switch (func) {
395 case SPMD_FRAMEWORK_MSG_PSCI_REQ: {
Madhukar Pappireddy44b85ff2024-11-25 10:29:22 -0600396 *args = handle_psci_framework_msg(args, current);
Olivier Depreza67ab882023-01-10 15:00:54 +0100397 return true;
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000398 }
Karl Meakind0356f82024-09-04 13:34:31 +0100399 case SPMD_FRAMEWORK_MSG_FFA_VERSION_REQ: {
Daniel Boulbyefa381f2022-01-18 14:49:40 +0000400 struct ffa_value ret = api_ffa_version(current, args->arg3);
Karl Meakind0356f82024-09-04 13:34:31 +0100401 *args = ffa_framework_msg_resp(
402 HF_SPMC_VM_ID, HF_SPMD_VM_ID,
403 SPMD_FRAMEWORK_MSG_FFA_VERSION_RESP, ret.func);
Olivier Depreza67ab882023-01-10 15:00:54 +0100404 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100405 }
406 default:
Karl Meakine8937d92024-03-19 16:04:25 +0000407 dlog_error("FF-A framework message not handled %#lx\n",
Olivier Depreza67ab882023-01-10 15:00:54 +0100408 args->arg2);
409
410 /*
411 * TODO: the framework message that was conveyed by a direct
412 * request is not handled although we still want to complete
413 * by a direct response. However, there is no defined error
414 * response to state that the message couldn't be handled.
415 * An alternative would be to return FFA_ERROR.
416 */
Karl Meakind0356f82024-09-04 13:34:31 +0100417 *args = ffa_framework_msg_resp(HF_SPMC_VM_ID, HF_SPMD_VM_ID,
418 func, 0);
Olivier Depreza67ab882023-01-10 15:00:54 +0100419 return true;
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100420 }
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100421}
Madhukar Pappireddycf069a62024-09-25 15:36:32 -0500422
423void spmc_exit_to_nwd(struct vcpu *owd_vcpu)
424{
425 struct vcpu *deadline_vcpu =
426 timer_find_vcpu_nearest_deadline(owd_vcpu->cpu);
427
428 /*
429 * SPMC tracks a vCPU's timer deadline through its host timer such that
430 * it can bring back execution from normal world to signal the timer
431 * virtual interrupt to the SP's vCPU.
432 */
433 if (deadline_vcpu != NULL) {
434 host_timer_track_deadline(&deadline_vcpu->regs.arch_timer);
435 }
436}
J-Alvesb37fd082020-10-22 12:29:21 +0100437#endif
438
Andrew Scullae9962e2019-10-03 16:51:16 +0100439/**
440 * Checks whether to block an SMC being forwarded from a VM.
441 */
442static bool smc_is_blocked(const struct vm *vm, uint32_t func)
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100443{
Andrew Scullae9962e2019-10-03 16:51:16 +0100444 bool block_by_default = !vm->smc_whitelist.permissive;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100445
Andrew Scullae9962e2019-10-03 16:51:16 +0100446 for (size_t i = 0; i < vm->smc_whitelist.smc_count; ++i) {
447 if (func == vm->smc_whitelist.smcs[i]) {
448 return false;
449 }
450 }
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100451
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100452 dlog_notice("SMC %#010x attempted from VM %#x, blocked=%u\n", func,
Andrew Walbran17eebf92020-02-05 16:35:49 +0000453 vm->id, block_by_default);
Andrew Scullae9962e2019-10-03 16:51:16 +0100454
455 /* Access is still allowed in permissive mode. */
456 return block_by_default;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100457}
458
459/**
Andrew Scullae9962e2019-10-03 16:51:16 +0100460 * Applies SMC access control according to manifest and forwards the call if
461 * access is granted.
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100462 */
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100463static void smc_forwarder(const struct vm *vm, struct ffa_value *args)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100464{
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100465 struct ffa_value ret;
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000466 uint32_t client_id = vm->id;
467 uintreg_t arg7 = args->arg7;
Andrew Scullae9962e2019-10-03 16:51:16 +0100468
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000469 if (smc_is_blocked(vm, args->func)) {
470 args->func = SMCCC_ERROR_UNKNOWN;
Andrew Scullae9962e2019-10-03 16:51:16 +0100471 return;
472 }
473
Andrew Walbran0dd67ff2019-09-12 16:38:50 +0100474 /*
475 * Set the Client ID but keep the existing Secure OS ID and anything
476 * else (currently unspecified) that the client may have passed in the
477 * upper bits.
478 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000479 args->arg7 = client_id | (arg7 & ~CLIENT_ID_MASK);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000480 ret = smc_forward(args->func, args->arg1, args->arg2, args->arg3,
481 args->arg4, args->arg5, args->arg6, args->arg7);
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100482
Andrew Scullae9962e2019-10-03 16:51:16 +0100483 /*
Fuad Tabbab0ef2a42019-12-19 11:19:25 +0000484 * Preserve the value passed by the caller, rather than the generated
485 * client_id. Note that this would also overwrite any return value that
Andrew Scullae9962e2019-10-03 16:51:16 +0100486 * may be in x7, but the SMCs that we are forwarding are legacy calls
487 * from before SMCCC 1.2 so won't have more than 4 return values anyway.
488 */
Andrew Scull07b6bd32019-12-12 17:19:55 +0000489 ret.arg7 = arg7;
490
491 plat_smc_post_forward(*args, &ret);
492
493 *args = ret;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100494}
495
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200496/**
497 * In the normal world, ffa_handler is always called from the virtual FF-A
Andrew Walbran8e8bf3f2020-10-07 17:58:20 +0100498 * instance (from a VM in EL1). In the secure world, ffa_handler may be called
499 * from the virtual (a secure partition in S-EL1) or physical FF-A instance
500 * (from the normal world via EL3). The function returns true when the call is
501 * handled. The *next pointer is updated to the next vCPU to run, which might be
502 * the 'other world' vCPU if the call originated from the virtual FF-A instance
503 * and has to be forwarded down to EL3, or left as is to resume the current
504 * vCPU.
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200505 */
506static bool ffa_handler(struct ffa_value *args, struct vcpu *current,
507 struct vcpu **next)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100508{
J-Alvesbc3de8b2020-12-07 14:32:04 +0000509 uint32_t func = args->func;
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000510
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100511 /*
512 * NOTE: When adding new methods to this handler update
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100513 * api_ffa_features accordingly.
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100514 */
Andrew Walbrane7ad3c02019-12-24 17:03:04 +0000515 switch (func) {
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100516 case FFA_VERSION_32:
Daniel Boulbybaeaf2e2021-12-09 11:42:36 +0000517 *args = api_ffa_version(current, args->arg1);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100518 return true;
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100519 case FFA_PARTITION_INFO_GET_32: {
520 struct ffa_uuid uuid;
521
522 ffa_uuid_init(args->arg1, args->arg2, args->arg3, args->arg4,
523 &uuid);
Daniel Boulbyb46cad12021-12-13 17:47:21 +0000524 *args = api_ffa_partition_info_get(current, &uuid, args->arg5);
Fuad Tabbae4efcc32020-07-16 15:37:27 +0100525 return true;
526 }
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800527 case FFA_PARTITION_INFO_GET_REGS_64: {
528 struct ffa_uuid uuid;
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800529 uint16_t start_index;
530 uint16_t tag;
531
Karl Meakin9478e322024-09-23 17:47:09 +0100532 ffa_uuid_from_u64x2(args->arg1, args->arg2, &uuid);
Raghu Krishnamurthyd29411a2023-02-17 17:22:04 -0800533 start_index = args->arg3 & 0xFFFF;
534 tag = (args->arg3 >> 16) & 0xFFFF;
Raghu Krishnamurthy7592bcb2022-12-25 13:09:00 -0800535 *args = api_ffa_partition_info_get_regs(current, &uuid,
536 start_index, tag);
537 return true;
538 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100539 case FFA_ID_GET_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200540 *args = api_ffa_id_get(current);
Andrew Walbrand230f662019-10-07 18:03:36 +0100541 return true;
Daniel Boulbyb2fb80e2021-02-03 15:09:23 +0000542 case FFA_SPM_ID_GET_32:
543 *args = api_ffa_spm_id_get();
544 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100545 case FFA_FEATURES_32:
Karl Meakinf1ed5f12024-02-22 15:57:36 +0000546 *args = api_ffa_features(args->arg1, args->arg2, current);
Jose Marinhoc0f4ff22019-10-09 10:37:42 +0100547 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100548 case FFA_RX_RELEASE_32:
J-Alvese8c8c2b2022-12-16 15:34:48 +0000549 *args = api_ffa_rx_release(ffa_receiver(*args), current);
Andrew Walbran8a0f5ca2019-11-05 13:12:23 +0000550 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000551 case FFA_RXTX_MAP_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100552 *args = api_ffa_rxtx_map(ipa_init(args->arg1),
553 ipa_init(args->arg2), args->arg3,
Federico Recanati9f1b6532022-04-14 13:15:28 +0200554 current);
Andrew Walbranbfffb0f2019-11-05 14:02:34 +0000555 return true;
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100556 case FFA_RXTX_UNMAP_32:
J-Alves70079932022-12-07 17:32:20 +0000557 *args = api_ffa_rxtx_unmap(ffa_vm_id(*args), current);
Daniel Boulby9e420ca2021-07-07 15:03:49 +0100558 return true;
Federico Recanati644f0462022-03-17 12:04:00 +0100559 case FFA_RX_ACQUIRE_32:
560 *args = api_ffa_rx_acquire(ffa_receiver(*args), current);
561 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100562 case FFA_YIELD_32:
Madhukar Pappireddy184501c2023-05-23 17:24:06 -0500563 *args = api_yield(current, next, args);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100564 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100565 case FFA_MSG_SEND_32:
Karl Meakin117c8082024-12-04 16:03:28 +0000566 *args = ffa_indirect_msg_send(
J-Alves27b71962022-12-12 15:29:58 +0000567 ffa_sender(*args), ffa_receiver(*args),
568 ffa_msg_send_size(*args), current, next);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100569 return true;
Federico Recanati25053ee2022-03-14 15:01:53 +0100570 case FFA_MSG_SEND2_32:
571 *args = api_ffa_msg_send2(ffa_sender(*args),
572 ffa_msg_send2_flags(*args), current);
573 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100574 case FFA_MSG_WAIT_32:
Madhukar Pappireddy5522c672021-12-17 16:35:51 -0600575 *args = api_ffa_msg_wait(current, next, args);
Andrew Walbran0de4f162019-09-03 16:44:20 +0100576 return true;
J-Alvesbc7ab4f2022-12-13 12:09:25 +0000577#if SECURE_WORLD == 0
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600578 case FFA_MSG_POLL_32: {
579 struct vcpu_locked current_locked;
580
581 current_locked = vcpu_lock(current);
Karl Meakin117c8082024-12-04 16:03:28 +0000582 *args = ffa_indirect_msg_recv(false, current_locked, next);
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600583 vcpu_unlock(&current_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100584 return true;
Madhukar Pappireddybd10e572023-03-06 16:39:49 -0600585 }
J-Alvesbc7ab4f2022-12-13 12:09:25 +0000586#endif
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100587 case FFA_RUN_32:
Kathleen Capella036cc592023-11-30 18:26:15 -0500588 /**
589 * Ensure that an FF-A v1.2 endpoint preserves the
590 * runtime state of the calling partition by setting
591 * the extended registers (x8-x17) to zero.
592 */
Karl Meakin0e617d92024-04-05 12:55:22 +0100593 if (current->vm->ffa_version >= FFA_VERSION_1_2 &&
Kathleen Capella036cc592023-11-30 18:26:15 -0500594 !api_extended_args_are_zero(args)) {
595 *args = ffa_error(FFA_INVALID_PARAMETERS);
596 return false;
597 }
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100598 *args = api_ffa_run(ffa_vm_id(*args), ffa_vcpu_index(*args),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200599 current, next);
Andrew Walbranf0c314d2019-10-02 14:24:26 +0100600 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100601 case FFA_MEM_DONATE_32:
J-Alves95fbb312024-03-20 15:19:16 +0000602 case FFA_MEM_DONATE_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100603 case FFA_MEM_LEND_32:
J-Alves95fbb312024-03-20 15:19:16 +0000604 case FFA_MEM_LEND_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100605 case FFA_MEM_SHARE_32:
J-Alves95fbb312024-03-20 15:19:16 +0000606 case FFA_MEM_SHARE_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100607 *args = api_ffa_mem_send(func, args->arg1, args->arg2,
608 ipa_init(args->arg3), args->arg4,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200609 current);
Andrew Walbran82d6d152019-12-24 15:02:06 +0000610 return true;
J-Alves95fbb312024-03-20 15:19:16 +0000611 case FFA_MEM_RETRIEVE_REQ_64:
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100612 case FFA_MEM_RETRIEVE_REQ_32:
613 *args = api_ffa_mem_retrieve_req(args->arg1, args->arg2,
614 ipa_init(args->arg3),
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200615 args->arg4, current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000616 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100617 case FFA_MEM_RELINQUISH_32:
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200618 *args = api_ffa_mem_relinquish(current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000619 return true;
Andrew Walbranb5ab43c2020-04-30 11:32:54 +0100620 case FFA_MEM_RECLAIM_32:
621 *args = api_ffa_mem_reclaim(
Andrew Walbran1bbe9402020-04-30 16:47:13 +0100622 ffa_assemble_handle(args->arg1, args->arg2), args->arg3,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200623 current);
Andrew Walbran5de9c3d2020-02-10 13:35:29 +0000624 return true;
Andrew Walbranca808b12020-05-15 17:22:28 +0100625 case FFA_MEM_FRAG_RX_32:
626 *args = api_ffa_mem_frag_rx(ffa_frag_handle(*args), args->arg3,
627 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200628 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100629 return true;
630 case FFA_MEM_FRAG_TX_32:
631 *args = api_ffa_mem_frag_tx(ffa_frag_handle(*args), args->arg3,
632 (args->arg4 >> 16) & 0xffff,
Olivier Deprezf33a6c72020-06-09 18:28:45 +0200633 current);
Andrew Walbranca808b12020-05-15 17:22:28 +0100634 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000635 case FFA_MSG_SEND_DIRECT_REQ_64:
Karl Meakind0356f82024-09-04 13:34:31 +0100636 case FFA_MSG_SEND_DIRECT_REQ_32:
Max Shvetsov1ae74f12020-09-18 13:52:20 +0100637#if SECURE_WORLD == 1
638 if (spmd_handler(args, current)) {
639 return true;
640 }
641#endif
Kathleen Capella41fea932023-06-23 17:39:28 -0400642 case FFA_MSG_SEND_DIRECT_REQ2_64:
Karl Meakin13f09812024-10-28 16:33:23 +0000643 *args = api_ffa_msg_send_direct_req(*args, current, next);
Kathleen Capella41fea932023-06-23 17:39:28 -0400644 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000645 case FFA_MSG_SEND_DIRECT_RESP_64:
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000646 case FFA_MSG_SEND_DIRECT_RESP_32:
Kathleen Capella087e5022023-09-07 18:04:15 -0400647 case FFA_MSG_SEND_DIRECT_RESP2_64:
Karl Meakin13f09812024-10-28 16:33:23 +0000648 *args = api_ffa_msg_send_direct_resp(*args, current, next);
Olivier Deprezee9d6a92019-11-26 09:14:11 +0000649 return true;
J-Alvesbc3de8b2020-12-07 14:32:04 +0000650 case FFA_SECONDARY_EP_REGISTER_64:
Olivier Deprezd614d322021-06-18 15:21:00 +0200651 /*
652 * DEN0077A FF-A v1.1 Beta0 section 18.3.2.1.1
653 * The callee must return NOT_SUPPORTED if this function is
654 * invoked by a caller that implements version v1.0 of
655 * the Framework.
656 */
Max Shvetsov40108e72020-08-27 12:39:50 +0100657 *args = api_ffa_secondary_ep_register(ipa_init(args->arg1),
658 current);
659 return true;
J-Alvesa0f317d2021-06-09 13:31:59 +0100660 case FFA_NOTIFICATION_BITMAP_CREATE_32:
661 *args = api_ffa_notification_bitmap_create(
J-Alves19e20cf2023-08-02 12:48:55 +0100662 (ffa_id_t)args->arg1, (ffa_vcpu_count_t)args->arg2,
J-Alvesa0f317d2021-06-09 13:31:59 +0100663 current);
664 return true;
665 case FFA_NOTIFICATION_BITMAP_DESTROY_32:
666 *args = api_ffa_notification_bitmap_destroy(
J-Alves19e20cf2023-08-02 12:48:55 +0100667 (ffa_id_t)args->arg1, current);
J-Alvesa0f317d2021-06-09 13:31:59 +0100668 return true;
J-Alvesc003a7a2021-03-18 13:06:53 +0000669 case FFA_NOTIFICATION_BIND_32:
670 *args = api_ffa_notification_update_bindings(
671 ffa_sender(*args), ffa_receiver(*args), args->arg2,
672 ffa_notifications_bitmap(args->arg3, args->arg4), true,
673 current);
674 return true;
675 case FFA_NOTIFICATION_UNBIND_32:
676 *args = api_ffa_notification_update_bindings(
677 ffa_sender(*args), ffa_receiver(*args), 0,
678 ffa_notifications_bitmap(args->arg3, args->arg4), false,
679 current);
680 return true;
Raghu Krishnamurthyea6d25f2021-09-14 15:27:06 -0700681 case FFA_MEM_PERM_SET_32:
682 case FFA_MEM_PERM_SET_64:
683 *args = api_ffa_mem_perm_set(va_init(args->arg1), args->arg2,
684 args->arg3, current);
685 return true;
686 case FFA_MEM_PERM_GET_32:
687 case FFA_MEM_PERM_GET_64:
688 *args = api_ffa_mem_perm_get(va_init(args->arg1), current);
689 return true;
J-Alvesaa79c012021-07-09 14:29:45 +0100690 case FFA_NOTIFICATION_SET_32:
691 *args = api_ffa_notification_set(
692 ffa_sender(*args), ffa_receiver(*args), args->arg2,
693 ffa_notifications_bitmap(args->arg3, args->arg4),
694 current);
695 return true;
696 case FFA_NOTIFICATION_GET_32:
697 *args = api_ffa_notification_get(
J-Alvesbe6e3032021-11-30 14:54:12 +0000698 ffa_receiver(*args), ffa_notifications_get_vcpu(*args),
699 args->arg2, current);
J-Alvesaa79c012021-07-09 14:29:45 +0100700 return true;
J-Alvesc8e8a222021-06-08 17:33:52 +0100701 case FFA_NOTIFICATION_INFO_GET_64:
702 *args = api_ffa_notification_info_get(current);
703 return true;
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500704 case FFA_INTERRUPT_32:
J-Alves03edf402023-07-21 15:13:49 +0100705 /*
706 * A malicious SP could invoke a HVC/SMC call with
707 * FFA_INTERRUPT_32 as the function argument. Return error to
708 * avoid DoS.
709 */
710 if (current->vm->id != HF_OTHER_WORLD_ID) {
711 *args = ffa_error(FFA_DENIED);
712 return true;
713 }
J-Alvescf0c4712023-08-04 14:41:50 +0100714
Karl Meakin117c8082024-12-04 16:03:28 +0000715 ffa_interrupts_handle_secure_interrupt(current, next);
J-Alvescf0c4712023-08-04 14:41:50 +0100716
717 /*
718 * If the next vCPU belongs to an SP, the next time the NWd
719 * gets resumed these values will be overwritten by the ABI
720 * that used to handover execution back to the NWd.
721 * If the NWd is to be resumed from here, then it will
722 * receive the FFA_NORMAL_WORLD_RESUME ABI which is to signal
723 * that an interrupt has occured, thought it wasn't handled.
724 * This happens when the target vCPU was in preempted state,
725 * and the SP couldn't not be resumed to handle the interrupt.
726 */
727 *args = (struct ffa_value){.func = FFA_NORMAL_WORLD_RESUME};
Madhukar Pappireddy9e7a11f2021-08-03 13:59:42 -0500728 return true;
Maksims Svecovs71b76702022-05-20 15:32:58 +0100729 case FFA_CONSOLE_LOG_32:
730 case FFA_CONSOLE_LOG_64:
731 *args = api_ffa_console_log(*args, current);
732 return true;
Kathleen Capella6ab05132023-05-10 12:27:35 -0400733 case FFA_ERROR_32:
Karl Meakinfa1dcb82025-02-10 16:47:50 +0000734 *args = ffa_cpu_cycles_error_32(current, next, args->arg2);
Kathleen Capella6ab05132023-05-10 12:27:35 -0400735 return true;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100736
Karl Meakina5ea9092024-05-28 15:40:33 +0100737 default:
Karl Meakina5ea9092024-05-28 15:40:33 +0100738 return false;
739 }
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100740}
741
742/**
Manish Pandey35e452f2021-02-18 21:36:34 +0000743 * Set or clear VI/VF bits according to pending interrupts.
J-Alves6f6bf8a2024-07-25 15:17:57 +0100744 * If `vcpu` is NULL, the function will set it to the currently running
745 * vCPU.
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100746 */
J-Alves6f6bf8a2024-07-25 15:17:57 +0100747static void vcpu_update_virtual_interrupts(struct vcpu *vcpu)
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100748{
Manish Pandey35e452f2021-02-18 21:36:34 +0000749 struct vcpu_locked vcpu_locked;
750
J-Alves6f6bf8a2024-07-25 15:17:57 +0100751 if (vcpu == NULL) {
752 vcpu = current();
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100753 }
J-Alves6f6bf8a2024-07-25 15:17:57 +0100754
755 /* Only update to those at the virtual instance. */
756 if (vcpu->vm->el0_partition || !vm_id_is_current_world(vcpu->vm->id)) {
757 return;
758 }
759
760 vcpu_locked = vcpu_lock(vcpu);
761 set_virtual_irq(&vcpu->regs,
Daniel Boulbyd21e9b32025-02-13 15:53:21 +0000762 vcpu_virt_interrupt_irq_count_get(vcpu_locked) > 0);
J-Alves6f6bf8a2024-07-25 15:17:57 +0100763 set_virtual_fiq(&vcpu->regs,
Daniel Boulbyd21e9b32025-02-13 15:53:21 +0000764 vcpu_virt_interrupt_fiq_count_get(vcpu_locked) > 0);
J-Alves6f6bf8a2024-07-25 15:17:57 +0100765 vcpu_unlock(&vcpu_locked);
Andrew Walbran7d28d9a2019-08-30 16:24:58 +0100766}
767
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100768/**
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100769 * Handles PSCI and FF-A calls and writes the return value back to the registers
770 * of the vCPU. This is shared between smc_handler and hvc_handler.
771 *
772 * Returns true if the call was handled.
773 */
774static bool hvc_smc_handler(struct ffa_value args, struct vcpu *vcpu,
775 struct vcpu **next)
776{
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000777 const uint32_t func = args.func;
778
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100779 /* Do not expect PSCI calls emitted from within the secure world. */
780#if SECURE_WORLD == 0
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000781 if (psci_handler(vcpu, func, args.arg1, args.arg2, args.arg3,
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100782 &vcpu->regs.r[0], next)) {
783 return true;
784 }
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100785#endif
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100786
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100787 if (ffa_handler(&args, vcpu, next)) {
J-Alves13394022021-06-30 13:48:49 +0100788#if SECURE_WORLD == 1
789 /*
790 * If giving back execution to the NWd, check if the Schedule
Olivier Deprez618c8fc2022-05-30 15:27:49 +0200791 * Receiver Interrupt has been delayed, and trigger it on
792 * current core if so.
J-Alves13394022021-06-30 13:48:49 +0100793 */
794 if ((*next != NULL && (*next)->vm->id == HF_OTHER_WORLD_ID) ||
795 (*next == NULL && vcpu->vm->id == HF_OTHER_WORLD_ID)) {
Karl Meakin117c8082024-12-04 16:03:28 +0000796 ffa_notifications_sri_trigger_if_delayed(vcpu->cpu);
J-Alves13394022021-06-30 13:48:49 +0100797 }
798#endif
Karl Meakin6eeec8e2024-03-07 18:07:20 +0000799 if (func != FFA_VERSION_32) {
800 struct vm_locked vm_locked = vm_lock(vcpu->vm);
801
802 vm_locked.vm->ffa_version_negotiated = true;
803 vm_unlock(&vm_locked);
804 }
805
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100806 arch_regs_set_retval(&vcpu->regs, args);
J-Alves6f6bf8a2024-07-25 15:17:57 +0100807
808 /*
809 * In case there has been an update after handling the last
810 * ff-a call, update the next vCPU directly in the
811 * register.
812 */
Manish Pandey35e452f2021-02-18 21:36:34 +0000813 vcpu_update_virtual_interrupts(*next);
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100814 return true;
815 }
816
817 return false;
818}
819
820/**
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100821 * Processes SMC instruction calls.
822 */
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000823static struct vcpu *smc_handler(struct vcpu *vcpu)
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100824{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100825 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000826 struct vcpu *next = NULL;
Fuad Tabba8176e3e2019-08-01 10:40:36 +0100827
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100828 /* Mask out SMCCC SVE hint bit from function id. */
829 args.func &= ~SMCCC_SVE_HINT_MASK;
830
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +0100831 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000832 return next;
Andrew Walbran4579f7002019-08-30 16:24:58 +0100833 }
834
Andrew Walbran9dadaf22019-12-05 16:50:55 +0000835 smc_forwarder(vcpu->vm, &args);
836 arch_regs_set_retval(&vcpu->regs, args);
Andrew Scull07b6bd32019-12-12 17:19:55 +0000837 return NULL;
Andrew Walbranc1ad4ce2019-05-09 11:41:39 +0100838}
839
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100840#if SECURE_WORLD == 1
841
842/**
843 * Called from other_world_loop return from SMC.
844 * Processes SMC calls originating from the NWd.
845 */
846struct vcpu *smc_handler_from_nwd(struct vcpu *vcpu)
847{
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100848 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100849 struct vcpu *next = NULL;
850
Olivier Deprez5b588332023-09-05 15:08:48 +0200851 plat_save_ns_simd_context(vcpu);
852
Olivier Deprez79dbd6f2023-11-29 16:12:36 +0100853 /* Mask out SMCCC SVE hint bit from function id. */
854 args.func &= ~SMCCC_SVE_HINT_MASK;
855
Olivier Deprez3caed1c2021-02-05 12:07:36 +0100856 if (hvc_smc_handler(args, vcpu, &next)) {
857 return next;
858 }
859
860 /*
861 * If the SMC emitted by the normal world is not handled in the secure
862 * world then return an error stating such ABI is not supported. Only
863 * FF-A calls are supported. We cannot return SMCCC_ERROR_UNKNOWN
864 * directly because the SPMD smc handler would not recognize it as a
865 * standard FF-A call returning from the SPMC.
866 */
867 arch_regs_set_retval(&vcpu->regs, ffa_error(FFA_NOT_SUPPORTED));
868
869 return NULL;
870}
871
872#endif
873
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000874/*
875 * Exception vector offsets.
876 * See Arm Architecture Reference Manual Armv8-A, D1.10.2.
877 */
878
879/**
880 * Offset for synchronous exceptions at current EL with SPx.
881 */
882#define OFFSET_CURRENT_SPX UINT64_C(0x200)
883
884/**
885 * Offset for synchronous exceptions at lower EL using AArch64.
886 */
887#define OFFSET_LOWER_EL_64 UINT64_C(0x400)
888
889/**
890 * Offset for synchronous exceptions at lower EL using AArch32.
891 */
892#define OFFSET_LOWER_EL_32 UINT64_C(0x600)
893
894/**
895 * Returns the address for the exception handler at EL1.
896 */
897static uintreg_t get_el1_exception_handler_addr(const struct vcpu *vcpu)
898{
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800899 uintreg_t base_addr = has_vhe_support() ? read_msr(MSR_VBAR_EL12)
900 : read_msr(vbar_el1);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000901 uintreg_t pe_mode = vcpu->regs.spsr & PSR_PE_MODE_MASK;
902 bool is_arch32 = vcpu->regs.spsr & PSR_ARCH_MODE_32;
903
904 if (pe_mode == PSR_PE_MODE_EL0T) {
905 if (is_arch32) {
906 base_addr += OFFSET_LOWER_EL_32;
907 } else {
908 base_addr += OFFSET_LOWER_EL_64;
909 }
910 } else {
911 CHECK(!is_arch32);
912 base_addr += OFFSET_CURRENT_SPX;
913 }
914
915 return base_addr;
916}
917
918/**
Fuad Tabbab86325a2020-01-10 13:38:15 +0000919 * Injects an exception with the specified Exception Syndrom Register value into
920 * the EL1.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000921 *
922 * NOTE: This function assumes that the lazy registers haven't been saved, and
923 * writes to the lazy registers of the CPU directly instead of the vCPU.
924 */
Fuad Tabbac3847c72020-08-11 09:32:25 +0100925static void inject_el1_exception(struct vcpu *vcpu, uintreg_t esr_el1_value,
926 uintreg_t far_el1_value)
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000927{
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000928 uintreg_t handler_address = get_el1_exception_handler_addr(vcpu);
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000929
930 /* Update the CPU state to inject the exception. */
Raghu Krishnamurthy32626c92021-01-17 09:57:29 -0800931 if (has_vhe_support()) {
932 write_msr(MSR_ESR_EL12, esr_el1_value);
933 write_msr(MSR_FAR_EL12, far_el1_value);
934 write_msr(MSR_ELR_EL12, vcpu->regs.pc);
935 write_msr(MSR_SPSR_EL12, vcpu->regs.spsr);
936 } else {
937 write_msr(esr_el1, esr_el1_value);
938 write_msr(far_el1, far_el1_value);
939 write_msr(elr_el1, vcpu->regs.pc);
940 write_msr(spsr_el1, vcpu->regs.spsr);
941 }
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000942
943 /*
944 * Mask (disable) interrupts and run in EL1h mode.
945 * EL1h mode is used because by default, taking an exception selects the
946 * stack pointer for the target Exception level. The software can change
947 * that later in the handler if needed.
Fuad Tabbaa48d1222019-12-09 15:42:32 +0000948 */
949 vcpu->regs.spsr = PSR_D | PSR_A | PSR_I | PSR_F | PSR_PE_MODE_EL1H;
950
951 /* Transfer control to the exception hander. */
952 vcpu->regs.pc = handler_address;
Fuad Tabbab86325a2020-01-10 13:38:15 +0000953}
954
955/**
956 * Injects a Data Abort exception (same exception level).
957 */
958static void inject_el1_data_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100959 uintreg_t esr_el2,
960 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000961{
962 /*
963 * ISS encoding remains the same, but the EC is changed to reflect
964 * where the exception came from.
965 * See Arm Architecture Reference Manual Armv8-A, pages D13-2943/2982.
966 */
967 uintreg_t esr_el1_value = GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
968 (EC_DATA_ABORT_SAME_EL << ESR_EC_OFFSET);
969
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100970 dlog_notice("Injecting Data Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000971 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000972
Fuad Tabbac3847c72020-08-11 09:32:25 +0100973 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000974}
975
976/**
977 * Injects a Data Abort exception (same exception level).
978 */
979static void inject_el1_instruction_abort_exception(struct vcpu *vcpu,
Fuad Tabbac3847c72020-08-11 09:32:25 +0100980 uintreg_t esr_el2,
981 uintreg_t far_el2)
Fuad Tabbab86325a2020-01-10 13:38:15 +0000982{
983 /*
984 * ISS encoding remains the same, but the EC is changed to reflect
985 * where the exception came from.
986 * See Arm Architecture Reference Manual Armv8-A, pages D13-2941/2980.
987 */
988 uintreg_t esr_el1_value =
989 GET_ESR_ISS(esr_el2) | GET_ESR_IL(esr_el2) |
990 (EC_INSTRUCTION_ABORT_SAME_EL << ESR_EC_OFFSET);
991
Olivier Deprezf92e5d42020-11-13 16:00:54 +0100992 dlog_notice("Injecting Instruction Abort exception into VM %#x.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +0000993 vcpu->vm->id);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000994
Fuad Tabbac3847c72020-08-11 09:32:25 +0100995 inject_el1_exception(vcpu, esr_el1_value, far_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +0000996}
997
998/**
999 * Injects an exception with an unknown reason into the EL1.
1000 */
1001static void inject_el1_unknown_exception(struct vcpu *vcpu, uintreg_t esr_el2)
1002{
1003 uintreg_t esr_el1_value =
1004 GET_ESR_IL(esr_el2) | (EC_UNKNOWN << ESR_EC_OFFSET);
Fuad Tabbac3847c72020-08-11 09:32:25 +01001005
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001006 dlog_notice("Injecting Unknown Reason exception into VM %#x.\n",
1007 vcpu->vm->id);
1008
Fuad Tabbac3847c72020-08-11 09:32:25 +01001009 /*
1010 * The value of the far_el2 register is UNKNOWN in this case,
1011 * therefore, don't propagate it to avoid leaking sensitive information.
1012 */
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001013 inject_el1_exception(vcpu, esr_el1_value, 0);
1014}
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001015
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001016/**
1017 * Injects an exception because of a system register trap.
1018 */
1019static void inject_el1_sysreg_trap_exception(struct vcpu *vcpu,
1020 uintreg_t esr_el2)
1021{
1022 char *direction_str = ISS_IS_READ(esr_el2) ? "read" : "write";
1023
Andrew Walbran17eebf92020-02-05 16:35:49 +00001024 dlog_notice(
Karl Meakine8937d92024-03-19 16:04:25 +00001025 "Trapped access to system register %s: op0=%lu, op1=%lu, "
1026 "crn=%lu, "
1027 "crm=%lu, op2=%lu, rt=%lu.\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +00001028 direction_str, GET_ISS_OP0(esr_el2), GET_ISS_OP1(esr_el2),
1029 GET_ISS_CRN(esr_el2), GET_ISS_CRM(esr_el2),
1030 GET_ISS_OP2(esr_el2), GET_ISS_RT(esr_el2));
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001031
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001032 inject_el1_unknown_exception(vcpu, esr_el2);
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001033}
1034
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001035static struct vcpu *hvc_handler(struct vcpu *vcpu)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001036{
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001037 struct ffa_value args = arch_regs_get_args(&vcpu->regs);
Andrew Walbran59182d52019-09-23 17:55:39 +01001038 struct vcpu *next = NULL;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001039
Olivier Deprez79dbd6f2023-11-29 16:12:36 +01001040 /* Mask out SMCCC SVE hint bit from function id. */
1041 args.func &= ~SMCCC_SVE_HINT_MASK;
1042
Andrew Walbrand8d3f5d2020-10-07 18:23:01 +01001043 if (hvc_smc_handler(args, vcpu, &next)) {
Andrew Walbran59182d52019-09-23 17:55:39 +01001044 return next;
Andrew Walbran7d28d9a2019-08-30 16:24:58 +01001045 }
Jose Marinhofc0b2b62019-06-06 11:18:45 +01001046
Andrew Walbran7f920af2019-09-03 17:09:30 +01001047 switch (args.func) {
J-Alves15e30262024-10-14 11:56:07 +01001048#if SECURE_WORLD == 1
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001049 case HF_INTERRUPT_DEACTIVATE:
Karl Meakin117c8082024-12-04 16:03:28 +00001050 vcpu->regs.r[0] =
1051 ffa_interrupts_deactivate(args.arg1, args.arg2, vcpu);
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001052 break;
Madhukar Pappireddy72d23932023-07-24 15:57:28 -05001053
1054 case HF_INTERRUPT_RECONFIGURE:
Karl Meakin117c8082024-12-04 16:03:28 +00001055 vcpu->regs.r[0] = ffa_interrupts_reconfigure(
Madhukar Pappireddy72d23932023-07-24 15:57:28 -05001056 args.arg1, args.arg2, args.arg3, vcpu);
1057 break;
Daniel Boulbyf3cf28c2024-08-22 10:46:23 +01001058
1059 case HF_INTERRUPT_SEND_IPI:
1060 vcpu->regs.r[0] = api_hf_interrupt_send_ipi(args.arg1, vcpu);
1061 break;
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001062#endif
Olivier Deprez109c6d42023-11-29 14:58:47 +01001063 case HF_INTERRUPT_ENABLE:
1064 vcpu->regs.r[0] = api_interrupt_enable(args.arg1, args.arg2,
1065 args.arg3, vcpu);
1066 break;
1067
Madhukar Pappireddyc64d0642024-08-07 16:55:46 -05001068 case HF_INTERRUPT_GET: {
1069 struct vcpu_locked current_locked;
Madhukar Pappireddyf675bb62021-08-03 12:57:10 -05001070
Madhukar Pappireddyc64d0642024-08-07 16:55:46 -05001071 current_locked = vcpu_lock(vcpu);
Karl Meakin117c8082024-12-04 16:03:28 +00001072 vcpu->regs.r[0] = ffa_interrupts_get(current_locked);
Madhukar Pappireddyc64d0642024-08-07 16:55:46 -05001073 vcpu_unlock(&current_locked);
1074 break;
1075 }
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001076 default:
Andrew Walbran59182d52019-09-23 17:55:39 +01001077 vcpu->regs.r[0] = SMCCC_ERROR_UNKNOWN;
J-Alves33172402024-08-15 13:15:34 +01001078 dlog_verbose("Unsupported function %#lx\n", args.func);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001079 }
1080
J-Alves6f6bf8a2024-07-25 15:17:57 +01001081 /*
1082 * In case there has been an update after handling the last
1083 * hypervisor call, update the next vCPU directly in the register.
1084 */
Manish Pandey35e452f2021-02-18 21:36:34 +00001085 vcpu_update_virtual_interrupts(next);
Andrew Walbran3d84a262018-12-13 14:41:19 +00001086
Andrew Walbran59182d52019-09-23 17:55:39 +01001087 return next;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001088}
1089
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001090struct vcpu *irq_lower(void)
1091{
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001092#if SECURE_WORLD == 1
1093 struct vcpu *next = NULL;
1094
Karl Meakin117c8082024-12-04 16:03:28 +00001095 ffa_interrupts_handle_secure_interrupt(current(), &next);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001096
1097 /*
1098 * Since we are in interrupt context, set the bit for the
1099 * next vCPU directly in the register.
1100 */
1101 vcpu_update_virtual_interrupts(next);
1102
1103 return next;
1104#else
Andrew Scull9726c252019-01-23 13:44:19 +00001105 /*
1106 * Switch back to primary VM, interrupts will be handled there.
1107 *
1108 * If the VM has aborted, this vCPU will be aborted when the scheduler
1109 * tries to run it again. This means the interrupt will not be delayed
1110 * by the aborted VM.
1111 *
1112 * TODO: Only switch when the interrupt isn't for the current VM.
1113 */
Andrew Scull33fecd32019-01-08 14:48:27 +00001114 return api_preempt(current());
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001115#endif
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001116}
1117
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -06001118#if SECURE_WORLD == 1
1119static void spmd_group0_intr_delegate(void)
1120{
1121 struct ffa_value ret;
1122
1123 dlog_verbose("Delegating Group0 interrupt to SPMD\n");
1124
1125 ret = smc_ffa_call((struct ffa_value){.func = FFA_EL3_INTR_HANDLE_32});
1126
1127 /* Check if the Group0 interrupt was handled successfully. */
1128 CHECK(ret.func == FFA_SUCCESS_32);
1129}
1130#endif
1131
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001132struct vcpu *fiq_lower(void)
1133{
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001134#if SECURE_WORLD == 1
1135 struct vcpu_locked current_locked;
1136 struct vcpu *current_vcpu = current();
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001137 uint32_t intid;
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001138
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001139 intid = get_highest_pending_g0_interrupt_id();
1140
1141 /* Check for the highest priority pending Group0 interrupt. */
1142 if (intid != SPURIOUS_INTID_OTHER_WORLD) {
Madhukar Pappireddy7fc585e2023-03-02 14:31:22 -06001143 /* Delegate handling of Group0 interrupt to EL3 firmware. */
1144 spmd_group0_intr_delegate();
1145
1146 /* Resume current vCPU. */
1147 return NULL;
Madhukar Pappireddy77d3bcd2023-03-01 17:26:22 -06001148 }
1149
1150 /*
1151 * A special interrupt indicating there is no pending interrupt
1152 * with sufficient priority for current security state. This
1153 * means a non-secure interrupt is pending.
1154 */
Madhukar Pappireddyc40f55f2022-06-22 11:00:41 -05001155 assert(current_vcpu->vm->ns_interrupts_action != NS_ACTION_QUEUED);
1156
Karl Meakin117c8082024-12-04 16:03:28 +00001157 if (ffa_vm_managed_exit_supported(current_vcpu->vm)) {
Madhukar Pappireddydd6fdfb2021-12-14 12:30:36 -06001158 uint8_t pmr = plat_interrupts_get_priority_mask();
1159
Madhukar Pappireddy025a4512024-10-14 22:09:19 -05001160 /*
1161 * Mask non-secure interrupt from triggering again till the
1162 * vCPU completes the managed exit sequenece.
1163 */
1164 plat_interrupts_set_priority_mask(SWD_MASK_NS_INT);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001165
1166 current_locked = vcpu_lock(current_vcpu);
Madhukar Pappireddy025a4512024-10-14 22:09:19 -05001167 current_vcpu->prev_interrupt_priority = pmr;
Daniel Boulby3c1506b2025-02-25 10:49:51 +00001168 vcpu_virt_interrupt_inject(current_locked,
1169 HF_MANAGED_EXIT_INTID);
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001170
1171 /* Entering managed exit sequence. */
1172 current_vcpu->processing_managed_exit = true;
1173
1174 vcpu_unlock(&current_locked);
1175
1176 /*
1177 * Since we are in interrupt context, set the bit for the
1178 * current vCPU directly in the register.
1179 */
1180 vcpu_update_virtual_interrupts(NULL);
1181
1182 /* Resume current vCPU. */
1183 return NULL;
1184 }
Manish Pandeya5f39fb2020-09-11 09:47:11 +01001185
Madhukar Pappireddyd46c06e2022-06-21 18:14:52 -05001186 /*
1187 * Unwind Normal World Scheduled Call chain in response to NS
1188 * Interrupt.
1189 */
Karl Meakin117c8082024-12-04 16:03:28 +00001190 return ffa_interrupts_unwind_nwd_call_chain(current_vcpu);
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001191#else
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001192 return irq_lower();
Madhukar Pappireddycbecc962021-08-03 13:11:57 -05001193#endif
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001194}
1195
Fuad Tabbad1d67982020-01-08 11:28:29 +00001196noreturn struct vcpu *serr_lower(void)
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001197{
Fuad Tabbad1d67982020-01-08 11:28:29 +00001198 /*
1199 * SError exceptions should be isolated and handled by the responsible
1200 * VM/exception level. Getting here indicates a bug, that isolation is
1201 * not working, or a processor that does not support ARMv8.2-IESB, in
1202 * which case Hafnium routes SError exceptions to EL2 (here).
1203 */
1204 panic("SError from a lower exception level.");
Wedson Almeida Filho9d5040f2018-10-29 08:41:27 +00001205}
1206
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001207/**
1208 * Initialises a fault info structure. It assumes that an FnV bit exists at
1209 * bit offset 10 of the ESR, and that it is only valid when the bottom 6 bits of
1210 * the ESR (the fault status code) are 010000; this is the case for both
1211 * instruction and data aborts, but not necessarily for other exception reasons.
1212 */
1213static struct vcpu_fault_info fault_info_init(uintreg_t esr,
Andrew Walbran1281ed42019-10-22 17:23:40 +01001214 const struct vcpu *vcpu,
1215 uint32_t mode)
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001216{
1217 uint32_t fsc = esr & 0x3f;
1218 struct vcpu_fault_info r;
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001219 uint64_t hpfar_el2_val;
1220 uint64_t hpfar_el2_fipa;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001221
1222 r.mode = mode;
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001223 r.pc = va_init(vcpu->regs.pc);
1224
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001225 /* Get Hypervisor IPA Fault Address value. */
1226 hpfar_el2_val = read_msr(hpfar_el2);
1227
1228 /* Extract Faulting IPA. */
1229 hpfar_el2_fipa = (hpfar_el2_val & HPFAR_EL2_FIPA) << 8;
1230
1231#if SECURE_WORLD == 1
1232
1233 /**
1234 * Determine if faulting IPA targets NS space.
1235 * At NS-EL2 hpfar_el2 bit 63 is RES0. At S-EL2, this bit determines if
1236 * the faulting Stage-1 address output is a secure or non-secure IPA.
1237 */
1238 if ((hpfar_el2_val & HPFAR_EL2_NS) != 0) {
1239 r.mode |= MM_MODE_NS;
1240 }
1241
1242#endif
1243
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001244 /*
1245 * Check the FnV bit, which is only valid if dfsc/ifsc is 010000. It
1246 * indicates that we cannot rely on far_el2.
1247 */
Karl Meakin5a133552024-05-30 16:06:27 +01001248 if (fsc == 0x10 && GET_ESR_FNV(esr)) {
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001249 r.vaddr = va_init(0);
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001250 r.ipaddr = ipa_init(hpfar_el2_fipa);
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001251 } else {
1252 r.vaddr = va_init(read_msr(far_el2));
Olivier Deprez98ad2d22020-05-20 09:52:43 +02001253 r.ipaddr = ipa_init(hpfar_el2_fipa |
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001254 (read_msr(far_el2) & (PAGE_SIZE - 1)));
1255 }
1256
1257 return r;
1258}
1259
Fuad Tabbac3847c72020-08-11 09:32:25 +01001260struct vcpu *sync_lower_exception(uintreg_t esr, uintreg_t far)
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001261{
Wedson Almeida Filho00df6c72018-10-18 11:19:24 +01001262 struct vcpu *vcpu = current();
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001263 struct vcpu_fault_info info;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001264 struct vcpu *new_vcpu = NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001265 uintreg_t ec = GET_ESR_EC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001266 bool is_el0_partition = vcpu->vm->el0_partition;
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001267 bool resume = false;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001268
Fuad Tabbac76466d2019-09-06 10:42:12 +01001269 switch (ec) {
Fuad Tabbab86325a2020-01-10 13:38:15 +00001270 case EC_WFI_WFE:
Andrew Walbran48196eb2019-03-04 14:56:24 +00001271 /* Skip the instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001272 vcpu->regs.pc += GET_NEXT_PC_INC(esr);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001273
1274 /*
1275 * For EL0 partitions, treat both WFI and WFE the same way so
1276 * that FFA_RUN can be called on the partition to resume it. If
1277 * we treat WFI using api_wait_for_interrupt, the VCPU will be
1278 * in blocked waiting for interrupt but we cannot inject
1279 * interrupts into EL0 partitions.
1280 */
1281 if (is_el0_partition) {
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001282 api_yield(vcpu, &new_vcpu, NULL);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001283 return new_vcpu;
1284 }
1285
Wedson Almeida Filho87009642018-07-02 10:20:07 +01001286 /* Check TI bit of ISS, 0 = WFI, 1 = WFE. */
Andrew Scull7364a8e2018-07-19 15:39:29 +01001287 if (esr & 1) {
Andrew Walbran48196eb2019-03-04 14:56:24 +00001288 /* WFE */
1289 /*
1290 * TODO: consider giving the scheduler more context,
1291 * somehow.
1292 */
Madhukar Pappireddy184501c2023-05-23 17:24:06 -05001293 api_yield(vcpu, &new_vcpu, NULL);
Jose Marinho135dff32019-02-28 10:25:57 +00001294 return new_vcpu;
Andrew Scull7364a8e2018-07-19 15:39:29 +01001295 }
Andrew Walbran48196eb2019-03-04 14:56:24 +00001296 /* WFI */
Andrew Scull9726c252019-01-23 13:44:19 +00001297 return api_wait_for_interrupt(vcpu);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001298
Fuad Tabbab86325a2020-01-10 13:38:15 +00001299 case EC_DATA_ABORT_LOWER_EL:
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001300 info = fault_info_init(
Andrew Walbrane52006c2019-10-22 18:01:28 +01001301 esr, vcpu, (esr & (1U << 6)) ? MM_MODE_W : MM_MODE_R);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001302
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001303 resume = vcpu_handle_page_fault(vcpu, &info);
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001304 if (is_el0_partition) {
1305 dlog_warning("Data abort on EL0 partition\n");
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001306 /*
1307 * Abort EL0 context if we should not resume the
1308 * context, or it is an alignment fault.
1309 * vcpu_handle_page_fault() only checks the mode of the
1310 * page in an architecture agnostic way but alignment
1311 * faults on aarch64 can happen on a correctly mapped
1312 * page.
1313 */
1314 if (!resume || ((esr & 0x3f) == 0x21)) {
1315 return api_abort(vcpu);
1316 }
1317 }
1318
1319 if (resume) {
1320 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001321 }
1322
Fuad Tabbab86325a2020-01-10 13:38:15 +00001323 /* Inform the EL1 of the data abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001324 inject_el1_data_abort_exception(vcpu, esr, far);
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001325
Fuad Tabbab86325a2020-01-10 13:38:15 +00001326 /* Schedule the same VM to continue running. */
1327 return NULL;
1328
1329 case EC_INSTRUCTION_ABORT_LOWER_EL:
Andrew Sculld3cfaad2019-04-04 11:34:10 +01001330 info = fault_info_init(esr, vcpu, MM_MODE_X);
Raghu Krishnamurthyf16b2ce2021-11-02 07:48:38 -07001331
Wedson Almeida Filho99d2d4c2019-02-14 12:53:46 +00001332 if (vcpu_handle_page_fault(vcpu, &info)) {
1333 return NULL;
1334 }
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001335
1336 if (is_el0_partition) {
1337 dlog_warning("Instruction abort on EL0 partition\n");
1338 return api_abort(vcpu);
1339 }
1340
Fuad Tabbab86325a2020-01-10 13:38:15 +00001341 /* Inform the EL1 of the instruction abort. */
Fuad Tabbac3847c72020-08-11 09:32:25 +01001342 inject_el1_instruction_abort_exception(vcpu, esr, far);
Wedson Almeida Filho2f94ec12018-07-26 16:00:48 +01001343
Fuad Tabbab86325a2020-01-10 13:38:15 +00001344 /* Schedule the same VM to continue running. */
1345 return NULL;
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001346 case EC_SVC:
1347 CHECK(is_el0_partition);
1348 return hvc_handler(vcpu);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001349 case EC_HVC:
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001350 if (is_el0_partition) {
1351 dlog_warning("Unexpected HVC Trap on EL0 partition\n");
1352 return api_abort(vcpu);
1353 }
Andrew Walbran59182d52019-09-23 17:55:39 +01001354 return hvc_handler(vcpu);
1355
Fuad Tabbab86325a2020-01-10 13:38:15 +00001356 case EC_SMC: {
Andrew Scullc960c032018-10-24 15:13:35 +01001357 uintreg_t smc_pc = vcpu->regs.pc;
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001358 struct vcpu *next = smc_handler(vcpu);
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001359
1360 /* Skip the SMC instruction. */
Fuad Tabbac76466d2019-09-06 10:42:12 +01001361 vcpu->regs.pc = smc_pc + GET_NEXT_PC_INC(esr);
Andrew Walbran9dadaf22019-12-05 16:50:55 +00001362
Andrew Walbran33645652019-04-15 12:29:31 +01001363 return next;
Andrew Scullc960c032018-10-24 15:13:35 +01001364 }
Wedson Almeida Filho03e767a2018-07-30 15:32:03 +01001365
Fuad Tabbab86325a2020-01-10 13:38:15 +00001366 case EC_MSR:
Fuad Tabbac76466d2019-09-06 10:42:12 +01001367 /*
1368 * NOTE: This should never be reached because it goes through a
1369 * separate path handled by handle_system_register_access().
1370 */
1371 panic("Handled by handle_system_register_access().");
1372
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001373 default:
Andrew Walbran17eebf92020-02-05 16:35:49 +00001374 dlog_notice(
Karl Meakine8937d92024-03-19 16:04:25 +00001375 "Unknown lower sync exception pc=%#lx, esr=%#lx, "
1376 "ec=%#lx\n",
Andrew Walbran17eebf92020-02-05 16:35:49 +00001377 vcpu->regs.pc, esr, ec);
Andrew Scull9726c252019-01-23 13:44:19 +00001378 break;
Wedson Almeida Filho987c0ff2018-06-20 16:34:38 +01001379 }
1380
Raghu Krishnamurthyb5775d22021-02-26 18:54:40 -08001381 if (is_el0_partition) {
1382 return api_abort(vcpu);
1383 }
1384
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001385 /*
Fuad Tabbaa48d1222019-12-09 15:42:32 +00001386 * The exception wasn't handled. Inject to the VM to give it chance to
1387 * handle as an unknown exception.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001388 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001389 inject_el1_unknown_exception(vcpu, esr);
1390
1391 /* Schedule the same VM to continue running. */
1392 return NULL;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001393}
1394
Fuad Tabbac76466d2019-09-06 10:42:12 +01001395/**
Fuad Tabbab0ef2a42019-12-19 11:19:25 +00001396 * Handles EC = 011000, MSR, MRS instruction traps.
Fuad Tabbaed294af2019-12-20 10:43:01 +00001397 * Returns non-null ONLY if the access failed and the vCPU is changing.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001398 */
Fuad Tabbab86325a2020-01-10 13:38:15 +00001399void handle_system_register_access(uintreg_t esr_el2)
Fuad Tabbac76466d2019-09-06 10:42:12 +01001400{
1401 struct vcpu *vcpu = current();
J-Alves19e20cf2023-08-02 12:48:55 +01001402 ffa_id_t vm_id = vcpu->vm->id;
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001403 uintreg_t ec = GET_ESR_EC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001404
Fuad Tabbab86325a2020-01-10 13:38:15 +00001405 CHECK(ec == EC_MSR);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001406 /*
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001407 * Handle accesses to debug and performance monitor registers.
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001408 * Inject an exception for unhandled/unsupported registers.
Fuad Tabbac76466d2019-09-06 10:42:12 +01001409 */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001410 if (debug_el1_is_register_access(esr_el2)) {
1411 if (!debug_el1_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001412 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001413 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001414 }
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001415 } else if (perfmon_is_register_access(esr_el2)) {
1416 if (!perfmon_process_access(vcpu, vm_id, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001417 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001418 return;
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001419 }
Fuad Tabba77a4b012019-11-15 12:13:08 +00001420 } else if (feature_id_is_register_access(esr_el2)) {
1421 if (!feature_id_process_access(vcpu, esr_el2)) {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001422 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001423 return;
Fuad Tabba77a4b012019-11-15 12:13:08 +00001424 }
Madhukar Pappireddyf684d192024-09-25 14:35:57 -05001425 } else if (el1_physical_timer_is_register_access(esr_el2)) {
1426 if (!el1_physical_timer_process_access(vcpu, esr_el2)) {
1427 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
1428 return;
1429 }
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001430 } else {
Olivier Deprezda14ddc2022-08-11 14:14:41 +02001431 inject_el1_sysreg_trap_exception(vcpu, esr_el2);
Fuad Tabbab86325a2020-01-10 13:38:15 +00001432 return;
Fuad Tabbac76466d2019-09-06 10:42:12 +01001433 }
1434
Fuad Tabbaf1d6dc52019-09-18 17:33:14 +01001435 /* Instruction was fulfilled. Skip it and run the next one. */
Fuad Tabba3e9b0222019-11-11 16:47:50 +00001436 vcpu->regs.pc += GET_NEXT_PC_INC(esr_el2);
Fuad Tabbac76466d2019-09-06 10:42:12 +01001437}