blob: 5e14823214a2843cd583e91a93402e667d0c04ca [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
Joakim Bech14a5b342014-11-25 10:55:26 +010071. [Introduction](#1--introduction)
82. [Common Modifications](#2--common-modifications)
9 * [Common mandatory modifications](#21-common-mandatory-modifications)
10 * [Handling reset](#22-handling-reset)
Soby Mathew58523c02015-06-08 12:32:50 +010011 * [Common mandatory modifications](#23-common-mandatory-modifications)
12 * [Common optional modifications](#24-common-optional-modifications)
Joakim Bech14a5b342014-11-25 10:55:26 +0100133. [Boot Loader stage specific modifications](#3--modifications-specific-to-a-boot-loader-stage)
14 * [Boot Loader stage 1 (BL1)](#31-boot-loader-stage-1-bl1)
15 * [Boot Loader stage 2 (BL2)](#32-boot-loader-stage-2-bl2)
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000016 * [FWU Boot Loader stage 2 (BL2U)](#33-fwu-boot-loader-stage-2-bl2u)
17 * [Boot Loader stage 3-1 (BL31)](#34-boot-loader-stage-3-1-bl31)
18 * [PSCI implementation (in BL31)](#35-power-state-coordination-interface-in-bl31)
19 * [Interrupt Management framework (in BL31)](#36--interrupt-management-framework-in-bl31)
20 * [Crash Reporting mechanism (in BL31)](#37--crash-reporting-mechanism-in-bl31)
Joakim Bech14a5b342014-11-25 10:55:26 +0100214. [Build flags](#4--build-flags)
225. [C Library](#5--c-library)
236. [Storage abstraction layer](#6--storage-abstraction-layer)
Achin Gupta4f6ad662013-10-25 09:08:21 +010024
25- - - - - - - - - - - - - - - - - -
26
271. Introduction
28----------------
29
Soby Mathew58523c02015-06-08 12:32:50 +010030Please note that this document has been updated for the new platform API
31as required by the PSCI v1.0 implementation. Please refer to the
32[Migration Guide] for the previous platform API.
33
Achin Gupta4f6ad662013-10-25 09:08:21 +010034Porting the ARM Trusted Firmware to a new platform involves making some
35mandatory and optional modifications for both the cold and warm boot paths.
36Modifications consist of:
37
38* Implementing a platform-specific function or variable,
39* Setting up the execution context in a certain way, or
40* Defining certain constants (for example #defines).
41
Dan Handley4a75b842015-03-19 19:24:43 +000042The platform-specific functions and variables are declared in
Dan Handleyb68954c2014-05-29 12:30:24 +010043[include/plat/common/platform.h]. The firmware provides a default implementation
44of variables and functions to fulfill the optional requirements. These
45implementations are all weakly defined; they are provided to ease the porting
46effort. Each platform port can override them with its own implementation if the
47default implementation is inadequate.
Achin Gupta4f6ad662013-10-25 09:08:21 +010048
Dan Handley4a75b842015-03-19 19:24:43 +000049Platform ports that want to be aligned with standard ARM platforms (for example
50FVP and Juno) may also use [include/plat/arm/common/plat_arm.h] and the
51corresponding source files in `plat/arm/common/`. These provide standard
52implementations for some of the required platform porting functions. However,
53using these functions requires the platform port to implement additional
54ARM standard platform porting functions. These additional functions are not
55documented here.
56
Achin Gupta4f6ad662013-10-25 09:08:21 +010057Some modifications are common to all Boot Loader (BL) stages. Section 2
58discusses these in detail. The subsequent sections discuss the remaining
59modifications for each BL stage in detail.
60
61This document should be read in conjunction with the ARM Trusted Firmware
62[User Guide].
63
64
652. Common modifications
66------------------------
67
68This section covers the modifications that should be made by the platform for
69each BL stage to correctly port the firmware stack. They are categorized as
70either mandatory or optional.
71
72
732.1 Common mandatory modifications
74----------------------------------
Sandrine Bailleuxef7fb9e2015-12-02 10:19:06 +000075
76A platform port must enable the Memory Management Unit (MMU) as well as the
77instruction and data caches for each BL stage. Setting up the translation
78tables is the responsibility of the platform port because memory maps differ
Antonio Nino Diazf33fbb22016-03-31 09:08:56 +010079across platforms. A memory translation library (see `lib/aarch64/xlat_tables.c`)
80is provided to help in this setup. Note that although this library supports
81non-identity mappings, this is intended only for re-mapping peripheral physical
82addresses and allows platforms with high I/O addresses to reduce their virtual
83address space. All other addresses corresponding to code and data must currently
84use an identity mapping.
Sandrine Bailleuxef7fb9e2015-12-02 10:19:06 +000085
86In ARM standard platforms, each BL stage configures the MMU in the
87platform-specific architecture setup function, `blX_plat_arch_setup()`, and uses
88an identity mapping for all addresses.
Achin Gupta4f6ad662013-10-25 09:08:21 +010089
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010090If the build option `USE_COHERENT_MEM` is enabled, each platform can allocate a
Soby Mathewab8707e2015-01-08 18:02:44 +000091block of identity mapped secure memory with Device-nGnRE attributes aligned to
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010092page boundary (4K) for each BL stage. All sections which allocate coherent
93memory are grouped under `coherent_ram`. For ex: Bakery locks are placed in a
94section identified by name `bakery_lock` inside `coherent_ram` so that its
95possible for the firmware to place variables in it using the following C code
96directive:
Achin Gupta4f6ad662013-10-25 09:08:21 +010097
Soren Brinkmann65cd2992016-01-14 10:11:05 -080098 __section("bakery_lock")
Achin Gupta4f6ad662013-10-25 09:08:21 +010099
100Or alternatively the following assembler code directive:
101
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +0100102 .section bakery_lock
Achin Gupta4f6ad662013-10-25 09:08:21 +0100103
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +0100104The `coherent_ram` section is a sum of all sections like `bakery_lock` which are
105used to allocate any data structures that are accessed both when a CPU is
106executing with its MMU and caches enabled, and when it's running with its MMU
107and caches disabled. Examples are given below.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100108
109The following variables, functions and constants must be defined by the platform
110for the firmware to work correctly.
111
112
Dan Handleyb68954c2014-05-29 12:30:24 +0100113### File : platform_def.h [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100114
Dan Handleyb68954c2014-05-29 12:30:24 +0100115Each platform must ensure that a header file of this name is in the system
116include path with the following constants defined. This may require updating the
Dan Handley4a75b842015-03-19 19:24:43 +0000117list of `PLAT_INCLUDES` in the `platform.mk` file. In the ARM development
118platforms, this file is found in `plat/arm/board/<plat_name>/include/`.
119
120Platform ports may optionally use the file [include/plat/common/common_def.h],
121which provides typical values for some of the constants below. These values are
122likely to be suitable for all platform ports.
123
124Platform ports that want to be aligned with standard ARM platforms (for example
125FVP and Juno) may also use [include/plat/arm/common/arm_def.h], which provides
126standard values for some of the constants below. However, this requires the
127platform port to define additional platform porting constants in
128`platform_def.h`. These additional constants are not documented here.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129
James Morrisseyba3155b2013-10-29 10:56:46 +0000130* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100131
132 Defines the linker format used by the platform, for example
Dan Handley4a75b842015-03-19 19:24:43 +0000133 `elf64-littleaarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100134
James Morrisseyba3155b2013-10-29 10:56:46 +0000135* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100136
137 Defines the processor architecture for the linker by the platform, for
Dan Handley4a75b842015-03-19 19:24:43 +0000138 example `aarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100139
James Morrisseyba3155b2013-10-29 10:56:46 +0000140* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100141
142 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000143 by [plat/common/aarch64/platform_mp_stack.S] and
144 [plat/common/aarch64/platform_up_stack.S].
145
Dan Handley4a75b842015-03-19 19:24:43 +0000146* **define : CACHE_WRITEBACK_GRANULE**
147
148 Defines the size in bits of the largest cache line across all the cache
149 levels in the platform.
150
James Morrisseyba3155b2013-10-29 10:56:46 +0000151* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100152
153 Defines the character string printed by BL1 upon entry into the `bl1_main()`
154 function.
155
James Morrisseyba3155b2013-10-29 10:56:46 +0000156* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100157
158 Defines the total number of CPUs implemented by the platform across all
159 clusters in the system.
160
Soby Mathew58523c02015-06-08 12:32:50 +0100161* **#define : PLAT_NUM_PWR_DOMAINS**
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100162
Soby Mathew58523c02015-06-08 12:32:50 +0100163 Defines the total number of nodes in the power domain topology
164 tree at all the power domain levels used by the platform.
165 This macro is used by the PSCI implementation to allocate
166 data structures to represent power domain topology.
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100167
Soby Mathew58523c02015-06-08 12:32:50 +0100168* **#define : PLAT_MAX_PWR_LVL**
Soby Mathew8c32bc22015-02-12 14:45:02 +0000169
Soby Mathew58523c02015-06-08 12:32:50 +0100170 Defines the maximum power domain level that the power management operations
171 should apply to. More often, but not always, the power domain level
172 corresponds to affinity level. This macro allows the PSCI implementation
173 to know the highest power domain level that it should consider for power
174 management operations in the system that the platform implements. For
175 example, the Base AEM FVP implements two clusters with a configurable
176 number of CPUs and it reports the maximum power domain level as 1.
177
178* **#define : PLAT_MAX_OFF_STATE**
179
180 Defines the local power state corresponding to the deepest power down
181 possible at every power domain level in the platform. The local power
182 states for each level may be sparsely allocated between 0 and this value
183 with 0 being reserved for the RUN state. The PSCI implementation uses this
184 value to initialize the local power states of the power domain nodes and
185 to specify the requested power state for a PSCI_CPU_OFF call.
186
187* **#define : PLAT_MAX_RET_STATE**
188
189 Defines the local power state corresponding to the deepest retention state
190 possible at every power domain level in the platform. This macro should be
191 a value less than PLAT_MAX_OFF_STATE and greater than 0. It is used by the
192 PSCI implementation to distuiguish between retention and power down local
193 power states within PSCI_CPU_SUSPEND call.
Soby Mathew8c32bc22015-02-12 14:45:02 +0000194
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100195* **#define : BL1_RO_BASE**
196
197 Defines the base address in secure ROM where BL1 originally lives. Must be
198 aligned on a page-size boundary.
199
200* **#define : BL1_RO_LIMIT**
201
202 Defines the maximum address in secure ROM that BL1's actual content (i.e.
203 excluding any data section allocated at runtime) can occupy.
204
205* **#define : BL1_RW_BASE**
206
207 Defines the base address in secure RAM where BL1's read-write data will live
208 at runtime. Must be aligned on a page-size boundary.
209
210* **#define : BL1_RW_LIMIT**
211
212 Defines the maximum address in secure RAM that BL1's read-write data can
213 occupy at runtime.
214
James Morrisseyba3155b2013-10-29 10:56:46 +0000215* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100216
217 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000218 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100219
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100220* **#define : BL2_LIMIT**
221
222 Defines the maximum address in secure RAM that the BL2 image can occupy.
223
James Morrisseyba3155b2013-10-29 10:56:46 +0000224* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100225
Juan Castillod1786372015-12-14 09:35:25 +0000226 Defines the base address in secure RAM where BL2 loads the BL31 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000227 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100228
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100229* **#define : BL31_LIMIT**
230
Juan Castillod1786372015-12-14 09:35:25 +0000231 Defines the maximum address in secure RAM that the BL31 image can occupy.
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100232
Juan Castillo16948ae2015-04-13 17:36:19 +0100233For every image, the platform must define individual identifiers that will be
234used by BL1 or BL2 to load the corresponding image into memory from non-volatile
235storage. For the sake of performance, integer numbers will be used as
236identifiers. The platform will use those identifiers to return the relevant
237information about the image to be loaded (file handler, load address,
238authentication information, etc.). The following image identifiers are
239mandatory:
240
241* **#define : BL2_IMAGE_ID**
242
243 BL2 image identifier, used by BL1 to load BL2.
244
245* **#define : BL31_IMAGE_ID**
246
Juan Castillod1786372015-12-14 09:35:25 +0000247 BL31 image identifier, used by BL2 to load BL31.
Juan Castillo16948ae2015-04-13 17:36:19 +0100248
249* **#define : BL33_IMAGE_ID**
250
Juan Castillod1786372015-12-14 09:35:25 +0000251 BL33 image identifier, used by BL2 to load BL33.
Juan Castillo16948ae2015-04-13 17:36:19 +0100252
253If Trusted Board Boot is enabled, the following certificate identifiers must
254also be defined:
255
Juan Castillo516beb52015-12-03 10:19:21 +0000256* **#define : TRUSTED_BOOT_FW_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100257
258 BL2 content certificate identifier, used by BL1 to load the BL2 content
259 certificate.
260
261* **#define : TRUSTED_KEY_CERT_ID**
262
263 Trusted key certificate identifier, used by BL2 to load the trusted key
264 certificate.
265
Juan Castillo516beb52015-12-03 10:19:21 +0000266* **#define : SOC_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100267
Juan Castillod1786372015-12-14 09:35:25 +0000268 BL31 key certificate identifier, used by BL2 to load the BL31 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100269 certificate.
270
Juan Castillo516beb52015-12-03 10:19:21 +0000271* **#define : SOC_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100272
Juan Castillod1786372015-12-14 09:35:25 +0000273 BL31 content certificate identifier, used by BL2 to load the BL31 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100274 certificate.
275
Juan Castillo516beb52015-12-03 10:19:21 +0000276* **#define : NON_TRUSTED_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100277
Juan Castillod1786372015-12-14 09:35:25 +0000278 BL33 key certificate identifier, used by BL2 to load the BL33 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100279 certificate.
280
Juan Castillo516beb52015-12-03 10:19:21 +0000281* **#define : NON_TRUSTED_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100282
Juan Castillod1786372015-12-14 09:35:25 +0000283 BL33 content certificate identifier, used by BL2 to load the BL33 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100284 certificate.
285
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000286* **#define : FWU_CERT_ID**
287
288 Firmware Update (FWU) certificate identifier, used by NS_BL1U to load the
289 FWU content certificate.
290
291
292If the AP Firmware Updater Configuration image, BL2U is used, the following
293must also be defined:
294
295* **#define : BL2U_BASE**
296
297 Defines the base address in secure memory where BL1 copies the BL2U binary
298 image. Must be aligned on a page-size boundary.
299
300* **#define : BL2U_LIMIT**
301
302 Defines the maximum address in secure memory that the BL2U image can occupy.
303
304* **#define : BL2U_IMAGE_ID**
305
306 BL2U image identifier, used by BL1 to fetch an image descriptor
307 corresponding to BL2U.
308
309If the SCP Firmware Update Configuration Image, SCP_BL2U is used, the following
310must also be defined:
311
312* **#define : SCP_BL2U_IMAGE_ID**
313
314 SCP_BL2U image identifier, used by BL1 to fetch an image descriptor
315 corresponding to SCP_BL2U.
316 NOTE: TF does not provide source code for this image.
317
318If the Non-Secure Firmware Updater ROM, NS_BL1U is used, the following must
319also be defined:
320
321* **#define : NS_BL1U_BASE**
322
323 Defines the base address in non-secure ROM where NS_BL1U executes.
324 Must be aligned on a page-size boundary.
325 NOTE: TF does not provide source code for this image.
326
327* **#define : NS_BL1U_IMAGE_ID**
328
329 NS_BL1U image identifier, used by BL1 to fetch an image descriptor
330 corresponding to NS_BL1U.
331
332If the Non-Secure Firmware Updater, NS_BL2U is used, the following must also
333be defined:
334
335* **#define : NS_BL2U_BASE**
336
337 Defines the base address in non-secure memory where NS_BL2U executes.
338 Must be aligned on a page-size boundary.
339 NOTE: TF does not provide source code for this image.
340
341* **#define : NS_BL2U_IMAGE_ID**
342
343 NS_BL2U image identifier, used by BL1 to fetch an image descriptor
344 corresponding to NS_BL2U.
345
346
Juan Castillof59821d2015-12-10 15:49:17 +0000347If a SCP_BL2 image is supported by the platform, the following constants must
Achin Gupta8d35f612015-01-25 22:44:23 +0000348also be defined:
349
Juan Castillof59821d2015-12-10 15:49:17 +0000350* **#define : SCP_BL2_IMAGE_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000351
Juan Castillof59821d2015-12-10 15:49:17 +0000352 SCP_BL2 image identifier, used by BL2 to load SCP_BL2 into secure memory
353 from platform storage before being transfered to the SCP.
Achin Gupta8d35f612015-01-25 22:44:23 +0000354
Juan Castillo516beb52015-12-03 10:19:21 +0000355* **#define : SCP_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000356
Juan Castillof59821d2015-12-10 15:49:17 +0000357 SCP_BL2 key certificate identifier, used by BL2 to load the SCP_BL2 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100358 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000359
Juan Castillo516beb52015-12-03 10:19:21 +0000360* **#define : SCP_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000361
Juan Castillof59821d2015-12-10 15:49:17 +0000362 SCP_BL2 content certificate identifier, used by BL2 to load the SCP_BL2
363 content certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000364
Juan Castillod1786372015-12-14 09:35:25 +0000365If a BL32 image is supported by the platform, the following constants must
Dan Handley5a06bb72014-08-04 11:41:20 +0100366also be defined:
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100367
Juan Castillo16948ae2015-04-13 17:36:19 +0100368* **#define : BL32_IMAGE_ID**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100369
Juan Castillod1786372015-12-14 09:35:25 +0000370 BL32 image identifier, used by BL2 to load BL32.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100371
Juan Castillo516beb52015-12-03 10:19:21 +0000372* **#define : TRUSTED_OS_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000373
Juan Castillod1786372015-12-14 09:35:25 +0000374 BL32 key certificate identifier, used by BL2 to load the BL32 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100375 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000376
Juan Castillo516beb52015-12-03 10:19:21 +0000377* **#define : TRUSTED_OS_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000378
Juan Castillod1786372015-12-14 09:35:25 +0000379 BL32 content certificate identifier, used by BL2 to load the BL32 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100380 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000381
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100382* **#define : BL32_BASE**
383
Juan Castillod1786372015-12-14 09:35:25 +0000384 Defines the base address in secure memory where BL2 loads the BL32 binary
Dan Handley5a06bb72014-08-04 11:41:20 +0100385 image. Must be aligned on a page-size boundary.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100386
387* **#define : BL32_LIMIT**
388
Juan Castillod1786372015-12-14 09:35:25 +0000389 Defines the maximum address that the BL32 image can occupy.
Dan Handley5a06bb72014-08-04 11:41:20 +0100390
Juan Castillod1786372015-12-14 09:35:25 +0000391If the Test Secure-EL1 Payload (TSP) instantiation of BL32 is supported by the
Dan Handley5a06bb72014-08-04 11:41:20 +0100392platform, the following constants must also be defined:
393
394* **#define : TSP_SEC_MEM_BASE**
395
396 Defines the base address of the secure memory used by the TSP image on the
397 platform. This must be at the same address or below `BL32_BASE`.
398
399* **#define : TSP_SEC_MEM_SIZE**
400
Juan Castillod1786372015-12-14 09:35:25 +0000401 Defines the size of the secure memory used by the BL32 image on the
Dan Handley5a06bb72014-08-04 11:41:20 +0100402 platform. `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE` must fully accomodate
Juan Castillod1786372015-12-14 09:35:25 +0000403 the memory required by the BL32 image, defined by `BL32_BASE` and
Dan Handley5a06bb72014-08-04 11:41:20 +0100404 `BL32_LIMIT`.
405
406* **#define : TSP_IRQ_SEC_PHY_TIMER**
407
408 Defines the ID of the secure physical generic timer interrupt used by the
409 TSP's interrupt handling code.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100410
Dan Handley4a75b842015-03-19 19:24:43 +0000411If the platform port uses the translation table library code, the following
412constant must also be defined:
413
414* **#define : MAX_XLAT_TABLES**
415
416 Defines the maximum number of translation tables that are allocated by the
417 translation table library code. To minimize the amount of runtime memory
418 used, choose the smallest value needed to map the required virtual addresses
419 for each BL stage.
420
Juan Castillo359b60d2016-01-07 11:29:15 +0000421* **#define : MAX_MMAP_REGIONS**
422
423 Defines the maximum number of regions that are allocated by the translation
424 table library code. A region consists of physical base address, virtual base
425 address, size and attributes (Device/Memory, RO/RW, Secure/Non-Secure), as
426 defined in the `mmap_region_t` structure. The platform defines the regions
427 that should be mapped. Then, the translation table library will create the
428 corresponding tables and descriptors at runtime. To minimize the amount of
429 runtime memory used, choose the smallest value needed to register the
430 required regions for each BL stage.
431
432* **#define : ADDR_SPACE_SIZE**
433
434 Defines the total size of the address space in bytes. For example, for a 32
435 bit address space, this value should be `(1ull << 32)`.
436
Dan Handley6d16ce02014-08-04 18:31:43 +0100437If the platform port uses the IO storage framework, the following constants
438must also be defined:
439
440* **#define : MAX_IO_DEVICES**
441
442 Defines the maximum number of registered IO devices. Attempting to register
443 more devices than this value using `io_register_device()` will fail with
Juan Castillo7e26fe12015-10-01 17:55:11 +0100444 -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100445
446* **#define : MAX_IO_HANDLES**
447
448 Defines the maximum number of open IO handles. Attempting to open more IO
Juan Castillo7e26fe12015-10-01 17:55:11 +0100449 entities than this value using `io_open()` will fail with -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100450
Soby Mathewab8707e2015-01-08 18:02:44 +0000451If the platform needs to allocate data within the per-cpu data framework in
Juan Castillod1786372015-12-14 09:35:25 +0000452BL31, it should define the following macro. Currently this is only required if
Soby Mathewab8707e2015-01-08 18:02:44 +0000453the platform decides not to use the coherent memory section by undefining the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000454`USE_COHERENT_MEM` build flag. In this case, the framework allocates the
455required memory within the the per-cpu data to minimize wastage.
Soby Mathewab8707e2015-01-08 18:02:44 +0000456
457* **#define : PLAT_PCPU_DATA_SIZE**
458
459 Defines the memory (in bytes) to be reserved within the per-cpu data
460 structure for use by the platform layer.
461
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100462The following constants are optional. They should be defined when the platform
Dan Handley4a75b842015-03-19 19:24:43 +0000463memory layout implies some image overlaying like in ARM standard platforms.
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100464
465* **#define : BL31_PROGBITS_LIMIT**
466
Juan Castillod1786372015-12-14 09:35:25 +0000467 Defines the maximum address in secure RAM that the BL31's progbits sections
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100468 can occupy.
469
Dan Handley5a06bb72014-08-04 11:41:20 +0100470* **#define : TSP_PROGBITS_LIMIT**
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100471
472 Defines the maximum address that the TSP's progbits sections can occupy.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100473
Haojian Zhuang7dc4b222016-02-03 22:35:04 +0800474If the platform port uses the PL061 GPIO driver, the following constant may
475optionally be defined:
476
477* **PLAT_PL061_MAX_GPIOS**
478 Maximum number of GPIOs required by the platform. This allows control how
479 much memory is allocated for PL061 GPIO controllers. The default value is
480 32.
481 [For example, define the build flag in platform.mk]:
482 PLAT_PL061_MAX_GPIOS := 160
483 $(eval $(call add_define,PLAT_PL061_MAX_GPIOS))
484
485
Dan Handleyb68954c2014-05-29 12:30:24 +0100486### File : plat_macros.S [mandatory]
Soby Mathewa43d4312014-04-07 15:28:55 +0100487
Dan Handleyb68954c2014-05-29 12:30:24 +0100488Each platform must ensure a file of this name is in the system include path with
Dan Handley4a75b842015-03-19 19:24:43 +0000489the following macro defined. In the ARM development platforms, this file is
490found in `plat/arm/board/<plat_name>/include/plat_macros.S`.
Soby Mathewa43d4312014-04-07 15:28:55 +0100491
492* **Macro : plat_print_gic_regs**
493
494 This macro allows the crash reporting routine to print GIC registers
Juan Castillod1786372015-12-14 09:35:25 +0000495 in case of an unhandled exception in BL31. This aids in debugging and
Soby Mathewa43d4312014-04-07 15:28:55 +0100496 this macro can be defined to be empty in case GIC register reporting is
497 not desired.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100498
Soby Mathew8c106902014-07-16 09:23:52 +0100499* **Macro : plat_print_interconnect_regs**
500
Dan Handley4a75b842015-03-19 19:24:43 +0000501 This macro allows the crash reporting routine to print interconnect
Juan Castillod1786372015-12-14 09:35:25 +0000502 registers in case of an unhandled exception in BL31. This aids in debugging
Dan Handley4a75b842015-03-19 19:24:43 +0000503 and this macro can be defined to be empty in case interconnect register
504 reporting is not desired. In ARM standard platforms, the CCI snoop
505 control registers are reported.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100506
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000507
Vikram Kanigirie452cd82014-05-23 15:56:12 +01005082.2 Handling Reset
509------------------
510
511BL1 by default implements the reset vector where execution starts from a cold
Juan Castillod1786372015-12-14 09:35:25 +0000512or warm boot. BL31 can be optionally set as a reset vector using the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000513`RESET_TO_BL31` make variable.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100514
515For each CPU, the reset vector code is responsible for the following tasks:
516
5171. Distinguishing between a cold boot and a warm boot.
518
5192. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
520 the CPU is placed in a platform-specific state until the primary CPU
521 performs the necessary steps to remove it from this state.
522
5233. In the case of a warm boot, ensuring that the CPU jumps to a platform-
Juan Castillod1786372015-12-14 09:35:25 +0000524 specific address in the BL31 image in the same processor mode as it was
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100525 when released from reset.
526
527The following functions need to be implemented by the platform port to enable
528reset vector code to perform the above tasks.
529
530
Soby Mathew58523c02015-06-08 12:32:50 +0100531### Function : plat_get_my_entrypoint() [mandatory when PROGRAMMABLE_RESET_ADDRESS == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100532
Soby Mathew58523c02015-06-08 12:32:50 +0100533 Argument : void
534 Return : unsigned long
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100535
Soby Mathew58523c02015-06-08 12:32:50 +0100536This function is called with the called with the MMU and caches disabled
537(`SCTLR_EL3.M` = 0 and `SCTLR_EL3.C` = 0). The function is responsible for
538distinguishing between a warm and cold reset for the current CPU using
539platform-specific means. If it's a warm reset, then it returns the warm
540reset entrypoint point provided to `plat_setup_psci_ops()` during
Juan Castillod1786372015-12-14 09:35:25 +0000541BL31 initialization. If it's a cold reset then this function must return zero.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100542
543This function does not follow the Procedure Call Standard used by the
544Application Binary Interface for the ARM 64-bit architecture. The caller should
545not assume that callee saved registers are preserved across a call to this
546function.
547
548This function fulfills requirement 1 and 3 listed above.
549
Soby Mathew58523c02015-06-08 12:32:50 +0100550Note that for platforms that support programming the reset address, it is
551expected that a CPU will start executing code directly at the right address,
552both on a cold and warm reset. In this case, there is no need to identify the
553type of reset nor to query the warm reset entrypoint. Therefore, implementing
554this function is not required on such platforms.
555
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100556
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000557### Function : plat_secondary_cold_boot_setup() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100558
559 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100560
561This function is called with the MMU and data caches disabled. It is responsible
562for placing the executing secondary CPU in a platform-specific state until the
563primary CPU performs the necessary actions to bring it out of that state and
Sandrine Bailleux52010cc2015-05-19 11:54:45 +0100564allow entry into the OS. This function must not return.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100565
Sandrine Bailleuxcdf14082015-10-02 14:35:25 +0100566In the ARM FVP port, when using the normal boot flow, each secondary CPU powers
567itself off. The primary CPU is responsible for powering up the secondary CPUs
568when normal world software requires them. When booting an EL3 payload instead,
569they stay powered on and are put in a holding pen until their mailbox gets
570populated.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100571
572This function fulfills requirement 2 above.
573
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000574Note that for platforms that can't release secondary CPUs out of reset, only the
575primary CPU will execute the cold boot code. Therefore, implementing this
576function is not required on such platforms.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100577
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000578
579### Function : plat_is_my_cpu_primary() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Juan Castillo53fdceb2014-07-16 15:53:43 +0100580
Soby Mathew58523c02015-06-08 12:32:50 +0100581 Argument : void
Juan Castillo53fdceb2014-07-16 15:53:43 +0100582 Return : unsigned int
583
Soby Mathew58523c02015-06-08 12:32:50 +0100584This function identifies whether the current CPU is the primary CPU or a
585secondary CPU. A return value of zero indicates that the CPU is not the
586primary CPU, while a non-zero return value indicates that the CPU is the
587primary CPU.
Juan Castillo53fdceb2014-07-16 15:53:43 +0100588
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000589Note that for platforms that can't release secondary CPUs out of reset, only the
590primary CPU will execute the cold boot code. Therefore, there is no need to
591distinguish between primary and secondary CPUs and implementing this function is
592not required.
593
Juan Castillo53fdceb2014-07-16 15:53:43 +0100594
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100595### Function : platform_mem_init() [mandatory]
596
597 Argument : void
598 Return : void
599
600This function is called before any access to data is made by the firmware, in
601order to carry out any essential memory initialization.
602
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100603
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100604### Function: plat_get_rotpk_info()
605
606 Argument : void *, void **, unsigned int *, unsigned int *
607 Return : int
608
609This function is mandatory when Trusted Board Boot is enabled. It returns a
610pointer to the ROTPK stored in the platform (or a hash of it) and its length.
611The ROTPK must be encoded in DER format according to the following ASN.1
612structure:
613
614 AlgorithmIdentifier ::= SEQUENCE {
615 algorithm OBJECT IDENTIFIER,
616 parameters ANY DEFINED BY algorithm OPTIONAL
617 }
618
619 SubjectPublicKeyInfo ::= SEQUENCE {
620 algorithm AlgorithmIdentifier,
621 subjectPublicKey BIT STRING
622 }
623
624In case the function returns a hash of the key:
625
626 DigestInfo ::= SEQUENCE {
627 digestAlgorithm AlgorithmIdentifier,
628 digest OCTET STRING
629 }
630
631The function returns 0 on success. Any other value means the ROTPK could not be
632retrieved from the platform. The function also reports extra information related
633to the ROTPK in the flags parameter.
634
635
Juan Castillo48279d52016-01-22 11:05:57 +0000636### Function: plat_get_nv_ctr()
637
638 Argument : void *, unsigned int *
639 Return : int
640
641This function is mandatory when Trusted Board Boot is enabled. It returns the
642non-volatile counter value stored in the platform in the second argument. The
643cookie in the first argument may be used to select the counter in case the
644platform provides more than one (for example, on platforms that use the default
645TBBR CoT, the cookie will correspond to the OID values defined in
646TRUSTED_FW_NVCOUNTER_OID or NON_TRUSTED_FW_NVCOUNTER_OID).
647
648The function returns 0 on success. Any other value means the counter value could
649not be retrieved from the platform.
650
651
652### Function: plat_set_nv_ctr()
653
654 Argument : void *, unsigned int
655 Return : int
656
657This function is mandatory when Trusted Board Boot is enabled. It sets a new
658counter value in the platform. The cookie in the first argument may be used to
659select the counter (as explained in plat_get_nv_ctr()).
660
661The function returns 0 on success. Any other value means the counter value could
662not be updated.
663
664
Soby Mathew58523c02015-06-08 12:32:50 +01006652.3 Common mandatory modifications
666---------------------------------
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100667
Soby Mathew58523c02015-06-08 12:32:50 +0100668The following functions are mandatory functions which need to be implemented
669by the platform port.
670
671### Function : plat_my_core_pos()
672
673 Argument : void
674 Return : unsigned int
675
676This funtion returns the index of the calling CPU which is used as a
677CPU-specific linear index into blocks of memory (for example while allocating
678per-CPU stacks). This function will be invoked very early in the
679initialization sequence which mandates that this function should be
680implemented in assembly and should not rely on the avalability of a C
Antonio Nino Diaze5846732016-02-08 10:39:42 +0000681runtime environment. This function can clobber x0 - x8 and must preserve
682x9 - x29.
Soby Mathew58523c02015-06-08 12:32:50 +0100683
684This function plays a crucial role in the power domain topology framework in
685PSCI and details of this can be found in [Power Domain Topology Design].
686
687### Function : plat_core_pos_by_mpidr()
688
689 Argument : u_register_t
690 Return : int
691
692This function validates the `MPIDR` of a CPU and converts it to an index,
693which can be used as a CPU-specific linear index into blocks of memory. In
694case the `MPIDR` is invalid, this function returns -1. This function will only
Juan Castillod1786372015-12-14 09:35:25 +0000695be invoked by BL31 after the power domain topology is initialized and can
Soby Mathew58523c02015-06-08 12:32:50 +0100696utilize the C runtime environment. For further details about how ARM Trusted
697Firmware represents the power domain topology and how this relates to the
698linear CPU index, please refer [Power Domain Topology Design].
699
700
701
7022.4 Common optional modifications
Achin Gupta4f6ad662013-10-25 09:08:21 +0100703---------------------------------
704
705The following are helper functions implemented by the firmware that perform
706common platform-specific tasks. A platform may choose to override these
707definitions.
708
Soby Mathew58523c02015-06-08 12:32:50 +0100709### Function : plat_set_my_stack()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100710
Soby Mathew58523c02015-06-08 12:32:50 +0100711 Argument : void
Achin Gupta4f6ad662013-10-25 09:08:21 +0100712 Return : void
713
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000714This function sets the current stack pointer to the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100715has been allocated for the current CPU. For BL images that only require a
716stack for the primary CPU, the UP version of the function is used. The size
717of the stack allocated to each CPU is specified by the platform defined
718constant `PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100719
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000720Common implementations of this function for the UP and MP BL images are
721provided in [plat/common/aarch64/platform_up_stack.S] and
722[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100723
724
Soby Mathew58523c02015-06-08 12:32:50 +0100725### Function : plat_get_my_stack()
Achin Guptac8afc782013-11-25 18:45:02 +0000726
Soby Mathew58523c02015-06-08 12:32:50 +0100727 Argument : void
Achin Guptac8afc782013-11-25 18:45:02 +0000728 Return : unsigned long
729
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000730This function returns the base address of the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100731has been allocated for the current CPU. For BL images that only require a
732stack for the primary CPU, the UP version of the function is used. The size
733of the stack allocated to each CPU is specified by the platform defined
734constant `PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000735
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000736Common implementations of this function for the UP and MP BL images are
737provided in [plat/common/aarch64/platform_up_stack.S] and
738[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000739
740
Achin Gupta4f6ad662013-10-25 09:08:21 +0100741### Function : plat_report_exception()
742
743 Argument : unsigned int
744 Return : void
745
746A platform may need to report various information about its status when an
747exception is taken, for example the current exception level, the CPU security
748state (secure/non-secure), the exception type, and so on. This function is
749called in the following circumstances:
750
751* In BL1, whenever an exception is taken.
752* In BL2, whenever an exception is taken.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100753
754The default implementation doesn't do anything, to avoid making assumptions
755about the way the platform displays its status information.
756
757This function receives the exception type as its argument. Possible values for
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000758exceptions types are listed in the [include/common/bl_common.h] header file.
759Note that these constants are not related to any architectural exception code;
760they are just an ARM Trusted Firmware convention.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100761
762
Soby Mathew24fb8382014-08-14 12:22:32 +0100763### Function : plat_reset_handler()
764
765 Argument : void
766 Return : void
767
768A platform may need to do additional initialization after reset. This function
769allows the platform to do the platform specific intializations. Platform
770specific errata workarounds could also be implemented here. The api should
Soby Mathew683f7882015-01-29 12:00:58 +0000771preserve the values of callee saved registers x19 to x29.
Soby Mathew24fb8382014-08-14 12:22:32 +0100772
Yatharth Kochar79a97b22014-11-20 18:09:41 +0000773The default implementation doesn't do anything. If a platform needs to override
Dan Handley4a75b842015-03-19 19:24:43 +0000774the default implementation, refer to the [Firmware Design] for general
Sandrine Bailleux452b7fa2015-05-27 17:14:22 +0100775guidelines.
Soby Mathew24fb8382014-08-14 12:22:32 +0100776
Soby Mathewadd40352014-08-14 12:49:05 +0100777### Function : plat_disable_acp()
778
779 Argument : void
780 Return : void
781
782This api allows a platform to disable the Accelerator Coherency Port (if
783present) during a cluster power down sequence. The default weak implementation
784doesn't do anything. Since this api is called during the power down sequence,
785it has restrictions for stack usage and it can use the registers x0 - x17 as
786scratch registers. It should preserve the value in x18 register as it is used
787by the caller to store the return address.
788
Juan Castillo40fc6cd2015-09-25 15:41:14 +0100789### Function : plat_error_handler()
790
791 Argument : int
792 Return : void
793
794This API is called when the generic code encounters an error situation from
795which it cannot continue. It allows the platform to perform error reporting or
796recovery actions (for example, reset the system). This function must not return.
797
798The parameter indicates the type of error using standard codes from `errno.h`.
799Possible errors reported by the generic code are:
800
801* `-EAUTH`: a certificate or image could not be authenticated (when Trusted
802 Board Boot is enabled)
803* `-ENOENT`: the requested image or certificate could not be found or an IO
804 error was detected
805* `-ENOMEM`: resources exhausted. Trusted Firmware does not use dynamic
806 memory, so this error is usually an indication of an incorrect array size
807
808The default implementation simply spins.
809
Antonio Nino Diaz1c3ea102016-02-01 13:57:25 +0000810### Function : plat_panic_handler()
811
812 Argument : void
813 Return : void
814
815This API is called when the generic code encounters an unexpected error
816situation from which it cannot recover. This function must not return,
817and must be implemented in assembly because it may be called before the C
818environment is initialized.
819
820Note: The address from where it was called is stored in x30 (Link Register).
821
822The default implementation simply spins.
823
Soby Mathew24fb8382014-08-14 12:22:32 +0100824
Achin Gupta4f6ad662013-10-25 09:08:21 +01008253. Modifications specific to a Boot Loader stage
826-------------------------------------------------
827
8283.1 Boot Loader Stage 1 (BL1)
829-----------------------------
830
831BL1 implements the reset vector where execution starts from after a cold or
832warm boot. For each CPU, BL1 is responsible for the following tasks:
833
Vikram Kanigirie452cd82014-05-23 15:56:12 +01008341. Handling the reset as described in section 2.2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100835
8362. In the case of a cold boot and the CPU being the primary CPU, ensuring that
837 only this CPU executes the remaining BL1 code, including loading and passing
838 control to the BL2 stage.
839
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00008403. Identifying and starting the Firmware Update process (if required).
841
8424. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100843 address specified by the platform defined constant `BL2_BASE`.
844
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00008455. Populating a `meminfo` structure with the following information in memory,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100846 accessible by BL2 immediately upon entry.
847
848 meminfo.total_base = Base address of secure RAM visible to BL2
849 meminfo.total_size = Size of secure RAM visible to BL2
850 meminfo.free_base = Base address of secure RAM available for
851 allocation to BL2
852 meminfo.free_size = Size of secure RAM available for allocation to BL2
853
854 BL1 places this `meminfo` structure at the beginning of the free memory
855 available for its use. Since BL1 cannot allocate memory dynamically at the
856 moment, its free memory will be available for BL2's use as-is. However, this
857 means that BL2 must read the `meminfo` structure before it starts using its
858 free memory (this is discussed in Section 3.2).
859
860 In future releases of the ARM Trusted Firmware it will be possible for
861 the platform to decide where it wants to place the `meminfo` structure for
862 BL2.
863
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100864 BL1 implements the `bl1_init_bl2_mem_layout()` function to populate the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100865 BL2 `meminfo` structure. The platform may override this implementation, for
866 example if the platform wants to restrict the amount of memory visible to
867 BL2. Details of how to do this are given below.
868
869The following functions need to be implemented by the platform port to enable
870BL1 to perform the above tasks.
871
872
Dan Handley4a75b842015-03-19 19:24:43 +0000873### Function : bl1_early_platform_setup() [mandatory]
874
875 Argument : void
876 Return : void
877
878This function executes with the MMU and data caches disabled. It is only called
879by the primary CPU.
880
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +0000881On ARM standard platforms, this function:
882
883* Enables a secure instance of SP805 to act as the Trusted Watchdog.
884
885* Initializes a UART (PL011 console), which enables access to the `printf`
886 family of functions in BL1.
887
888* Enables issuing of snoop and DVM (Distributed Virtual Memory) requests to
889 the CCI slave interface corresponding to the cluster that includes the
890 primary CPU.
Dan Handley4a75b842015-03-19 19:24:43 +0000891
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100892### Function : bl1_plat_arch_setup() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100893
894 Argument : void
895 Return : void
896
Achin Gupta4f6ad662013-10-25 09:08:21 +0100897This function performs any platform-specific and architectural setup that the
Dan Handley4a75b842015-03-19 19:24:43 +0000898platform requires. Platform-specific setup might include configuration of
899memory controllers and the interconnect.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100900
Dan Handley4a75b842015-03-19 19:24:43 +0000901In ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100902
903This function helps fulfill requirement 2 above.
904
905
906### Function : bl1_platform_setup() [mandatory]
907
908 Argument : void
909 Return : void
910
911This function executes with the MMU and data caches enabled. It is responsible
912for performing any remaining platform-specific setup that can occur after the
913MMU and data cache have been enabled.
914
Dan Handley4a75b842015-03-19 19:24:43 +0000915In ARM standard platforms, this function initializes the storage abstraction
916layer used to load the next bootloader image.
Harry Liebeld265bd72014-01-31 19:04:10 +0000917
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000918This function helps fulfill requirement 4 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100919
920
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000921### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100922
923 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000924 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100925
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000926This function should only be called on the cold boot path. It executes with the
927MMU and data caches enabled. The pointer returned by this function must point to
928a `meminfo` structure containing the extents and availability of secure RAM for
929the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100930
931 meminfo.total_base = Base address of secure RAM visible to BL1
932 meminfo.total_size = Size of secure RAM visible to BL1
933 meminfo.free_base = Base address of secure RAM available for allocation
934 to BL1
935 meminfo.free_size = Size of secure RAM available for allocation to BL1
936
937This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
938populates a similar structure to tell BL2 the extents of memory available for
939its own use.
940
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000941This function helps fulfill requirements 4 and 5 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100942
943
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100944### Function : bl1_init_bl2_mem_layout() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100945
946 Argument : meminfo *, meminfo *, unsigned int, unsigned long
947 Return : void
948
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100949BL1 needs to tell the next stage the amount of secure RAM available
950for it to use. This information is populated in a `meminfo`
Achin Gupta4f6ad662013-10-25 09:08:21 +0100951structure.
952
953Depending upon where BL2 has been loaded in secure RAM (determined by
954`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
955BL1 also ensures that its data sections resident in secure RAM are not visible
Dan Handley4a75b842015-03-19 19:24:43 +0000956to BL2. An illustration of how this is done in ARM standard platforms is given
957in the **Memory layout on ARM development platforms** section in the
958[Firmware Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100959
960
Juan Castilloe3f67122015-10-05 16:59:38 +0100961### Function : bl1_plat_prepare_exit() [optional]
962
Sandrine Bailleux862b5dc2015-11-10 15:01:57 +0000963 Argument : entry_point_info_t *
Juan Castilloe3f67122015-10-05 16:59:38 +0100964 Return : void
965
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000966This function is called prior to exiting BL1 in response to the
967`BL1_SMC_RUN_IMAGE` SMC request raised by BL2. It should be used to perform
968platform specific clean up or bookkeeping operations before transferring
969control to the next image. It receives the address of the `entry_point_info_t`
970structure passed from BL2. This function runs with MMU disabled.
971
972### Function : bl1_plat_set_ep_info() [optional]
973
974 Argument : unsigned int image_id, entry_point_info_t *ep_info
975 Return : void
976
977This function allows platforms to override `ep_info` for the given `image_id`.
978
979The default implementation just returns.
980
981### Function : bl1_plat_get_next_image_id() [optional]
982
983 Argument : void
984 Return : unsigned int
985
986This and the following function must be overridden to enable the FWU feature.
987
988BL1 calls this function after platform setup to identify the next image to be
989loaded and executed. If the platform returns `BL2_IMAGE_ID` then BL1 proceeds
990with the normal boot sequence, which loads and executes BL2. If the platform
991returns a different image id, BL1 assumes that Firmware Update is required.
992
993The default implementation always returns `BL2_IMAGE_ID`. The ARM development
994platforms override this function to detect if firmware update is required, and
995if so, return the first image in the firmware update process.
996
997### Function : bl1_plat_get_image_desc() [optional]
998
999 Argument : unsigned int image_id
1000 Return : image_desc_t *
1001
1002BL1 calls this function to get the image descriptor information `image_desc_t`
1003for the provided `image_id` from the platform.
1004
1005The default implementation always returns a common BL2 image descriptor. ARM
1006standard platforms return an image descriptor corresponding to BL2 or one of
1007the firmware update images defined in the Trusted Board Boot Requirements
1008specification.
1009
1010### Function : bl1_plat_fwu_done() [optional]
1011
1012 Argument : unsigned int image_id, uintptr_t image_src,
1013 unsigned int image_size
1014 Return : void
1015
1016BL1 calls this function when the FWU process is complete. It must not return.
1017The platform may override this function to take platform specific action, for
1018example to initiate the normal boot flow.
1019
1020The default implementation spins forever.
1021
1022### Function : bl1_plat_mem_check() [mandatory]
1023
1024 Argument : uintptr_t mem_base, unsigned int mem_size,
1025 unsigned int flags
1026 Return : void
1027
1028BL1 calls this function while handling FWU copy and authenticate SMCs. The
1029platform must ensure that the provided `mem_base` and `mem_size` are mapped into
1030BL1, and that this memory corresponds to either a secure or non-secure memory
1031region as indicated by the security state of the `flags` argument.
1032
1033The default implementation of this function asserts therefore platforms must
1034override it when using the FWU feature.
Juan Castilloe3f67122015-10-05 16:59:38 +01001035
1036
Achin Gupta4f6ad662013-10-25 09:08:21 +010010373.2 Boot Loader Stage 2 (BL2)
1038-----------------------------
1039
1040The BL2 stage is executed only by the primary CPU, which is determined in BL1
1041using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
1042`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
1043
Juan Castillof59821d2015-12-10 15:49:17 +000010441. (Optional) Loading the SCP_BL2 binary image (if present) from platform
1045 provided non-volatile storage. To load the SCP_BL2 image, BL2 makes use of
1046 the `meminfo` returned by the `bl2_plat_get_scp_bl2_meminfo()` function.
1047 The platform also defines the address in memory where SCP_BL2 is loaded
1048 through the optional constant `SCP_BL2_BASE`. BL2 uses this information
1049 to determine if there is enough memory to load the SCP_BL2 image.
1050 Subsequent handling of the SCP_BL2 image is platform-specific and is
1051 implemented in the `bl2_plat_handle_scp_bl2()` function.
1052 If `SCP_BL2_BASE` is not defined then this step is not performed.
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001053
Juan Castillod1786372015-12-14 09:35:25 +000010542. Loading the BL31 binary image into secure RAM from non-volatile storage. To
1055 load the BL31 image, BL2 makes use of the `meminfo` structure passed to it
Harry Liebeld265bd72014-01-31 19:04:10 +00001056 by BL1. This structure allows BL2 to calculate how much secure RAM is
1057 available for its use. The platform also defines the address in secure RAM
Juan Castillod1786372015-12-14 09:35:25 +00001058 where BL31 is loaded through the constant `BL31_BASE`. BL2 uses this
1059 information to determine if there is enough memory to load the BL31 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001060
Juan Castillod1786372015-12-14 09:35:25 +000010613. (Optional) Loading the BL32 binary image (if present) from platform
1062 provided non-volatile storage. To load the BL32 image, BL2 makes use of
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001063 the `meminfo` returned by the `bl2_plat_get_bl32_meminfo()` function.
Juan Castillod1786372015-12-14 09:35:25 +00001064 The platform also defines the address in memory where BL32 is loaded
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001065 through the optional constant `BL32_BASE`. BL2 uses this information
Juan Castillod1786372015-12-14 09:35:25 +00001066 to determine if there is enough memory to load the BL32 image.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001067 If `BL32_BASE` is not defined then this and the next step is not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +00001068
Juan Castillod1786372015-12-14 09:35:25 +000010694. (Optional) Arranging to pass control to the BL32 image (if present) that
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001070 has been pre-loaded at `BL32_BASE`. BL2 populates an `entry_point_info`
Dan Handley1151c822014-04-15 11:38:38 +01001071 structure in memory provided by the platform with information about how
Juan Castillod1786372015-12-14 09:35:25 +00001072 BL31 should pass control to the BL32 image.
Achin Guptaa3050ed2014-02-19 17:52:35 +00001073
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +000010745. (Optional) Loading the normal world BL33 binary image (if not loaded by
1075 other means) into non-secure DRAM from platform storage and arranging for
1076 BL31 to pass control to this image. This address is determined using the
1077 `plat_get_ns_image_entrypoint()` function described below.
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001078
10796. BL2 populates an `entry_point_info` structure in memory provided by the
Juan Castillod1786372015-12-14 09:35:25 +00001080 platform with information about how BL31 should pass control to the
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001081 other BL images.
1082
Achin Gupta4f6ad662013-10-25 09:08:21 +01001083The following functions must be implemented by the platform port to enable BL2
1084to perform the above tasks.
1085
1086
1087### Function : bl2_early_platform_setup() [mandatory]
1088
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001089 Argument : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001090 Return : void
1091
1092This function executes with the MMU and data caches disabled. It is only called
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001093by the primary CPU. The arguments to this function is the address of the
1094`meminfo` structure populated by BL1.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001095
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001096The platform may copy the contents of the `meminfo` structure into a private
Achin Gupta4f6ad662013-10-25 09:08:21 +01001097variable as the original memory may be subsequently overwritten by BL2. The
1098copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +00001099`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001100
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001101On ARM standard platforms, this function also:
1102
1103* Initializes a UART (PL011 console), which enables access to the `printf`
1104 family of functions in BL2.
1105
1106* Initializes the storage abstraction layer used to load further bootloader
1107 images. It is necessary to do this early on platforms with a SCP_BL2 image,
1108 since the later `bl2_platform_setup` must be done after SCP_BL2 is loaded.
Dan Handley4a75b842015-03-19 19:24:43 +00001109
Achin Gupta4f6ad662013-10-25 09:08:21 +01001110
1111### Function : bl2_plat_arch_setup() [mandatory]
1112
1113 Argument : void
1114 Return : void
1115
1116This function executes with the MMU and data caches disabled. It is only called
1117by the primary CPU.
1118
1119The purpose of this function is to perform any architectural initialization
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001120that varies across platforms.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001121
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001122On ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001123
1124### Function : bl2_platform_setup() [mandatory]
1125
1126 Argument : void
1127 Return : void
1128
1129This function may execute with the MMU and data caches enabled if the platform
1130port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
1131called by the primary CPU.
1132
Achin Guptae4d084e2014-02-19 17:18:23 +00001133The purpose of this function is to perform any platform initialization
Dan Handley4a75b842015-03-19 19:24:43 +00001134specific to BL2.
Harry Liebelce19cf12014-04-01 19:28:07 +01001135
Dan Handley4a75b842015-03-19 19:24:43 +00001136In ARM standard platforms, this function performs security setup, including
1137configuration of the TrustZone controller to allow non-secure masters access
1138to most of DRAM. Part of DRAM is reserved for secure world use.
Harry Liebeld265bd72014-01-31 19:04:10 +00001139
Achin Gupta4f6ad662013-10-25 09:08:21 +01001140
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001141### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001142
1143 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001144 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001145
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001146This function should only be called on the cold boot path. It may execute with
1147the MMU and data caches enabled if the platform port does the necessary
1148initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001149
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001150The purpose of this function is to return a pointer to a `meminfo` structure
1151populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +01001152`bl2_early_platform_setup()` above.
1153
1154
Juan Castillof59821d2015-12-10 15:49:17 +00001155### Function : bl2_plat_get_scp_bl2_meminfo() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001156
1157 Argument : meminfo *
1158 Return : void
1159
1160This function is used to get the memory limits where BL2 can load the
Juan Castillof59821d2015-12-10 15:49:17 +00001161SCP_BL2 image. The meminfo provided by this is used by load_image() to
1162validate whether the SCP_BL2 image can be loaded within the given
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001163memory from the given base.
1164
1165
Juan Castillof59821d2015-12-10 15:49:17 +00001166### Function : bl2_plat_handle_scp_bl2() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001167
1168 Argument : image_info *
1169 Return : int
1170
Juan Castillof59821d2015-12-10 15:49:17 +00001171This function is called after loading SCP_BL2 image and it is used to perform
1172any platform-specific actions required to handle the SCP firmware. Typically it
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001173transfers the image into SCP memory using a platform-specific protocol and waits
1174until SCP executes it and signals to the Application Processor (AP) for BL2
1175execution to continue.
1176
1177This function returns 0 on success, a negative error code otherwise.
1178
1179
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001180### Function : bl2_plat_get_bl31_params() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +00001181
1182 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001183 Return : bl31_params *
Harry Liebeld265bd72014-01-31 19:04:10 +00001184
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001185BL2 platform code needs to return a pointer to a `bl31_params` structure it
Juan Castillod1786372015-12-14 09:35:25 +00001186will use for passing information to BL31. The `bl31_params` structure carries
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001187the following information.
1188 - Header describing the version information for interpreting the bl31_param
1189 structure
Juan Castillod1786372015-12-14 09:35:25 +00001190 - Information about executing the BL33 image in the `bl33_ep_info` field
1191 - Information about executing the BL32 image in the `bl32_ep_info` field
1192 - Information about the type and extents of BL31 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001193 `bl31_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001194 - Information about the type and extents of BL32 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001195 `bl32_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001196 - Information about the type and extents of BL33 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001197 `bl33_image_info` field
1198
1199The memory pointed by this structure and its sub-structures should be
Juan Castillod1786372015-12-14 09:35:25 +00001200accessible from BL31 initialisation code. BL31 might choose to copy the
1201necessary content, or maintain the structures until BL33 is initialised.
Harry Liebeld265bd72014-01-31 19:04:10 +00001202
1203
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001204### Funtion : bl2_plat_get_bl31_ep_info() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001205
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001206 Argument : void
1207 Return : entry_point_info *
1208
1209BL2 platform code returns a pointer which is used to populate the entry point
Juan Castillod1786372015-12-14 09:35:25 +00001210information for BL31 entry point. The location pointed by it should be
1211accessible from BL1 while processing the synchronous exception to run to BL31.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001212
Dan Handley4a75b842015-03-19 19:24:43 +00001213In ARM standard platforms this is allocated inside a bl2_to_bl31_params_mem
1214structure in BL2 memory.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001215
1216
1217### Function : bl2_plat_set_bl31_ep_info() [mandatory]
1218
1219 Argument : image_info *, entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001220 Return : void
1221
Juan Castillod1786372015-12-14 09:35:25 +00001222In the normal boot flow, this function is called after loading BL31 image and
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001223it can be used to overwrite the entry point set by loader and also set the
Juan Castillod1786372015-12-14 09:35:25 +00001224security state and SPSR which represents the entry point system state for BL31.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001225
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001226When booting an EL3 payload instead, this function is called after populating
1227its entry point address and can be used for the same purpose for the payload
1228image. It receives a null pointer as its first argument in this case.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001229
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001230### Function : bl2_plat_set_bl32_ep_info() [mandatory]
1231
1232 Argument : image_info *, entry_point_info *
1233 Return : void
1234
Juan Castillod1786372015-12-14 09:35:25 +00001235This function is called after loading BL32 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001236overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001237and SPSR which represents the entry point system state for BL32.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001238
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001239
1240### Function : bl2_plat_set_bl33_ep_info() [mandatory]
1241
1242 Argument : image_info *, entry_point_info *
1243 Return : void
1244
Juan Castillod1786372015-12-14 09:35:25 +00001245This function is called after loading BL33 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001246overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001247and SPSR which represents the entry point system state for BL33.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001248
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00001249In the preloaded BL33 alternative boot flow, this function is called after
1250populating its entry point address. It is passed a null pointer as its first
1251argument in this case.
1252
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001253
1254### Function : bl2_plat_get_bl32_meminfo() [mandatory]
1255
1256 Argument : meminfo *
1257 Return : void
1258
1259This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001260BL32 image. The meminfo provided by this is used by load_image() to
1261validate whether the BL32 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001262memory from the given base.
1263
1264### Function : bl2_plat_get_bl33_meminfo() [mandatory]
1265
1266 Argument : meminfo *
1267 Return : void
1268
1269This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001270BL33 image. The meminfo provided by this is used by load_image() to
1271validate whether the BL33 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001272memory from the given base.
1273
Antonio Nino Diaz68450a62016-04-06 17:31:57 +01001274This function isn't needed if either `PRELOADED_BL33_BASE` or `EL3_PAYLOAD_BASE`
1275build options are used.
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00001276
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001277### Function : bl2_plat_flush_bl31_params() [mandatory]
1278
1279 Argument : void
1280 Return : void
1281
1282Once BL2 has populated all the structures that needs to be read by BL1
Juan Castillod1786372015-12-14 09:35:25 +00001283and BL31 including the bl31_params structures and its sub-structures,
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001284the bl31_ep_info structure and any platform specific data. It flushes
1285all these data to the main memory so that it is available when we jump to
1286later Bootloader stages with MMU off
Achin Gupta4f6ad662013-10-25 09:08:21 +01001287
1288### Function : plat_get_ns_image_entrypoint() [mandatory]
1289
1290 Argument : void
Soby Mathewa0ad6012016-03-23 10:11:10 +00001291 Return : uintptr_t
Achin Gupta4f6ad662013-10-25 09:08:21 +01001292
1293As previously described, BL2 is responsible for arranging for control to be
Juan Castillod1786372015-12-14 09:35:25 +00001294passed to a normal world BL image through BL31. This function returns the
1295entrypoint of that image, which BL31 uses to jump to it.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001296
Juan Castillod1786372015-12-14 09:35:25 +00001297BL2 is responsible for loading the normal world BL33 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001298
Antonio Nino Diaz68450a62016-04-06 17:31:57 +01001299This function isn't needed if either `PRELOADED_BL33_BASE` or `EL3_PAYLOAD_BASE`
1300build options are used.
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00001301
Achin Gupta4f6ad662013-10-25 09:08:21 +01001302
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000013033.3 FWU Boot Loader Stage 2 (BL2U)
1304----------------------------------
1305
1306The AP Firmware Updater Configuration, BL2U, is an optional part of the FWU
1307process and is executed only by the primary CPU. BL1 passes control to BL2U at
1308`BL2U_BASE`. BL2U executes in Secure-EL1 and is responsible for:
1309
13101. (Optional) Transfering the optional SCP_BL2U binary image from AP secure
1311 memory to SCP RAM. BL2U uses the SCP_BL2U `image_info` passed by BL1.
1312 `SCP_BL2U_BASE` defines the address in AP secure memory where SCP_BL2U
1313 should be copied from. Subsequent handling of the SCP_BL2U image is
1314 implemented by the platform specific `bl2u_plat_handle_scp_bl2u()` function.
1315 If `SCP_BL2U_BASE` is not defined then this step is not performed.
1316
13172. Any platform specific setup required to perform the FWU process. For
1318 example, ARM standard platforms initialize the TZC controller so that the
1319 normal world can access DDR memory.
1320
1321The following functions must be implemented by the platform port to enable
1322BL2U to perform the tasks mentioned above.
1323
1324### Function : bl2u_early_platform_setup() [mandatory]
1325
1326 Argument : meminfo *mem_info, void *plat_info
1327 Return : void
1328
1329This function executes with the MMU and data caches disabled. It is only
1330called by the primary CPU. The arguments to this function is the address
1331of the `meminfo` structure and platform specific info provided by BL1.
1332
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001333The platform may copy the contents of the `mem_info` and `plat_info` into
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00001334private storage as the original memory may be subsequently overwritten by BL2U.
1335
1336On ARM CSS platforms `plat_info` is interpreted as an `image_info_t` structure,
1337to extract SCP_BL2U image information, which is then copied into a private
1338variable.
1339
1340### Function : bl2u_plat_arch_setup() [mandatory]
1341
1342 Argument : void
1343 Return : void
1344
1345This function executes with the MMU and data caches disabled. It is only
1346called by the primary CPU.
1347
1348The purpose of this function is to perform any architectural initialization
1349that varies across platforms, for example enabling the MMU (since the memory
1350map differs across platforms).
1351
1352### Function : bl2u_platform_setup() [mandatory]
1353
1354 Argument : void
1355 Return : void
1356
1357This function may execute with the MMU and data caches enabled if the platform
1358port does the necessary initialization in `bl2u_plat_arch_setup()`. It is only
1359called by the primary CPU.
1360
1361The purpose of this function is to perform any platform initialization
1362specific to BL2U.
1363
1364In ARM standard platforms, this function performs security setup, including
1365configuration of the TrustZone controller to allow non-secure masters access
1366to most of DRAM. Part of DRAM is reserved for secure world use.
1367
1368### Function : bl2u_plat_handle_scp_bl2u() [optional]
1369
1370 Argument : void
1371 Return : int
1372
1373This function is used to perform any platform-specific actions required to
1374handle the SCP firmware. Typically it transfers the image into SCP memory using
1375a platform-specific protocol and waits until SCP executes it and signals to the
1376Application Processor (AP) for BL2U execution to continue.
1377
1378This function returns 0 on success, a negative error code otherwise.
1379This function is included if SCP_BL2U_BASE is defined.
1380
1381
13823.4 Boot Loader Stage 3-1 (BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001383---------------------------------
1384
Juan Castillod1786372015-12-14 09:35:25 +00001385During cold boot, the BL31 stage is executed only by the primary CPU. This is
Achin Gupta4f6ad662013-10-25 09:08:21 +01001386determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
Juan Castillod1786372015-12-14 09:35:25 +00001387control to BL31 at `BL31_BASE`. During warm boot, BL31 is executed by all
1388CPUs. BL31 executes at EL3 and is responsible for:
Achin Gupta4f6ad662013-10-25 09:08:21 +01001389
13901. Re-initializing all architectural and platform state. Although BL1 performs
Juan Castillod1786372015-12-14 09:35:25 +00001391 some of this initialization, BL31 remains resident in EL3 and must ensure
Achin Gupta4f6ad662013-10-25 09:08:21 +01001392 that EL3 architectural and platform state is completely initialized. It
1393 should make no assumptions about the system state when it receives control.
1394
13952. Passing control to a normal world BL image, pre-loaded at a platform-
Juan Castillod1786372015-12-14 09:35:25 +00001396 specific address by BL2. BL31 uses the `entry_point_info` structure that BL2
Achin Gupta4f6ad662013-10-25 09:08:21 +01001397 populated in memory to do this.
1398
Juan Castillod1786372015-12-14 09:35:25 +000013993. Providing runtime firmware services. Currently, BL31 only implements a
Achin Gupta4f6ad662013-10-25 09:08:21 +01001400 subset of the Power State Coordination Interface (PSCI) API as a runtime
1401 service. See Section 3.3 below for details of porting the PSCI
1402 implementation.
1403
Juan Castillod1786372015-12-14 09:35:25 +000014044. Optionally passing control to the BL32 image, pre-loaded at a platform-
1405 specific address by BL2. BL31 exports a set of apis that allow runtime
Achin Gupta35ca3512014-02-19 17:58:33 +00001406 services to specify the security state in which the next image should be
Juan Castillod1786372015-12-14 09:35:25 +00001407 executed and run the corresponding image. BL31 uses the `entry_point_info`
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001408 structure populated by BL2 to do this.
1409
Juan Castillod1786372015-12-14 09:35:25 +00001410If BL31 is a reset vector, It also needs to handle the reset as specified in
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001411section 2.2 before the tasks described above.
Achin Gupta35ca3512014-02-19 17:58:33 +00001412
Juan Castillod1786372015-12-14 09:35:25 +00001413The following functions must be implemented by the platform port to enable BL31
Achin Gupta4f6ad662013-10-25 09:08:21 +01001414to perform the above tasks.
1415
1416
1417### Function : bl31_early_platform_setup() [mandatory]
1418
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001419 Argument : bl31_params *, void *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001420 Return : void
1421
1422This function executes with the MMU and data caches disabled. It is only called
1423by the primary CPU. The arguments to this function are:
1424
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001425* The address of the `bl31_params` structure populated by BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001426* An opaque pointer that the platform may use as needed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001427
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001428The platform can copy the contents of the `bl31_params` structure and its
1429sub-structures into private variables if the original memory may be
Juan Castillod1786372015-12-14 09:35:25 +00001430subsequently overwritten by BL31 and similarly the `void *` pointing
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001431to the platform data also needs to be saved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001432
Dan Handley4a75b842015-03-19 19:24:43 +00001433In ARM standard platforms, BL2 passes a pointer to a `bl31_params` structure
Juan Castillod1786372015-12-14 09:35:25 +00001434in BL2 memory. BL31 copies the information in this pointer to internal data
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001435structures. It also performs the following:
1436
1437* Initialize a UART (PL011 console), which enables access to the `printf`
1438 family of functions in BL31.
1439
1440* Enable issuing of snoop and DVM (Distributed Virtual Memory) requests to the
1441 CCI slave interface corresponding to the cluster that includes the primary
1442 CPU.
Dan Handley4a75b842015-03-19 19:24:43 +00001443
Achin Gupta4f6ad662013-10-25 09:08:21 +01001444
1445### Function : bl31_plat_arch_setup() [mandatory]
1446
1447 Argument : void
1448 Return : void
1449
1450This function executes with the MMU and data caches disabled. It is only called
1451by the primary CPU.
1452
1453The purpose of this function is to perform any architectural initialization
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001454that varies across platforms.
1455
1456On ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001457
1458
1459### Function : bl31_platform_setup() [mandatory]
1460
1461 Argument : void
1462 Return : void
1463
1464This function may execute with the MMU and data caches enabled if the platform
1465port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
1466called by the primary CPU.
1467
1468The purpose of this function is to complete platform initialization so that both
Juan Castillod1786372015-12-14 09:35:25 +00001469BL31 runtime services and normal world software can function correctly.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001470
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00001471On ARM standard platforms, this function does the following:
1472
1473* Initialize the generic interrupt controller.
1474
1475 Depending on the GIC driver selected by the platform, the appropriate GICv2
1476 or GICv3 initialization will be done, which mainly consists of:
1477
1478 - Enable secure interrupts in the GIC CPU interface.
1479 - Disable the legacy interrupt bypass mechanism.
1480 - Configure the priority mask register to allow interrupts of all priorities
1481 to be signaled to the CPU interface.
1482 - Mark SGIs 8-15 and the other secure interrupts on the platform as secure.
1483 - Target all secure SPIs to CPU0.
1484 - Enable these secure interrupts in the GIC distributor.
1485 - Configure all other interrupts as non-secure.
1486 - Enable signaling of secure interrupts in the GIC distributor.
1487
1488* Enable system-level implementation of the generic timer counter through the
1489 memory mapped interface.
1490
1491* Grant access to the system counter timer module
1492
1493* Initialize the power controller device.
1494
1495 In particular, initialise the locks that prevent concurrent accesses to the
1496 power controller device.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001497
1498
Soby Mathew78e61612015-12-09 11:28:43 +00001499### Function : bl31_plat_runtime_setup() [optional]
1500
1501 Argument : void
1502 Return : void
1503
1504The purpose of this function is allow the platform to perform any BL31 runtime
1505setup just prior to BL31 exit during cold boot. The default weak
1506implementation of this function will invoke `console_uninit()` which will
1507suppress any BL31 runtime logs.
1508
Soby Mathew080225d2015-12-09 11:38:43 +00001509In ARM Standard platforms, this function will initialize the BL31 runtime
1510console which will cause all further BL31 logs to be output to the
1511runtime console.
1512
Soby Mathew78e61612015-12-09 11:28:43 +00001513
Achin Gupta4f6ad662013-10-25 09:08:21 +01001514### Function : bl31_get_next_image_info() [mandatory]
1515
Achin Gupta35ca3512014-02-19 17:58:33 +00001516 Argument : unsigned int
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001517 Return : entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001518
1519This function may execute with the MMU and data caches enabled if the platform
1520port does the necessary initializations in `bl31_plat_arch_setup()`.
1521
1522This function is called by `bl31_main()` to retrieve information provided by
Juan Castillod1786372015-12-14 09:35:25 +00001523BL2 for the next image in the security state specified by the argument. BL31
Achin Gupta35ca3512014-02-19 17:58:33 +00001524uses this information to pass control to that image in the specified security
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001525state. This function must return a pointer to the `entry_point_info` structure
Achin Gupta35ca3512014-02-19 17:58:33 +00001526(that was copied during `bl31_early_platform_setup()`) if the image exists. It
1527should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001528
Dan Handley4a75b842015-03-19 19:24:43 +00001529### Function : plat_get_syscnt_freq() [mandatory]
1530
1531 Argument : void
1532 Return : uint64_t
1533
1534This function is used by the architecture setup code to retrieve the counter
1535frequency for the CPU's generic timer. This value will be programmed into the
1536`CNTFRQ_EL0` register. In ARM standard platforms, it returns the base frequency
1537of the system counter, which is retrieved from the first entry in the frequency
1538modes table.
1539
Achin Gupta4f6ad662013-10-25 09:08:21 +01001540
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001541### #define : PLAT_PERCPU_BAKERY_LOCK_SIZE [optional]
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001542
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001543 When `USE_COHERENT_MEM = 0`, this constant defines the total memory (in
1544 bytes) aligned to the cache line boundary that should be allocated per-cpu to
1545 accommodate all the bakery locks.
1546
1547 If this constant is not defined when `USE_COHERENT_MEM = 0`, the linker
1548 calculates the size of the `bakery_lock` input section, aligns it to the
1549 nearest `CACHE_WRITEBACK_GRANULE`, multiplies it with `PLATFORM_CORE_COUNT`
1550 and stores the result in a linker symbol. This constant prevents a platform
1551 from relying on the linker and provide a more efficient mechanism for
1552 accessing per-cpu bakery lock information.
1553
1554 If this constant is defined and its value is not equal to the value
1555 calculated by the linker then a link time assertion is raised. A compile time
1556 assertion is raised if the value of the constant is not aligned to the cache
1557 line boundary.
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001558
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000015593.5 Power State Coordination Interface (in BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001560------------------------------------------------
1561
1562The ARM Trusted Firmware's implementation of the PSCI API is based around the
Soby Mathew58523c02015-06-08 12:32:50 +01001563concept of a _power domain_. A _power domain_ is a CPU or a logical group of
1564CPUs which share some state on which power management operations can be
1565performed as specified by [PSCI]. Each CPU in the system is assigned a cpu
1566index which is a unique number between `0` and `PLATFORM_CORE_COUNT - 1`.
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00001567The _power domains_ are arranged in a hierarchical tree structure and
Soby Mathew58523c02015-06-08 12:32:50 +01001568each _power domain_ can be identified in a system by the cpu index of any CPU
1569that is part of that domain and a _power domain level_. A processing element
1570(for example, a CPU) is at level 0. If the _power domain_ node above a CPU is
1571a logical grouping of CPUs that share some state, then level 1 is that group
1572of CPUs (for example, a cluster), and level 2 is a group of clusters
1573(for example, the system). More details on the power domain topology and its
1574organization can be found in [Power Domain Topology Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +01001575
Juan Castillod1786372015-12-14 09:35:25 +00001576BL31's platform initialization code exports a pointer to the platform-specific
Achin Gupta4f6ad662013-10-25 09:08:21 +01001577power management operations required for the PSCI implementation to function
Soby Mathew58523c02015-06-08 12:32:50 +01001578correctly. This information is populated in the `plat_psci_ops` structure. The
1579PSCI implementation calls members of the `plat_psci_ops` structure for performing
1580power management operations on the power domains. For example, the target
1581CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `pwr_domain_on()`
1582handler (if present) is called for the CPU power domain.
1583
1584The `power-state` parameter of a PSCI `CPU_SUSPEND` call can be used to
1585describe composite power states specific to a platform. The PSCI implementation
1586defines a generic representation of the power-state parameter viz which is an
1587array of local power states where each index corresponds to a power domain
1588level. Each entry contains the local power state the power domain at that power
1589level could enter. It depends on the `validate_power_state()` handler to
1590convert the power-state parameter (possibly encoding a composite power state)
1591passed in a PSCI `CPU_SUSPEND` call to this representation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001592
1593The following functions must be implemented to initialize PSCI functionality in
1594the ARM Trusted Firmware.
1595
1596
Soby Mathew58523c02015-06-08 12:32:50 +01001597### Function : plat_get_target_pwr_state() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001598
Soby Mathew58523c02015-06-08 12:32:50 +01001599 Argument : unsigned int, const plat_local_state_t *, unsigned int
1600 Return : plat_local_state_t
Achin Gupta4f6ad662013-10-25 09:08:21 +01001601
Soby Mathew58523c02015-06-08 12:32:50 +01001602The PSCI generic code uses this function to let the platform participate in
1603state coordination during a power management operation. The function is passed
1604a pointer to an array of platform specific local power state `states` (second
1605argument) which contains the requested power state for each CPU at a particular
1606power domain level `lvl` (first argument) within the power domain. The function
1607is expected to traverse this array of upto `ncpus` (third argument) and return
1608a coordinated target power state by the comparing all the requested power
1609states. The target power state should not be deeper than any of the requested
1610power states.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001611
Soby Mathew58523c02015-06-08 12:32:50 +01001612A weak definition of this API is provided by default wherein it assumes
1613that the platform assigns a local state value in order of increasing depth
1614of the power state i.e. for two power states X & Y, if X < Y
1615then X represents a shallower power state than Y. As a result, the
1616coordinated target local power state for a power domain will be the minimum
1617of the requested local power state values.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001618
1619
Soby Mathew58523c02015-06-08 12:32:50 +01001620### Function : plat_get_power_domain_tree_desc() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001621
Soby Mathew58523c02015-06-08 12:32:50 +01001622 Argument : void
1623 Return : const unsigned char *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001624
Soby Mathew58523c02015-06-08 12:32:50 +01001625This function returns a pointer to the byte array containing the power domain
1626topology tree description. The format and method to construct this array are
Juan Castillod1786372015-12-14 09:35:25 +00001627described in [Power Domain Topology Design]. The BL31 PSCI initilization code
Soby Mathew58523c02015-06-08 12:32:50 +01001628requires this array to be described by the platform, either statically or
1629dynamically, to initialize the power domain topology tree. In case the array
1630is populated dynamically, then plat_core_pos_by_mpidr() and
1631plat_my_core_pos() should also be implemented suitably so that the topology
1632tree description matches the CPU indices returned by these APIs. These APIs
1633together form the platform interface for the PSCI topology framework.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001634
1635
Soby Mathew58523c02015-06-08 12:32:50 +01001636## Function : plat_setup_psci_ops() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001637
Soby Mathew58523c02015-06-08 12:32:50 +01001638 Argument : uintptr_t, const plat_psci_ops **
Achin Gupta4f6ad662013-10-25 09:08:21 +01001639 Return : int
1640
1641This function may execute with the MMU and data caches enabled if the platform
1642port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1643called by the primary CPU.
1644
Soby Mathew58523c02015-06-08 12:32:50 +01001645This function is called by PSCI initialization code. Its purpose is to let
1646the platform layer know about the warm boot entrypoint through the
1647`sec_entrypoint` (first argument) and to export handler routines for
1648platform-specific psci power management actions by populating the passed
Juan Castillod1786372015-12-14 09:35:25 +00001649pointer with a pointer to BL31's private `plat_psci_ops` structure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001650
1651A description of each member of this structure is given below. Please refer to
Dan Handley4a75b842015-03-19 19:24:43 +00001652the ARM FVP specific implementation of these handlers in
Soby Mathew58523c02015-06-08 12:32:50 +01001653[plat/arm/board/fvp/fvp_pm.c] as an example. For each PSCI function that the
1654platform wants to support, the associated operation or operations in this
1655structure must be provided and implemented (Refer section 4 of
1656[Firmware Design] for the PSCI API supported in Trusted Firmware). To disable
1657a PSCI function in a platform port, the operation should be removed from this
1658structure instead of providing an empty implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001659
Soby Mathew58523c02015-06-08 12:32:50 +01001660#### plat_psci_ops.cpu_standby()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001661
Soby Mathew58523c02015-06-08 12:32:50 +01001662Perform the platform-specific actions to enter the standby state for a cpu
1663indicated by the passed argument. This provides a fast path for CPU standby
1664wherein overheads of PSCI state management and lock acquistion is avoided.
1665For this handler to be invoked by the PSCI `CPU_SUSPEND` API implementation,
1666the suspend state type specified in the `power-state` parameter should be
1667STANDBY and the target power domain level specified should be the CPU. The
1668handler should put the CPU into a low power retention state (usually by
1669issuing a wfi instruction) and ensure that it can be woken up from that
1670state by a normal interrupt. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001671
Soby Mathew58523c02015-06-08 12:32:50 +01001672#### plat_psci_ops.pwr_domain_on()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001673
Soby Mathew58523c02015-06-08 12:32:50 +01001674Perform the platform specific actions to power on a CPU, specified
1675by the `MPIDR` (first argument). The generic code expects the platform to
1676return PSCI_E_SUCCESS on success or PSCI_E_INTERN_FAIL for any failure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001677
Soby Mathew58523c02015-06-08 12:32:50 +01001678#### plat_psci_ops.pwr_domain_off()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001679
Soby Mathew58523c02015-06-08 12:32:50 +01001680Perform the platform specific actions to prepare to power off the calling CPU
1681and its higher parent power domain levels as indicated by the `target_state`
1682(first argument). It is called by the PSCI `CPU_OFF` API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001683
Soby Mathew58523c02015-06-08 12:32:50 +01001684The `target_state` encodes the platform coordinated target local power states
1685for the CPU power domain and its parent power domain levels. The handler
1686needs to perform power management operation corresponding to the local state
1687at each power level.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001688
Soby Mathew58523c02015-06-08 12:32:50 +01001689For this handler, the local power state for the CPU power domain will be a
1690power down state where as it could be either power down, retention or run state
1691for the higher power domain levels depending on the result of state
1692coordination. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001693
Soby Mathew58523c02015-06-08 12:32:50 +01001694#### plat_psci_ops.pwr_domain_suspend()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001695
Soby Mathew58523c02015-06-08 12:32:50 +01001696Perform the platform specific actions to prepare to suspend the calling
1697CPU and its higher parent power domain levels as indicated by the
1698`target_state` (first argument). It is called by the PSCI `CPU_SUSPEND`
1699API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001700
Soby Mathew58523c02015-06-08 12:32:50 +01001701The `target_state` has a similar meaning as described in
1702the `pwr_domain_off()` operation. It encodes the platform coordinated
1703target local power states for the CPU power domain and its parent
1704power domain levels. The handler needs to perform power management operation
1705corresponding to the local state at each power level. The generic code
1706expects the handler to succeed.
1707
1708The difference between turning a power domain off versus suspending it
1709is that in the former case, the power domain is expected to re-initialize
1710its state when it is next powered on (see `pwr_domain_on_finish()`). In the
1711latter case, the power domain is expected to save enough state so that it can
Achin Gupta4f6ad662013-10-25 09:08:21 +01001712resume execution by restoring this state when its powered on (see
Soby Mathew58523c02015-06-08 12:32:50 +01001713`pwr_domain_suspend_finish()`).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001714
Soby Mathew58523c02015-06-08 12:32:50 +01001715#### plat_psci_ops.pwr_domain_on_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001716
1717This function is called by the PSCI implementation after the calling CPU is
1718powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1719It performs the platform-specific setup required to initialize enough state for
1720this CPU to enter the normal world and also provide secure runtime firmware
1721services.
1722
Soby Mathew58523c02015-06-08 12:32:50 +01001723The `target_state` (first argument) is the prior state of the power domains
1724immediately before the CPU was turned on. It indicates which power domains
1725above the CPU might require initialization due to having previously been in
1726low power states. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001727
Soby Mathew58523c02015-06-08 12:32:50 +01001728#### plat_psci_ops.pwr_domain_suspend_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001729
1730This function is called by the PSCI implementation after the calling CPU is
1731powered on and released from reset in response to an asynchronous wakeup
1732event, for example a timer interrupt that was programmed by the CPU during the
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001733`CPU_SUSPEND` call or `SYSTEM_SUSPEND` call. It performs the platform-specific
1734setup required to restore the saved state for this CPU to resume execution
1735in the normal world and also provide secure runtime firmware services.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001736
Soby Mathew58523c02015-06-08 12:32:50 +01001737The `target_state` (first argument) has a similar meaning as described in
1738the `pwr_domain_on_finish()` operation. The generic code expects the platform
1739to succeed.
Soby Mathew539dced2014-10-02 16:56:51 +01001740
Soby Mathew58523c02015-06-08 12:32:50 +01001741#### plat_psci_ops.validate_power_state()
Soby Mathew539dced2014-10-02 16:56:51 +01001742
1743This function is called by the PSCI implementation during the `CPU_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001744call to validate the `power_state` parameter of the PSCI API and if valid,
1745populate it in `req_state` (second argument) array as power domain level
1746specific local states. If the `power_state` is invalid, the platform must
1747return PSCI_E_INVALID_PARAMS as error, which is propagated back to the
1748normal world PSCI client.
Soby Mathew539dced2014-10-02 16:56:51 +01001749
Soby Mathew58523c02015-06-08 12:32:50 +01001750#### plat_psci_ops.validate_ns_entrypoint()
Soby Mathew539dced2014-10-02 16:56:51 +01001751
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001752This function is called by the PSCI implementation during the `CPU_SUSPEND`,
1753`SYSTEM_SUSPEND` and `CPU_ON` calls to validate the non-secure `entry_point`
Soby Mathew58523c02015-06-08 12:32:50 +01001754parameter passed by the normal world. If the `entry_point` is invalid,
1755the platform must return PSCI_E_INVALID_ADDRESS as error, which is
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001756propagated back to the normal world PSCI client.
1757
Soby Mathew58523c02015-06-08 12:32:50 +01001758#### plat_psci_ops.get_sys_suspend_power_state()
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001759
1760This function is called by the PSCI implementation during the `SYSTEM_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001761call to get the `req_state` parameter from platform which encodes the power
1762domain level specific local states to suspend to system affinity level. The
1763`req_state` will be utilized to do the PSCI state coordination and
1764`pwr_domain_suspend()` will be invoked with the coordinated target state to
1765enter system suspend.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001766
Achin Gupta4f6ad662013-10-25 09:08:21 +01001767
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000017683.6 Interrupt Management framework (in BL31)
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001769----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00001770BL31 implements an Interrupt Management Framework (IMF) to manage interrupts
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001771generated in either security state and targeted to EL1 or EL2 in the non-secure
1772state or EL3/S-EL1 in the secure state. The design of this framework is
1773described in the [IMF Design Guide]
1774
1775A platform should export the following APIs to support the IMF. The following
Dan Handley4a75b842015-03-19 19:24:43 +00001776text briefly describes each api and its implementation in ARM standard
1777platforms. The API implementation depends upon the type of interrupt controller
Soby Mathew81123e82015-11-23 14:01:21 +00001778present in the platform. ARM standard platform layer supports both [ARM Generic
1779Interrupt Controller version 2.0 (GICv2)][ARM GIC Architecture Specification 2.0]
1780and [3.0 (GICv3)][ARM GIC Architecture Specification 3.0]. Juno builds the ARM
1781Standard layer to use GICv2 and the FVP can be configured to use either GICv2 or
1782GICv3 depending on the build flag `FVP_USE_GIC_DRIVER` (See FVP platform
1783specific build options in [User Guide] for more details).
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001784
1785### Function : plat_interrupt_type_to_line() [mandatory]
1786
1787 Argument : uint32_t, uint32_t
1788 Return : uint32_t
1789
1790The ARM processor signals an interrupt exception either through the IRQ or FIQ
1791interrupt line. The specific line that is signaled depends on how the interrupt
1792controller (IC) reports different interrupt types from an execution context in
1793either security state. The IMF uses this API to determine which interrupt line
1794the platform IC uses to signal each type of interrupt supported by the framework
Soby Mathew81123e82015-11-23 14:01:21 +00001795from a given security state. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001796
1797The first parameter will be one of the `INTR_TYPE_*` values (see [IMF Design
1798Guide]) indicating the target type of the interrupt, the second parameter is the
1799security state of the originating execution context. The return result is the
1800bit position in the `SCR_EL3` register of the respective interrupt trap: IRQ=1,
1801FIQ=2.
1802
Soby Mathew81123e82015-11-23 14:01:21 +00001803In the case of ARM standard platforms using GICv2, S-EL1 interrupts are
1804configured as FIQs and Non-secure interrupts as IRQs from either security
1805state.
1806
1807In the case of ARM standard platforms using GICv3, the interrupt line to be
1808configured depends on the security state of the execution context when the
1809interrupt is signalled and are as follows:
1810* The S-EL1 interrupts are signaled as IRQ in S-EL0/1 context and as FIQ in
1811 NS-EL0/1/2 context.
1812* The Non secure interrupts are signaled as FIQ in S-EL0/1 context and as IRQ
1813 in the NS-EL0/1/2 context.
1814* The EL3 interrupts are signaled as FIQ in both S-EL0/1 and NS-EL0/1/2
1815 context.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001816
1817
1818### Function : plat_ic_get_pending_interrupt_type() [mandatory]
1819
1820 Argument : void
1821 Return : uint32_t
1822
1823This API returns the type of the highest priority pending interrupt at the
1824platform IC. The IMF uses the interrupt type to retrieve the corresponding
1825handler function. `INTR_TYPE_INVAL` is returned when there is no interrupt
1826pending. The valid interrupt types that can be returned are `INTR_TYPE_EL3`,
Soby Mathew81123e82015-11-23 14:01:21 +00001827`INTR_TYPE_S_EL1` and `INTR_TYPE_NS`. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001828
Soby Mathew81123e82015-11-23 14:01:21 +00001829In the case of ARM standard platforms using GICv2, the _Highest Priority
1830Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of
1831the pending interrupt. The type of interrupt depends upon the id value as
1832follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001833
18341. id < 1022 is reported as a S-EL1 interrupt
18352. id = 1022 is reported as a Non-secure interrupt.
18363. id = 1023 is reported as an invalid interrupt type.
1837
Soby Mathew81123e82015-11-23 14:01:21 +00001838In the case of ARM standard platforms using GICv3, the system register
1839`ICC_HPPIR0_EL1`, _Highest Priority Pending group 0 Interrupt Register_,
1840is read to determine the id of the pending interrupt. The type of interrupt
1841depends upon the id value as follows.
1842
18431. id = `PENDING_G1S_INTID` (1020) is reported as a S-EL1 interrupt
18442. id = `PENDING_G1NS_INTID` (1021) is reported as a Non-secure interrupt.
18453. id = `GIC_SPURIOUS_INTERRUPT` (1023) is reported as an invalid interrupt type.
18464. All other interrupt id's are reported as EL3 interrupt.
1847
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001848
1849### Function : plat_ic_get_pending_interrupt_id() [mandatory]
1850
1851 Argument : void
1852 Return : uint32_t
1853
1854This API returns the id of the highest priority pending interrupt at the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00001855platform IC. `INTR_ID_UNAVAILABLE` is returned when there is no interrupt
Soby Mathew54718412015-10-27 10:01:06 +00001856pending.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001857
Soby Mathew81123e82015-11-23 14:01:21 +00001858In the case of ARM standard platforms using GICv2, the _Highest Priority
1859Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of the
1860pending interrupt. The id that is returned by API depends upon the value of
1861the id read from the interrupt controller as follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001862
18631. id < 1022. id is returned as is.
18642. id = 1022. The _Aliased Highest Priority Pending Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00001865 (`GICC_AHPPIR`) is read to determine the id of the non-secure interrupt.
1866 This id is returned by the API.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010018673. id = 1023. `INTR_ID_UNAVAILABLE` is returned.
1868
Soby Mathew81123e82015-11-23 14:01:21 +00001869In the case of ARM standard platforms using GICv3, if the API is invoked from
1870EL3, the system register `ICC_HPPIR0_EL1`, _Highest Priority Pending Interrupt
1871group 0 Register_, is read to determine the id of the pending interrupt. The id
1872that is returned by API depends upon the value of the id read from the
1873interrupt controller as follows.
1874
18751. id < `PENDING_G1S_INTID` (1020). id is returned as is.
18762. id = `PENDING_G1S_INTID` (1020) or `PENDING_G1NS_INTID` (1021). The system
1877 register `ICC_HPPIR1_EL1`, _Highest Priority Pending Interrupt group 1
1878 Register_ is read to determine the id of the group 1 interrupt. This id
1879 is returned by the API as long as it is a valid interrupt id
18803. If the id is any of the special interrupt identifiers,
1881 `INTR_ID_UNAVAILABLE` is returned.
1882
1883When the API invoked from S-EL1 for GICv3 systems, the id read from system
1884register `ICC_HPPIR1_EL1`, _Highest Priority Pending group 1 Interrupt
1885Register_, is returned if is not equal to GIC_SPURIOUS_INTERRUPT (1023) else
1886`INTR_ID_UNAVAILABLE` is returned.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001887
1888### Function : plat_ic_acknowledge_interrupt() [mandatory]
1889
1890 Argument : void
1891 Return : uint32_t
1892
1893This API is used by the CPU to indicate to the platform IC that processing of
1894the highest pending interrupt has begun. It should return the id of the
1895interrupt which is being processed.
1896
Soby Mathew81123e82015-11-23 14:01:21 +00001897This function in ARM standard platforms using GICv2, reads the _Interrupt
1898Acknowledge Register_ (`GICC_IAR`). This changes the state of the highest
1899priority pending interrupt from pending to active in the interrupt controller.
1900It returns the value read from the `GICC_IAR`. This value is the id of the
1901interrupt whose state has been changed.
1902
1903In the case of ARM standard platforms using GICv3, if the API is invoked
1904from EL3, the function reads the system register `ICC_IAR0_EL1`, _Interrupt
1905Acknowledge Register group 0_. If the API is invoked from S-EL1, the function
1906reads the system register `ICC_IAR1_EL1`, _Interrupt Acknowledge Register
1907group 1_. The read changes the state of the highest pending interrupt from
1908pending to active in the interrupt controller. The value read is returned
1909and is the id of the interrupt whose state has been changed.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001910
1911The TSP uses this API to start processing of the secure physical timer
1912interrupt.
1913
1914
1915### Function : plat_ic_end_of_interrupt() [mandatory]
1916
1917 Argument : uint32_t
1918 Return : void
1919
1920This API is used by the CPU to indicate to the platform IC that processing of
1921the interrupt corresponding to the id (passed as the parameter) has
1922finished. The id should be the same as the id returned by the
1923`plat_ic_acknowledge_interrupt()` API.
1924
Dan Handley4a75b842015-03-19 19:24:43 +00001925ARM standard platforms write the id to the _End of Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00001926(`GICC_EOIR`) in case of GICv2, and to `ICC_EOIR0_EL1` or `ICC_EOIR1_EL1`
1927system register in case of GICv3 depending on where the API is invoked from,
1928EL3 or S-EL1. This deactivates the corresponding interrupt in the interrupt
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001929controller.
1930
1931The TSP uses this API to finish processing of the secure physical timer
1932interrupt.
1933
1934
1935### Function : plat_ic_get_interrupt_type() [mandatory]
1936
1937 Argument : uint32_t
1938 Return : uint32_t
1939
1940This API returns the type of the interrupt id passed as the parameter.
1941`INTR_TYPE_INVAL` is returned if the id is invalid. If the id is valid, a valid
1942interrupt type (one of `INTR_TYPE_EL3`, `INTR_TYPE_S_EL1` and `INTR_TYPE_NS`) is
1943returned depending upon how the interrupt has been configured by the platform
Soby Mathew81123e82015-11-23 14:01:21 +00001944IC. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001945
Soby Mathew81123e82015-11-23 14:01:21 +00001946ARM standard platforms using GICv2 configures S-EL1 interrupts as Group0 interrupts
1947and Non-secure interrupts as Group1 interrupts. It reads the group value
1948corresponding to the interrupt id from the relevant _Interrupt Group Register_
1949(`GICD_IGROUPRn`). It uses the group value to determine the type of interrupt.
1950
1951In the case of ARM standard platforms using GICv3, both the _Interrupt Group
1952Register_ (`GICD_IGROUPRn`) and _Interrupt Group Modifier Register_
1953(`GICD_IGRPMODRn`) is read to figure out whether the interrupt is configured
1954as Group 0 secure interrupt, Group 1 secure interrupt or Group 1 NS interrupt.
Dan Handley4a75b842015-03-19 19:24:43 +00001955
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001956
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000019573.7 Crash Reporting mechanism (in BL31)
Soby Mathewc67b09b2014-07-14 16:57:23 +01001958----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00001959BL31 implements a crash reporting mechanism which prints the various registers
Sandrine Bailleux44804252014-08-06 11:27:23 +01001960of the CPU to enable quick crash analysis and debugging. It requires that a
1961console is designated as the crash console by the platform which will be used to
1962print the register dump.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001963
Sandrine Bailleux44804252014-08-06 11:27:23 +01001964The following functions must be implemented by the platform if it wants crash
Juan Castillod1786372015-12-14 09:35:25 +00001965reporting mechanism in BL31. The functions are implemented in assembly so that
Sandrine Bailleux44804252014-08-06 11:27:23 +01001966they can be invoked without a C Runtime stack.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001967
1968### Function : plat_crash_console_init
1969
1970 Argument : void
1971 Return : int
1972
Sandrine Bailleux44804252014-08-06 11:27:23 +01001973This API is used by the crash reporting mechanism to initialize the crash
Juan Castillo9400b402015-11-26 14:52:15 +00001974console. It must only use the general purpose registers x0 to x4 to do the
Sandrine Bailleux44804252014-08-06 11:27:23 +01001975initialization and returns 1 on success.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001976
Soby Mathewc67b09b2014-07-14 16:57:23 +01001977### Function : plat_crash_console_putc
1978
1979 Argument : int
1980 Return : int
1981
1982This API is used by the crash reporting mechanism to print a character on the
Juan Castillo9400b402015-11-26 14:52:15 +00001983designated crash console. It must only use general purpose registers x1 and
Soby Mathewc67b09b2014-07-14 16:57:23 +01001984x2 to do its work. The parameter and the return value are in general purpose
1985register x0.
1986
Soby Mathew27713fb2014-09-08 17:51:01 +010019874. Build flags
1988---------------
1989
Soby Mathew58523c02015-06-08 12:32:50 +01001990* **ENABLE_PLAT_COMPAT**
1991 All the platforms ports conforming to this API specification should define
1992 the build flag `ENABLE_PLAT_COMPAT` to 0 as the compatibility layer should
1993 be disabled. For more details on compatibility layer, refer
1994 [Migration Guide].
1995
Soby Mathew27713fb2014-09-08 17:51:01 +01001996There are some build flags which can be defined by the platform to control
1997inclusion or exclusion of certain BL stages from the FIP image. These flags
1998need to be defined in the platform makefile which will get included by the
1999build system.
2000
Soby Mathew27713fb2014-09-08 17:51:01 +01002001* **NEED_BL33**
2002 By default, this flag is defined `yes` by the build system and `BL33`
Antonio Nino Diazcf2c8a32016-02-15 14:53:10 +00002003 build option should be supplied as a build option. The platform has the
2004 option of excluding the BL33 image in the `fip` image by defining this flag
Antonio Nino Diaz68450a62016-04-06 17:31:57 +01002005 to `no`. If any of the options `EL3_PAYLOAD_BASE` or `PRELOADED_BL33_BASE`
2006 are used, this flag will be set to `no` automatically.
Soby Mathew27713fb2014-09-08 17:51:01 +01002007
20085. C Library
Harry Liebela960f282013-12-12 16:03:44 +00002009-------------
2010
2011To avoid subtle toolchain behavioral dependencies, the header files provided
2012by the compiler are not used. The software is built with the `-nostdinc` flag
2013to ensure no headers are included from the toolchain inadvertently. Instead the
2014required headers are included in the ARM Trusted Firmware source tree. The
2015library only contains those C library definitions required by the local
2016implementation. If more functionality is required, the needed library functions
2017will need to be added to the local implementation.
2018
2019Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
2020headers have been cut down in order to simplify the implementation. In order to
2021minimize changes to the header files, the [FreeBSD] layout has been maintained.
2022The generic C library definitions can be found in `include/stdlib` with more
2023system and machine specific declarations in `include/stdlib/sys` and
2024`include/stdlib/machine`.
2025
2026The local C library implementations can be found in `lib/stdlib`. In order to
2027extend the C library these files may need to be modified. It is recommended to
2028use a release version of [FreeBSD] as a starting point.
2029
2030The C library header files in the [FreeBSD] source tree are located in the
2031`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
2032can be found in the `sys/<machine-type>` directories. These files define things
2033like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
2034port for [FreeBSD] does not yet exist, the machine specific definitions are
2035based on existing machine types with similar properties (for example SPARC64).
2036
2037Where possible, C library function implementations were taken from [FreeBSD]
2038as found in the `lib/libc` directory.
2039
2040A copy of the [FreeBSD] sources can be downloaded with `git`.
2041
2042 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
2043
2044
Soby Mathew27713fb2014-09-08 17:51:01 +010020456. Storage abstraction layer
Harry Liebeld265bd72014-01-31 19:04:10 +00002046-----------------------------
2047
2048In order to improve platform independence and portability an storage abstraction
2049layer is used to load data from non-volatile platform storage.
2050
2051Each platform should register devices and their drivers via the Storage layer.
2052These drivers then need to be initialized by bootloader phases as
2053required in their respective `blx_platform_setup()` functions. Currently
2054storage access is only required by BL1 and BL2 phases. The `load_image()`
2055function uses the storage layer to access non-volatile platform storage.
2056
Dan Handley4a75b842015-03-19 19:24:43 +00002057It is mandatory to implement at least one storage driver. For the ARM
2058development platforms the Firmware Image Package (FIP) driver is provided as
2059the default means to load data from storage (see the "Firmware Image Package"
2060section in the [User Guide]). The storage layer is described in the header file
2061`include/drivers/io/io_storage.h`. The implementation of the common library
Sandrine Bailleux121f2ae2015-01-28 10:11:48 +00002062is in `drivers/io/io_storage.c` and the driver files are located in
2063`drivers/io/`.
Harry Liebeld265bd72014-01-31 19:04:10 +00002064
2065Each IO driver must provide `io_dev_*` structures, as described in
2066`drivers/io/io_driver.h`. These are returned via a mandatory registration
2067function that is called on platform initialization. The semi-hosting driver
2068implementation in `io_semihosting.c` can be used as an example.
2069
2070The Storage layer provides mechanisms to initialize storage devices before
2071IO operations are called. The basic operations supported by the layer
2072include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
2073Drivers do not have to implement all operations, but each platform must
2074provide at least one driver for a device capable of supporting generic
2075operations such as loading a bootloader image.
2076
2077The current implementation only allows for known images to be loaded by the
Juan Castillo16948ae2015-04-13 17:36:19 +01002078firmware. These images are specified by using their identifiers, as defined in
2079[include/plat/common/platform_def.h] (or a separate header file included from
2080there). The platform layer (`plat_get_image_source()`) then returns a reference
2081to a device and a driver-specific `spec` which will be understood by the driver
2082to allow access to the image data.
Harry Liebeld265bd72014-01-31 19:04:10 +00002083
2084The layer is designed in such a way that is it possible to chain drivers with
2085other drivers. For example, file-system drivers may be implemented on top of
2086physical block devices, both represented by IO devices with corresponding
2087drivers. In such a case, the file-system "binding" with the block device may
2088be deferred until the file-system device is initialised.
2089
2090The abstraction currently depends on structures being statically allocated
2091by the drivers and callers, as the system does not yet provide a means of
2092dynamically allocating memory. This may also have the affect of limiting the
2093amount of open resources per driver.
2094
2095
Achin Gupta4f6ad662013-10-25 09:08:21 +01002096- - - - - - - - - - - - - - - - - - - - - - - - - -
2097
Sandrine Bailleuxeaefdec2016-01-26 15:00:40 +00002098_Copyright (c) 2013-2016, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01002099
2100
Yuping Luo6b140412016-01-15 11:17:27 +08002101[ARM GIC Architecture Specification 2.0]: http://infocenter.arm.com/help/topic/com.arm.doc.ihi0048b/index.html
2102[ARM GIC Architecture Specification 3.0]: http://infocenter.arm.com/help/topic/com.arm.doc.ihi0069b/index.html
Soby Mathew81123e82015-11-23 14:01:21 +00002103[IMF Design Guide]: interrupt-framework-design.md
2104[User Guide]: user-guide.md
2105[FreeBSD]: http://www.freebsd.org
2106[Firmware Design]: firmware-design.md
2107[Power Domain Topology Design]: psci-pd-tree.md
2108[PSCI]: http://infocenter.arm.com/help/topic/com.arm.doc.den0022c/DEN0022C_Power_State_Coordination_Interface.pdf
2109[Migration Guide]: platform-migration-guide.md
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00002110[Firmware Update]: firmware-update.md
Achin Gupta4f6ad662013-10-25 09:08:21 +01002111
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00002112[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
2113[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
Dan Handley4a75b842015-03-19 19:24:43 +00002114[plat/arm/board/fvp/fvp_pm.c]: ../plat/arm/board/fvp/fvp_pm.c
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00002115[include/common/bl_common.h]: ../include/common/bl_common.h
Dan Handley4a75b842015-03-19 19:24:43 +00002116[include/plat/arm/common/arm_def.h]: ../include/plat/arm/common/arm_def.h
2117[include/plat/common/common_def.h]: ../include/plat/common/common_def.h
Dan Handleyb68954c2014-05-29 12:30:24 +01002118[include/plat/common/platform.h]: ../include/plat/common/platform.h
Dan Handley4a75b842015-03-19 19:24:43 +00002119[include/plat/arm/common/plat_arm.h]: ../include/plat/arm/common/plat_arm.h]