blob: 54649076542422d9354f90873dccbb7d13c1d95e [file] [log] [blame]
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02001/*
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05002 * Copyright (c) 2013-2020, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02003 *
4 * SPDX-License-Identifier: BSD-3-Clause
5 */
6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00007#ifndef ARCH_H
8#define ARCH_H
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +02009
10#include <utils_def.h>
11
12/*******************************************************************************
13 * MIDR bit definitions
14 ******************************************************************************/
15#define MIDR_IMPL_MASK U(0xff)
16#define MIDR_IMPL_SHIFT U(0x18)
17#define MIDR_VAR_SHIFT U(20)
18#define MIDR_VAR_BITS U(4)
19#define MIDR_VAR_MASK U(0xf)
20#define MIDR_REV_SHIFT U(0)
21#define MIDR_REV_BITS U(4)
22#define MIDR_REV_MASK U(0xf)
23#define MIDR_PN_MASK U(0xfff)
24#define MIDR_PN_SHIFT U(0x4)
25
26/*******************************************************************************
27 * MPIDR macros
28 ******************************************************************************/
29#define MPIDR_MT_MASK (ULL(1) << 24)
30#define MPIDR_CPU_MASK MPIDR_AFFLVL_MASK
31#define MPIDR_CLUSTER_MASK (MPIDR_AFFLVL_MASK << MPIDR_AFFINITY_BITS)
32#define MPIDR_AFFINITY_BITS U(8)
33#define MPIDR_AFFLVL_MASK ULL(0xff)
34#define MPIDR_AFF0_SHIFT U(0)
35#define MPIDR_AFF1_SHIFT U(8)
36#define MPIDR_AFF2_SHIFT U(16)
37#define MPIDR_AFF3_SHIFT U(32)
38#define MPIDR_AFF_SHIFT(_n) MPIDR_AFF##_n##_SHIFT
39#define MPIDR_AFFINITY_MASK ULL(0xff00ffffff)
40#define MPIDR_AFFLVL_SHIFT U(3)
41#define MPIDR_AFFLVL0 ULL(0x0)
42#define MPIDR_AFFLVL1 ULL(0x1)
43#define MPIDR_AFFLVL2 ULL(0x2)
44#define MPIDR_AFFLVL3 ULL(0x3)
45#define MPIDR_AFFLVL(_n) MPIDR_AFFLVL##_n
46#define MPIDR_AFFLVL0_VAL(mpidr) \
47 (((mpidr) >> MPIDR_AFF0_SHIFT) & MPIDR_AFFLVL_MASK)
48#define MPIDR_AFFLVL1_VAL(mpidr) \
49 (((mpidr) >> MPIDR_AFF1_SHIFT) & MPIDR_AFFLVL_MASK)
50#define MPIDR_AFFLVL2_VAL(mpidr) \
51 (((mpidr) >> MPIDR_AFF2_SHIFT) & MPIDR_AFFLVL_MASK)
52#define MPIDR_AFFLVL3_VAL(mpidr) \
53 (((mpidr) >> MPIDR_AFF3_SHIFT) & MPIDR_AFFLVL_MASK)
54/*
55 * The MPIDR_MAX_AFFLVL count starts from 0. Take care to
56 * add one while using this macro to define array sizes.
57 * TODO: Support only the first 3 affinity levels for now.
58 */
59#define MPIDR_MAX_AFFLVL U(2)
60
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000061#define MPID_MASK (MPIDR_MT_MASK | \
Antonio Nino Diaz8c0f86b2018-11-23 13:50:59 +000062 (MPIDR_AFFLVL_MASK << MPIDR_AFF3_SHIFT) | \
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000063 (MPIDR_AFFLVL_MASK << MPIDR_AFF2_SHIFT) | \
64 (MPIDR_AFFLVL_MASK << MPIDR_AFF1_SHIFT) | \
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020065 (MPIDR_AFFLVL_MASK << MPIDR_AFF0_SHIFT))
66
67#define MPIDR_AFF_ID(mpid, n) \
68 (((mpid) >> MPIDR_AFF_SHIFT(n)) & MPIDR_AFFLVL_MASK)
69
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020070/*
71 * An invalid MPID. This value can be used by functions that return an MPID to
72 * indicate an error.
73 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +000074#define INVALID_MPID U(0xFFFFFFFF)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +020075
76/*******************************************************************************
77 * Definitions for CPU system register interface to GICv3
78 ******************************************************************************/
79#define ICC_IGRPEN1_EL1 S3_0_C12_C12_7
80#define ICC_SGI1R S3_0_C12_C11_5
81#define ICC_SRE_EL1 S3_0_C12_C12_5
82#define ICC_SRE_EL2 S3_4_C12_C9_5
83#define ICC_SRE_EL3 S3_6_C12_C12_5
84#define ICC_CTLR_EL1 S3_0_C12_C12_4
85#define ICC_CTLR_EL3 S3_6_C12_C12_4
86#define ICC_PMR_EL1 S3_0_C4_C6_0
87#define ICC_RPR_EL1 S3_0_C12_C11_3
88#define ICC_IGRPEN1_EL3 S3_6_c12_c12_7
89#define ICC_IGRPEN0_EL1 S3_0_c12_c12_6
90#define ICC_HPPIR0_EL1 S3_0_c12_c8_2
91#define ICC_HPPIR1_EL1 S3_0_c12_c12_2
92#define ICC_IAR0_EL1 S3_0_c12_c8_0
93#define ICC_IAR1_EL1 S3_0_c12_c12_0
94#define ICC_EOIR0_EL1 S3_0_c12_c8_1
95#define ICC_EOIR1_EL1 S3_0_c12_c12_1
96#define ICC_SGI0R_EL1 S3_0_c12_c11_7
97
98/*******************************************************************************
99 * Generic timer memory mapped registers & offsets
100 ******************************************************************************/
101#define CNTCR_OFF U(0x000)
102#define CNTFID_OFF U(0x020)
103
104#define CNTCR_EN (U(1) << 0)
105#define CNTCR_HDBG (U(1) << 1)
106#define CNTCR_FCREQ(x) ((x) << 8)
107
108/*******************************************************************************
109 * System register bit definitions
110 ******************************************************************************/
111/* CLIDR definitions */
112#define LOUIS_SHIFT U(21)
113#define LOC_SHIFT U(24)
114#define CLIDR_FIELD_WIDTH U(3)
115
116/* CSSELR definitions */
117#define LEVEL_SHIFT U(1)
118
119/* Data cache set/way op type defines */
120#define DCISW U(0x0)
121#define DCCISW U(0x1)
122#define DCCSW U(0x2)
123
124/* ID_AA64PFR0_EL1 definitions */
125#define ID_AA64PFR0_EL0_SHIFT U(0)
126#define ID_AA64PFR0_EL1_SHIFT U(4)
127#define ID_AA64PFR0_EL2_SHIFT U(8)
128#define ID_AA64PFR0_EL3_SHIFT U(12)
129#define ID_AA64PFR0_AMU_SHIFT U(44)
130#define ID_AA64PFR0_AMU_LENGTH U(4)
131#define ID_AA64PFR0_AMU_MASK ULL(0xf)
johpow01465cd602020-10-08 17:29:11 -0500132#define ID_AA64PFR0_AMU_8_4 U(0x1)
133#define ID_AA64PFR0_AMU_8_6 U(0x2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200134#define ID_AA64PFR0_ELX_MASK ULL(0xf)
135#define ID_AA64PFR0_SVE_SHIFT U(32)
136#define ID_AA64PFR0_SVE_MASK ULL(0xf)
137#define ID_AA64PFR0_SVE_LENGTH U(4)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000138#define ID_AA64PFR0_MPAM_SHIFT U(40)
139#define ID_AA64PFR0_MPAM_MASK ULL(0xf)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000140#define ID_AA64PFR0_DIT_SHIFT U(48)
141#define ID_AA64PFR0_DIT_MASK ULL(0xf)
142#define ID_AA64PFR0_DIT_LENGTH U(4)
143#define ID_AA64PFR0_DIT_SUPPORTED U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200144#define ID_AA64PFR0_CSV2_SHIFT U(56)
145#define ID_AA64PFR0_CSV2_MASK ULL(0xf)
146#define ID_AA64PFR0_CSV2_LENGTH U(4)
147
148/* ID_AA64DFR0_EL1.PMS definitions (for ARMv8.2+) */
149#define ID_AA64DFR0_PMS_SHIFT U(32)
150#define ID_AA64DFR0_PMS_LENGTH U(4)
151#define ID_AA64DFR0_PMS_MASK ULL(0xf)
152
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100153/* ID_AA64DFR0_EL1.DEBUG definitions */
154#define ID_AA64DFR0_DEBUG_SHIFT U(0)
155#define ID_AA64DFR0_DEBUG_LENGTH U(4)
156#define ID_AA64DFR0_DEBUG_MASK ULL(0xf)
Petre-Ionut Tudorf1a45f72019-10-08 16:51:45 +0100157#define ID_AA64DFR0_DEBUG_BITS (ID_AA64DFR0_DEBUG_MASK << \
158 ID_AA64DFR0_DEBUG_SHIFT)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100159#define ID_AA64DFR0_V8_DEBUG_ARCH_SUPPORTED U(6)
160#define ID_AA64DFR0_V8_DEBUG_ARCH_VHE_SUPPORTED U(7)
161#define ID_AA64DFR0_V8_2_DEBUG_ARCH_SUPPORTED U(8)
162#define ID_AA64DFR0_V8_4_DEBUG_ARCH_SUPPORTED U(9)
163
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200164#define EL_IMPL_NONE ULL(0)
165#define EL_IMPL_A64ONLY ULL(1)
166#define EL_IMPL_A64_A32 ULL(2)
167
168#define ID_AA64PFR0_GIC_SHIFT U(24)
169#define ID_AA64PFR0_GIC_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000170#define ID_AA64PFR0_GIC_MASK ULL(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200171
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100172/* ID_AA64ISAR1_EL1 definitions */
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000173#define ID_AA64ISAR1_EL1 S3_0_C0_C6_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100174#define ID_AA64ISAR1_GPI_SHIFT U(28)
175#define ID_AA64ISAR1_GPI_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000176#define ID_AA64ISAR1_GPI_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100177#define ID_AA64ISAR1_GPA_SHIFT U(24)
178#define ID_AA64ISAR1_GPA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000179#define ID_AA64ISAR1_GPA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100180#define ID_AA64ISAR1_API_SHIFT U(8)
181#define ID_AA64ISAR1_API_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000182#define ID_AA64ISAR1_API_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100183#define ID_AA64ISAR1_APA_SHIFT U(4)
184#define ID_AA64ISAR1_APA_WIDTH U(4)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000185#define ID_AA64ISAR1_APA_MASK ULL(0xf)
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100186
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000187/* ID_AA64MMFR0_EL1 definitions */
188#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
189#define ID_AA64MMFR0_EL1_PARANGE_MASK ULL(0xf)
190
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200191#define PARANGE_0000 U(32)
192#define PARANGE_0001 U(36)
193#define PARANGE_0010 U(40)
194#define PARANGE_0011 U(42)
195#define PARANGE_0100 U(44)
196#define PARANGE_0101 U(48)
197#define PARANGE_0110 U(52)
198
Jimmy Brisson945095a2020-04-16 10:54:59 -0500199#define ID_AA64MMFR0_EL1_ECV_SHIFT U(60)
200#define ID_AA64MMFR0_EL1_ECV_MASK ULL(0xf)
201#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED ULL(0x0)
202#define ID_AA64MMFR0_EL1_ECV_SUPPORTED ULL(0x1)
203#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
204
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500205#define ID_AA64MMFR0_EL1_FGT_SHIFT U(56)
206#define ID_AA64MMFR0_EL1_FGT_MASK ULL(0xf)
207#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED ULL(0x0)
208#define ID_AA64MMFR0_EL1_FGT_SUPPORTED ULL(0x1)
209
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200210#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT U(28)
211#define ID_AA64MMFR0_EL1_TGRAN4_MASK ULL(0xf)
212#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED ULL(0x0)
213#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED ULL(0xf)
214
215#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT U(24)
216#define ID_AA64MMFR0_EL1_TGRAN64_MASK ULL(0xf)
217#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED ULL(0x0)
218#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED ULL(0xf)
219
220#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT U(20)
221#define ID_AA64MMFR0_EL1_TGRAN16_MASK ULL(0xf)
222#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED ULL(0x1)
223#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED ULL(0x0)
224
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000225/* ID_AA64MMFR2_EL1 definitions */
226#define ID_AA64MMFR2_EL1 S3_0_C0_C7_2
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000227
228#define ID_AA64MMFR2_EL1_ST_SHIFT U(28)
229#define ID_AA64MMFR2_EL1_ST_MASK ULL(0xf)
230
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000231#define ID_AA64MMFR2_EL1_CNP_SHIFT U(0)
232#define ID_AA64MMFR2_EL1_CNP_MASK ULL(0xf)
233
234/* ID_AA64PFR1_EL1 definitions */
235#define ID_AA64PFR1_EL1_SSBS_SHIFT U(4)
236#define ID_AA64PFR1_EL1_SSBS_MASK ULL(0xf)
237
238#define SSBS_UNAVAILABLE ULL(0) /* No architectural SSBS support */
239
Alexei Fedorov9cd75022020-06-17 18:54:20 +0100240#define ID_AA64PFR1_EL1_BT_SHIFT U(0)
241#define ID_AA64PFR1_EL1_BT_MASK ULL(0xf)
242
243#define BTI_IMPLEMENTED ULL(1) /* The BTI mechanism is implemented */
244
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200245#define ID_AA64PFR1_EL1_MTE_SHIFT U(8)
246#define ID_AA64PFR1_EL1_MTE_MASK ULL(0xf)
247
248#define MTE_UNIMPLEMENTED ULL(0)
249#define MTE_IMPLEMENTED_EL0 ULL(1) /* MTE is only implemented at EL0 */
250#define MTE_IMPLEMENTED_ELX ULL(2) /* MTE is implemented at all ELs */
251
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000252/* ID_PFR1_EL1 definitions */
253#define ID_PFR1_VIRTEXT_SHIFT U(12)
254#define ID_PFR1_VIRTEXT_MASK U(0xf)
255#define GET_VIRT_EXT(id) (((id) >> ID_PFR1_VIRTEXT_SHIFT) \
256 & ID_PFR1_VIRTEXT_MASK)
257
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200258/* SCTLR definitions */
259#define SCTLR_EL2_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
260 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
261 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
262
263#define SCTLR_EL1_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
264 (U(1) << 22) | (U(1) << 20) | (U(1) << 11))
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000265#define SCTLR_AARCH32_EL1_RES1 \
266 ((U(1) << 23) | (U(1) << 22) | (U(1) << 11) | \
267 (U(1) << 4) | (U(1) << 3))
268
269#define SCTLR_EL3_RES1 ((U(1) << 29) | (U(1) << 28) | (U(1) << 23) | \
270 (U(1) << 22) | (U(1) << 18) | (U(1) << 16) | \
271 (U(1) << 11) | (U(1) << 5) | (U(1) << 4))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200272
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000273#define SCTLR_M_BIT (ULL(1) << 0)
274#define SCTLR_A_BIT (ULL(1) << 1)
275#define SCTLR_C_BIT (ULL(1) << 2)
276#define SCTLR_SA_BIT (ULL(1) << 3)
277#define SCTLR_SA0_BIT (ULL(1) << 4)
278#define SCTLR_CP15BEN_BIT (ULL(1) << 5)
279#define SCTLR_ITD_BIT (ULL(1) << 7)
280#define SCTLR_SED_BIT (ULL(1) << 8)
281#define SCTLR_UMA_BIT (ULL(1) << 9)
282#define SCTLR_I_BIT (ULL(1) << 12)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100283#define SCTLR_EnDB_BIT (ULL(1) << 13)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000284#define SCTLR_DZE_BIT (ULL(1) << 14)
285#define SCTLR_UCT_BIT (ULL(1) << 15)
286#define SCTLR_NTWI_BIT (ULL(1) << 16)
287#define SCTLR_NTWE_BIT (ULL(1) << 18)
288#define SCTLR_WXN_BIT (ULL(1) << 19)
289#define SCTLR_UWXN_BIT (ULL(1) << 20)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100290#define SCTLR_IESB_BIT (ULL(1) << 21)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000291#define SCTLR_E0E_BIT (ULL(1) << 24)
292#define SCTLR_EE_BIT (ULL(1) << 25)
293#define SCTLR_UCI_BIT (ULL(1) << 26)
Alexei Fedorov38c645c2019-08-01 11:27:20 +0100294#define SCTLR_EnDA_BIT (ULL(1) << 27)
295#define SCTLR_EnIB_BIT (ULL(1) << 30)
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000296#define SCTLR_EnIA_BIT (ULL(1) << 31)
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000297#define SCTLR_DSSBS_BIT (ULL(1) << 44)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200298#define SCTLR_RESET_VAL SCTLR_EL3_RES1
299
300/* CPACR_El1 definitions */
301#define CPACR_EL1_FPEN(x) ((x) << 20)
302#define CPACR_EL1_FP_TRAP_EL0 U(0x1)
303#define CPACR_EL1_FP_TRAP_ALL U(0x2)
304#define CPACR_EL1_FP_TRAP_NONE U(0x3)
305
306/* SCR definitions */
307#define SCR_RES1_BITS ((U(1) << 4) | (U(1) << 5))
johpow01465cd602020-10-08 17:29:11 -0500308#define SCR_AMVOFFEN_BIT (UL(1) << 35)
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200309#define SCR_ATA_BIT (U(1) << 26)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200310#define SCR_FIEN_BIT (U(1) << 21)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000311#define SCR_API_BIT (U(1) << 17)
312#define SCR_APK_BIT (U(1) << 16)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200313#define SCR_TWE_BIT (U(1) << 13)
314#define SCR_TWI_BIT (U(1) << 12)
315#define SCR_ST_BIT (U(1) << 11)
316#define SCR_RW_BIT (U(1) << 10)
317#define SCR_SIF_BIT (U(1) << 9)
318#define SCR_HCE_BIT (U(1) << 8)
319#define SCR_SMD_BIT (U(1) << 7)
320#define SCR_EA_BIT (U(1) << 3)
321#define SCR_FIQ_BIT (U(1) << 2)
322#define SCR_IRQ_BIT (U(1) << 1)
323#define SCR_NS_BIT (U(1) << 0)
324#define SCR_VALID_BIT_MASK U(0x2f8f)
325#define SCR_RESET_VAL SCR_RES1_BITS
326
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000327/* MDCR_EL3 definitions */
328#define MDCR_SPD32(x) ((x) << 14)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100329#define MDCR_SPD32_LEGACY ULL(0x0)
330#define MDCR_SPD32_DISABLE ULL(0x2)
331#define MDCR_SPD32_ENABLE ULL(0x3)
332#define MDCR_SDD_BIT (ULL(1) << 16)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000333#define MDCR_NSPB(x) ((x) << 12)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100334#define MDCR_NSPB_EL1 ULL(0x3)
335#define MDCR_TDOSA_BIT (ULL(1) << 10)
336#define MDCR_TDA_BIT (ULL(1) << 9)
337#define MDCR_TPM_BIT (ULL(1) << 6)
338#define MDCR_SCCD_BIT (ULL(1) << 23)
339#define MDCR_EL3_RESET_VAL ULL(0x0)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000340
341/* MDCR_EL2 definitions */
342#define MDCR_EL2_TPMS (U(1) << 14)
343#define MDCR_EL2_E2PB(x) ((x) << 12)
344#define MDCR_EL2_E2PB_EL1 U(0x3)
345#define MDCR_EL2_TDRA_BIT (U(1) << 11)
346#define MDCR_EL2_TDOSA_BIT (U(1) << 10)
347#define MDCR_EL2_TDA_BIT (U(1) << 9)
348#define MDCR_EL2_TDE_BIT (U(1) << 8)
349#define MDCR_EL2_HPME_BIT (U(1) << 7)
350#define MDCR_EL2_TPM_BIT (U(1) << 6)
351#define MDCR_EL2_TPMCR_BIT (U(1) << 5)
352#define MDCR_EL2_RESET_VAL U(0x0)
353
354/* HSTR_EL2 definitions */
355#define HSTR_EL2_RESET_VAL U(0x0)
356#define HSTR_EL2_T_MASK U(0xff)
357
358/* CNTHP_CTL_EL2 definitions */
359#define CNTHP_CTL_ENABLE_BIT (U(1) << 0)
360#define CNTHP_CTL_RESET_VAL U(0x0)
361
362/* VTTBR_EL2 definitions */
363#define VTTBR_RESET_VAL ULL(0x0)
364#define VTTBR_VMID_MASK ULL(0xff)
365#define VTTBR_VMID_SHIFT U(48)
366#define VTTBR_BADDR_MASK ULL(0xffffffffffff)
367#define VTTBR_BADDR_SHIFT U(0)
368
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200369/* HCR definitions */
johpow01465cd602020-10-08 17:29:11 -0500370#define HCR_AMVOFFEN_BIT (ULL(1) << 51)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000371#define HCR_API_BIT (ULL(1) << 41)
372#define HCR_APK_BIT (ULL(1) << 40)
373#define HCR_TGE_BIT (ULL(1) << 27)
374#define HCR_RW_SHIFT U(31)
375#define HCR_RW_BIT (ULL(1) << HCR_RW_SHIFT)
376#define HCR_AMO_BIT (ULL(1) << 5)
377#define HCR_IMO_BIT (ULL(1) << 4)
378#define HCR_FMO_BIT (ULL(1) << 3)
379
380/* ISR definitions */
381#define ISR_A_SHIFT U(8)
382#define ISR_I_SHIFT U(7)
383#define ISR_F_SHIFT U(6)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200384
385/* CNTHCTL_EL2 definitions */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000386#define CNTHCTL_RESET_VAL U(0x0)
387#define EVNTEN_BIT (U(1) << 2)
388#define EL1PCEN_BIT (U(1) << 1)
389#define EL1PCTEN_BIT (U(1) << 0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200390
391/* CNTKCTL_EL1 definitions */
392#define EL0PTEN_BIT (U(1) << 9)
393#define EL0VTEN_BIT (U(1) << 8)
394#define EL0PCTEN_BIT (U(1) << 0)
395#define EL0VCTEN_BIT (U(1) << 1)
396#define EVNTEN_BIT (U(1) << 2)
397#define EVNTDIR_BIT (U(1) << 3)
398#define EVNTI_SHIFT U(4)
399#define EVNTI_MASK U(0xf)
400
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000401/* CPTR_EL3 definitions */
402#define TCPAC_BIT (U(1) << 31)
403#define TAM_BIT (U(1) << 30)
404#define TTA_BIT (U(1) << 20)
405#define TFP_BIT (U(1) << 10)
406#define CPTR_EZ_BIT (U(1) << 8)
407#define CPTR_EL3_RESET_VAL U(0x0)
408
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200409/* CPTR_EL2 definitions */
Ambroise Vincentfae77722019-03-07 10:17:15 +0000410#define CPTR_EL2_RES1 ((ULL(3) << 12) | (ULL(1) << 9) | (ULL(0xff)))
411#define CPTR_EL2_TCPAC_BIT (ULL(1) << 31)
412#define CPTR_EL2_TAM_BIT (ULL(1) << 30)
413#define CPTR_EL2_TTA_BIT (ULL(1) << 20)
414#define CPTR_EL2_TFP_BIT (ULL(1) << 10)
415#define CPTR_EL2_TZ_BIT (ULL(1) << 8)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000416#define CPTR_EL2_RESET_VAL CPTR_EL2_RES1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200417
418/* CPSR/SPSR definitions */
419#define DAIF_FIQ_BIT (U(1) << 0)
420#define DAIF_IRQ_BIT (U(1) << 1)
421#define DAIF_ABT_BIT (U(1) << 2)
422#define DAIF_DBG_BIT (U(1) << 3)
423#define SPSR_DAIF_SHIFT U(6)
424#define SPSR_DAIF_MASK U(0xf)
425
426#define SPSR_AIF_SHIFT U(6)
427#define SPSR_AIF_MASK U(0x7)
428
429#define SPSR_E_SHIFT U(9)
430#define SPSR_E_MASK U(0x1)
431#define SPSR_E_LITTLE U(0x0)
432#define SPSR_E_BIG U(0x1)
433
434#define SPSR_T_SHIFT U(5)
435#define SPSR_T_MASK U(0x1)
436#define SPSR_T_ARM U(0x0)
437#define SPSR_T_THUMB U(0x1)
438
439#define SPSR_M_SHIFT U(4)
440#define SPSR_M_MASK U(0x1)
441#define SPSR_M_AARCH64 U(0x0)
442#define SPSR_M_AARCH32 U(0x1)
443
444#define DISABLE_ALL_EXCEPTIONS \
445 (DAIF_FIQ_BIT | DAIF_IRQ_BIT | DAIF_ABT_BIT | DAIF_DBG_BIT)
446
447#define DISABLE_INTERRUPTS (DAIF_FIQ_BIT | DAIF_IRQ_BIT)
448
449/*
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000450 * RMR_EL3 definitions
451 */
452#define RMR_EL3_RR_BIT (U(1) << 1)
453#define RMR_EL3_AA64_BIT (U(1) << 0)
454
455/*
456 * HI-VECTOR address for AArch32 state
457 */
458#define HI_VECTOR_BASE U(0xFFFF0000)
459
460/*
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200461 * TCR defintions
462 */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000463#define TCR_EL3_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200464#define TCR_EL2_RES1 ((ULL(1) << 31) | (ULL(1) << 23))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200465#define TCR_EL1_IPS_SHIFT U(32)
466#define TCR_EL2_PS_SHIFT U(16)
467#define TCR_EL3_PS_SHIFT U(16)
468
469#define TCR_TxSZ_MIN ULL(16)
470#define TCR_TxSZ_MAX ULL(39)
Antonio Nino Diazffdfd162019-02-11 15:34:32 +0000471#define TCR_TxSZ_MAX_TTST ULL(48)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200472
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100473#define TCR_T0SZ_SHIFT U(0)
474#define TCR_T1SZ_SHIFT U(16)
475
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200476/* (internal) physical address size bits in EL3/EL1 */
477#define TCR_PS_BITS_4GB ULL(0x0)
478#define TCR_PS_BITS_64GB ULL(0x1)
479#define TCR_PS_BITS_1TB ULL(0x2)
480#define TCR_PS_BITS_4TB ULL(0x3)
481#define TCR_PS_BITS_16TB ULL(0x4)
482#define TCR_PS_BITS_256TB ULL(0x5)
483
484#define ADDR_MASK_48_TO_63 ULL(0xFFFF000000000000)
485#define ADDR_MASK_44_TO_47 ULL(0x0000F00000000000)
486#define ADDR_MASK_42_TO_43 ULL(0x00000C0000000000)
487#define ADDR_MASK_40_TO_41 ULL(0x0000030000000000)
488#define ADDR_MASK_36_TO_39 ULL(0x000000F000000000)
489#define ADDR_MASK_32_TO_35 ULL(0x0000000F00000000)
490
491#define TCR_RGN_INNER_NC (ULL(0x0) << 8)
492#define TCR_RGN_INNER_WBA (ULL(0x1) << 8)
493#define TCR_RGN_INNER_WT (ULL(0x2) << 8)
494#define TCR_RGN_INNER_WBNA (ULL(0x3) << 8)
495
496#define TCR_RGN_OUTER_NC (ULL(0x0) << 10)
497#define TCR_RGN_OUTER_WBA (ULL(0x1) << 10)
498#define TCR_RGN_OUTER_WT (ULL(0x2) << 10)
499#define TCR_RGN_OUTER_WBNA (ULL(0x3) << 10)
500
501#define TCR_SH_NON_SHAREABLE (ULL(0x0) << 12)
502#define TCR_SH_OUTER_SHAREABLE (ULL(0x2) << 12)
503#define TCR_SH_INNER_SHAREABLE (ULL(0x3) << 12)
504
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100505#define TCR_RGN1_INNER_NC (ULL(0x0) << 24)
506#define TCR_RGN1_INNER_WBA (ULL(0x1) << 24)
507#define TCR_RGN1_INNER_WT (ULL(0x2) << 24)
508#define TCR_RGN1_INNER_WBNA (ULL(0x3) << 24)
509
510#define TCR_RGN1_OUTER_NC (ULL(0x0) << 26)
511#define TCR_RGN1_OUTER_WBA (ULL(0x1) << 26)
512#define TCR_RGN1_OUTER_WT (ULL(0x2) << 26)
513#define TCR_RGN1_OUTER_WBNA (ULL(0x3) << 26)
514
515#define TCR_SH1_NON_SHAREABLE (ULL(0x0) << 28)
516#define TCR_SH1_OUTER_SHAREABLE (ULL(0x2) << 28)
517#define TCR_SH1_INNER_SHAREABLE (ULL(0x3) << 28)
518
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200519#define TCR_TG0_SHIFT U(14)
520#define TCR_TG0_MASK ULL(3)
521#define TCR_TG0_4K (ULL(0) << TCR_TG0_SHIFT)
522#define TCR_TG0_64K (ULL(1) << TCR_TG0_SHIFT)
523#define TCR_TG0_16K (ULL(2) << TCR_TG0_SHIFT)
524
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100525#define TCR_TG1_SHIFT U(30)
526#define TCR_TG1_MASK ULL(3)
527#define TCR_TG1_16K (ULL(1) << TCR_TG1_SHIFT)
528#define TCR_TG1_4K (ULL(2) << TCR_TG1_SHIFT)
529#define TCR_TG1_64K (ULL(3) << TCR_TG1_SHIFT)
530
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200531#define TCR_EPD0_BIT (ULL(1) << 7)
532#define TCR_EPD1_BIT (ULL(1) << 23)
533
534#define MODE_SP_SHIFT U(0x0)
535#define MODE_SP_MASK U(0x1)
536#define MODE_SP_EL0 U(0x0)
537#define MODE_SP_ELX U(0x1)
538
539#define MODE_RW_SHIFT U(0x4)
540#define MODE_RW_MASK U(0x1)
541#define MODE_RW_64 U(0x0)
542#define MODE_RW_32 U(0x1)
543
544#define MODE_EL_SHIFT U(0x2)
545#define MODE_EL_MASK U(0x3)
546#define MODE_EL3 U(0x3)
547#define MODE_EL2 U(0x2)
548#define MODE_EL1 U(0x1)
549#define MODE_EL0 U(0x0)
550
551#define MODE32_SHIFT U(0)
552#define MODE32_MASK U(0xf)
553#define MODE32_usr U(0x0)
554#define MODE32_fiq U(0x1)
555#define MODE32_irq U(0x2)
556#define MODE32_svc U(0x3)
557#define MODE32_mon U(0x6)
558#define MODE32_abt U(0x7)
559#define MODE32_hyp U(0xa)
560#define MODE32_und U(0xb)
561#define MODE32_sys U(0xf)
562
563#define GET_RW(mode) (((mode) >> MODE_RW_SHIFT) & MODE_RW_MASK)
564#define GET_EL(mode) (((mode) >> MODE_EL_SHIFT) & MODE_EL_MASK)
565#define GET_SP(mode) (((mode) >> MODE_SP_SHIFT) & MODE_SP_MASK)
566#define GET_M32(mode) (((mode) >> MODE32_SHIFT) & MODE32_MASK)
567
568#define SPSR_64(el, sp, daif) \
569 ((MODE_RW_64 << MODE_RW_SHIFT) | \
570 (((el) & MODE_EL_MASK) << MODE_EL_SHIFT) | \
571 (((sp) & MODE_SP_MASK) << MODE_SP_SHIFT) | \
572 (((daif) & SPSR_DAIF_MASK) << SPSR_DAIF_SHIFT))
573
574#define SPSR_MODE32(mode, isa, endian, aif) \
575 ((MODE_RW_32 << MODE_RW_SHIFT) | \
576 (((mode) & MODE32_MASK) << MODE32_SHIFT) | \
577 (((isa) & SPSR_T_MASK) << SPSR_T_SHIFT) | \
578 (((endian) & SPSR_E_MASK) << SPSR_E_SHIFT) | \
579 (((aif) & SPSR_AIF_MASK) << SPSR_AIF_SHIFT))
580
581/*
582 * TTBR Definitions
583 */
584#define TTBR_CNP_BIT ULL(0x1)
585
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000586/*
587 * CTR_EL0 definitions
588 */
589#define CTR_CWG_SHIFT U(24)
590#define CTR_CWG_MASK U(0xf)
591#define CTR_ERG_SHIFT U(20)
592#define CTR_ERG_MASK U(0xf)
593#define CTR_DMINLINE_SHIFT U(16)
594#define CTR_DMINLINE_MASK U(0xf)
595#define CTR_L1IP_SHIFT U(14)
596#define CTR_L1IP_MASK U(0x3)
597#define CTR_IMINLINE_SHIFT U(0)
598#define CTR_IMINLINE_MASK U(0xf)
599
600#define MAX_CACHE_LINE_SIZE U(0x800) /* 2KB */
601
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200602/* Physical timer control register bit fields shifts and masks */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000603#define CNTP_CTL_ENABLE_SHIFT U(0)
604#define CNTP_CTL_IMASK_SHIFT U(1)
605#define CNTP_CTL_ISTATUS_SHIFT U(2)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200606
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000607#define CNTP_CTL_ENABLE_MASK U(1)
608#define CNTP_CTL_IMASK_MASK U(1)
609#define CNTP_CTL_ISTATUS_MASK U(1)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200610
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200611/* Exception Syndrome register bits and bobs */
612#define ESR_EC_SHIFT U(26)
613#define ESR_EC_MASK U(0x3f)
614#define ESR_EC_LENGTH U(6)
615#define EC_UNKNOWN U(0x0)
616#define EC_WFE_WFI U(0x1)
617#define EC_AARCH32_CP15_MRC_MCR U(0x3)
618#define EC_AARCH32_CP15_MRRC_MCRR U(0x4)
619#define EC_AARCH32_CP14_MRC_MCR U(0x5)
620#define EC_AARCH32_CP14_LDC_STC U(0x6)
621#define EC_FP_SIMD U(0x7)
622#define EC_AARCH32_CP10_MRC U(0x8)
623#define EC_AARCH32_CP14_MRRC_MCRR U(0xc)
624#define EC_ILLEGAL U(0xe)
625#define EC_AARCH32_SVC U(0x11)
626#define EC_AARCH32_HVC U(0x12)
627#define EC_AARCH32_SMC U(0x13)
628#define EC_AARCH64_SVC U(0x15)
629#define EC_AARCH64_HVC U(0x16)
630#define EC_AARCH64_SMC U(0x17)
631#define EC_AARCH64_SYS U(0x18)
632#define EC_IABORT_LOWER_EL U(0x20)
633#define EC_IABORT_CUR_EL U(0x21)
634#define EC_PC_ALIGN U(0x22)
635#define EC_DABORT_LOWER_EL U(0x24)
636#define EC_DABORT_CUR_EL U(0x25)
637#define EC_SP_ALIGN U(0x26)
638#define EC_AARCH32_FP U(0x28)
639#define EC_AARCH64_FP U(0x2c)
640#define EC_SERROR U(0x2f)
641
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000642/*
643 * External Abort bit in Instruction and Data Aborts synchronous exception
644 * syndromes.
645 */
646#define ESR_ISS_EABORT_EA_BIT U(9)
647
648#define EC_BITS(x) (((x) >> ESR_EC_SHIFT) & ESR_EC_MASK)
649
650/* Reset bit inside the Reset management register for EL3 (RMR_EL3) */
651#define RMR_RESET_REQUEST_SHIFT U(0x1)
652#define RMR_WARM_RESET_CPU (U(1) << RMR_RESET_REQUEST_SHIFT)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200653
654/*******************************************************************************
655 * Definitions of register offsets, fields and macros for CPU system
656 * instructions.
657 ******************************************************************************/
658
659#define TLBI_ADDR_SHIFT U(12)
660#define TLBI_ADDR_MASK ULL(0x00000FFFFFFFFFFF)
661#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
662
663/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000664 * Definitions of register offsets and fields in the CNTCTLBase Frame of the
665 * system level implementation of the Generic Timer.
666 ******************************************************************************/
667#define CNTCTLBASE_CNTFRQ U(0x0)
668#define CNTNSAR U(0x4)
669#define CNTNSAR_NS_SHIFT(x) (x)
670
671#define CNTACR_BASE(x) (U(0x40) + ((x) << 2))
672#define CNTACR_RPCT_SHIFT U(0x0)
673#define CNTACR_RVCT_SHIFT U(0x1)
674#define CNTACR_RFRQ_SHIFT U(0x2)
675#define CNTACR_RVOFF_SHIFT U(0x3)
676#define CNTACR_RWVT_SHIFT U(0x4)
677#define CNTACR_RWPT_SHIFT U(0x5)
678
679/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200680 * Definitions of register offsets and fields in the CNTBaseN Frame of the
681 * system level implementation of the Generic Timer.
682 ******************************************************************************/
683/* Physical Count register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000684#define CNTPCT_LO U(0x0)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200685/* Counter Frequency register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000686#define CNTBASEN_CNTFRQ U(0x10)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200687/* Physical Timer CompareValue register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000688#define CNTP_CVAL_LO U(0x20)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200689/* Physical Timer Control register. */
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000690#define CNTP_CTL U(0x2c)
691
692/* PMCR_EL0 definitions */
693#define PMCR_EL0_RESET_VAL U(0x0)
694#define PMCR_EL0_N_SHIFT U(11)
695#define PMCR_EL0_N_MASK U(0x1f)
696#define PMCR_EL0_N_BITS (PMCR_EL0_N_MASK << PMCR_EL0_N_SHIFT)
697#define PMCR_EL0_LC_BIT (U(1) << 6)
698#define PMCR_EL0_DP_BIT (U(1) << 5)
699#define PMCR_EL0_X_BIT (U(1) << 4)
700#define PMCR_EL0_D_BIT (U(1) << 3)
Petre-Ionut Tudorf68ebdb2019-09-18 16:13:00 +0100701#define PMCR_EL0_E_BIT (U(1) << 0)
702
703/* PMCNTENSET_EL0 definitions */
704#define PMCNTENSET_EL0_C_BIT (U(1) << 31)
705#define PMCNTENSET_EL0_P_BIT(x) (U(1) << x)
706
707/* PMEVTYPER<n>_EL0 definitions */
708#define PMEVTYPER_EL0_P_BIT (U(1) << 31)
709#define PMEVTYPER_EL0_NSK_BIT (U(1) << 29)
710#define PMEVTYPER_EL0_NSH_BIT (U(1) << 27)
711#define PMEVTYPER_EL0_M_BIT (U(1) << 26)
712#define PMEVTYPER_EL0_MT_BIT (U(1) << 25)
713#define PMEVTYPER_EL0_SH_BIT (U(1) << 24)
714#define PMEVTYPER_EL0_EVTCOUNT_BITS U(0x000003FF)
715
716/* PMCCFILTR_EL0 definitions */
717#define PMCCFILTR_EL0_P_BIT (U(1) << 31)
718#define PMCCFILTR_EL0_NSK_BIT (U(1) << 29)
719#define PMCCFILTR_EL0_NSH_BIT (U(1) << 27)
720#define PMCCFILTR_EL0_M_BIT (U(1) << 26)
721#define PMCCFILTR_EL0_MT_BIT (U(1) << 25)
722#define PMCCFILTR_EL0_SH_BIT (U(1) << 24)
723
724/* PMU event counter ID definitions */
725#define PMU_EV_PC_WRITE_RETIRED U(0x000C)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000726
727/*******************************************************************************
728 * Definitions for system register interface to SVE
729 ******************************************************************************/
730#define ZCR_EL3 S3_6_C1_C2_0
731#define ZCR_EL2 S3_4_C1_C2_0
732
733/* ZCR_EL3 definitions */
734#define ZCR_EL3_LEN_MASK U(0xf)
735
736/* ZCR_EL2 definitions */
737#define ZCR_EL2_LEN_MASK U(0xf)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200738
739/*******************************************************************************
740 * Definitions of MAIR encodings for device and normal memory
741 ******************************************************************************/
742/*
743 * MAIR encodings for device memory attributes.
744 */
745#define MAIR_DEV_nGnRnE ULL(0x0)
746#define MAIR_DEV_nGnRE ULL(0x4)
747#define MAIR_DEV_nGRE ULL(0x8)
748#define MAIR_DEV_GRE ULL(0xc)
749
750/*
751 * MAIR encodings for normal memory attributes.
752 *
753 * Cache Policy
754 * WT: Write Through
755 * WB: Write Back
756 * NC: Non-Cacheable
757 *
758 * Transient Hint
759 * NTR: Non-Transient
760 * TR: Transient
761 *
762 * Allocation Policy
763 * RA: Read Allocate
764 * WA: Write Allocate
765 * RWA: Read and Write Allocate
766 * NA: No Allocation
767 */
768#define MAIR_NORM_WT_TR_WA ULL(0x1)
769#define MAIR_NORM_WT_TR_RA ULL(0x2)
770#define MAIR_NORM_WT_TR_RWA ULL(0x3)
771#define MAIR_NORM_NC ULL(0x4)
772#define MAIR_NORM_WB_TR_WA ULL(0x5)
773#define MAIR_NORM_WB_TR_RA ULL(0x6)
774#define MAIR_NORM_WB_TR_RWA ULL(0x7)
775#define MAIR_NORM_WT_NTR_NA ULL(0x8)
776#define MAIR_NORM_WT_NTR_WA ULL(0x9)
777#define MAIR_NORM_WT_NTR_RA ULL(0xa)
778#define MAIR_NORM_WT_NTR_RWA ULL(0xb)
779#define MAIR_NORM_WB_NTR_NA ULL(0xc)
780#define MAIR_NORM_WB_NTR_WA ULL(0xd)
781#define MAIR_NORM_WB_NTR_RA ULL(0xe)
782#define MAIR_NORM_WB_NTR_RWA ULL(0xf)
783
784#define MAIR_NORM_OUTER_SHIFT U(4)
785
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000786#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
787 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200788
789/* PAR_EL1 fields */
790#define PAR_F_SHIFT U(0)
791#define PAR_F_MASK ULL(0x1)
792#define PAR_ADDR_SHIFT U(12)
793#define PAR_ADDR_MASK (BIT(40) - ULL(1)) /* 40-bits-wide page address */
794
795/*******************************************************************************
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000796 * Definitions for system register interface to SPE
797 ******************************************************************************/
798#define PMBLIMITR_EL1 S3_0_C9_C10_0
799
800/*******************************************************************************
801 * Definitions for system register interface to MPAM
802 ******************************************************************************/
803#define MPAMIDR_EL1 S3_0_C10_C4_4
804#define MPAM2_EL2 S3_4_C10_C5_0
805#define MPAMHCR_EL2 S3_4_C10_C4_0
806#define MPAM3_EL3 S3_6_C10_C5_0
807
808/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200809 * Definitions for system register interface to AMU for ARMv8.4 onwards
810 ******************************************************************************/
811#define AMCR_EL0 S3_3_C13_C2_0
812#define AMCFGR_EL0 S3_3_C13_C2_1
813#define AMCGCR_EL0 S3_3_C13_C2_2
814#define AMUSERENR_EL0 S3_3_C13_C2_3
815#define AMCNTENCLR0_EL0 S3_3_C13_C2_4
816#define AMCNTENSET0_EL0 S3_3_C13_C2_5
817#define AMCNTENCLR1_EL0 S3_3_C13_C3_0
818#define AMCNTENSET1_EL0 S3_3_C13_C3_1
819
820/* Activity Monitor Group 0 Event Counter Registers */
821#define AMEVCNTR00_EL0 S3_3_C13_C4_0
822#define AMEVCNTR01_EL0 S3_3_C13_C4_1
823#define AMEVCNTR02_EL0 S3_3_C13_C4_2
824#define AMEVCNTR03_EL0 S3_3_C13_C4_3
825
826/* Activity Monitor Group 0 Event Type Registers */
827#define AMEVTYPER00_EL0 S3_3_C13_C6_0
828#define AMEVTYPER01_EL0 S3_3_C13_C6_1
829#define AMEVTYPER02_EL0 S3_3_C13_C6_2
830#define AMEVTYPER03_EL0 S3_3_C13_C6_3
831
832/* Activity Monitor Group 1 Event Counter Registers */
833#define AMEVCNTR10_EL0 S3_3_C13_C12_0
834#define AMEVCNTR11_EL0 S3_3_C13_C12_1
835#define AMEVCNTR12_EL0 S3_3_C13_C12_2
836#define AMEVCNTR13_EL0 S3_3_C13_C12_3
837#define AMEVCNTR14_EL0 S3_3_C13_C12_4
838#define AMEVCNTR15_EL0 S3_3_C13_C12_5
839#define AMEVCNTR16_EL0 S3_3_C13_C12_6
840#define AMEVCNTR17_EL0 S3_3_C13_C12_7
841#define AMEVCNTR18_EL0 S3_3_C13_C13_0
842#define AMEVCNTR19_EL0 S3_3_C13_C13_1
843#define AMEVCNTR1A_EL0 S3_3_C13_C13_2
844#define AMEVCNTR1B_EL0 S3_3_C13_C13_3
845#define AMEVCNTR1C_EL0 S3_3_C13_C13_4
846#define AMEVCNTR1D_EL0 S3_3_C13_C13_5
847#define AMEVCNTR1E_EL0 S3_3_C13_C13_6
848#define AMEVCNTR1F_EL0 S3_3_C13_C13_7
849
850/* Activity Monitor Group 1 Event Type Registers */
851#define AMEVTYPER10_EL0 S3_3_C13_C14_0
852#define AMEVTYPER11_EL0 S3_3_C13_C14_1
853#define AMEVTYPER12_EL0 S3_3_C13_C14_2
854#define AMEVTYPER13_EL0 S3_3_C13_C14_3
855#define AMEVTYPER14_EL0 S3_3_C13_C14_4
856#define AMEVTYPER15_EL0 S3_3_C13_C14_5
857#define AMEVTYPER16_EL0 S3_3_C13_C14_6
858#define AMEVTYPER17_EL0 S3_3_C13_C14_7
859#define AMEVTYPER18_EL0 S3_3_C13_C15_0
860#define AMEVTYPER19_EL0 S3_3_C13_C15_1
861#define AMEVTYPER1A_EL0 S3_3_C13_C15_2
862#define AMEVTYPER1B_EL0 S3_3_C13_C15_3
863#define AMEVTYPER1C_EL0 S3_3_C13_C15_4
864#define AMEVTYPER1D_EL0 S3_3_C13_C15_5
865#define AMEVTYPER1E_EL0 S3_3_C13_C15_6
866#define AMEVTYPER1F_EL0 S3_3_C13_C15_7
867
johpow01465cd602020-10-08 17:29:11 -0500868/* AMCFGR_EL0 definitions */
869#define AMCFGR_EL0_NCG_SHIFT U(28)
870#define AMCFGR_EL0_NCG_MASK U(0xf)
871
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200872/* AMCGCR_EL0 definitions */
johpow01465cd602020-10-08 17:29:11 -0500873#define AMCGCR_EL0_CG1NC_SHIFT U(8)
874#define AMCGCR_EL0_CG1NC_LENGTH U(8)
875#define AMCGCR_EL0_CG1NC_MASK U(0xff)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200876
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000877/* MPAM register definitions */
878#define MPAM3_EL3_MPAMEN_BIT (ULL(1) << 63)
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100879#define MPAMHCR_EL2_TRAP_MPAMIDR_EL1 (ULL(1) << 31)
880
881#define MPAM2_EL2_TRAPMPAM0EL1 (ULL(1) << 49)
882#define MPAM2_EL2_TRAPMPAM1EL1 (ULL(1) << 48)
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000883
884#define MPAMIDR_HAS_HCR_BIT (ULL(1) << 17)
885
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200886/*******************************************************************************
johpow01465cd602020-10-08 17:29:11 -0500887 * Definitions for system register interface to AMU for ARMv8.6 enhancements
888 ******************************************************************************/
889
890/* Definition for register defining which virtual offsets are implemented. */
891#define AMCG1IDR_EL0 S3_3_C13_C2_6
892#define AMCG1IDR_CTR_MASK ULL(0xffff)
893#define AMCG1IDR_CTR_SHIFT U(0)
894#define AMCG1IDR_VOFF_MASK ULL(0xffff)
895#define AMCG1IDR_VOFF_SHIFT U(16)
896
897/* New bit added to AMCR_EL0 */
898#define AMCR_CG1RZ_BIT (ULL(0x1) << 17)
899
900/* Definitions for virtual offset registers for architected event counters. */
901/* AMEVCNTR01_EL0 intentionally left undefined, as it does not exist. */
902#define AMEVCNTVOFF00_EL2 S3_4_C13_C8_0
903#define AMEVCNTVOFF02_EL2 S3_4_C13_C8_2
904#define AMEVCNTVOFF03_EL2 S3_4_C13_C8_3
905
906/* Definitions for virtual offset registers for auxiliary event counters. */
907#define AMEVCNTVOFF10_EL2 S3_4_C13_C10_0
908#define AMEVCNTVOFF11_EL2 S3_4_C13_C10_1
909#define AMEVCNTVOFF12_EL2 S3_4_C13_C10_2
910#define AMEVCNTVOFF13_EL2 S3_4_C13_C10_3
911#define AMEVCNTVOFF14_EL2 S3_4_C13_C10_4
912#define AMEVCNTVOFF15_EL2 S3_4_C13_C10_5
913#define AMEVCNTVOFF16_EL2 S3_4_C13_C10_6
914#define AMEVCNTVOFF17_EL2 S3_4_C13_C10_7
915#define AMEVCNTVOFF18_EL2 S3_4_C13_C11_0
916#define AMEVCNTVOFF19_EL2 S3_4_C13_C11_1
917#define AMEVCNTVOFF1A_EL2 S3_4_C13_C11_2
918#define AMEVCNTVOFF1B_EL2 S3_4_C13_C11_3
919#define AMEVCNTVOFF1C_EL2 S3_4_C13_C11_4
920#define AMEVCNTVOFF1D_EL2 S3_4_C13_C11_5
921#define AMEVCNTVOFF1E_EL2 S3_4_C13_C11_6
922#define AMEVCNTVOFF1F_EL2 S3_4_C13_C11_7
923
924/*******************************************************************************
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200925 * RAS system registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000926 ******************************************************************************/
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200927#define DISR_EL1 S3_0_C12_C1_1
928#define DISR_A_BIT U(31)
929
930#define ERRIDR_EL1 S3_0_C5_C3_0
931#define ERRIDR_MASK U(0xffff)
932
933#define ERRSELR_EL1 S3_0_C5_C3_1
934
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000935/* System register access to Standard Error Record registers */
936#define ERXFR_EL1 S3_0_C5_C4_0
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200937#define ERXCTLR_EL1 S3_0_C5_C4_1
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000938#define ERXSTATUS_EL1 S3_0_C5_C4_2
939#define ERXADDR_EL1 S3_0_C5_C4_3
940#define ERXPFGF_EL1 S3_0_C5_C4_4
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200941#define ERXPFGCTL_EL1 S3_0_C5_C4_5
942#define ERXPFGCDN_EL1 S3_0_C5_C4_6
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000943#define ERXMISC0_EL1 S3_0_C5_C5_0
944#define ERXMISC1_EL1 S3_0_C5_C5_1
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200945
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000946#define ERXCTLR_ED_BIT (U(1) << 0)
947#define ERXCTLR_UE_BIT (U(1) << 4)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200948
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +0000949#define ERXPFGCTL_UC_BIT (U(1) << 1)
950#define ERXPFGCTL_UEU_BIT (U(1) << 2)
951#define ERXPFGCTL_CDEN_BIT (U(1) << 31)
Sandrine Bailleux3cd87d72018-10-09 11:12:55 +0200952
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100953/*******************************************************************************
954 * Armv8.3 Pointer Authentication Registers
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000955 ******************************************************************************/
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000956#define APIAKeyLo_EL1 S3_0_C2_C1_0
957#define APIAKeyHi_EL1 S3_0_C2_C1_1
958#define APIBKeyLo_EL1 S3_0_C2_C1_2
959#define APIBKeyHi_EL1 S3_0_C2_C1_3
960#define APDAKeyLo_EL1 S3_0_C2_C2_0
961#define APDAKeyHi_EL1 S3_0_C2_C2_1
962#define APDBKeyLo_EL1 S3_0_C2_C2_2
963#define APDBKeyHi_EL1 S3_0_C2_C2_3
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100964#define APGAKeyLo_EL1 S3_0_C2_C3_0
Antonio Nino Diaz9c9f92c2019-03-13 13:57:39 +0000965#define APGAKeyHi_EL1 S3_0_C2_C3_1
Jeenu Viswambharana1c3cca2018-10-16 10:09:32 +0100966
Antonio Nino Diaz69068db2019-01-11 13:01:45 +0000967/*******************************************************************************
968 * Armv8.4 Data Independent Timing Registers
969 ******************************************************************************/
970#define DIT S3_3_C4_C2_5
971#define DIT_BIT BIT(24)
972
Antonio Nino Diazcc023992019-04-04 11:18:32 +0100973/*******************************************************************************
974 * Armv8.5 - new MSR encoding to directly access PSTATE.SSBS field
975 ******************************************************************************/
976#define SSBS S3_3_C4_C2_6
977
Sandrine Bailleux277fb762019-10-08 12:10:45 +0200978/*******************************************************************************
979 * Armv8.5 - Memory Tagging Extension Registers
980 ******************************************************************************/
981#define TFSRE0_EL1 S3_0_C5_C6_1
982#define TFSR_EL1 S3_0_C5_C6_0
983#define RGSR_EL1 S3_0_C1_C0_5
984#define GCR_EL1 S3_0_C1_C0_6
985
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -0500986/*******************************************************************************
987 * Armv8.6 - Fine Grained Virtualization Traps Registers
988 ******************************************************************************/
989#define HFGRTR_EL2 S3_4_C1_C1_4
990#define HFGWTR_EL2 S3_4_C1_C1_5
991#define HFGITR_EL2 S3_4_C1_C1_6
992#define HDFGRTR_EL2 S3_4_C3_C1_4
993#define HDFGWTR_EL2 S3_4_C3_C1_5
994
Jimmy Brisson945095a2020-04-16 10:54:59 -0500995/*******************************************************************************
996 * Armv8.6 - Enhanced Counter Virtualization Registers
997 ******************************************************************************/
998#define CNTPOFF_EL2 S3_4_C14_C0_6
999
Jimmy Brisson90f1d5c2020-04-16 10:54:51 -05001000
Antonio Nino Diazdcfc4832018-11-22 15:53:23 +00001001#endif /* ARCH_H */