blob: 425f15fe57ecc79965b670c1a4644c601cfcc432 [file] [log] [blame]
Soby Mathewb4c6df42022-11-09 11:13:29 +00001/*
2 * SPDX-License-Identifier: BSD-3-Clause
3 * SPDX-FileCopyrightText: Copyright TF-RMM Contributors.
4 */
5
6#ifndef ARCH_H
7#define ARCH_H
8
9#include <utils_def.h>
10
11/* Cache line size */
12#define CACHE_WRITEBACK_GRANULE UL(64)
13
14/* Timer interrupt IDs defined by the Server Base System Architecture */
15#define EL1_VIRT_TIMER_PPI UL(27)
16#define EL1_PHYS_TIMER_PPI UL(30)
17
18/* Counter-timer Physical Offset register */
19#define CNTPOFF_EL2 S3_4_C14_C0_6
20
Soby Mathewb4c6df42022-11-09 11:13:29 +000021/* Interrupt Controller registers */
22#define ICC_HPPIR1_EL1 S3_0_C12_C12_2
23#define ICC_SRE_EL2 S3_4_C12_C9_5
24
25/* Interrupt Controller Control Register */
AlexeiFedorov537bee02023-02-02 13:38:23 +000026#define ICC_CTLR_EL1 S3_0_C12_C12_4
Soby Mathewb4c6df42022-11-09 11:13:29 +000027
AlexeiFedorov537bee02023-02-02 13:38:23 +000028#define ICC_CTLR_EL1_EXT_RANGE_BIT (UL(1) << 19)
Soby Mathewb4c6df42022-11-09 11:13:29 +000029
30/* Virtual GIC registers */
31#define ICH_AP0R0_EL2 S3_4_C12_C8_0
32#define ICH_AP0R1_EL2 S3_4_C12_C8_1
33#define ICH_AP0R2_EL2 S3_4_C12_C8_2
34#define ICH_AP0R3_EL2 S3_4_C12_C8_3
35#define ICH_AP1R0_EL2 S3_4_C12_C9_0
36#define ICH_AP1R1_EL2 S3_4_C12_C9_1
37#define ICH_AP1R2_EL2 S3_4_C12_C9_2
38#define ICH_AP1R3_EL2 S3_4_C12_C9_3
39
40#define ICH_LR0_EL2 S3_4_C12_C12_0
41#define ICH_LR1_EL2 S3_4_C12_C12_1
42#define ICH_LR2_EL2 S3_4_C12_C12_2
43#define ICH_LR3_EL2 S3_4_C12_C12_3
44#define ICH_LR4_EL2 S3_4_C12_C12_4
45#define ICH_LR5_EL2 S3_4_C12_C12_5
46#define ICH_LR6_EL2 S3_4_C12_C12_6
47#define ICH_LR7_EL2 S3_4_C12_C12_7
48#define ICH_LR8_EL2 S3_4_C12_C13_0
49#define ICH_LR9_EL2 S3_4_C12_C13_1
50#define ICH_LR10_EL2 S3_4_C12_C13_2
51#define ICH_LR11_EL2 S3_4_C12_C13_3
52#define ICH_LR12_EL2 S3_4_C12_C13_4
53#define ICH_LR13_EL2 S3_4_C12_C13_5
54#define ICH_LR14_EL2 S3_4_C12_C13_6
55#define ICH_LR15_EL2 S3_4_C12_C13_7
56
57#define ICH_HCR_EL2 S3_4_C12_C11_0
58#define ICH_VTR_EL2 S3_4_C12_C11_1
59#define ICH_MISR_EL2 S3_4_C12_C11_2
60#define ICH_VMCR_EL2 S3_4_C12_C11_7
61
62/* RNDR definition */
63#define RNDR S3_3_C2_C4_0
64
Shruti Gupta5732bfe2024-01-17 13:21:06 +000065/* Data Independent Timing Registers */
66#define DIT S3_3_C4_C2_5
67#define DIT_BIT (UL(1) << 24)
68
Javier Almansa Sobrinocfd32542024-10-09 19:38:56 +010069/* SCTLR2_EL12 register */
70#define SCTLR2_EL12 S3_5_C1_C0_3
71
Soby Mathewb4c6df42022-11-09 11:13:29 +000072/* CLIDR definitions */
73#define LOC_SHIFT U(24)
74#define CTYPE_SHIFT(n) U(3 * ((n) - 1))
75#define CLIDR_FIELD_WIDTH U(3)
76
77/* CSSELR definitions */
78#define LEVEL_SHIFT U(1)
79
80/* Data cache set/way op type defines */
81#define DCISW U(0x0)
82#define DCCISW U(0x1)
83#define DCCSW U(0x2)
84
85#define TCR_EL2_T0SZ_SHIFT UL(0)
86#define TCR_EL2_T0SZ_WIDTH UL(6)
Soby Mathewb4c6df42022-11-09 11:13:29 +000087
88#define TCR_EL2_T1SZ_SHIFT UL(16)
89#define TCR_EL2_T1SZ_WIDTH UL(6)
Soby Mathewb4c6df42022-11-09 11:13:29 +000090
AlexeiFedorov537bee02023-02-02 13:38:23 +000091#define TCR_EL2_EPD0_BIT (UL(1) << 7)
Soby Mathewb4c6df42022-11-09 11:13:29 +000092
93#define TCR_EL2_IRGN0_SHIFT UL(8)
94#define TCR_EL2_IRGN0_WIDTH UL(2)
95#define TCR_EL2_IRGN0_WBWA INPLACE(TCR_EL2_IRGN0, UL(1))
96
97#define TCR_EL2_ORGN0_SHIFT UL(10)
98#define TCR_EL2_ORGN0_WIDTH UL(2)
99#define TCR_EL2_ORGN0_WBWA INPLACE(TCR_EL2_ORGN0, UL(1))
100
101#define TCR_EL2_IRGN1_SHIFT UL(24)
102#define TCR_EL2_IRGN1_WIDTH UL(2)
103#define TCR_EL2_IRGN1_WBWA INPLACE(TCR_EL2_IRGN1, UL(1))
104
105#define TCR_EL2_ORGN1_SHIFT UL(26)
106#define TCR_EL2_ORGN1_WIDTH UL(2)
107#define TCR_EL2_ORGN1_WBWA INPLACE(TCR_EL2_ORGN1, UL(1))
108
109#define TCR_EL2_SH0_SHIFT UL(12)
110#define TCR_EL2_SH0_WIDTH UL(2)
111#define TCR_EL2_SH0_IS INPLACE(TCR_EL2_SH0, UL(3))
112
113#define TCR_EL2_SH1_SHIFT UL(28)
114#define TCR_EL2_SH1_WIDTH UL(2)
115#define TCR_EL2_SH1_IS INPLACE(TCR_EL2_SH1, UL(3))
116
117#define TCR_EL2_TG0_SHIFT UL(14)
118#define TCR_EL2_TG0_WIDTH UL(2)
119#define TCR_EL2_TG0_4K INPLACE(TCR_EL2_TG0, UL(0))
120
121#define TCR_EL2_TG1_SHIFT UL(30)
122#define TCR_EL2_TG1_WIDTH UL(2)
Javier Almansa Sobrino70194902023-02-28 10:27:02 +0000123#define TCR_EL2_TG1_4K INPLACE(TCR_EL2_TG1, UL(2))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000124
125#define TCR_EL2_IPS_SHIFT UL(32)
126#define TCR_EL2_IPS_WIDTH UL(3)
127#define TCR_PS_BITS_4GB INPLACE(TCR_EL2_IPS, UL(0))
128#define TCR_PS_BITS_64GB INPLACE(TCR_EL2_IPS, UL(1))
129#define TCR_PS_BITS_1TB INPLACE(TCR_EL2_IPS, UL(2))
130#define TCR_PS_BITS_4TB INPLACE(TCR_EL2_IPS, UL(3))
131#define TCR_PS_BITS_16TB INPLACE(TCR_EL2_IPS, UL(4))
132#define TCR_PS_BITS_256TB INPLACE(TCR_EL2_IPS, UL(5))
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +0100133#define TCR_PS_BITS_4PB INPLACE(TCR_EL2_IPS, UL(6))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000134
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +0100135#define TCR_EL2_DS_SHIFT UL(59)
136#define TCR_EL2_DS_WIDTH UL(1)
137#define TCR_EL2_DS_LPA2_EN INPLACE(TCR_EL2_DS, UL(1))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000138
Mate Toth-Pal9d595752024-12-10 13:22:47 +0100139#define TCR_EL2_A1 (UL(1) << 22)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000140#define TCR_EL2_AS (UL(1) << 36)
141#define TCR_EL2_HPD0 (UL(1) << 41)
142#define TCR_EL2_HPD1 (UL(1) << 42)
Mate Toth-Pal8f949242025-02-06 10:16:22 +0100143#define TCR_EL2_E0PD0 (UL(1) << 55)
144#define TCR_EL2_E0PD1 (UL(1) << 56)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000145
146#define TCR_TxSZ_MIN UL(16)
Javier Almansa Sobrino765a3162023-04-27 17:42:58 +0100147#define TCR_TxSZ_MIN_LPA2 UL(12)
Javier Almansa Sobrinoed932592023-01-24 12:50:41 +0000148#define TCR_TxSZ_MAX UL(48)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000149
150/* HCR definitions */
151#define HCR_FWB (UL(1) << 46)
152#define HCR_TEA (UL(1) << 37)
153#define HCR_API (UL(1) << 41)
154#define HCR_APK (UL(1) << 40)
155#define HCR_TERR (UL(1) << 36)
156#define HCR_TLOR (UL(1) << 35)
157#define HCR_E2H (UL(1) << 34)
158#define HCR_RW (UL(1) << 31)
AlexeiFedorov862f96c2024-03-01 16:26:48 +0000159#define HCR_TDZ (UL(1) << 28)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000160#define HCR_TGE (UL(1) << 27)
161#define HCR_TSW (UL(1) << 22)
162#define HCR_TACR (UL(1) << 21)
163#define HCR_TIDCP (UL(1) << 20)
164#define HCR_TSC (UL(1) << 19)
165#define HCR_TID3 (UL(1) << 18)
166#define HCR_TWE (UL(1) << 14)
167#define HCR_TWI (UL(1) << 13)
168#define HCR_VSE (UL(1) << 8)
169
170#define HCR_BSU_SHIFT 10
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100171#define HCR_BSU_WIDTH U(2)
172#define HCR_BSU_IS INPLACE(HCR_BSU, UL(1)) /* Barriers are promoted to IS */
Soby Mathewb4c6df42022-11-09 11:13:29 +0000173
174#define HCR_FB (UL(1) << 9)
175#define HCR_VI (UL(1) << 7)
176#define HCR_AMO (UL(1) << 5)
177#define HCR_IMO (UL(1) << 4)
178#define HCR_FMO (UL(1) << 3)
179#define HCR_PTW (UL(1) << 2)
180#define HCR_SWIO (UL(1) << 1)
181#define HCR_VM (UL(1) << 0)
182
Arunachalam Ganapathy591354a2023-11-16 10:49:09 +0000183#define HCR_REALM_FLAGS (HCR_FWB | HCR_E2H | HCR_RW | HCR_TSC | \
Sona Mathewc744b932024-07-16 11:29:25 -0500184 HCR_AMO | HCR_BSU_IS | HCR_IMO | HCR_FMO | \
185 HCR_PTW | HCR_SWIO | HCR_VM | HCR_TID3 | \
186 HCR_TEA | HCR_API | HCR_APK)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000187
188#define HCR_EL2_INIT (HCR_TGE | HCR_E2H | HCR_TEA)
189
Javier Almansa Sobrinocfd32542024-10-09 19:38:56 +0100190/* HCRX_EL2 Register */
191#define HCRX_EL2 S3_4_C1_C2_2
192
193/* HCRX_EL2 definitions */
194#define HCRX_SCTLR2EN (UL(1) << 15)
195
196#define HCRX_INIT (UL(0))
197
Soby Mathewb4c6df42022-11-09 11:13:29 +0000198#define MAIR_ELx_ATTR0_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100199#define MAIR_ELx_ATTR0_WIDTH U(8)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000200
201/*******************************************************************************
202 * Definitions of MAIR encodings for device and normal memory
203 ******************************************************************************/
204/*
205 * MAIR encodings for device memory attributes.
206 */
207#define MAIR_DEV_NGNRNE UL(0x0) /* Device nGnRnE */
208#define MAIR_DEV_NGNRNE_IDX 0x1
209
210#define MAIR_DEV_NGNRE UL(0x4)
211
212#define MAIR_NIOWBNTRW 0xff
213#define MAIR_NIOWBNTRW_IDX 0x0
214
215/*
216 * MAIR encodings for normal memory attributes.
217 *
218 * Cache Policy
219 * WT: Write Through
220 * WB: Write Back
221 * NC: Non-Cacheable
222 *
223 * Transient Hint
224 * NTR: Non-Transient
225 * TR: Transient
226 *
227 * Allocation Policy
228 * RA: Read Allocate
229 * WA: Write Allocate
230 * RWA: Read and Write Allocate
231 * NA: No Allocation
232 */
233#define MAIR_NORM_WT_TR_WA UL(0x1)
234#define MAIR_NORM_WT_TR_RA UL(0x2)
235#define MAIR_NORM_WT_TR_RWA UL(0x3)
236#define MAIR_NORM_NC UL(0x4)
237#define MAIR_NORM_WB_TR_WA UL(0x5)
238#define MAIR_NORM_WB_TR_RA UL(0x6)
239#define MAIR_NORM_WB_TR_RWA UL(0x7)
240#define MAIR_NORM_WT_NTR_NA UL(0x8)
241#define MAIR_NORM_WT_NTR_WA UL(0x9)
242#define MAIR_NORM_WT_NTR_RA UL(0xa)
243#define MAIR_NORM_WT_NTR_RWA UL(0xb)
244#define MAIR_NORM_WB_NTR_NA UL(0xc)
245#define MAIR_NORM_WB_NTR_WA UL(0xd)
246#define MAIR_NORM_WB_NTR_RA UL(0xe)
247#define MAIR_NORM_WB_NTR_RWA UL(0xf)
248
249#define MAIR_NORM_OUTER_SHIFT U(4)
250
251#define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \
252 ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT))
253
254#define MAKE_MAIR_NORMAL_MEMORY_IO(_mair) \
255 MAKE_MAIR_NORMAL_MEMORY(_mair, _mair)
256
257/*
258 * TTBR Definitions
259 */
AlexeiFedorov537bee02023-02-02 13:38:23 +0000260#define TTBR_CNP_BIT UL(1)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000261
262#define TTBRx_EL2_CnP_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100263#define TTBRx_EL2_CnP_WIDTH U(1)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000264
265#define TTBRx_EL2_BADDR_SHIFT 1
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100266#define TTBRx_EL2_BADDR_WIDTH U(47)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000267
Javier Almansa Sobrinof6fff692024-02-02 17:13:57 +0000268#define TTBRx_EL2_BADDR_MSB_LPA2_SHIFT 2
269#define TTBRx_EL2_BADDR_MSB_LPA2_WIDTH U(4)
270#define EL2_BADDR_MSB_LPA2_SHIFT 48
271#define EL2_BADDR_MSB_LPA2_WIDTH TTBRx_EL2_BADDR_MSB_LPA2_WIDTH
272
Soby Mathewb4c6df42022-11-09 11:13:29 +0000273#define TTBRx_EL2_ASID_SHIFT 48
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100274#define TTBRx_EL2_ASID_WIDTH U(16)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000275
276/*
277 * VTTBR Definitions
278 */
279#define VTTBR_EL2_VMID_SHIFT 48
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100280#define VTTBR_EL2_VMID_WIDTH U(16)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000281
282/*
283 * ESR Definitions
284 */
285#define ESR_EL2_EC_SHIFT 26
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100286#define ESR_EL2_EC_WIDTH U(6)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000287
288#define ESR_EL2_IL_SHIFT 25
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100289#define ESR_EL2_IL_WIDTH U(1)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000290
291#define ESR_EL2_ISS_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100292#define ESR_EL2_ISS_WIDTH U(25)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000293
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100294#define ESR_EL2_EC_UNKNOWN INPLACE(ESR_EL2_EC, UL(0))
295#define ESR_EL2_EC_WFX INPLACE(ESR_EL2_EC, UL(1))
296#define ESR_EL2_EC_FPU INPLACE(ESR_EL2_EC, UL(7))
297#define ESR_EL2_EC_SVC INPLACE(ESR_EL2_EC, UL(21))
298#define ESR_EL2_EC_HVC INPLACE(ESR_EL2_EC, UL(22))
299#define ESR_EL2_EC_SMC INPLACE(ESR_EL2_EC, UL(23))
300#define ESR_EL2_EC_SYSREG INPLACE(ESR_EL2_EC, UL(24))
301#define ESR_EL2_EC_SVE INPLACE(ESR_EL2_EC, UL(25))
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100302#define ESR_EL2_EC_SME INPLACE(ESR_EL2_EC, UL(29))
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100303#define ESR_EL2_EC_INST_ABORT INPLACE(ESR_EL2_EC, UL(32))
304#define ESR_EL2_EC_INST_ABORT_SEL INPLACE(ESR_EL2_EC, UL(33))
305#define ESR_EL2_EC_DATA_ABORT INPLACE(ESR_EL2_EC, UL(36))
306#define ESR_EL2_EC_DATA_ABORT_SEL INPLACE(ESR_EL2_EC, UL(37))
307#define ESR_EL2_EC_SERROR INPLACE(ESR_EL2_EC, UL(47))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000308
309/* Data/Instruction Abort ESR fields */
AlexeiFedorov537bee02023-02-02 13:38:23 +0000310#define ESR_EL2_ABORT_ISV_BIT (UL(1) << 24)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000311
312#define ESR_EL2_ABORT_SAS_SHIFT 22
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100313#define ESR_EL2_ABORT_SAS_WIDTH U(2)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000314
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100315#define ESR_EL2_ABORT_SAS_BYTE_VAL 0U
316#define ESR_EL2_ABORT_SAS_HWORD_VAL 1U
317#define ESR_EL2_ABORT_SAS_WORD_VAL 2U
318#define ESR_EL2_ABORT_SAS_DWORD_VAL 3U
Soby Mathewb4c6df42022-11-09 11:13:29 +0000319
AlexeiFedorov537bee02023-02-02 13:38:23 +0000320#define ESR_EL2_ABORT_SSE_BIT (UL(1) << 21)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000321
322#define ESR_EL2_ABORT_SRT_SHIFT 16
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100323#define ESR_EL2_ABORT_SRT_WIDTH U(5)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000324
325#define ESR_EL2_ABORT_SET_SHIFT 11
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100326#define ESR_EL2_ABORT_SET_WIDTH U(2)
327#define ESR_EL2_ABORT_SET_UER INPLACE(ESR_EL2_ABORT_SET, UL(0))
328#define ESR_EL2_ABORT_SET_UC INPLACE(ESR_EL2_ABORT_SET, UL(2))
329#define ESR_EL2_ABORT_SET_UEO INPLACE(ESR_EL2_ABORT_SET, UL(3))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000330
AlexeiFedorov537bee02023-02-02 13:38:23 +0000331#define ESR_EL2_ABORT_SF_BIT (UL(1) << 15)
332#define ESR_EL2_ABORT_FNV_BIT (UL(1) << 10)
333#define ESR_EL2_ABORT_EA_BIT (UL(1) << 9)
334#define ESR_EL2_ABORT_S1PTW_BIT (UL(1) << 7)
335#define ESR_EL2_ABORT_WNR_BIT (UL(1) << 6)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000336#define ESR_EL2_ABORT_FSC_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100337#define ESR_EL2_ABORT_FSC_WIDTH U(6)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000338
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100339#define ESR_EL2_ABORT_FSC_TRANSLATION_FAULT UL(0x04)
340#define ESR_EL2_ABORT_FSC_PERMISSION_FAULT UL(0x0c)
341#define ESR_EL2_ABORT_FSC_TRANSLATION_FAULT_L0 UL(0x04)
342#define ESR_EL2_ABORT_FSC_SEA UL(0x10)
343#define ESR_EL2_ABORT_FSC_SEA_TTW_START UL(0x13)
344#define ESR_EL2_ABORT_FSC_SEA_TTW_END UL(0x17)
345#define ESR_EL2_ABORT_FSC_GPF UL(0x28)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000346#define ESR_EL2_ABORT_FSC_LEVEL_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100347#define ESR_EL2_ABORT_FSC_LEVEL_WIDTH U(2)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000348
349/* The ESR fields that are reported to the host on Instr./Data Synchronous Abort */
AlexeiFedorov537bee02023-02-02 13:38:23 +0000350#define ESR_NONEMULATED_ABORT_MASK ( \
351 MASK(ESR_EL2_EC) | \
352 MASK(ESR_EL2_ABORT_SET) | \
353 ESR_EL2_ABORT_FNV_BIT | \
354 ESR_EL2_ABORT_EA_BIT | \
355 MASK(ESR_EL2_ABORT_FSC))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000356
AlexeiFedorov537bee02023-02-02 13:38:23 +0000357#define ESR_EMULATED_ABORT_MASK ( \
Soby Mathewb4c6df42022-11-09 11:13:29 +0000358 ESR_NONEMULATED_ABORT_MASK | \
AlexeiFedorov537bee02023-02-02 13:38:23 +0000359 ESR_EL2_ABORT_ISV_BIT | \
360 MASK(ESR_EL2_ABORT_SAS) | \
361 ESR_EL2_ABORT_SF_BIT | \
Soby Mathewb4c6df42022-11-09 11:13:29 +0000362 ESR_EL2_ABORT_WNR_BIT)
363
364#define ESR_EL2_SERROR_DFSC_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100365#define ESR_EL2_SERROR_DFSC_WIDTH U(6)
366#define ESR_EL2_SERROR_DFSC_UNCAT INPLACE(ESR_EL2_SERROR_DFSC, UL(0))
Raghu Krishnamurthy79530bd2025-01-17 16:04:33 -0800367#define ESR_EL2_SERROR_DFSC_ASYNC INPLACE(ESR_EL2_SERROR_DFSC, UL(0x11))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000368
AlexeiFedorov537bee02023-02-02 13:38:23 +0000369#define ESR_EL2_SERROR_EA_BIT (UL(1) << 9)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000370
371#define ESR_EL2_SERROR_AET_SHIFT 10
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100372#define ESR_EL2_SERROR_AET_WIDTH U(3)
373#define ESR_EL2_SERROR_AET_UC INPLACE(ESR_EL2_SERROR_AET, UL(0))
374#define ESR_EL2_SERROR_AET_UEU INPLACE(ESR_EL2_SERROR_AET, UL(1))
375#define ESR_EL2_SERROR_AET_UEO INPLACE(ESR_EL2_SERROR_AET, UL(2))
376#define ESR_EL2_SERROR_AET_UER INPLACE(ESR_EL2_SERROR_AET, UL(3))
377#define ESR_EL2_SERROR_AET_CE INPLACE(ESR_EL2_SERROR_AET, UL(6))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000378
AlexeiFedorov537bee02023-02-02 13:38:23 +0000379#define ESR_EL2_SERROR_IESB_BIT (UL(1) << 13)
380#define ESR_EL2_SERROR_IDS_BIT (UL(1) << 24)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000381
382/* The ESR fields that are reported to the host on SError */
AlexeiFedorov537bee02023-02-02 13:38:23 +0000383#define ESR_SERROR_MASK ( \
384 ESR_EL2_SERROR_IDS_BIT | \
385 MASK(ESR_EL2_SERROR_AET) | \
386 ESR_EL2_SERROR_EA_BIT | \
387 MASK(ESR_EL2_SERROR_DFSC))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000388
389#define ESR_EL2_SYSREG_TRAP_OP0_SHIFT 20
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100390#define ESR_EL2_SYSREG_TRAP_OP0_WIDTH U(2)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000391
392#define ESR_EL2_SYSREG_TRAP_OP2_SHIFT 17
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100393#define ESR_EL2_SYSREG_TRAP_OP2_WIDTH U(3)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000394
395#define ESR_EL2_SYSREG_TRAP_OP1_SHIFT 14
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100396#define ESR_EL2_SYSREG_TRAP_OP1_WIDTH U(3)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000397
398#define ESR_EL2_SYSREG_TRAP_CRN_SHIFT 10
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100399#define ESR_EL2_SYSREG_TRAP_CRN_WIDTH U(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000400
401#define ESR_EL2_SYSREG_TRAP_RT_SHIFT 5
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100402#define ESR_EL2_SYSREG_TRAP_RT_WIDTH U(5)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000403
404#define ESR_EL2_SYSREG_TRAP_CRM_SHIFT 1
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100405#define ESR_EL2_SYSREG_TRAP_CRM_WIDTH U(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000406
407/* WFx ESR fields */
AlexeiFedorov537bee02023-02-02 13:38:23 +0000408#define ESR_EL2_WFx_TI_BIT (UL(1) << 0)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000409
410/* xVC ESR fields */
411#define ESR_EL2_xVC_IMM_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100412#define ESR_EL2_xVC_IMM_WIDTH U(16)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000413
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000414/* ID_AA64DFR0_EL1 definitions */
415#define ID_AA64DFR0_EL1_HPMN0_SHIFT UL(60)
416#define ID_AA64DFR0_EL1_HPMN0_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000417
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000418#define ID_AA64DFR0_EL1_ExtTrcBuff_SHIFT UL(56)
419#define ID_AA64DFR0_EL1_ExtTrcBuff_WIDTH UL(4)
420
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000421#define ID_AA64DFR0_EL1_BRBE_SHIFT UL(52)
422#define ID_AA64DFR0_EL1_BRBE_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000423
424#define ID_AA64DFR0_EL1_MTPMU_SHIFT UL(48)
425#define ID_AA64DFR0_EL1_MTPMU_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000426
427#define ID_AA64DFR0_EL1_TraceBuffer_SHIFT UL(44)
428#define ID_AA64DFR0_EL1_TraceBuffer_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000429
430#define ID_AA64DFR0_EL1_TraceFilt_SHIFT UL(40)
431#define ID_AA64DFR0_EL1_TraceFilt_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000432
433#define ID_AA64DFR0_EL1_DoubleLock_SHIFT UL(36)
434#define ID_AA64DFR0_EL1_DoubleLock_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000435
436#define ID_AA64DFR0_EL1_PMSVer_SHIFT UL(32)
437#define ID_AA64DFR0_EL1_PMSVer_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000438
439#define ID_AA64DFR0_EL1_CTX_CMPS_SHIFT UL(28)
440#define ID_AA64DFR0_EL1_CTX_CMPS_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000441
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000442#define ID_AA64DFR0_EL1_SEBEP_SHIFT UL(24)
443#define ID_AA64DFR0_EL1_SEBEP_WIDTH UL(4)
444
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000445#define ID_AA64DFR0_EL1_WRPs_SHIFT UL(20)
446#define ID_AA64DFR0_EL1_WRPs_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000447
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000448#define ID_AA64DFR0_EL1_PMSS_SHIFT UL(16)
449#define ID_AA64DFR0_EL1_PMSS_WIDTH UL(4)
450
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000451#define ID_AA64DFR0_EL1_BRPs_SHIFT UL(12)
452#define ID_AA64DFR0_EL1_BRPs_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000453
454#define ID_AA64DFR0_EL1_PMUVer_SHIFT UL(8)
455#define ID_AA64DFR0_EL1_PMUVer_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000456
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000457/* Performance Monitors Extension version */
458#define ID_AA64DFR0_EL1_PMUv3p7 UL(7)
459#define ID_AA64DFR0_EL1_PMUv3p8 UL(8)
460#define ID_AA64DFR0_EL1_PMUv3p9 UL(9)
461
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000462#define ID_AA64DFR0_EL1_TraceVer_SHIFT UL(4)
463#define ID_AA64DFR0_EL1_TraceVer_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000464
465#define ID_AA64DFR0_EL1_DebugVer_SHIFT UL(0)
466#define ID_AA64DFR0_EL1_DebugVer_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000467
468/* Debug architecture version */
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000469#define ID_AA64DFR0_EL1_Debugv8 UL(6)
AlexeiFedorova2ef91d2024-08-08 13:49:20 +0100470#define ID_AA64DFR0_EL1_Debugv8p1 UL(7)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000471#define ID_AA64DFR0_EL1_Debugv8p2 UL(8)
472#define ID_AA64DFR0_EL1_Debugv8p4 UL(9)
473#define ID_AA64DFR0_EL1_Debugv8p8 UL(10)
AlexeiFedorova2ef91d2024-08-08 13:49:20 +0100474#define ID_AA64DFR0_EL1_Debugv8p9 UL(11)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000475
476/* ID_AA64DFR1_EL1 definitions */
477#define ID_AA64DFR1_EL1_EBEP_SHIFT UL(48)
478#define ID_AA64DFR1_EL1_EBEP_WIDTH UL(4)
479
480#define ID_AA64DFR1_EL1_ICNTR_SHIFT UL(36)
481#define ID_AA64DFR1_EL1_ICNTR_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000482
AlexeiFedorova2ef91d2024-08-08 13:49:20 +0100483#define ID_AA64DFR1_EL1_WRPs_SHIFT UL(16)
484#define ID_AA64DFR1_EL1_WRPs_WIDTH UL(8)
485
486#define ID_AA64DFR1_EL1_BRPs_SHIFT UL(8)
487#define ID_AA64DFR1_EL1_BRPs_WIDTH UL(8)
488
Soby Mathewb4c6df42022-11-09 11:13:29 +0000489/* ID_AA64PFR0_EL1 definitions */
490#define ID_AA64PFR0_EL1_SVE_SHIFT UL(32)
491#define ID_AA64PFR0_EL1_SVE_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000492
Javier Almansa Sobrino7b087442025-01-16 18:18:08 +0000493#define ID_AA64PFR0_EL1_MPAM_SHIFT UL(40)
494#define ID_AA64PFR0_EL1_MPAM_WIDTH UL(4)
495
Soby Mathewb4c6df42022-11-09 11:13:29 +0000496#define ID_AA64PFR0_EL1_AMU_SHIFT UL(44)
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100497#define ID_AA64PFR0_EL1_AMU_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000498
Arunachalam Ganapathya27de372023-03-06 11:13:49 +0000499/* ID_AA64PFR1_EL1 definitions */
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +0100500#define ID_AA64PFR1_EL1_SSBS_SHIFT UL(4)
501#define ID_AA64PFR1_EL1_SSBS_WIDTH UL(4)
502#define ID_AA64PFR1_EL1_SSBS_NOT_IMPLEMENTED UL(0)
503#define ID_AA64PFR1_EL1_FEAT_SSBS UL(1)
504#define ID_AA64PFR1_EL1_FEAT_SSBS2 UL(2)
505
506#define ID_AA64PFR1_EL1_MTE_SHIFT UL(8)
507#define ID_AA64PFR1_EL1_MTE_WIDTH UL(4)
508#define ID_AA64PFR1_EL1_MTE_NOT_IMPLEMENTED UL(0)
509#define ID_AA64PFR1_EL1_MTE1 UL(1)
510#define ID_AA64PFR1_EL1_MTE2 UL(2)
511#define ID_AA64PFR1_EL1_MTE3 UL(3)
Arunachalam Ganapathya27de372023-03-06 11:13:49 +0000512
Javier Almansa Sobrino7b087442025-01-16 18:18:08 +0000513#define ID_AA64PFR1_EL1_MPAM_F_SHIFT UL(16)
514#define ID_AA64PFR1_EL1_MPAM_F_WIDTH UL(4)
515
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100516#define ID_AA64PFR1_EL1_SME_SHIFT UL(24)
517#define ID_AA64PFR1_EL1_SME_WIDTH UL(4)
518#define ID_AA64PFR1_EL1_SME_NOT_IMPLEMENTED UL(0)
519#define ID_AA64PFR1_EL1_SME_IMPLEMENTED UL(1)
520#define ID_AA64PFR1_EL1_SME2_IMPLEMENTED UL(2)
521
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +0100522#define ID_AA64PFR1_EL1_NMI_SHIFT UL(36)
523#define ID_AA64PFR1_EL1_NMI_WIDTH UL(4)
524
525#define ID_AA64PFR1_EL1_GCS_SHIFT UL(44)
526#define ID_AA64PFR1_EL1_GCS_WIDTH UL(4)
527
Javier Almansa Sobrinocfd32542024-10-09 19:38:56 +0100528#define ID_AA64PFR1_EL1_DF2_SHIFT UL(56)
529#define ID_AA64PFR1_EL1_DF2_WIDTH UL(4)
530
Soby Mathewb4c6df42022-11-09 11:13:29 +0000531/* ID_AA64MMFR0_EL1 definitions */
532#define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000533#define ID_AA64MMFR0_EL1_PARANGE_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000534
Soby Mathew1eccd462024-10-21 13:36:34 +0100535/* Defines for PA width corresponding to PARange [0:3] in id_aa64mmfr0_el1 */
536#define PARANGE_WIDTH_32BITS U(32) /* PARange - 0x0 */
537#define PARANGE_WIDTH_36BITS U(36) /* PARange - 0x1 */
538#define PARANGE_WIDTH_40BITS U(40) /* PARange - 0x2 */
539#define PARANGE_WIDTH_42BITS U(42) /* PARange - 0x3 */
540#define PARANGE_WIDTH_44BITS U(44) /* PARange - 0x4 */
541#define PARANGE_WIDTH_48BITS U(48) /* PARange - 0x5 */
542#define PARANGE_WIDTH_52BITS U(52) /* PARange - 0x6 */
Soby Mathewb4c6df42022-11-09 11:13:29 +0000543
AlexeiFedorov537bee02023-02-02 13:38:23 +0000544#define ID_AA64MMFR0_EL1_ECV_SHIFT UL(60)
545#define ID_AA64MMFR0_EL1_ECV_WIDTH UL(4)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000546#define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED UL(0x0)
547#define ID_AA64MMFR0_EL1_ECV_SUPPORTED UL(0x1)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000548#define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2)
549
AlexeiFedorov537bee02023-02-02 13:38:23 +0000550#define ID_AA64MMFR0_EL1_FGT_SHIFT UL(56)
551#define ID_AA64MMFR0_EL1_FGT_WIDTH UL(4)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000552#define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED UL(0x0)
553#define ID_AA64MMFR0_EL1_FGT_SUPPORTED UL(0x1)
554#define ID_AA64MMFR0_EL1_FGT2_SUPPORTED UL(0x2)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000555
556#define ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT U(40)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000557#define ID_AA64MMFR0_EL1_TGRAN4_2_WIDTH U(4)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000558#define ID_AA64MMFR0_EL1_TGRAN4_2_TGRAN4 UL(0x0)
559#define ID_AA64MMFR0_EL1_TGRAN4_2_NOT_SUPPORTED UL(0x1)
560#define ID_AA64MMFR0_EL1_TGRAN4_2_SUPPORTED UL(0x2)
561#define ID_AA64MMFR0_EL1_TGRAN4_2_LPA2 UL(0x3)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000562
AlexeiFedorov537bee02023-02-02 13:38:23 +0000563#define ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT UL(32)
564#define ID_AA64MMFR0_EL1_TGRAN16_2_WIDTH UL(4)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000565#define ID_AA64MMFR0_EL1_TGRAN16_2_TGRAN16 UL(0x0)
566#define ID_AA64MMFR0_EL1_TGRAN16_2_NOT_SUPPORTED UL(0x1)
567#define ID_AA64MMFR0_EL1_TGRAN16_2_SUPPORTED UL(0x2)
568#define ID_AA64MMFR0_EL1_TGRAN16_2_LPA2 UL(0x3)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000569
AlexeiFedorov537bee02023-02-02 13:38:23 +0000570#define ID_AA64MMFR0_EL1_TGRAN4_SHIFT UL(28)
571#define ID_AA64MMFR0_EL1_TGRAN4_WIDTH UL(4)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000572#define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED UL(0x0)
573#define ID_AA64MMFR0_EL1_TGRAN4_LPA2 UL(0x1)
574#define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED UL(0xf)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000575
576#define ID_AA64MMFR0_EL1_TGRAN64_SHIFT UL(24)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000577#define ID_AA64MMFR0_EL1_TGRAN64_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000578#define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED UL(0x0)
579#define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED UL(0xf)
580
581#define ID_AA64MMFR0_EL1_TGRAN16_SHIFT UL(20)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000582#define ID_AA64MMFR0_EL1_TGRAN16_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000583#define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED UL(0x0)
584#define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED UL(0x1)
585#define ID_AA64MMFR0_EL1_TGRAN16_LPA2 UL(0x2)
586
587/* RNDR definitions */
AlexeiFedorov7bb7a702023-01-17 17:04:14 +0000588#define ID_AA64ISAR0_EL1_RNDR_SHIFT UL(60)
589#define ID_AA64ISAR0_EL1_RNDR_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000590
591/* ID_AA64MMFR1_EL1 definitions */
592#define ID_AA64MMFR1_EL1_VMIDBits_SHIFT UL(4)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000593#define ID_AA64MMFR1_EL1_VMIDBits_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000594#define ID_AA64MMFR1_EL1_VMIDBits_8 UL(0)
595#define ID_AA64MMFR1_EL1_VMIDBits_16 UL(2)
596
Arunachalam Ganapathyf6491212023-02-23 16:04:34 +0000597/* SVE Feature ID register 0 */
598#define ID_AA64ZFR0_EL1 S3_0_C0_C4_4
599
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100600/* SME Feature ID register 0 */
601#define ID_AA64SMFR0_EL1 S3_0_C0_C4_5
602
AlexeiFedorovbe9209c2024-02-27 15:16:00 +0000603/* PAR_EL1 definitions */
604#define PAR_EL1_F_BIT (UL(1) << 0)
605
Soby Mathewb4c6df42022-11-09 11:13:29 +0000606/* HPFAR_EL2 definitions */
607#define HPFAR_EL2_FIPA_SHIFT 4
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100608#define HPFAR_EL2_FIPA_WIDTH U(40)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000609#define HPFAR_EL2_FIPA_OFFSET 8
610
611/* SPSR definitions */
612#define SPSR_EL2_MODE_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100613#define SPSR_EL2_MODE_WIDTH U(4)
614#define SPSR_EL2_MODE_EL0t INPLACE(SPSR_EL2_MODE, UL(0))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000615
616#define SPSR_EL2_MODE_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100617#define SPSR_EL2_MODE_WIDTH U(4)
618#define SPSR_EL2_MODE_EL1h INPLACE(SPSR_EL2_MODE, UL(5))
619#define SPSR_EL2_MODE_EL1t INPLACE(SPSR_EL2_MODE, UL(4))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000620
621/* FIXME: DAIF definitions are redundant here. Might need unification. */
622#define SPSR_EL2_nRW_SHIFT 4
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100623#define SPSR_EL2_nRW_WIDTH U(1)
624#define SPSR_EL2_nRW_AARCH64 INPLACE(SPSR_EL2_nRW, UL(0))
625#define SPSR_EL2_nRW_AARCH32 INPLACE(SPSR_EL2_nRW, UL(1))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000626
AlexeiFedorov537bee02023-02-02 13:38:23 +0000627#define SPSR_EL2_DAIF_SHIFT 6
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +0100628#define SPSR_EL2_DAIF_WIDTH U(4)
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100629#define SPSR_EL2_AIF_SHIFT U(6)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000630
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +0100631#define SPSR_EL2_BTYPE_SHIFT U(10)
632#define SPSR_EL2_BTYPE_WIDTH U(2)
633
634#define SPSR_EL2_NZCV_BITS_SHIFT U(28)
635#define SPSR_EL2_NZCV_BITS_WIDTH U(4)
636
AlexeiFedorov537bee02023-02-02 13:38:23 +0000637#define DAIF_FIQ_BIT (UL(1) << 0)
638#define DAIF_IRQ_BIT (UL(1) << 1)
639#define DAIF_ABT_BIT (UL(1) << 2)
640#define DAIF_DBG_BIT (UL(1) << 3)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000641
AlexeiFedorov537bee02023-02-02 13:38:23 +0000642#define SPSR_EL2_F_BIT (UL(1) << 6)
643#define SPSR_EL2_I_BIT (UL(1) << 7)
644#define SPSR_EL2_A_BIT (UL(1) << 8)
645#define SPSR_EL2_D_BIT (UL(1) << 9)
646#define SPSR_EL2_SSBS_BIT (UL(1) << 12)
647#define SPSR_EL2_ALLINT_BIT (UL(1) << 13)
648#define SPSR_EL2_IL_BIT (UL(1) << 20)
649#define SPSR_EL2_SS_BIT (UL(1) << 21)
650#define SPSR_EL2_PAN_BIT (UL(1) << 22)
651#define SPSR_EL2_UAO_BIT (UL(1) << 23)
652#define SPSR_EL2_DIT_BIT (UL(1) << 24)
653#define SPSR_EL2_TCO_BIT (UL(1) << 25)
654#define SPSR_EL2_V_BIT (UL(1) << 28)
655#define SPSR_EL2_C_BIT (UL(1) << 29)
656#define SPSR_EL2_Z_BIT (UL(1) << 30)
657#define SPSR_EL2_N_BIT (UL(1) << 31)
658#define SPSR_EL2_PM_BIT (UL(1) << 32)
659#define SPSR_EL2_PPEND_BIT (UL(1) << 33)
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +0100660#define SPSR_EL2_EXLOCK_BIT (UL(1) << 34)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000661
Arunachalam Ganapathy4f601e72023-05-22 11:49:29 +0100662/* Floating point control and status register */
663#define FPCR S3_3_C4_C4_0
664#define FPSR S3_3_C4_C4_1
665
Arunachalam Ganapathyf6491212023-02-23 16:04:34 +0000666/* SVE Control Register */
667#define ZCR_EL2 S3_4_C1_C2_0
Arunachalam Ganapathy2b456582023-05-19 11:56:44 +0100668#define ZCR_EL2_LEN_SHIFT UL(0)
669#define ZCR_EL2_LEN_WIDTH UL(4)
Arunachalam Ganapathyf6491212023-02-23 16:04:34 +0000670
Arunachalam Ganapathy4f601e72023-05-22 11:49:29 +0100671#define ZCR_EL12 S3_5_C1_C2_0
672
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100673/* SME Control Register */
674#define SMCR_EL2 S3_4_C1_C2_6
675#define SMCR_EL2_LEN_SHIFT UL(0)
676#define SMCR_EL2_LEN_WIDTH UL(4)
677/*
678 * SMCR_EL2_RAZ_LEN is defined to find the architecturally permitted SVL. This
679 * is a combination of RAZ and LEN bit fields.
680 */
681#define SMCR_EL2_RAZ_LEN_SHIFT UL(0)
682#define SMCR_EL2_RAZ_LEN_WIDTH UL(9)
683#define SMCR_EL2_EZT0_BIT (UL(1) << 30)
684#define SMCR_EL2_FA64_BIT (UL(1) << 31)
685
686/* Streaming Vector Control register */
687#define SVCR S3_3_C4_C2_2
688#define SVCR_SM_BIT (UL(1) << 0)
689#define SVCR_ZA_BIT (UL(1) << 1)
690
Soby Mathewb4c6df42022-11-09 11:13:29 +0000691/* VTCR definitions */
692#define VTCR_T0SZ_SHIFT 0
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100693#define VTCR_T0SZ_WIDTH U(6)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000694
695#define VTCR_SL0_SHIFT 6
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100696#define VTCR_SL0_WIDTH U(2)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000697
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100698#define VTCR_SL0_4K_L2 INPLACE(VTCR_SL0, UL(0))
699#define VTCR_SL0_4K_L1 INPLACE(VTCR_SL0, UL(1))
700#define VTCR_SL0_4K_L0 INPLACE(VTCR_SL0, UL(2))
701#define VTCR_SL0_4K_L3 INPLACE(VTCR_SL0, UL(3))
Javier Almansa Sobrinof6fff692024-02-02 17:13:57 +0000702#define VTCR_SL0_4K_LM1 VTCR_SL0_4K_L2
703
704#define VTCR_SL2_SHIFT 33
705#define VTCR_SL2_WIDTH U(1)
706#define VCTR_SL2_4K_LM1 INPLACE(VTCR_SL2, UL(1))
707
708#define VTCR_DS_SHIFT 32
709#define VTCR_DS_WIDTH U(1)
710#define VTCR_DS_52BIT INPLACE(VTCR_DS, UL(1))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000711
712#define VTCR_IRGN0_SHIFT 8
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100713#define VTCR_IRGN0_WIDTH U(2)
714#define VTCR_IRGN0_WBRAWA INPLACE(VTCR_IRGN0, UL(1))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000715
716#define VTCR_ORGN0_SHIFT 10
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100717#define VTCR_ORGN0_WIDTH U(2)
718#define VTCR_ORGN0_WBRAWA INPLACE(VTCR_ORGN0, UL(1))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000719
720#define VTCR_SH0_SHIFT 12
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100721#define VTCR_SH0_WIDTH U(2)
722#define VTCR_SH0_IS INPLACE(VTCR_SH0, UL(3))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000723
724#define VTCR_TG0_SHIFT 14
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100725#define VTCR_TG0_WIDTH U(2)
726#define VTCR_TG0_4K INPLACE(VTCR_TG0, UL(0))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000727
728#define VTCR_PS_SHIFT 16
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100729#define VTCR_PS_WIDTH U(3)
Mathieu Poirier6752efa2024-09-24 11:53:59 -0600730#define VTCR_PS_32 INPLACE(VTCR_PS, UL(0))
731#define VTCR_PS_36 INPLACE(VTCR_PS, UL(1))
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100732#define VTCR_PS_40 INPLACE(VTCR_PS, UL(2))
Mathieu Poirier6752efa2024-09-24 11:53:59 -0600733#define VTCR_PS_42 INPLACE(VTCR_PS, UL(3))
734#define VTCR_PS_44 INPLACE(VTCR_PS, UL(4))
735#define VTCR_PS_48 INPLACE(VTCR_PS, UL(5))
736#define VTCR_PS_52 INPLACE(VTCR_PS, UL(6))
Soby Mathewb4c6df42022-11-09 11:13:29 +0000737
738#define VTCR_VS (UL(1) << 19)
739#define VTCR_NSA (UL(1) << 30)
740#define VTCR_RES1 (UL(1) << 31)
741
742#define VTCR_FLAGS ( \
743 VTCR_IRGN0_WBRAWA | /* PTW inner cache attr. is WB RAWA*/ \
744 VTCR_ORGN0_WBRAWA | /* PTW outer cache attr. is WB RAWA*/ \
745 VTCR_SH0_IS | /* PTW shareability attr. is Outer Sharable*/\
746 VTCR_TG0_4K | /* 4K granule size in non-secure PT*/ \
Soby Mathewb4c6df42022-11-09 11:13:29 +0000747 /* VS = 0 size(VMID) = 8 */ \
748 /* NSW = 0 non-secure s2 is made of secure pages*/ \
749 VTCR_NSA | /* non-secure IPA maps to non-secure PA */ \
750 VTCR_RES1 \
751 )
752
Soby Mathewb4c6df42022-11-09 11:13:29 +0000753/* PMCR_EL0 Definitions */
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000754#define PMCR_EL0_N_SHIFT 11
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100755#define PMCR_EL0_N_WIDTH U(5)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000756#define PMCR_EL0_LC_BIT (UL(1) << 6)
757#define PMCR_EL0_DP_BIT (UL(1) << 5)
758#define PMCR_EL0_C_BIT (UL(1) << 2)
759#define PMCR_EL0_P_BIT (UL(1) << 1)
760#define PMCR_EL0_E_BIT (UL(1) << 0)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000761
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000762#define PMCR_EL0_INIT (PMCR_EL0_LC_BIT | PMCR_EL0_DP_BIT)
763#define PMCR_EL0_INIT_RESET (PMCR_EL0_INIT | PMCR_EL0_C_BIT | \
764 PMCR_EL0_P_BIT)
AlexeiFedorovc1c2aed2025-01-15 18:00:08 +0000765/* PMSELR_EL0 Definitions */
766#define PMSELR_EL0_SEL_SHIFT 0
767#define PMSELR_EL0_SEL_WIDTH U(5)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000768
AlexeiFedorov862f96c2024-03-01 16:26:48 +0000769/* DCZID_EL0 Definitions */
770#define DCZID_EL0_BS_SHIFT 0
771#define DCZID_EL0_BS_WIDTH U(4)
772#define DCZID_EL0_DZP_BIT (UL(1) << 4)
773
Soby Mathewb4c6df42022-11-09 11:13:29 +0000774/* MDSCR_EL1 Definitions */
AlexeiFedorov537bee02023-02-02 13:38:23 +0000775#define MDSCR_EL1_TDCC_BIT (UL(1) << 12)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000776
777/* SCTLR register definitions */
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600778#define SCTLR_ELx_RES1_BIT ((UL(1) << 22) /* TODO: ARMv8.5-CSEH, otherwise RES1 */ | \
779 (UL(1) << 11) /* TODO: ARMv8.5-CSEH, otherwise RES1 */)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000780
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600781#define SCTLR_ELx_M_BIT (UL(1) << 0)
AlexeiFedorovbb01b422023-10-24 17:00:50 +0100782#define SCTLR_ELx_A_BIT (UL(1) << 1)
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600783#define SCTLR_ELx_C_BIT (UL(1) << 2)
784#define SCTLR_ELx_SA_BIT (UL(1) << 3)
785#define SCTLR_ELx_SA0_BIT (UL(1) << 4)
786#define SCTLR_ELx_CP15BEN_BIT (UL(1) << 5)
787#define SCTLR_ELx_nAA_BIT (UL(1) << 6)
788#define SCTLR_ELx_SED_BIT (UL(1) << 8)
789#define SCTLR_ELx_EOS_BIT (UL(1) << 11)
790#define SCTLR_ELx_I_BIT (UL(1) << 12)
791#define SCTLR_ELx_DZE_BIT (UL(1) << 14)
792#define SCTLR_ELx_UCT_BIT (UL(1) << 15)
793#define SCTLR_ELx_nTWI_BIT (UL(1) << 16)
794#define SCTLR_ELx_nTWE_BIT (UL(1) << 18)
795#define SCTLR_ELx_WXN_BIT (UL(1) << 19)
796#define SCTLR_ELx_TSCXT_BIT (UL(1) << 20)
797#define SCTLR_ELx_EIS_BIT (UL(1) << 22)
798#define SCTLR_ELx_SPAN_BIT (UL(1) << 23)
799#define SCTLR_ELx_EE_BIT (UL(1) << 25)
800#define SCTLR_ELx_UCI_BIT (UL(1) << 26)
801#define SCTLR_ELx_nTLSMD_BIT (UL(1) << 28)
802#define SCTLR_ELx_LSMAOE_BIT (UL(1) << 29)
803#define SCTLR_ELx_EnIA_BIT (UL(1) << 31)
Shruti Guptaa4cb2a22023-05-23 14:55:49 +0100804#define SCTLR_ELx_BT0_BIT (UL(1) << 35)
805#define SCTLR_ELx_BT1_BIT (UL(1) << 36)
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +0100806#define SCTLR_ELx_DSSBS_BIT (UL(1) << 44)
807#define SCTLR_ELx_SPINTMASK_BIT (UL(1) << 62)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000808
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600809#define SCTLR_EL1_FLAGS (SCTLR_ELx_SPAN_BIT | SCTLR_ELx_EIS_BIT | SCTLR_ELx_nTWE_BIT | \
810 SCTLR_ELx_nTWI_BIT | SCTLR_ELx_EOS_BIT | SCTLR_ELx_nAA_BIT | \
811 SCTLR_ELx_CP15BEN_BIT | SCTLR_ELx_SA0_BIT | SCTLR_ELx_SA_BIT)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000812
AlexeiFedorovbb01b422023-10-24 17:00:50 +0100813#define SCTLR_EL2_BITS (SCTLR_ELx_C_BIT /* Data accesses are cacheable
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600814 * as per translation tables */ | \
815 /* SCTLR_EL2_M = 0 (MMU disabled) */ \
816 /* SCTLR_EL2_A = 0
817 * (No alignment checks) */ \
818 SCTLR_ELx_SA_BIT /* SP aligned at EL2 */ | \
819 SCTLR_ELx_SA0_BIT /* SP Alignment check enable for EL0 */ \
820 /* SCTLR_EL2_CP15BEN = 0 (EL0 using AArch32:
821 * EL0 execution of the CP15DMB, CP15DSB,
822 * and CP15ISB instructions is
823 * UNDEFINED. */ \
824 /* SCTLR_EL2_NAA = 0 (unaligned MA fault
825 * at EL2 and EL0) */ \
826 /* SCTLR_EL2_ITD = 0 (A32 Only) */ | \
827 SCTLR_ELx_SED_BIT /* A32 Only, RES1 for non-A32 systems */ \
828 /* SCTLR_EL2_EOS TODO: ARMv8.5-CSEH,
829 * otherwise RES1 */ | \
830 SCTLR_ELx_I_BIT /* I$ is ON for EL2 and EL0 */ | \
831 SCTLR_ELx_DZE_BIT /* Do not trap DC ZVA */ | \
832 SCTLR_ELx_UCT_BIT /* Allow EL0 access to CTR_EL0 */ | \
833 SCTLR_ELx_nTWI_BIT /* Don't trap WFI from EL0 to EL2 */ | \
834 SCTLR_ELx_nTWE_BIT /* Don't trap WFE from EL0 to EL2 */ | \
835 SCTLR_ELx_WXN_BIT /* W implies XN */ | \
836 SCTLR_ELx_TSCXT_BIT /* Trap EL0 accesss to SCXTNUM_EL0 */ | \
837 /* SCTLR_EL2_EIS EL2 exception is context
838 * synchronizing
839 */ \
840 SCTLR_ELx_RES1_BIT | \
841 /* SCTLR_EL2_SPAN = 0 (Set PSTATE.PAN = 1 on
842 * exceptions to EL2)) */ \
843 SCTLR_ELx_UCI_BIT /* Allow cache maintenance
844 * instructions at EL0 */ | \
845 SCTLR_ELx_nTLSMD_BIT /* A32/T32 only */ | \
846 SCTLR_ELx_LSMAOE_BIT /* A32/T32 only */)
847
AlexeiFedorovbb01b422023-10-24 17:00:50 +0100848#ifdef RMM_FPU_USE_AT_REL2
849#define SCTLR_EL2_INIT SCTLR_EL2_BITS
850#else
851#define SCTLR_EL2_INIT (SCTLR_EL2_BITS | \
852 SCTLR_ELx_A_BIT /* Alignment fault check enable */)
853#endif
854
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600855#define SCTLR_EL2_RUNTIME (SCTLR_EL2_INIT | \
856 SCTLR_ELx_M_BIT /* MMU enabled */)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000857
Javier Almansa Sobrinocfd32542024-10-09 19:38:56 +0100858/* SCTLR2_ELx Register definitions */
859#define SCTLR2_ELx_NMEA_BIT (UL(1) << 2)
860#define SCTLR2_ELx_EnADERR_BIT (UL(1) << 3)
861#define SCTLR2_ELx_EnANERR_BIT (UL(1) << 4)
862#define SCTLR2_ELx_EASE_BIT (UL(1) << 5)
863#define SCTLR2_ELx_EnIDCP128_BIT (UL(1) << 6)
864
Arunachalam Ganapathy9ade18b2023-06-12 14:07:21 +0100865/* RMM sets HCR_EL2.E2H to 1. CPTR_EL2 definitions when HCR_EL2.E2H == 1 */
866#define CPTR_EL2_VHE_TTA (UL(1) << 28)
867#define CPTR_EL2_VHE_TAM (UL(1) << 30)
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100868
Arunachalam Ganapathy9ade18b2023-06-12 14:07:21 +0100869#define CPTR_EL2_VHE_FPEN_SHIFT UL(20)
870#define CPTR_EL2_VHE_FPEN_WIDTH UL(2)
871#define CPTR_EL2_VHE_FPEN_TRAP_ALL_00 UL(0)
872#define CPTR_EL2_VHE_FPEN_TRAP_TGE_01 UL(1)
873#define CPTR_EL2_VHE_FPEN_TRAP_ALL_10 UL(2)
874#define CPTR_EL2_VHE_FPEN_NO_TRAP_11 UL(3)
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100875
Arunachalam Ganapathy9ade18b2023-06-12 14:07:21 +0100876#define CPTR_EL2_VHE_ZEN_SHIFT UL(16)
877#define CPTR_EL2_VHE_ZEN_WIDTH UL(2)
878#define CPTR_EL2_VHE_ZEN_TRAP_ALL_00 UL(0x0)
879#define CPTR_EL2_VHE_ZEN_NO_TRAP_11 UL(0x3)
AlexeiFedorov93f5ec52023-08-31 14:26:53 +0100880
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100881#define CPTR_EL2_VHE_SMEN_SHIFT UL(24)
882#define CPTR_EL2_VHE_SMEN_WIDTH UL(2)
883#define CPTR_EL2_VHE_SMEN_TRAP_ALL_00 UL(0x0)
884#define CPTR_EL2_VHE_SMEN_NO_TRAP_11 UL(0x3)
885
Arunachalam Ganapathyddccbae2023-10-03 11:29:42 +0100886#define CPTR_EL2_VHE_SIMD_MASK (MASK(CPTR_EL2_VHE_FPEN) | \
887 MASK(CPTR_EL2_VHE_ZEN) | \
888 MASK(CPTR_EL2_VHE_SMEN))
889
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100890/* Trap all AMU, trace, FPU, SVE, SME accesses */
Arunachalam Ganapathy9ade18b2023-06-12 14:07:21 +0100891#define CPTR_EL2_VHE_INIT ((CPTR_EL2_VHE_ZEN_TRAP_ALL_00 << \
892 CPTR_EL2_VHE_ZEN_SHIFT) | \
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +0100893 (CPTR_EL2_VHE_SMEN_TRAP_ALL_00 << \
894 CPTR_EL2_VHE_SMEN_SHIFT) | \
Arunachalam Ganapathy9ade18b2023-06-12 14:07:21 +0100895 (CPTR_EL2_VHE_FPEN_TRAP_ALL_00 << \
896 CPTR_EL2_VHE_FPEN_SHIFT) | \
897 CPTR_EL2_VHE_TTA | \
898 CPTR_EL2_VHE_TAM)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000899
900/* MDCR_EL2 definitions */
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000901#define MDCR_EL2_HPMFZS (UL(1) << 36)
902#define MDCR_EL2_HPMFZO (UL(1) << 29)
903#define MDCR_EL2_MTPME (UL(1) << 28)
904#define MDCR_EL2_TDCC (UL(1) << 27)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000905#define MDCR_EL2_HLP (UL(1) << 26)
906#define MDCR_EL2_HCCD (UL(1) << 23)
907#define MDCR_EL2_TTRF (UL(1) << 19)
908#define MDCR_EL2_HPMD (UL(1) << 17)
909#define MDCR_EL2_TPMS (UL(1) << 14)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000910#define MDCR_EL2_E2PB(x) ((x) << 12)
AlexeiFedorov537bee02023-02-02 13:38:23 +0000911#define MDCR_EL2_E2PB_EL1 UL(3)
912#define MDCR_EL2_TDRA_BIT (UL(1) << 11)
913#define MDCR_EL2_TDOSA_BIT (UL(1) << 10)
914#define MDCR_EL2_TDA_BIT (UL(1) << 9)
915#define MDCR_EL2_TDE_BIT (UL(1) << 8)
916#define MDCR_EL2_HPME_BIT (UL(1) << 7)
917#define MDCR_EL2_TPM_BIT (UL(1) << 6)
918#define MDCR_EL2_TPMCR_BIT (UL(1) << 5)
AlexeiFedoroveaec0c42023-02-01 18:13:32 +0000919
920#define MDCR_EL2_HPMN_SHIFT UL(0)
921#define MDCR_EL2_HPMN_WIDTH UL(5)
922
923#define MDCR_EL2_INIT (MDCR_EL2_MTPME | \
924 MDCR_EL2_HCCD | \
925 MDCR_EL2_HPMD | \
926 MDCR_EL2_TDA_BIT | \
927 MDCR_EL2_TPM_BIT | \
928 MDCR_EL2_TPMCR_BIT)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000929
Arvind Ram Prakashbd36a1b2022-12-15 12:16:36 -0600930/* Armv8.3 Pointer Authentication Registers */
931#define APIAKeyLo_EL1 S3_0_C2_C1_0
932#define APIAKeyHi_EL1 S3_0_C2_C1_1
933#define APIBKeyLo_EL1 S3_0_C2_C1_2
934#define APIBKeyHi_EL1 S3_0_C2_C1_3
935#define APDAKeyLo_EL1 S3_0_C2_C2_0
936#define APDAKeyHi_EL1 S3_0_C2_C2_1
937#define APDBKeyLo_EL1 S3_0_C2_C2_2
938#define APDBKeyHi_EL1 S3_0_C2_C2_3
939#define APGAKeyLo_EL1 S3_0_C2_C3_0
940#define APGAKeyHi_EL1 S3_0_C2_C3_1
941
AlexeiFedorov887a8aa2024-09-11 16:22:20 +0100942/*
943 * MPIDR_EL1 definitions
944 * 'MPIDR_EL1_AFF<n>_VAL_SHIFT' constants specify the right shift
945 * for affinity field <n> that gives the field's actual value.
946 */
Soby Mathewb4c6df42022-11-09 11:13:29 +0000947
AlexeiFedorov887a8aa2024-09-11 16:22:20 +0100948/* Aff0[3:0] - Affinity level 0
949 * For compatibility with GICv3 only Aff0[3:0] field is used,
950 * and Aff0[7:4] of MPIDR_EL1 value is RES0 to match RmiRecMpidr.
951 */
952#define MPIDR_EL1_AFF0_SHIFT U(0)
953#define MPIDR_EL1_AFF0_WIDTH U(4)
954#define MPIDR_EL1_AFF0_VAL_SHIFT U(0)
955
956/* Aff1[15:8] - Affinity level 1 */
957#define MPIDR_EL1_AFF1_SHIFT U(8)
958#define MPIDR_EL1_AFF1_WIDTH U(8)
959#define MPIDR_EL1_AFF1_VAL_SHIFT U(4)
960
961/* Aff2[23:16] - Affinity level 2 */
962#define MPIDR_EL1_AFF2_SHIFT U(16)
963#define MPIDR_EL1_AFF2_WIDTH U(8)
964#define MPIDR_EL1_AFF2_VAL_SHIFT U(4)
965
966/* Aff3[39:32] - Affinity level 3 */
967#define MPIDR_EL1_AFF3_SHIFT U(32)
968#define MPIDR_EL1_AFF3_WIDTH U(8)
969#define MPIDR_EL1_AFF3_VAL_SHIFT U(12)
970
971/*
972 * Extract the value of MPIDR_EL1.Aff<n> register field shifted right
973 * so it can be evaluated directly.
974 */
975#define MPIDR_EL1_AFF(n, reg) \
976 (((reg) & MASK(MPIDR_EL1_AFF##n)) >> MPIDR_EL1_AFF##n##_VAL_SHIFT)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000977
978/*
979 * RmiRecMpidr type definitions.
980 *
AlexeiFedorov887a8aa2024-09-11 16:22:20 +0100981 * 'RMI_MPIDR_AFF<n>_VAL_SHIFT' constants specify the right shift
Soby Mathewb4c6df42022-11-09 11:13:29 +0000982 * for affinity field <n> that gives the field's actual value.
983 *
984 * Aff0[3:0] - Affinity level 0
985 * For compatibility with GICv3 only Aff0[3:0] field is used,
986 * and Aff0[7:4] of a REC MPIDR value is RES0.
987 */
AlexeiFedorov887a8aa2024-09-11 16:22:20 +0100988#define RMI_MPIDR_AFF0_SHIFT U(0)
989#define RMI_MPIDR_AFF0_WIDTH U(4)
990#define RMI_MPIDR_AFF0_VAL_SHIFT U(0)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000991
992/* Aff1[15:8] - Affinity level 1 */
AlexeiFedorov887a8aa2024-09-11 16:22:20 +0100993#define RMI_MPIDR_AFF1_SHIFT U(8)
994#define RMI_MPIDR_AFF1_WIDTH U(8)
995#define RMI_MPIDR_AFF1_VAL_SHIFT U(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +0000996
997/* Aff2[23:16] - Affinity level 2 */
AlexeiFedorov887a8aa2024-09-11 16:22:20 +0100998#define RMI_MPIDR_AFF2_SHIFT U(16)
999#define RMI_MPIDR_AFF2_WIDTH U(8)
1000#define RMI_MPIDR_AFF2_VAL_SHIFT U(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001001
AlexeiFedorov887a8aa2024-09-11 16:22:20 +01001002/* Aff3[31:24] - Affinity level 3 */
1003#define RMI_MPIDR_AFF3_SHIFT U(24)
1004#define RMI_MPIDR_AFF3_WIDTH U(8)
1005#define RMI_MPIDR_AFF3_VAL_SHIFT U(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001006
1007/*
AlexeiFedorov887a8aa2024-09-11 16:22:20 +01001008 * Extract the value of RmiRecMpidr.Aff<n> field shifted right
Soby Mathewb4c6df42022-11-09 11:13:29 +00001009 * so it can be evaluated directly.
1010 */
AlexeiFedorov887a8aa2024-09-11 16:22:20 +01001011#define RMI_MPIDR_AFF(n, val) \
1012 (((val) & MASK(RMI_MPIDR_AFF##n)) >> RMI_MPIDR_AFF##n##_VAL_SHIFT)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001013
AlexeiFedorov887a8aa2024-09-11 16:22:20 +01001014/* VMPIDR bit [31] = RES1 */
1015#define VMPIDR_EL2_RES1 (UL(1) << 31)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001016
1017/* ICC_SRE_EL2 defintions */
1018#define ICC_SRE_EL2_ENABLE (UL(1) << 3) /* Enable lower EL access to ICC_SRE_EL1 */
1019#define ICC_SRE_EL2_DIB (UL(1) << 2) /* Disable IRQ bypass */
1020#define ICC_SRE_EL2_DFB (UL(1) << 1) /* Disable FIQ bypass */
1021#define ICC_SRE_EL2_SRE (UL(1) << 0) /* Enable sysreg access */
1022
AlexeiFedorov537bee02023-02-02 13:38:23 +00001023#define ICC_SRE_EL2_INIT (ICC_SRE_EL2_ENABLE | ICC_SRE_EL2_DIB | \
Soby Mathewb4c6df42022-11-09 11:13:29 +00001024 ICC_SRE_EL2_DFB | ICC_SRE_EL2_SRE)
1025
Soby Mathewb4c6df42022-11-09 11:13:29 +00001026#define PMSCR_EL2_INIT 0x0
1027
1028#define SYSREG_ESR(op0, op1, crn, crm, op2) \
AlexeiFedorov13b86dd2023-08-29 10:38:09 +01001029 ((UL(op0) << ESR_EL2_SYSREG_TRAP_OP0_SHIFT) | \
1030 (UL(op1) << ESR_EL2_SYSREG_TRAP_OP1_SHIFT) | \
1031 (UL(crn) << ESR_EL2_SYSREG_TRAP_CRN_SHIFT) | \
1032 (UL(crm) << ESR_EL2_SYSREG_TRAP_CRM_SHIFT) | \
1033 (UL(op2) << ESR_EL2_SYSREG_TRAP_OP2_SHIFT))
Soby Mathewb4c6df42022-11-09 11:13:29 +00001034
1035#define ESR_EL2_SYSREG_MASK SYSREG_ESR(3, 7, 15, 15, 7)
1036
1037#define ESR_EL2_SYSREG_ID_MASK SYSREG_ESR(3, 7, 15, 0, 0)
1038#define ESR_EL2_SYSREG_ID SYSREG_ESR(3, 0, 0, 0, 0)
1039
1040#define ESR_EL2_SYSREG_ID_AA64PFR0_EL1 SYSREG_ESR(3, 0, 0, 4, 0)
1041#define ESR_EL2_SYSREG_ID_AA64PFR1_EL1 SYSREG_ESR(3, 0, 0, 4, 1)
1042#define ESR_EL2_SYSREG_ID_AA64ZFR0_EL1 SYSREG_ESR(3, 0, 0, 4, 4)
Arunachalam Ganapathy83f46ca2023-08-15 18:13:27 +01001043#define ESR_EL2_SYSREG_ID_AA64SMFR0_EL1 SYSREG_ESR(3, 0, 0, 4, 5)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001044
1045#define ESR_EL2_SYSREG_ID_AA64DFR0_EL1 SYSREG_ESR(3, 0, 0, 5, 0)
1046#define ESR_EL2_SYSREG_ID_AA64DFR1_EL1 SYSREG_ESR(3, 0, 0, 5, 1)
1047
1048#define ESR_EL2_SYSREG_ID_AA64AFR0_EL1 SYSREG_ESR(3, 0, 0, 5, 4)
1049#define ESR_EL2_SYSREG_ID_AA64AFR1_EL1 SYSREG_ESR(3, 0, 0, 5, 5)
1050
1051#define ESR_EL2_SYSREG_ID_AA64ISAR0_EL1 SYSREG_ESR(3, 0, 0, 6, 0)
1052#define ESR_EL2_SYSREG_ID_AA64ISAR1_EL1 SYSREG_ESR(3, 0, 0, 6, 1)
1053
1054#define ESR_EL2_SYSREG_ID_AA64MMFR0_EL1 SYSREG_ESR(3, 0, 0, 7, 0)
1055#define ESR_EL2_SYSREG_ID_AA64MMFR1_EL1 SYSREG_ESR(3, 0, 0, 7, 1)
1056#define ESR_EL2_SYSREG_ID_AA64MMFR2_EL1 SYSREG_ESR(3, 0, 0, 7, 2)
1057
AlexeiFedorov7bb7a702023-01-17 17:04:14 +00001058/* ID_AA64ISAR1_EL1 definitions */
1059#define ID_AA64ISAR1_EL1_GPI_SHIFT UL(28)
1060#define ID_AA64ISAR1_EL1_GPI_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +00001061
1062#define ID_AA64ISAR1_EL1_GPA_SHIFT UL(24)
1063#define ID_AA64ISAR1_EL1_GPA_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +00001064
1065#define ID_AA64ISAR1_EL1_API_SHIFT UL(8)
1066#define ID_AA64ISAR1_EL1_API_WIDTH UL(4)
AlexeiFedorov7bb7a702023-01-17 17:04:14 +00001067
1068#define ID_AA64ISAR1_EL1_APA_SHIFT UL(4)
1069#define ID_AA64ISAR1_EL1_APA_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001070
1071#define ESR_EL2_SYSREG_TIMERS_MASK SYSREG_ESR(3, 3, 15, 12, 0)
1072#define ESR_EL2_SYSREG_TIMERS SYSREG_ESR(3, 3, 14, 0, 0)
1073
1074#define ESR_EL2_SYSREG_TIMER_CNTP_TVAL_EL0 SYSREG_ESR(3, 3, 14, 2, 0)
1075#define ESR_EL2_SYSREG_TIMER_CNTP_CTL_EL0 SYSREG_ESR(3, 3, 14, 2, 1)
1076#define ESR_EL2_SYSREG_TIMER_CNTP_CVAL_EL0 SYSREG_ESR(3, 3, 14, 2, 2)
1077#define ESR_EL2_SYSREG_TIMER_CNTV_TVAL_EL0 SYSREG_ESR(3, 3, 14, 3, 0)
1078#define ESR_EL2_SYSREG_TIMER_CNTV_CTL_EL0 SYSREG_ESR(3, 3, 14, 3, 1)
1079#define ESR_EL2_SYSREG_TIMER_CNTV_CVAL_EL0 SYSREG_ESR(3, 3, 14, 3, 2)
1080
1081#define ESR_EL2_SYSREG_ICC_PMR_EL1 SYSREG_ESR(3, 0, 4, 6, 0)
1082
1083/*
1084 * GIC system registers encoding mask for registers from
1085 * ICC_IAR0_EL1(3, 0, 12, 8, 0) to ICC_IGRPEN1_EL1(3, 0, 12, 12, 7).
1086 */
1087#define ESR_EL2_SYSREG_ICC_EL1_MASK SYSREG_ESR(3, 3, 15, 8, 0)
1088#define ESR_EL2_SYSREG_ICC_EL1 SYSREG_ESR(3, 0, 12, 8, 0)
1089
1090#define ESR_EL2_SYSREG_ICC_DIR SYSREG_ESR(3, 0, 12, 11, 1)
1091#define ESR_EL2_SYSREG_ICC_SGI1R_EL1 SYSREG_ESR(3, 0, 12, 11, 5)
1092#define ESR_EL2_SYSREG_ICC_SGI0R_EL1 SYSREG_ESR(3, 0, 12, 11, 7)
1093
1094#define ESR_EL2_SYSREG_DIRECTION (UL(1) << 0)
AlexeiFedorov13b86dd2023-08-29 10:38:09 +01001095#define ESR_EL2_SYSREG_IS_WRITE(esr) (((esr) & ESR_EL2_SYSREG_DIRECTION) == 0UL)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001096
AlexeiFedorov537bee02023-02-02 13:38:23 +00001097#define ESR_IL(esr) ((esr) & MASK(ESR_EL2_IL))
Soby Mathewb4c6df42022-11-09 11:13:29 +00001098
AlexeiFedorovfeaef162022-12-23 16:59:51 +00001099#define ESR_EL2_SYSREG_ISS_RT(esr) EXTRACT(ESR_EL2_SYSREG_TRAP_RT, esr)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001100
AlexeiFedorov93f5ec52023-08-31 14:26:53 +01001101#define ICC_HPPIR1_EL1_INTID_SHIFT UL(0)
1102#define ICC_HPPIR1_EL1_INTID_WIDTH UL(24)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001103
1104#define CNTHCTL_EL2_EL0PCTEN (UL(1) << UL(0))
1105#define CNTHCTL_EL2_EL0VCTEN (UL(1) << UL(1))
1106#define CNTHCTL_EL2_EL1PCTEN (UL(1) << 10)
1107#define CNTHCTL_EL2_EL1PTEN (UL(1) << 11)
1108#define CNTHCTL_EL2_EL1TVT (UL(1) << 13)
1109#define CNTHCTL_EL2_EL1TVCT (UL(1) << 14)
1110#define CNTHCTL_EL2_CNTVMASK (UL(1) << 18)
1111#define CNTHCTL_EL2_CNTPMASK (UL(1) << 19)
1112
1113#define CNTHCTL_EL2_INIT (CNTHCTL_EL2_EL0VCTEN | CNTHCTL_EL2_EL0PCTEN)
1114
1115#define CNTHCTL_EL2_NO_TRAPS (CNTHCTL_EL2_EL1PCTEN | \
1116 CNTHCTL_EL2_EL1PTEN)
1117
1118#define CNTx_CTL_ENABLE (UL(1) << 0)
1119#define CNTx_CTL_IMASK (UL(1) << 1)
1120#define CNTx_CTL_ISTATUS (UL(1) << 2)
1121
1122/*******************************************************************************
1123 * Definitions of register offsets, fields and macros for CPU system
1124 * instructions.
1125 ******************************************************************************/
1126
1127#define TLBI_ADDR_SHIFT U(12)
AlexeiFedorov1ba649f2023-10-19 13:56:02 +01001128#define TLBI_ADDR_MASK UL(0x0FFFFFFFFFFF)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001129#define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK)
1130
1131/* ID_AA64MMFR2_EL1 definitions */
AlexeiFedorov537bee02023-02-02 13:38:23 +00001132#define ID_AA64MMFR2_EL1_ST_SHIFT UL(28)
1133#define ID_AA64MMFR2_EL1_ST_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001134
AlexeiFedorov537bee02023-02-02 13:38:23 +00001135#define ID_AA64MMFR2_EL1_CNP_SHIFT UL(0)
1136#define ID_AA64MMFR2_EL1_CNP_WIDTH UL(4)
Soby Mathewb4c6df42022-11-09 11:13:29 +00001137
Javier Almansa Sobrinocfd32542024-10-09 19:38:56 +01001138/* ID_AA64MMFR3_EL1_definitions */
1139#define ID_AA64MMFR3 S3_0_C0_C7_3
1140#define ID_AA64MMFR3_EL1_SCTLRX_SHIFT UL(4)
1141#define ID_AA64MMFR3_EL1_SCTLRX_WIDTH UL(4)
1142
Soby Mathewb4c6df42022-11-09 11:13:29 +00001143/* Custom defined values to indicate the vector offset to exception handlers */
1144#define ARM_EXCEPTION_SYNC_LEL 0
1145#define ARM_EXCEPTION_IRQ_LEL 1
1146#define ARM_EXCEPTION_FIQ_LEL 2
1147#define ARM_EXCEPTION_SERROR_LEL 3
1148
AlexeiFedorov537bee02023-02-02 13:38:23 +00001149#define VBAR_CEL_SP_EL0_OFFSET 0x0
1150#define VBAR_CEL_SP_ELx_OFFSET 0x200
1151#define VBAR_LEL_AA64_OFFSET 0x400
1152#define VBAR_LEL_AA32_OFFSET 0x600
Soby Mathewb4c6df42022-11-09 11:13:29 +00001153
Javier Almansa Sobrinocfd32542024-10-09 19:38:56 +01001154/* SError vector offset from Sync exception vector */
1155#define VBAR_SERROR_OFFSET UL(0x180)
1156
AlexeiFedorov4c7d4852024-01-25 14:37:34 +00001157/* Stack Pointer selection */
1158#define MODE_SP_EL0 UL(0)
1159#define MODE_SP_ELX UL(1)
1160
Javier Almansa Sobrino34005b92024-10-11 17:53:41 +01001161/*******************************************************************************
1162 * FEAT_GCS - Guarded Control Stack Registers
1163 ******************************************************************************/
1164#define ID_GCSCR_EL12 S3_5_C2_C5_0
1165#define GCSCR_EXLOCK_EN_BIT (UL(1) << 6)
1166
1167
Soby Mathewb4c6df42022-11-09 11:13:29 +00001168#endif /* ARCH_H */