Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 1 | /* |
| 2 | * SPDX-License-Identifier: BSD-3-Clause |
| 3 | * SPDX-FileCopyrightText: Copyright TF-RMM Contributors. |
| 4 | */ |
| 5 | |
| 6 | #ifndef ARCH_H |
| 7 | #define ARCH_H |
| 8 | |
| 9 | #include <utils_def.h> |
| 10 | |
| 11 | /* Cache line size */ |
| 12 | #define CACHE_WRITEBACK_GRANULE UL(64) |
| 13 | |
| 14 | /* Timer interrupt IDs defined by the Server Base System Architecture */ |
| 15 | #define EL1_VIRT_TIMER_PPI UL(27) |
| 16 | #define EL1_PHYS_TIMER_PPI UL(30) |
| 17 | |
| 18 | /* Counter-timer Physical Offset register */ |
| 19 | #define CNTPOFF_EL2 S3_4_C14_C0_6 |
| 20 | |
| 21 | /* MPAM0 Register */ |
| 22 | #define MPAM0_EL1 S3_0_C10_C5_1 |
| 23 | |
| 24 | /* Interrupt Controller registers */ |
| 25 | #define ICC_HPPIR1_EL1 S3_0_C12_C12_2 |
| 26 | #define ICC_SRE_EL2 S3_4_C12_C9_5 |
| 27 | |
| 28 | /* Interrupt Controller Control Register */ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 29 | #define ICC_CTLR_EL1 S3_0_C12_C12_4 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 30 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 31 | #define ICC_CTLR_EL1_EXT_RANGE_BIT (UL(1) << 19) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 32 | |
| 33 | /* Virtual GIC registers */ |
| 34 | #define ICH_AP0R0_EL2 S3_4_C12_C8_0 |
| 35 | #define ICH_AP0R1_EL2 S3_4_C12_C8_1 |
| 36 | #define ICH_AP0R2_EL2 S3_4_C12_C8_2 |
| 37 | #define ICH_AP0R3_EL2 S3_4_C12_C8_3 |
| 38 | #define ICH_AP1R0_EL2 S3_4_C12_C9_0 |
| 39 | #define ICH_AP1R1_EL2 S3_4_C12_C9_1 |
| 40 | #define ICH_AP1R2_EL2 S3_4_C12_C9_2 |
| 41 | #define ICH_AP1R3_EL2 S3_4_C12_C9_3 |
| 42 | |
| 43 | #define ICH_LR0_EL2 S3_4_C12_C12_0 |
| 44 | #define ICH_LR1_EL2 S3_4_C12_C12_1 |
| 45 | #define ICH_LR2_EL2 S3_4_C12_C12_2 |
| 46 | #define ICH_LR3_EL2 S3_4_C12_C12_3 |
| 47 | #define ICH_LR4_EL2 S3_4_C12_C12_4 |
| 48 | #define ICH_LR5_EL2 S3_4_C12_C12_5 |
| 49 | #define ICH_LR6_EL2 S3_4_C12_C12_6 |
| 50 | #define ICH_LR7_EL2 S3_4_C12_C12_7 |
| 51 | #define ICH_LR8_EL2 S3_4_C12_C13_0 |
| 52 | #define ICH_LR9_EL2 S3_4_C12_C13_1 |
| 53 | #define ICH_LR10_EL2 S3_4_C12_C13_2 |
| 54 | #define ICH_LR11_EL2 S3_4_C12_C13_3 |
| 55 | #define ICH_LR12_EL2 S3_4_C12_C13_4 |
| 56 | #define ICH_LR13_EL2 S3_4_C12_C13_5 |
| 57 | #define ICH_LR14_EL2 S3_4_C12_C13_6 |
| 58 | #define ICH_LR15_EL2 S3_4_C12_C13_7 |
| 59 | |
| 60 | #define ICH_HCR_EL2 S3_4_C12_C11_0 |
| 61 | #define ICH_VTR_EL2 S3_4_C12_C11_1 |
| 62 | #define ICH_MISR_EL2 S3_4_C12_C11_2 |
| 63 | #define ICH_VMCR_EL2 S3_4_C12_C11_7 |
| 64 | |
| 65 | /* RNDR definition */ |
| 66 | #define RNDR S3_3_C2_C4_0 |
| 67 | |
| 68 | /* CLIDR definitions */ |
| 69 | #define LOC_SHIFT U(24) |
| 70 | #define CTYPE_SHIFT(n) U(3 * ((n) - 1)) |
| 71 | #define CLIDR_FIELD_WIDTH U(3) |
| 72 | |
| 73 | /* CSSELR definitions */ |
| 74 | #define LEVEL_SHIFT U(1) |
| 75 | |
| 76 | /* Data cache set/way op type defines */ |
| 77 | #define DCISW U(0x0) |
| 78 | #define DCCISW U(0x1) |
| 79 | #define DCCSW U(0x2) |
| 80 | |
| 81 | #define TCR_EL2_T0SZ_SHIFT UL(0) |
| 82 | #define TCR_EL2_T0SZ_WIDTH UL(6) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 83 | |
| 84 | #define TCR_EL2_T1SZ_SHIFT UL(16) |
| 85 | #define TCR_EL2_T1SZ_WIDTH UL(6) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 86 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 87 | #define TCR_EL2_EPD0_BIT (UL(1) << 7) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 88 | |
| 89 | #define TCR_EL2_IRGN0_SHIFT UL(8) |
| 90 | #define TCR_EL2_IRGN0_WIDTH UL(2) |
| 91 | #define TCR_EL2_IRGN0_WBWA INPLACE(TCR_EL2_IRGN0, UL(1)) |
| 92 | |
| 93 | #define TCR_EL2_ORGN0_SHIFT UL(10) |
| 94 | #define TCR_EL2_ORGN0_WIDTH UL(2) |
| 95 | #define TCR_EL2_ORGN0_WBWA INPLACE(TCR_EL2_ORGN0, UL(1)) |
| 96 | |
| 97 | #define TCR_EL2_IRGN1_SHIFT UL(24) |
| 98 | #define TCR_EL2_IRGN1_WIDTH UL(2) |
| 99 | #define TCR_EL2_IRGN1_WBWA INPLACE(TCR_EL2_IRGN1, UL(1)) |
| 100 | |
| 101 | #define TCR_EL2_ORGN1_SHIFT UL(26) |
| 102 | #define TCR_EL2_ORGN1_WIDTH UL(2) |
| 103 | #define TCR_EL2_ORGN1_WBWA INPLACE(TCR_EL2_ORGN1, UL(1)) |
| 104 | |
| 105 | #define TCR_EL2_SH0_SHIFT UL(12) |
| 106 | #define TCR_EL2_SH0_WIDTH UL(2) |
| 107 | #define TCR_EL2_SH0_IS INPLACE(TCR_EL2_SH0, UL(3)) |
| 108 | |
| 109 | #define TCR_EL2_SH1_SHIFT UL(28) |
| 110 | #define TCR_EL2_SH1_WIDTH UL(2) |
| 111 | #define TCR_EL2_SH1_IS INPLACE(TCR_EL2_SH1, UL(3)) |
| 112 | |
| 113 | #define TCR_EL2_TG0_SHIFT UL(14) |
| 114 | #define TCR_EL2_TG0_WIDTH UL(2) |
| 115 | #define TCR_EL2_TG0_4K INPLACE(TCR_EL2_TG0, UL(0)) |
| 116 | |
| 117 | #define TCR_EL2_TG1_SHIFT UL(30) |
| 118 | #define TCR_EL2_TG1_WIDTH UL(2) |
Javier Almansa Sobrino | 7019490 | 2023-02-28 10:27:02 +0000 | [diff] [blame] | 119 | #define TCR_EL2_TG1_4K INPLACE(TCR_EL2_TG1, UL(2)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 120 | |
| 121 | #define TCR_EL2_IPS_SHIFT UL(32) |
| 122 | #define TCR_EL2_IPS_WIDTH UL(3) |
| 123 | #define TCR_PS_BITS_4GB INPLACE(TCR_EL2_IPS, UL(0)) |
| 124 | #define TCR_PS_BITS_64GB INPLACE(TCR_EL2_IPS, UL(1)) |
| 125 | #define TCR_PS_BITS_1TB INPLACE(TCR_EL2_IPS, UL(2)) |
| 126 | #define TCR_PS_BITS_4TB INPLACE(TCR_EL2_IPS, UL(3)) |
| 127 | #define TCR_PS_BITS_16TB INPLACE(TCR_EL2_IPS, UL(4)) |
| 128 | #define TCR_PS_BITS_256TB INPLACE(TCR_EL2_IPS, UL(5)) |
Javier Almansa Sobrino | 765a316 | 2023-04-27 17:42:58 +0100 | [diff] [blame] | 129 | #define TCR_PS_BITS_4PB INPLACE(TCR_EL2_IPS, UL(6)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 130 | |
Javier Almansa Sobrino | 765a316 | 2023-04-27 17:42:58 +0100 | [diff] [blame] | 131 | #define TCR_EL2_DS_SHIFT UL(59) |
| 132 | #define TCR_EL2_DS_WIDTH UL(1) |
| 133 | #define TCR_EL2_DS_LPA2_EN INPLACE(TCR_EL2_DS, UL(1)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 134 | |
| 135 | #define TCR_EL2_AS (UL(1) << 36) |
| 136 | #define TCR_EL2_HPD0 (UL(1) << 41) |
| 137 | #define TCR_EL2_HPD1 (UL(1) << 42) |
| 138 | #define TCR_EL2_E0PD1 (UL(1) << 56) /* TODO: ARMv8.5-E0PD, otherwise RES0 */ |
| 139 | |
| 140 | #define TCR_TxSZ_MIN UL(16) |
Javier Almansa Sobrino | 765a316 | 2023-04-27 17:42:58 +0100 | [diff] [blame] | 141 | #define TCR_TxSZ_MIN_LPA2 UL(12) |
Javier Almansa Sobrino | ed93259 | 2023-01-24 12:50:41 +0000 | [diff] [blame] | 142 | #define TCR_TxSZ_MAX UL(48) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 143 | |
| 144 | /* HCR definitions */ |
| 145 | #define HCR_FWB (UL(1) << 46) |
| 146 | #define HCR_TEA (UL(1) << 37) |
| 147 | #define HCR_API (UL(1) << 41) |
| 148 | #define HCR_APK (UL(1) << 40) |
| 149 | #define HCR_TERR (UL(1) << 36) |
| 150 | #define HCR_TLOR (UL(1) << 35) |
| 151 | #define HCR_E2H (UL(1) << 34) |
| 152 | #define HCR_RW (UL(1) << 31) |
| 153 | #define HCR_TGE (UL(1) << 27) |
| 154 | #define HCR_TSW (UL(1) << 22) |
| 155 | #define HCR_TACR (UL(1) << 21) |
| 156 | #define HCR_TIDCP (UL(1) << 20) |
| 157 | #define HCR_TSC (UL(1) << 19) |
| 158 | #define HCR_TID3 (UL(1) << 18) |
| 159 | #define HCR_TWE (UL(1) << 14) |
| 160 | #define HCR_TWI (UL(1) << 13) |
| 161 | #define HCR_VSE (UL(1) << 8) |
| 162 | |
| 163 | #define HCR_BSU_SHIFT 10 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 164 | #define HCR_BSU_WIDTH U(2) |
| 165 | #define HCR_BSU_IS INPLACE(HCR_BSU, UL(1)) /* Barriers are promoted to IS */ |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 166 | |
| 167 | #define HCR_FB (UL(1) << 9) |
| 168 | #define HCR_VI (UL(1) << 7) |
| 169 | #define HCR_AMO (UL(1) << 5) |
| 170 | #define HCR_IMO (UL(1) << 4) |
| 171 | #define HCR_FMO (UL(1) << 3) |
| 172 | #define HCR_PTW (UL(1) << 2) |
| 173 | #define HCR_SWIO (UL(1) << 1) |
| 174 | #define HCR_VM (UL(1) << 0) |
| 175 | |
Arunachalam Ganapathy | 591354a | 2023-11-16 10:49:09 +0000 | [diff] [blame] | 176 | #define HCR_REALM_FLAGS (HCR_FWB | HCR_E2H | HCR_RW | HCR_TSC | \ |
| 177 | HCR_AMO | HCR_BSU_IS | HCR_IMO | HCR_FMO | \ |
| 178 | HCR_PTW | HCR_SWIO | HCR_VM | HCR_TID3 | \ |
| 179 | HCR_TEA | HCR_API | HCR_APK | HCR_TSW) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 180 | |
| 181 | #define HCR_EL2_INIT (HCR_TGE | HCR_E2H | HCR_TEA) |
| 182 | |
| 183 | #define MAIR_ELx_ATTR0_SHIFT 0 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 184 | #define MAIR_ELx_ATTR0_WIDTH U(8) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 185 | |
| 186 | /******************************************************************************* |
| 187 | * Definitions of MAIR encodings for device and normal memory |
| 188 | ******************************************************************************/ |
| 189 | /* |
| 190 | * MAIR encodings for device memory attributes. |
| 191 | */ |
| 192 | #define MAIR_DEV_NGNRNE UL(0x0) /* Device nGnRnE */ |
| 193 | #define MAIR_DEV_NGNRNE_IDX 0x1 |
| 194 | |
| 195 | #define MAIR_DEV_NGNRE UL(0x4) |
| 196 | |
| 197 | #define MAIR_NIOWBNTRW 0xff |
| 198 | #define MAIR_NIOWBNTRW_IDX 0x0 |
| 199 | |
| 200 | /* |
| 201 | * MAIR encodings for normal memory attributes. |
| 202 | * |
| 203 | * Cache Policy |
| 204 | * WT: Write Through |
| 205 | * WB: Write Back |
| 206 | * NC: Non-Cacheable |
| 207 | * |
| 208 | * Transient Hint |
| 209 | * NTR: Non-Transient |
| 210 | * TR: Transient |
| 211 | * |
| 212 | * Allocation Policy |
| 213 | * RA: Read Allocate |
| 214 | * WA: Write Allocate |
| 215 | * RWA: Read and Write Allocate |
| 216 | * NA: No Allocation |
| 217 | */ |
| 218 | #define MAIR_NORM_WT_TR_WA UL(0x1) |
| 219 | #define MAIR_NORM_WT_TR_RA UL(0x2) |
| 220 | #define MAIR_NORM_WT_TR_RWA UL(0x3) |
| 221 | #define MAIR_NORM_NC UL(0x4) |
| 222 | #define MAIR_NORM_WB_TR_WA UL(0x5) |
| 223 | #define MAIR_NORM_WB_TR_RA UL(0x6) |
| 224 | #define MAIR_NORM_WB_TR_RWA UL(0x7) |
| 225 | #define MAIR_NORM_WT_NTR_NA UL(0x8) |
| 226 | #define MAIR_NORM_WT_NTR_WA UL(0x9) |
| 227 | #define MAIR_NORM_WT_NTR_RA UL(0xa) |
| 228 | #define MAIR_NORM_WT_NTR_RWA UL(0xb) |
| 229 | #define MAIR_NORM_WB_NTR_NA UL(0xc) |
| 230 | #define MAIR_NORM_WB_NTR_WA UL(0xd) |
| 231 | #define MAIR_NORM_WB_NTR_RA UL(0xe) |
| 232 | #define MAIR_NORM_WB_NTR_RWA UL(0xf) |
| 233 | |
| 234 | #define MAIR_NORM_OUTER_SHIFT U(4) |
| 235 | |
| 236 | #define MAKE_MAIR_NORMAL_MEMORY(inner, outer) \ |
| 237 | ((inner) | ((outer) << MAIR_NORM_OUTER_SHIFT)) |
| 238 | |
| 239 | #define MAKE_MAIR_NORMAL_MEMORY_IO(_mair) \ |
| 240 | MAKE_MAIR_NORMAL_MEMORY(_mair, _mair) |
| 241 | |
| 242 | /* |
| 243 | * TTBR Definitions |
| 244 | */ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 245 | #define TTBR_CNP_BIT UL(1) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 246 | |
| 247 | #define TTBRx_EL2_CnP_SHIFT 0 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 248 | #define TTBRx_EL2_CnP_WIDTH U(1) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 249 | |
| 250 | #define TTBRx_EL2_BADDR_SHIFT 1 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 251 | #define TTBRx_EL2_BADDR_WIDTH U(47) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 252 | |
| 253 | #define TTBRx_EL2_ASID_SHIFT 48 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 254 | #define TTBRx_EL2_ASID_WIDTH U(16) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 255 | |
| 256 | /* |
| 257 | * VTTBR Definitions |
| 258 | */ |
| 259 | #define VTTBR_EL2_VMID_SHIFT 48 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 260 | #define VTTBR_EL2_VMID_WIDTH U(16) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 261 | |
| 262 | /* |
| 263 | * ESR Definitions |
| 264 | */ |
| 265 | #define ESR_EL2_EC_SHIFT 26 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 266 | #define ESR_EL2_EC_WIDTH U(6) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 267 | |
| 268 | #define ESR_EL2_IL_SHIFT 25 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 269 | #define ESR_EL2_IL_WIDTH U(1) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 270 | |
| 271 | #define ESR_EL2_ISS_SHIFT 0 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 272 | #define ESR_EL2_ISS_WIDTH U(25) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 273 | |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 274 | #define ESR_EL2_EC_UNKNOWN INPLACE(ESR_EL2_EC, UL(0)) |
| 275 | #define ESR_EL2_EC_WFX INPLACE(ESR_EL2_EC, UL(1)) |
| 276 | #define ESR_EL2_EC_FPU INPLACE(ESR_EL2_EC, UL(7)) |
| 277 | #define ESR_EL2_EC_SVC INPLACE(ESR_EL2_EC, UL(21)) |
| 278 | #define ESR_EL2_EC_HVC INPLACE(ESR_EL2_EC, UL(22)) |
| 279 | #define ESR_EL2_EC_SMC INPLACE(ESR_EL2_EC, UL(23)) |
| 280 | #define ESR_EL2_EC_SYSREG INPLACE(ESR_EL2_EC, UL(24)) |
| 281 | #define ESR_EL2_EC_SVE INPLACE(ESR_EL2_EC, UL(25)) |
Arunachalam Ganapathy | 83f46ca | 2023-08-15 18:13:27 +0100 | [diff] [blame] | 282 | #define ESR_EL2_EC_SME INPLACE(ESR_EL2_EC, UL(29)) |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 283 | #define ESR_EL2_EC_INST_ABORT INPLACE(ESR_EL2_EC, UL(32)) |
| 284 | #define ESR_EL2_EC_INST_ABORT_SEL INPLACE(ESR_EL2_EC, UL(33)) |
| 285 | #define ESR_EL2_EC_DATA_ABORT INPLACE(ESR_EL2_EC, UL(36)) |
| 286 | #define ESR_EL2_EC_DATA_ABORT_SEL INPLACE(ESR_EL2_EC, UL(37)) |
| 287 | #define ESR_EL2_EC_SERROR INPLACE(ESR_EL2_EC, UL(47)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 288 | |
| 289 | /* Data/Instruction Abort ESR fields */ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 290 | #define ESR_EL2_ABORT_ISV_BIT (UL(1) << 24) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 291 | |
| 292 | #define ESR_EL2_ABORT_SAS_SHIFT 22 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 293 | #define ESR_EL2_ABORT_SAS_WIDTH U(2) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 294 | |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 295 | #define ESR_EL2_ABORT_SAS_BYTE_VAL 0U |
| 296 | #define ESR_EL2_ABORT_SAS_HWORD_VAL 1U |
| 297 | #define ESR_EL2_ABORT_SAS_WORD_VAL 2U |
| 298 | #define ESR_EL2_ABORT_SAS_DWORD_VAL 3U |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 299 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 300 | #define ESR_EL2_ABORT_SSE_BIT (UL(1) << 21) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 301 | |
| 302 | #define ESR_EL2_ABORT_SRT_SHIFT 16 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 303 | #define ESR_EL2_ABORT_SRT_WIDTH U(5) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 304 | |
| 305 | #define ESR_EL2_ABORT_SET_SHIFT 11 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 306 | #define ESR_EL2_ABORT_SET_WIDTH U(2) |
| 307 | #define ESR_EL2_ABORT_SET_UER INPLACE(ESR_EL2_ABORT_SET, UL(0)) |
| 308 | #define ESR_EL2_ABORT_SET_UC INPLACE(ESR_EL2_ABORT_SET, UL(2)) |
| 309 | #define ESR_EL2_ABORT_SET_UEO INPLACE(ESR_EL2_ABORT_SET, UL(3)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 310 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 311 | #define ESR_EL2_ABORT_SF_BIT (UL(1) << 15) |
| 312 | #define ESR_EL2_ABORT_FNV_BIT (UL(1) << 10) |
| 313 | #define ESR_EL2_ABORT_EA_BIT (UL(1) << 9) |
| 314 | #define ESR_EL2_ABORT_S1PTW_BIT (UL(1) << 7) |
| 315 | #define ESR_EL2_ABORT_WNR_BIT (UL(1) << 6) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 316 | #define ESR_EL2_ABORT_FSC_SHIFT 0 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 317 | #define ESR_EL2_ABORT_FSC_WIDTH U(6) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 318 | |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 319 | #define ESR_EL2_ABORT_FSC_TRANSLATION_FAULT UL(0x04) |
| 320 | #define ESR_EL2_ABORT_FSC_PERMISSION_FAULT UL(0x0c) |
| 321 | #define ESR_EL2_ABORT_FSC_TRANSLATION_FAULT_L0 UL(0x04) |
| 322 | #define ESR_EL2_ABORT_FSC_SEA UL(0x10) |
| 323 | #define ESR_EL2_ABORT_FSC_SEA_TTW_START UL(0x13) |
| 324 | #define ESR_EL2_ABORT_FSC_SEA_TTW_END UL(0x17) |
| 325 | #define ESR_EL2_ABORT_FSC_GPF UL(0x28) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 326 | #define ESR_EL2_ABORT_FSC_LEVEL_SHIFT 0 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 327 | #define ESR_EL2_ABORT_FSC_LEVEL_WIDTH U(2) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 328 | |
| 329 | /* The ESR fields that are reported to the host on Instr./Data Synchronous Abort */ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 330 | #define ESR_NONEMULATED_ABORT_MASK ( \ |
| 331 | MASK(ESR_EL2_EC) | \ |
| 332 | MASK(ESR_EL2_ABORT_SET) | \ |
| 333 | ESR_EL2_ABORT_FNV_BIT | \ |
| 334 | ESR_EL2_ABORT_EA_BIT | \ |
| 335 | MASK(ESR_EL2_ABORT_FSC)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 336 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 337 | #define ESR_EMULATED_ABORT_MASK ( \ |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 338 | ESR_NONEMULATED_ABORT_MASK | \ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 339 | ESR_EL2_ABORT_ISV_BIT | \ |
| 340 | MASK(ESR_EL2_ABORT_SAS) | \ |
| 341 | ESR_EL2_ABORT_SF_BIT | \ |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 342 | ESR_EL2_ABORT_WNR_BIT) |
| 343 | |
| 344 | #define ESR_EL2_SERROR_DFSC_SHIFT 0 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 345 | #define ESR_EL2_SERROR_DFSC_WIDTH U(6) |
| 346 | #define ESR_EL2_SERROR_DFSC_UNCAT INPLACE(ESR_EL2_SERROR_DFSC, UL(0)) |
| 347 | #define ESR_EL2_SERROR_DFSC_ASYNC INPLACE(ESR_EL2_SERROR_DFSC, UL(1)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 348 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 349 | #define ESR_EL2_SERROR_EA_BIT (UL(1) << 9) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 350 | |
| 351 | #define ESR_EL2_SERROR_AET_SHIFT 10 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 352 | #define ESR_EL2_SERROR_AET_WIDTH U(3) |
| 353 | #define ESR_EL2_SERROR_AET_UC INPLACE(ESR_EL2_SERROR_AET, UL(0)) |
| 354 | #define ESR_EL2_SERROR_AET_UEU INPLACE(ESR_EL2_SERROR_AET, UL(1)) |
| 355 | #define ESR_EL2_SERROR_AET_UEO INPLACE(ESR_EL2_SERROR_AET, UL(2)) |
| 356 | #define ESR_EL2_SERROR_AET_UER INPLACE(ESR_EL2_SERROR_AET, UL(3)) |
| 357 | #define ESR_EL2_SERROR_AET_CE INPLACE(ESR_EL2_SERROR_AET, UL(6)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 358 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 359 | #define ESR_EL2_SERROR_IESB_BIT (UL(1) << 13) |
| 360 | #define ESR_EL2_SERROR_IDS_BIT (UL(1) << 24) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 361 | |
| 362 | /* The ESR fields that are reported to the host on SError */ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 363 | #define ESR_SERROR_MASK ( \ |
| 364 | ESR_EL2_SERROR_IDS_BIT | \ |
| 365 | MASK(ESR_EL2_SERROR_AET) | \ |
| 366 | ESR_EL2_SERROR_EA_BIT | \ |
| 367 | MASK(ESR_EL2_SERROR_DFSC)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 368 | |
| 369 | #define ESR_EL2_SYSREG_TRAP_OP0_SHIFT 20 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 370 | #define ESR_EL2_SYSREG_TRAP_OP0_WIDTH U(2) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 371 | |
| 372 | #define ESR_EL2_SYSREG_TRAP_OP2_SHIFT 17 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 373 | #define ESR_EL2_SYSREG_TRAP_OP2_WIDTH U(3) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 374 | |
| 375 | #define ESR_EL2_SYSREG_TRAP_OP1_SHIFT 14 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 376 | #define ESR_EL2_SYSREG_TRAP_OP1_WIDTH U(3) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 377 | |
| 378 | #define ESR_EL2_SYSREG_TRAP_CRN_SHIFT 10 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 379 | #define ESR_EL2_SYSREG_TRAP_CRN_WIDTH U(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 380 | |
| 381 | #define ESR_EL2_SYSREG_TRAP_RT_SHIFT 5 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 382 | #define ESR_EL2_SYSREG_TRAP_RT_WIDTH U(5) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 383 | |
| 384 | #define ESR_EL2_SYSREG_TRAP_CRM_SHIFT 1 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 385 | #define ESR_EL2_SYSREG_TRAP_CRM_WIDTH U(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 386 | |
| 387 | /* WFx ESR fields */ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 388 | #define ESR_EL2_WFx_TI_BIT (UL(1) << 0) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 389 | |
| 390 | /* xVC ESR fields */ |
| 391 | #define ESR_EL2_xVC_IMM_SHIFT 0 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 392 | #define ESR_EL2_xVC_IMM_WIDTH U(16) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 393 | |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 394 | /* ID_AA64DFR0_EL1 definitions */ |
| 395 | #define ID_AA64DFR0_EL1_HPMN0_SHIFT UL(60) |
| 396 | #define ID_AA64DFR0_EL1_HPMN0_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 397 | |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 398 | #define ID_AA64DFR0_EL1_ExtTrcBuff_SHIFT UL(56) |
| 399 | #define ID_AA64DFR0_EL1_ExtTrcBuff_WIDTH UL(4) |
| 400 | |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 401 | #define ID_AA64DFR0_EL1_BRBE_SHIFT UL(52) |
| 402 | #define ID_AA64DFR0_EL1_BRBE_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 403 | |
| 404 | #define ID_AA64DFR0_EL1_MTPMU_SHIFT UL(48) |
| 405 | #define ID_AA64DFR0_EL1_MTPMU_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 406 | |
| 407 | #define ID_AA64DFR0_EL1_TraceBuffer_SHIFT UL(44) |
| 408 | #define ID_AA64DFR0_EL1_TraceBuffer_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 409 | |
| 410 | #define ID_AA64DFR0_EL1_TraceFilt_SHIFT UL(40) |
| 411 | #define ID_AA64DFR0_EL1_TraceFilt_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 412 | |
| 413 | #define ID_AA64DFR0_EL1_DoubleLock_SHIFT UL(36) |
| 414 | #define ID_AA64DFR0_EL1_DoubleLock_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 415 | |
| 416 | #define ID_AA64DFR0_EL1_PMSVer_SHIFT UL(32) |
| 417 | #define ID_AA64DFR0_EL1_PMSVer_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 418 | |
| 419 | #define ID_AA64DFR0_EL1_CTX_CMPS_SHIFT UL(28) |
| 420 | #define ID_AA64DFR0_EL1_CTX_CMPS_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 421 | |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 422 | #define ID_AA64DFR0_EL1_SEBEP_SHIFT UL(24) |
| 423 | #define ID_AA64DFR0_EL1_SEBEP_WIDTH UL(4) |
| 424 | |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 425 | #define ID_AA64DFR0_EL1_WRPs_SHIFT UL(20) |
| 426 | #define ID_AA64DFR0_EL1_WRPs_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 427 | |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 428 | #define ID_AA64DFR0_EL1_PMSS_SHIFT UL(16) |
| 429 | #define ID_AA64DFR0_EL1_PMSS_WIDTH UL(4) |
| 430 | |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 431 | #define ID_AA64DFR0_EL1_BRPs_SHIFT UL(12) |
| 432 | #define ID_AA64DFR0_EL1_BRPs_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 433 | |
| 434 | #define ID_AA64DFR0_EL1_PMUVer_SHIFT UL(8) |
| 435 | #define ID_AA64DFR0_EL1_PMUVer_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 436 | |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 437 | /* Performance Monitors Extension version */ |
| 438 | #define ID_AA64DFR0_EL1_PMUv3p7 UL(7) |
| 439 | #define ID_AA64DFR0_EL1_PMUv3p8 UL(8) |
| 440 | #define ID_AA64DFR0_EL1_PMUv3p9 UL(9) |
| 441 | |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 442 | #define ID_AA64DFR0_EL1_TraceVer_SHIFT UL(4) |
| 443 | #define ID_AA64DFR0_EL1_TraceVer_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 444 | |
| 445 | #define ID_AA64DFR0_EL1_DebugVer_SHIFT UL(0) |
| 446 | #define ID_AA64DFR0_EL1_DebugVer_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 447 | |
| 448 | /* Debug architecture version */ |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 449 | #define ID_AA64DFR0_EL1_Debugv8 UL(6) |
| 450 | #define ID_AA64DFR0_EL1_DebugVHE UL(7) |
| 451 | #define ID_AA64DFR0_EL1_Debugv8p2 UL(8) |
| 452 | #define ID_AA64DFR0_EL1_Debugv8p4 UL(9) |
| 453 | #define ID_AA64DFR0_EL1_Debugv8p8 UL(10) |
| 454 | |
| 455 | /* ID_AA64DFR1_EL1 definitions */ |
| 456 | #define ID_AA64DFR1_EL1_EBEP_SHIFT UL(48) |
| 457 | #define ID_AA64DFR1_EL1_EBEP_WIDTH UL(4) |
| 458 | |
| 459 | #define ID_AA64DFR1_EL1_ICNTR_SHIFT UL(36) |
| 460 | #define ID_AA64DFR1_EL1_ICNTR_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 461 | |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 462 | /* ID_AA64PFR0_EL1 definitions */ |
| 463 | #define ID_AA64PFR0_EL1_SVE_SHIFT UL(32) |
| 464 | #define ID_AA64PFR0_EL1_SVE_WIDTH UL(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 465 | |
| 466 | #define ID_AA64PFR0_EL1_AMU_SHIFT UL(44) |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 467 | #define ID_AA64PFR0_EL1_AMU_WIDTH UL(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 468 | |
Arunachalam Ganapathy | a27de37 | 2023-03-06 11:13:49 +0000 | [diff] [blame] | 469 | /* ID_AA64PFR1_EL1 definitions */ |
| 470 | #define ID_AA64PFR1_EL1_MTE_SHIFT UL(8) |
| 471 | #define ID_AA64PFR1_EL1_MTE_WIDTH UL(4) |
| 472 | |
Arunachalam Ganapathy | 83f46ca | 2023-08-15 18:13:27 +0100 | [diff] [blame] | 473 | #define ID_AA64PFR1_EL1_SME_SHIFT UL(24) |
| 474 | #define ID_AA64PFR1_EL1_SME_WIDTH UL(4) |
| 475 | #define ID_AA64PFR1_EL1_SME_NOT_IMPLEMENTED UL(0) |
| 476 | #define ID_AA64PFR1_EL1_SME_IMPLEMENTED UL(1) |
| 477 | #define ID_AA64PFR1_EL1_SME2_IMPLEMENTED UL(2) |
| 478 | |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 479 | /* ID_AA64MMFR0_EL1 definitions */ |
| 480 | #define ID_AA64MMFR0_EL1_PARANGE_SHIFT U(0) |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 481 | #define ID_AA64MMFR0_EL1_PARANGE_WIDTH UL(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 482 | |
| 483 | #define PARANGE_0000_WIDTH U(32) |
| 484 | #define PARANGE_0001_WIDTH U(36) |
| 485 | #define PARANGE_0010_WIDTH U(40) |
| 486 | #define PARANGE_0011_WIDTH U(42) |
| 487 | #define PARANGE_0100_WIDTH U(44) |
| 488 | #define PARANGE_0101_WIDTH U(48) |
| 489 | #define PARANGE_0110_WIDTH U(52) |
| 490 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 491 | #define ID_AA64MMFR0_EL1_ECV_SHIFT UL(60) |
| 492 | #define ID_AA64MMFR0_EL1_ECV_WIDTH UL(4) |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 493 | #define ID_AA64MMFR0_EL1_ECV_NOT_SUPPORTED UL(0x0) |
| 494 | #define ID_AA64MMFR0_EL1_ECV_SUPPORTED UL(0x1) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 495 | #define ID_AA64MMFR0_EL1_ECV_SELF_SYNCH ULL(0x2) |
| 496 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 497 | #define ID_AA64MMFR0_EL1_FGT_SHIFT UL(56) |
| 498 | #define ID_AA64MMFR0_EL1_FGT_WIDTH UL(4) |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 499 | #define ID_AA64MMFR0_EL1_FGT_NOT_SUPPORTED UL(0x0) |
| 500 | #define ID_AA64MMFR0_EL1_FGT_SUPPORTED UL(0x1) |
| 501 | #define ID_AA64MMFR0_EL1_FGT2_SUPPORTED UL(0x2) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 502 | |
| 503 | #define ID_AA64MMFR0_EL1_TGRAN4_2_SHIFT U(40) |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 504 | #define ID_AA64MMFR0_EL1_TGRAN4_2_WIDTH U(4) |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 505 | #define ID_AA64MMFR0_EL1_TGRAN4_2_TGRAN4 UL(0x0) |
| 506 | #define ID_AA64MMFR0_EL1_TGRAN4_2_NOT_SUPPORTED UL(0x1) |
| 507 | #define ID_AA64MMFR0_EL1_TGRAN4_2_SUPPORTED UL(0x2) |
| 508 | #define ID_AA64MMFR0_EL1_TGRAN4_2_LPA2 UL(0x3) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 509 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 510 | #define ID_AA64MMFR0_EL1_TGRAN16_2_SHIFT UL(32) |
| 511 | #define ID_AA64MMFR0_EL1_TGRAN16_2_WIDTH UL(4) |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 512 | #define ID_AA64MMFR0_EL1_TGRAN16_2_TGRAN16 UL(0x0) |
| 513 | #define ID_AA64MMFR0_EL1_TGRAN16_2_NOT_SUPPORTED UL(0x1) |
| 514 | #define ID_AA64MMFR0_EL1_TGRAN16_2_SUPPORTED UL(0x2) |
| 515 | #define ID_AA64MMFR0_EL1_TGRAN16_2_LPA2 UL(0x3) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 516 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 517 | #define ID_AA64MMFR0_EL1_TGRAN4_SHIFT UL(28) |
| 518 | #define ID_AA64MMFR0_EL1_TGRAN4_WIDTH UL(4) |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 519 | #define ID_AA64MMFR0_EL1_TGRAN4_SUPPORTED UL(0x0) |
| 520 | #define ID_AA64MMFR0_EL1_TGRAN4_LPA2 UL(0x1) |
| 521 | #define ID_AA64MMFR0_EL1_TGRAN4_NOT_SUPPORTED UL(0xf) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 522 | |
| 523 | #define ID_AA64MMFR0_EL1_TGRAN64_SHIFT UL(24) |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 524 | #define ID_AA64MMFR0_EL1_TGRAN64_WIDTH UL(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 525 | #define ID_AA64MMFR0_EL1_TGRAN64_SUPPORTED UL(0x0) |
| 526 | #define ID_AA64MMFR0_EL1_TGRAN64_NOT_SUPPORTED UL(0xf) |
| 527 | |
| 528 | #define ID_AA64MMFR0_EL1_TGRAN16_SHIFT UL(20) |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 529 | #define ID_AA64MMFR0_EL1_TGRAN16_WIDTH UL(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 530 | #define ID_AA64MMFR0_EL1_TGRAN16_NOT_SUPPORTED UL(0x0) |
| 531 | #define ID_AA64MMFR0_EL1_TGRAN16_SUPPORTED UL(0x1) |
| 532 | #define ID_AA64MMFR0_EL1_TGRAN16_LPA2 UL(0x2) |
| 533 | |
| 534 | /* RNDR definitions */ |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 535 | #define ID_AA64ISAR0_EL1_RNDR_SHIFT UL(60) |
| 536 | #define ID_AA64ISAR0_EL1_RNDR_WIDTH UL(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 537 | |
| 538 | /* ID_AA64MMFR1_EL1 definitions */ |
| 539 | #define ID_AA64MMFR1_EL1_VMIDBits_SHIFT UL(4) |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 540 | #define ID_AA64MMFR1_EL1_VMIDBits_WIDTH UL(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 541 | #define ID_AA64MMFR1_EL1_VMIDBits_8 UL(0) |
| 542 | #define ID_AA64MMFR1_EL1_VMIDBits_16 UL(2) |
| 543 | |
Arunachalam Ganapathy | f649121 | 2023-02-23 16:04:34 +0000 | [diff] [blame] | 544 | /* SVE Feature ID register 0 */ |
| 545 | #define ID_AA64ZFR0_EL1 S3_0_C0_C4_4 |
| 546 | |
Arunachalam Ganapathy | 83f46ca | 2023-08-15 18:13:27 +0100 | [diff] [blame] | 547 | /* SME Feature ID register 0 */ |
| 548 | #define ID_AA64SMFR0_EL1 S3_0_C0_C4_5 |
| 549 | |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 550 | /* HPFAR_EL2 definitions */ |
| 551 | #define HPFAR_EL2_FIPA_SHIFT 4 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 552 | #define HPFAR_EL2_FIPA_WIDTH U(40) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 553 | #define HPFAR_EL2_FIPA_OFFSET 8 |
| 554 | |
| 555 | /* SPSR definitions */ |
| 556 | #define SPSR_EL2_MODE_SHIFT 0 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 557 | #define SPSR_EL2_MODE_WIDTH U(4) |
| 558 | #define SPSR_EL2_MODE_EL0t INPLACE(SPSR_EL2_MODE, UL(0)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 559 | |
| 560 | #define SPSR_EL2_MODE_SHIFT 0 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 561 | #define SPSR_EL2_MODE_WIDTH U(4) |
| 562 | #define SPSR_EL2_MODE_EL1h INPLACE(SPSR_EL2_MODE, UL(5)) |
| 563 | #define SPSR_EL2_MODE_EL1t INPLACE(SPSR_EL2_MODE, UL(4)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 564 | |
| 565 | /* FIXME: DAIF definitions are redundant here. Might need unification. */ |
| 566 | #define SPSR_EL2_nRW_SHIFT 4 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 567 | #define SPSR_EL2_nRW_WIDTH U(1) |
| 568 | #define SPSR_EL2_nRW_AARCH64 INPLACE(SPSR_EL2_nRW, UL(0)) |
| 569 | #define SPSR_EL2_nRW_AARCH32 INPLACE(SPSR_EL2_nRW, UL(1)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 570 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 571 | #define SPSR_EL2_DAIF_SHIFT 6 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 572 | #define SPSR_EL2_AIF_SHIFT U(6) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 573 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 574 | #define DAIF_FIQ_BIT (UL(1) << 0) |
| 575 | #define DAIF_IRQ_BIT (UL(1) << 1) |
| 576 | #define DAIF_ABT_BIT (UL(1) << 2) |
| 577 | #define DAIF_DBG_BIT (UL(1) << 3) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 578 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 579 | #define SPSR_EL2_F_BIT (UL(1) << 6) |
| 580 | #define SPSR_EL2_I_BIT (UL(1) << 7) |
| 581 | #define SPSR_EL2_A_BIT (UL(1) << 8) |
| 582 | #define SPSR_EL2_D_BIT (UL(1) << 9) |
| 583 | #define SPSR_EL2_SSBS_BIT (UL(1) << 12) |
| 584 | #define SPSR_EL2_ALLINT_BIT (UL(1) << 13) |
| 585 | #define SPSR_EL2_IL_BIT (UL(1) << 20) |
| 586 | #define SPSR_EL2_SS_BIT (UL(1) << 21) |
| 587 | #define SPSR_EL2_PAN_BIT (UL(1) << 22) |
| 588 | #define SPSR_EL2_UAO_BIT (UL(1) << 23) |
| 589 | #define SPSR_EL2_DIT_BIT (UL(1) << 24) |
| 590 | #define SPSR_EL2_TCO_BIT (UL(1) << 25) |
| 591 | #define SPSR_EL2_V_BIT (UL(1) << 28) |
| 592 | #define SPSR_EL2_C_BIT (UL(1) << 29) |
| 593 | #define SPSR_EL2_Z_BIT (UL(1) << 30) |
| 594 | #define SPSR_EL2_N_BIT (UL(1) << 31) |
| 595 | #define SPSR_EL2_PM_BIT (UL(1) << 32) |
| 596 | #define SPSR_EL2_PPEND_BIT (UL(1) << 33) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 597 | |
Arunachalam Ganapathy | 4f601e7 | 2023-05-22 11:49:29 +0100 | [diff] [blame] | 598 | /* Floating point control and status register */ |
| 599 | #define FPCR S3_3_C4_C4_0 |
| 600 | #define FPSR S3_3_C4_C4_1 |
| 601 | |
Arunachalam Ganapathy | f649121 | 2023-02-23 16:04:34 +0000 | [diff] [blame] | 602 | /* SVE Control Register */ |
| 603 | #define ZCR_EL2 S3_4_C1_C2_0 |
Arunachalam Ganapathy | 2b45658 | 2023-05-19 11:56:44 +0100 | [diff] [blame] | 604 | #define ZCR_EL2_LEN_SHIFT UL(0) |
| 605 | #define ZCR_EL2_LEN_WIDTH UL(4) |
Arunachalam Ganapathy | f649121 | 2023-02-23 16:04:34 +0000 | [diff] [blame] | 606 | |
Arunachalam Ganapathy | 4f601e7 | 2023-05-22 11:49:29 +0100 | [diff] [blame] | 607 | #define ZCR_EL12 S3_5_C1_C2_0 |
| 608 | |
Arunachalam Ganapathy | 83f46ca | 2023-08-15 18:13:27 +0100 | [diff] [blame] | 609 | /* SME Control Register */ |
| 610 | #define SMCR_EL2 S3_4_C1_C2_6 |
| 611 | #define SMCR_EL2_LEN_SHIFT UL(0) |
| 612 | #define SMCR_EL2_LEN_WIDTH UL(4) |
| 613 | /* |
| 614 | * SMCR_EL2_RAZ_LEN is defined to find the architecturally permitted SVL. This |
| 615 | * is a combination of RAZ and LEN bit fields. |
| 616 | */ |
| 617 | #define SMCR_EL2_RAZ_LEN_SHIFT UL(0) |
| 618 | #define SMCR_EL2_RAZ_LEN_WIDTH UL(9) |
| 619 | #define SMCR_EL2_EZT0_BIT (UL(1) << 30) |
| 620 | #define SMCR_EL2_FA64_BIT (UL(1) << 31) |
| 621 | |
| 622 | /* Streaming Vector Control register */ |
| 623 | #define SVCR S3_3_C4_C2_2 |
| 624 | #define SVCR_SM_BIT (UL(1) << 0) |
| 625 | #define SVCR_ZA_BIT (UL(1) << 1) |
| 626 | |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 627 | /* VTCR definitions */ |
| 628 | #define VTCR_T0SZ_SHIFT 0 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 629 | #define VTCR_T0SZ_WIDTH U(6) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 630 | |
| 631 | #define VTCR_SL0_SHIFT 6 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 632 | #define VTCR_SL0_WIDTH U(2) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 633 | |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 634 | #define VTCR_SL0_4K_L2 INPLACE(VTCR_SL0, UL(0)) |
| 635 | #define VTCR_SL0_4K_L1 INPLACE(VTCR_SL0, UL(1)) |
| 636 | #define VTCR_SL0_4K_L0 INPLACE(VTCR_SL0, UL(2)) |
| 637 | #define VTCR_SL0_4K_L3 INPLACE(VTCR_SL0, UL(3)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 638 | |
| 639 | #define VTCR_IRGN0_SHIFT 8 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 640 | #define VTCR_IRGN0_WIDTH U(2) |
| 641 | #define VTCR_IRGN0_WBRAWA INPLACE(VTCR_IRGN0, UL(1)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 642 | |
| 643 | #define VTCR_ORGN0_SHIFT 10 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 644 | #define VTCR_ORGN0_WIDTH U(2) |
| 645 | #define VTCR_ORGN0_WBRAWA INPLACE(VTCR_ORGN0, UL(1)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 646 | |
| 647 | #define VTCR_SH0_SHIFT 12 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 648 | #define VTCR_SH0_WIDTH U(2) |
| 649 | #define VTCR_SH0_IS INPLACE(VTCR_SH0, UL(3)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 650 | |
| 651 | #define VTCR_TG0_SHIFT 14 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 652 | #define VTCR_TG0_WIDTH U(2) |
| 653 | #define VTCR_TG0_4K INPLACE(VTCR_TG0, UL(0)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 654 | |
| 655 | #define VTCR_PS_SHIFT 16 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 656 | #define VTCR_PS_WIDTH U(3) |
| 657 | #define VTCR_PS_40 INPLACE(VTCR_PS, UL(2)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 658 | |
| 659 | #define VTCR_VS (UL(1) << 19) |
| 660 | #define VTCR_NSA (UL(1) << 30) |
| 661 | #define VTCR_RES1 (UL(1) << 31) |
| 662 | |
| 663 | #define VTCR_FLAGS ( \ |
| 664 | VTCR_IRGN0_WBRAWA | /* PTW inner cache attr. is WB RAWA*/ \ |
| 665 | VTCR_ORGN0_WBRAWA | /* PTW outer cache attr. is WB RAWA*/ \ |
| 666 | VTCR_SH0_IS | /* PTW shareability attr. is Outer Sharable*/\ |
| 667 | VTCR_TG0_4K | /* 4K granule size in non-secure PT*/ \ |
| 668 | VTCR_PS_40 | /* size(PA) = 40 */ \ |
| 669 | /* VS = 0 size(VMID) = 8 */ \ |
| 670 | /* NSW = 0 non-secure s2 is made of secure pages*/ \ |
| 671 | VTCR_NSA | /* non-secure IPA maps to non-secure PA */ \ |
| 672 | VTCR_RES1 \ |
| 673 | ) |
| 674 | |
| 675 | |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 676 | /* PMCR_EL0 Definitions */ |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 677 | #define PMCR_EL0_N_SHIFT 11 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 678 | #define PMCR_EL0_N_WIDTH U(5) |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 679 | #define PMCR_EL0_LC_BIT (UL(1) << 6) |
| 680 | #define PMCR_EL0_DP_BIT (UL(1) << 5) |
| 681 | #define PMCR_EL0_C_BIT (UL(1) << 2) |
| 682 | #define PMCR_EL0_P_BIT (UL(1) << 1) |
| 683 | #define PMCR_EL0_E_BIT (UL(1) << 0) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 684 | |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 685 | #define PMCR_EL0_INIT (PMCR_EL0_LC_BIT | PMCR_EL0_DP_BIT) |
| 686 | #define PMCR_EL0_INIT_RESET (PMCR_EL0_INIT | PMCR_EL0_C_BIT | \ |
| 687 | PMCR_EL0_P_BIT) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 688 | |
| 689 | /* MDSCR_EL1 Definitions */ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 690 | #define MDSCR_EL1_TDCC_BIT (UL(1) << 12) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 691 | |
| 692 | /* SCTLR register definitions */ |
Arvind Ram Prakash | bd36a1b | 2022-12-15 12:16:36 -0600 | [diff] [blame] | 693 | #define SCTLR_ELx_RES1_BIT ((UL(1) << 22) /* TODO: ARMv8.5-CSEH, otherwise RES1 */ | \ |
| 694 | (UL(1) << 11) /* TODO: ARMv8.5-CSEH, otherwise RES1 */) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 695 | |
Arvind Ram Prakash | bd36a1b | 2022-12-15 12:16:36 -0600 | [diff] [blame] | 696 | #define SCTLR_ELx_M_BIT (UL(1) << 0) |
AlexeiFedorov | bb01b42 | 2023-10-24 17:00:50 +0100 | [diff] [blame^] | 697 | #define SCTLR_ELx_A_BIT (UL(1) << 1) |
Arvind Ram Prakash | bd36a1b | 2022-12-15 12:16:36 -0600 | [diff] [blame] | 698 | #define SCTLR_ELx_C_BIT (UL(1) << 2) |
| 699 | #define SCTLR_ELx_SA_BIT (UL(1) << 3) |
| 700 | #define SCTLR_ELx_SA0_BIT (UL(1) << 4) |
| 701 | #define SCTLR_ELx_CP15BEN_BIT (UL(1) << 5) |
| 702 | #define SCTLR_ELx_nAA_BIT (UL(1) << 6) |
| 703 | #define SCTLR_ELx_SED_BIT (UL(1) << 8) |
| 704 | #define SCTLR_ELx_EOS_BIT (UL(1) << 11) |
| 705 | #define SCTLR_ELx_I_BIT (UL(1) << 12) |
| 706 | #define SCTLR_ELx_DZE_BIT (UL(1) << 14) |
| 707 | #define SCTLR_ELx_UCT_BIT (UL(1) << 15) |
| 708 | #define SCTLR_ELx_nTWI_BIT (UL(1) << 16) |
| 709 | #define SCTLR_ELx_nTWE_BIT (UL(1) << 18) |
| 710 | #define SCTLR_ELx_WXN_BIT (UL(1) << 19) |
| 711 | #define SCTLR_ELx_TSCXT_BIT (UL(1) << 20) |
| 712 | #define SCTLR_ELx_EIS_BIT (UL(1) << 22) |
| 713 | #define SCTLR_ELx_SPAN_BIT (UL(1) << 23) |
| 714 | #define SCTLR_ELx_EE_BIT (UL(1) << 25) |
| 715 | #define SCTLR_ELx_UCI_BIT (UL(1) << 26) |
| 716 | #define SCTLR_ELx_nTLSMD_BIT (UL(1) << 28) |
| 717 | #define SCTLR_ELx_LSMAOE_BIT (UL(1) << 29) |
| 718 | #define SCTLR_ELx_EnIA_BIT (UL(1) << 31) |
Shruti Gupta | a4cb2a2 | 2023-05-23 14:55:49 +0100 | [diff] [blame] | 719 | #define SCTLR_ELx_BT0_BIT (UL(1) << 35) |
| 720 | #define SCTLR_ELx_BT1_BIT (UL(1) << 36) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 721 | |
Arvind Ram Prakash | bd36a1b | 2022-12-15 12:16:36 -0600 | [diff] [blame] | 722 | #define SCTLR_EL1_FLAGS (SCTLR_ELx_SPAN_BIT | SCTLR_ELx_EIS_BIT | SCTLR_ELx_nTWE_BIT | \ |
| 723 | SCTLR_ELx_nTWI_BIT | SCTLR_ELx_EOS_BIT | SCTLR_ELx_nAA_BIT | \ |
| 724 | SCTLR_ELx_CP15BEN_BIT | SCTLR_ELx_SA0_BIT | SCTLR_ELx_SA_BIT) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 725 | |
AlexeiFedorov | bb01b42 | 2023-10-24 17:00:50 +0100 | [diff] [blame^] | 726 | #define SCTLR_EL2_BITS (SCTLR_ELx_C_BIT /* Data accesses are cacheable |
Arvind Ram Prakash | bd36a1b | 2022-12-15 12:16:36 -0600 | [diff] [blame] | 727 | * as per translation tables */ | \ |
| 728 | /* SCTLR_EL2_M = 0 (MMU disabled) */ \ |
| 729 | /* SCTLR_EL2_A = 0 |
| 730 | * (No alignment checks) */ \ |
| 731 | SCTLR_ELx_SA_BIT /* SP aligned at EL2 */ | \ |
| 732 | SCTLR_ELx_SA0_BIT /* SP Alignment check enable for EL0 */ \ |
| 733 | /* SCTLR_EL2_CP15BEN = 0 (EL0 using AArch32: |
| 734 | * EL0 execution of the CP15DMB, CP15DSB, |
| 735 | * and CP15ISB instructions is |
| 736 | * UNDEFINED. */ \ |
| 737 | /* SCTLR_EL2_NAA = 0 (unaligned MA fault |
| 738 | * at EL2 and EL0) */ \ |
| 739 | /* SCTLR_EL2_ITD = 0 (A32 Only) */ | \ |
| 740 | SCTLR_ELx_SED_BIT /* A32 Only, RES1 for non-A32 systems */ \ |
| 741 | /* SCTLR_EL2_EOS TODO: ARMv8.5-CSEH, |
| 742 | * otherwise RES1 */ | \ |
| 743 | SCTLR_ELx_I_BIT /* I$ is ON for EL2 and EL0 */ | \ |
| 744 | SCTLR_ELx_DZE_BIT /* Do not trap DC ZVA */ | \ |
| 745 | SCTLR_ELx_UCT_BIT /* Allow EL0 access to CTR_EL0 */ | \ |
| 746 | SCTLR_ELx_nTWI_BIT /* Don't trap WFI from EL0 to EL2 */ | \ |
| 747 | SCTLR_ELx_nTWE_BIT /* Don't trap WFE from EL0 to EL2 */ | \ |
| 748 | SCTLR_ELx_WXN_BIT /* W implies XN */ | \ |
| 749 | SCTLR_ELx_TSCXT_BIT /* Trap EL0 accesss to SCXTNUM_EL0 */ | \ |
| 750 | /* SCTLR_EL2_EIS EL2 exception is context |
| 751 | * synchronizing |
| 752 | */ \ |
| 753 | SCTLR_ELx_RES1_BIT | \ |
| 754 | /* SCTLR_EL2_SPAN = 0 (Set PSTATE.PAN = 1 on |
| 755 | * exceptions to EL2)) */ \ |
| 756 | SCTLR_ELx_UCI_BIT /* Allow cache maintenance |
| 757 | * instructions at EL0 */ | \ |
| 758 | SCTLR_ELx_nTLSMD_BIT /* A32/T32 only */ | \ |
| 759 | SCTLR_ELx_LSMAOE_BIT /* A32/T32 only */) |
| 760 | |
AlexeiFedorov | bb01b42 | 2023-10-24 17:00:50 +0100 | [diff] [blame^] | 761 | #ifdef RMM_FPU_USE_AT_REL2 |
| 762 | #define SCTLR_EL2_INIT SCTLR_EL2_BITS |
| 763 | #else |
| 764 | #define SCTLR_EL2_INIT (SCTLR_EL2_BITS | \ |
| 765 | SCTLR_ELx_A_BIT /* Alignment fault check enable */) |
| 766 | #endif |
| 767 | |
Arvind Ram Prakash | bd36a1b | 2022-12-15 12:16:36 -0600 | [diff] [blame] | 768 | #define SCTLR_EL2_RUNTIME (SCTLR_EL2_INIT | \ |
| 769 | SCTLR_ELx_M_BIT /* MMU enabled */) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 770 | |
Arunachalam Ganapathy | 9ade18b | 2023-06-12 14:07:21 +0100 | [diff] [blame] | 771 | /* RMM sets HCR_EL2.E2H to 1. CPTR_EL2 definitions when HCR_EL2.E2H == 1 */ |
| 772 | #define CPTR_EL2_VHE_TTA (UL(1) << 28) |
| 773 | #define CPTR_EL2_VHE_TAM (UL(1) << 30) |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 774 | |
Arunachalam Ganapathy | 9ade18b | 2023-06-12 14:07:21 +0100 | [diff] [blame] | 775 | #define CPTR_EL2_VHE_FPEN_SHIFT UL(20) |
| 776 | #define CPTR_EL2_VHE_FPEN_WIDTH UL(2) |
| 777 | #define CPTR_EL2_VHE_FPEN_TRAP_ALL_00 UL(0) |
| 778 | #define CPTR_EL2_VHE_FPEN_TRAP_TGE_01 UL(1) |
| 779 | #define CPTR_EL2_VHE_FPEN_TRAP_ALL_10 UL(2) |
| 780 | #define CPTR_EL2_VHE_FPEN_NO_TRAP_11 UL(3) |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 781 | |
Arunachalam Ganapathy | 9ade18b | 2023-06-12 14:07:21 +0100 | [diff] [blame] | 782 | #define CPTR_EL2_VHE_ZEN_SHIFT UL(16) |
| 783 | #define CPTR_EL2_VHE_ZEN_WIDTH UL(2) |
| 784 | #define CPTR_EL2_VHE_ZEN_TRAP_ALL_00 UL(0x0) |
| 785 | #define CPTR_EL2_VHE_ZEN_NO_TRAP_11 UL(0x3) |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 786 | |
Arunachalam Ganapathy | 83f46ca | 2023-08-15 18:13:27 +0100 | [diff] [blame] | 787 | #define CPTR_EL2_VHE_SMEN_SHIFT UL(24) |
| 788 | #define CPTR_EL2_VHE_SMEN_WIDTH UL(2) |
| 789 | #define CPTR_EL2_VHE_SMEN_TRAP_ALL_00 UL(0x0) |
| 790 | #define CPTR_EL2_VHE_SMEN_NO_TRAP_11 UL(0x3) |
| 791 | |
Arunachalam Ganapathy | ddccbae | 2023-10-03 11:29:42 +0100 | [diff] [blame] | 792 | #define CPTR_EL2_VHE_SIMD_MASK (MASK(CPTR_EL2_VHE_FPEN) | \ |
| 793 | MASK(CPTR_EL2_VHE_ZEN) | \ |
| 794 | MASK(CPTR_EL2_VHE_SMEN)) |
| 795 | |
Arunachalam Ganapathy | 83f46ca | 2023-08-15 18:13:27 +0100 | [diff] [blame] | 796 | /* Trap all AMU, trace, FPU, SVE, SME accesses */ |
Arunachalam Ganapathy | 9ade18b | 2023-06-12 14:07:21 +0100 | [diff] [blame] | 797 | #define CPTR_EL2_VHE_INIT ((CPTR_EL2_VHE_ZEN_TRAP_ALL_00 << \ |
| 798 | CPTR_EL2_VHE_ZEN_SHIFT) | \ |
Arunachalam Ganapathy | 83f46ca | 2023-08-15 18:13:27 +0100 | [diff] [blame] | 799 | (CPTR_EL2_VHE_SMEN_TRAP_ALL_00 << \ |
| 800 | CPTR_EL2_VHE_SMEN_SHIFT) | \ |
Arunachalam Ganapathy | 9ade18b | 2023-06-12 14:07:21 +0100 | [diff] [blame] | 801 | (CPTR_EL2_VHE_FPEN_TRAP_ALL_00 << \ |
| 802 | CPTR_EL2_VHE_FPEN_SHIFT) | \ |
| 803 | CPTR_EL2_VHE_TTA | \ |
| 804 | CPTR_EL2_VHE_TAM) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 805 | |
| 806 | /* MDCR_EL2 definitions */ |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 807 | #define MDCR_EL2_HPMFZS (UL(1) << 36) |
| 808 | #define MDCR_EL2_HPMFZO (UL(1) << 29) |
| 809 | #define MDCR_EL2_MTPME (UL(1) << 28) |
| 810 | #define MDCR_EL2_TDCC (UL(1) << 27) |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 811 | #define MDCR_EL2_HLP (UL(1) << 26) |
| 812 | #define MDCR_EL2_HCCD (UL(1) << 23) |
| 813 | #define MDCR_EL2_TTRF (UL(1) << 19) |
| 814 | #define MDCR_EL2_HPMD (UL(1) << 17) |
| 815 | #define MDCR_EL2_TPMS (UL(1) << 14) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 816 | #define MDCR_EL2_E2PB(x) ((x) << 12) |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 817 | #define MDCR_EL2_E2PB_EL1 UL(3) |
| 818 | #define MDCR_EL2_TDRA_BIT (UL(1) << 11) |
| 819 | #define MDCR_EL2_TDOSA_BIT (UL(1) << 10) |
| 820 | #define MDCR_EL2_TDA_BIT (UL(1) << 9) |
| 821 | #define MDCR_EL2_TDE_BIT (UL(1) << 8) |
| 822 | #define MDCR_EL2_HPME_BIT (UL(1) << 7) |
| 823 | #define MDCR_EL2_TPM_BIT (UL(1) << 6) |
| 824 | #define MDCR_EL2_TPMCR_BIT (UL(1) << 5) |
AlexeiFedorov | eaec0c4 | 2023-02-01 18:13:32 +0000 | [diff] [blame] | 825 | |
| 826 | #define MDCR_EL2_HPMN_SHIFT UL(0) |
| 827 | #define MDCR_EL2_HPMN_WIDTH UL(5) |
| 828 | |
| 829 | #define MDCR_EL2_INIT (MDCR_EL2_MTPME | \ |
| 830 | MDCR_EL2_HCCD | \ |
| 831 | MDCR_EL2_HPMD | \ |
| 832 | MDCR_EL2_TDA_BIT | \ |
| 833 | MDCR_EL2_TPM_BIT | \ |
| 834 | MDCR_EL2_TPMCR_BIT) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 835 | |
Arvind Ram Prakash | bd36a1b | 2022-12-15 12:16:36 -0600 | [diff] [blame] | 836 | /* Armv8.3 Pointer Authentication Registers */ |
| 837 | #define APIAKeyLo_EL1 S3_0_C2_C1_0 |
| 838 | #define APIAKeyHi_EL1 S3_0_C2_C1_1 |
| 839 | #define APIBKeyLo_EL1 S3_0_C2_C1_2 |
| 840 | #define APIBKeyHi_EL1 S3_0_C2_C1_3 |
| 841 | #define APDAKeyLo_EL1 S3_0_C2_C2_0 |
| 842 | #define APDAKeyHi_EL1 S3_0_C2_C2_1 |
| 843 | #define APDBKeyLo_EL1 S3_0_C2_C2_2 |
| 844 | #define APDBKeyHi_EL1 S3_0_C2_C2_3 |
| 845 | #define APGAKeyLo_EL1 S3_0_C2_C3_0 |
| 846 | #define APGAKeyHi_EL1 S3_0_C2_C3_1 |
| 847 | |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 848 | /* MPIDR definitions */ |
| 849 | #define MPIDR_EL1_AFF_MASK 0xFF |
| 850 | #define MPIDR_EL1_AFF0_SHIFT 0 |
| 851 | #define MPIDR_EL1_AFF1_SHIFT 8 |
| 852 | #define MPIDR_EL1_AFF2_SHIFT 16 |
| 853 | #define MPIDR_EL1_AFF3_SHIFT 32 |
| 854 | #define MPIDR_EL1_MT_MASK (UL(1) << 24) |
| 855 | #define MPIDR_EL1_AFFINITY_BITS 8 |
| 856 | |
| 857 | #define MPIDR_EL1_AFF0 INPLACE(MPIDR_EL1_AFF0, MPIDR_EL1_AFF_MASK) |
| 858 | #define MPIDR_EL1_AFF1 INPLACE(MPIDR_EL1_AFF1, MPIDR_EL1_AFF_MASK) |
| 859 | #define MPIDR_EL1_AFF2 INPLACE(MPIDR_EL1_AFF2, MPIDR_EL1_AFF_MASK) |
| 860 | #define MPIDR_EL1_AFF3 INPLACE(MPIDR_EL1_AFF3, MPIDR_EL1_AFF_MASK) |
| 861 | |
| 862 | /* |
| 863 | * RmiRecMpidr type definitions. |
| 864 | * |
| 865 | * 'MPIDR_EL2_AFF<n>_VAL_SHIFT' constants specify the right shift |
| 866 | * for affinity field <n> that gives the field's actual value. |
| 867 | * |
| 868 | * Aff0[3:0] - Affinity level 0 |
| 869 | * For compatibility with GICv3 only Aff0[3:0] field is used, |
| 870 | * and Aff0[7:4] of a REC MPIDR value is RES0. |
| 871 | */ |
| 872 | #define MPIDR_EL2_AFF0_SHIFT 0 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 873 | #define MPIDR_EL2_AFF0_WIDTH U(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 874 | #define MPIDR_EL2_AFF0_VAL_SHIFT 0 |
| 875 | |
| 876 | /* Aff1[15:8] - Affinity level 1 */ |
| 877 | #define MPIDR_EL2_AFF1_SHIFT 8 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 878 | #define MPIDR_EL2_AFF1_WIDTH U(8) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 879 | #define MPIDR_EL2_AFF1_VAL_SHIFT 4 |
| 880 | |
| 881 | /* Aff2[23:16] - Affinity level 2 */ |
| 882 | #define MPIDR_EL2_AFF2_SHIFT 16 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 883 | #define MPIDR_EL2_AFF2_WIDTH U(8) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 884 | #define MPIDR_EL2_AFF2_VAL_SHIFT 4 |
| 885 | |
| 886 | /* Aff3[39:32] - Affinity level 3 */ |
| 887 | #define MPIDR_EL2_AFF3_SHIFT 32 |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 888 | #define MPIDR_EL2_AFF3_WIDTH U(8) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 889 | #define MPIDR_EL2_AFF3_VAL_SHIFT 12 |
| 890 | |
| 891 | /* |
| 892 | * Extract the value of Aff<n> register field shifted right |
| 893 | * so it can be evaluated directly. |
| 894 | */ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 895 | #define MPIDR_EL2_AFF(n, reg) \ |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 896 | (((reg) & MASK(MPIDR_EL2_AFF##n)) >> MPIDR_EL2_AFF##n##_VAL_SHIFT) |
| 897 | |
| 898 | /* VMPIDR_EL2 bit [31] = RES1 */ |
| 899 | #define VMPIDR_EL2_RES1 (UL(1) << 31) |
| 900 | |
| 901 | /* ICC_SRE_EL2 defintions */ |
| 902 | #define ICC_SRE_EL2_ENABLE (UL(1) << 3) /* Enable lower EL access to ICC_SRE_EL1 */ |
| 903 | #define ICC_SRE_EL2_DIB (UL(1) << 2) /* Disable IRQ bypass */ |
| 904 | #define ICC_SRE_EL2_DFB (UL(1) << 1) /* Disable FIQ bypass */ |
| 905 | #define ICC_SRE_EL2_SRE (UL(1) << 0) /* Enable sysreg access */ |
| 906 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 907 | #define ICC_SRE_EL2_INIT (ICC_SRE_EL2_ENABLE | ICC_SRE_EL2_DIB | \ |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 908 | ICC_SRE_EL2_DFB | ICC_SRE_EL2_SRE) |
| 909 | |
| 910 | /* MPAM definitions */ |
| 911 | #define MPAM2_EL2_INIT 0x0 |
| 912 | #define MPAMHCR_EL2_INIT 0x0 |
| 913 | |
| 914 | #define PMSCR_EL2_INIT 0x0 |
| 915 | |
| 916 | #define SYSREG_ESR(op0, op1, crn, crm, op2) \ |
AlexeiFedorov | 13b86dd | 2023-08-29 10:38:09 +0100 | [diff] [blame] | 917 | ((UL(op0) << ESR_EL2_SYSREG_TRAP_OP0_SHIFT) | \ |
| 918 | (UL(op1) << ESR_EL2_SYSREG_TRAP_OP1_SHIFT) | \ |
| 919 | (UL(crn) << ESR_EL2_SYSREG_TRAP_CRN_SHIFT) | \ |
| 920 | (UL(crm) << ESR_EL2_SYSREG_TRAP_CRM_SHIFT) | \ |
| 921 | (UL(op2) << ESR_EL2_SYSREG_TRAP_OP2_SHIFT)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 922 | |
| 923 | #define ESR_EL2_SYSREG_MASK SYSREG_ESR(3, 7, 15, 15, 7) |
| 924 | |
| 925 | #define ESR_EL2_SYSREG_ID_MASK SYSREG_ESR(3, 7, 15, 0, 0) |
| 926 | #define ESR_EL2_SYSREG_ID SYSREG_ESR(3, 0, 0, 0, 0) |
| 927 | |
| 928 | #define ESR_EL2_SYSREG_ID_AA64PFR0_EL1 SYSREG_ESR(3, 0, 0, 4, 0) |
| 929 | #define ESR_EL2_SYSREG_ID_AA64PFR1_EL1 SYSREG_ESR(3, 0, 0, 4, 1) |
| 930 | #define ESR_EL2_SYSREG_ID_AA64ZFR0_EL1 SYSREG_ESR(3, 0, 0, 4, 4) |
Arunachalam Ganapathy | 83f46ca | 2023-08-15 18:13:27 +0100 | [diff] [blame] | 931 | #define ESR_EL2_SYSREG_ID_AA64SMFR0_EL1 SYSREG_ESR(3, 0, 0, 4, 5) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 932 | |
| 933 | #define ESR_EL2_SYSREG_ID_AA64DFR0_EL1 SYSREG_ESR(3, 0, 0, 5, 0) |
| 934 | #define ESR_EL2_SYSREG_ID_AA64DFR1_EL1 SYSREG_ESR(3, 0, 0, 5, 1) |
| 935 | |
| 936 | #define ESR_EL2_SYSREG_ID_AA64AFR0_EL1 SYSREG_ESR(3, 0, 0, 5, 4) |
| 937 | #define ESR_EL2_SYSREG_ID_AA64AFR1_EL1 SYSREG_ESR(3, 0, 0, 5, 5) |
| 938 | |
| 939 | #define ESR_EL2_SYSREG_ID_AA64ISAR0_EL1 SYSREG_ESR(3, 0, 0, 6, 0) |
| 940 | #define ESR_EL2_SYSREG_ID_AA64ISAR1_EL1 SYSREG_ESR(3, 0, 0, 6, 1) |
| 941 | |
| 942 | #define ESR_EL2_SYSREG_ID_AA64MMFR0_EL1 SYSREG_ESR(3, 0, 0, 7, 0) |
| 943 | #define ESR_EL2_SYSREG_ID_AA64MMFR1_EL1 SYSREG_ESR(3, 0, 0, 7, 1) |
| 944 | #define ESR_EL2_SYSREG_ID_AA64MMFR2_EL1 SYSREG_ESR(3, 0, 0, 7, 2) |
| 945 | |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 946 | /* ID_AA64ISAR1_EL1 definitions */ |
| 947 | #define ID_AA64ISAR1_EL1_GPI_SHIFT UL(28) |
| 948 | #define ID_AA64ISAR1_EL1_GPI_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 949 | |
| 950 | #define ID_AA64ISAR1_EL1_GPA_SHIFT UL(24) |
| 951 | #define ID_AA64ISAR1_EL1_GPA_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 952 | |
| 953 | #define ID_AA64ISAR1_EL1_API_SHIFT UL(8) |
| 954 | #define ID_AA64ISAR1_EL1_API_WIDTH UL(4) |
AlexeiFedorov | 7bb7a70 | 2023-01-17 17:04:14 +0000 | [diff] [blame] | 955 | |
| 956 | #define ID_AA64ISAR1_EL1_APA_SHIFT UL(4) |
| 957 | #define ID_AA64ISAR1_EL1_APA_WIDTH UL(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 958 | |
| 959 | #define ESR_EL2_SYSREG_TIMERS_MASK SYSREG_ESR(3, 3, 15, 12, 0) |
| 960 | #define ESR_EL2_SYSREG_TIMERS SYSREG_ESR(3, 3, 14, 0, 0) |
| 961 | |
| 962 | #define ESR_EL2_SYSREG_TIMER_CNTP_TVAL_EL0 SYSREG_ESR(3, 3, 14, 2, 0) |
| 963 | #define ESR_EL2_SYSREG_TIMER_CNTP_CTL_EL0 SYSREG_ESR(3, 3, 14, 2, 1) |
| 964 | #define ESR_EL2_SYSREG_TIMER_CNTP_CVAL_EL0 SYSREG_ESR(3, 3, 14, 2, 2) |
| 965 | #define ESR_EL2_SYSREG_TIMER_CNTV_TVAL_EL0 SYSREG_ESR(3, 3, 14, 3, 0) |
| 966 | #define ESR_EL2_SYSREG_TIMER_CNTV_CTL_EL0 SYSREG_ESR(3, 3, 14, 3, 1) |
| 967 | #define ESR_EL2_SYSREG_TIMER_CNTV_CVAL_EL0 SYSREG_ESR(3, 3, 14, 3, 2) |
| 968 | |
| 969 | #define ESR_EL2_SYSREG_ICC_PMR_EL1 SYSREG_ESR(3, 0, 4, 6, 0) |
| 970 | |
| 971 | /* |
| 972 | * GIC system registers encoding mask for registers from |
| 973 | * ICC_IAR0_EL1(3, 0, 12, 8, 0) to ICC_IGRPEN1_EL1(3, 0, 12, 12, 7). |
| 974 | */ |
| 975 | #define ESR_EL2_SYSREG_ICC_EL1_MASK SYSREG_ESR(3, 3, 15, 8, 0) |
| 976 | #define ESR_EL2_SYSREG_ICC_EL1 SYSREG_ESR(3, 0, 12, 8, 0) |
| 977 | |
| 978 | #define ESR_EL2_SYSREG_ICC_DIR SYSREG_ESR(3, 0, 12, 11, 1) |
| 979 | #define ESR_EL2_SYSREG_ICC_SGI1R_EL1 SYSREG_ESR(3, 0, 12, 11, 5) |
| 980 | #define ESR_EL2_SYSREG_ICC_SGI0R_EL1 SYSREG_ESR(3, 0, 12, 11, 7) |
| 981 | |
Arunachalam Ganapathy | 591354a | 2023-11-16 10:49:09 +0000 | [diff] [blame] | 982 | /* |
| 983 | * ESR mask for data cache clean/invalidate by set/way. This mask covers both |
| 984 | * base DC and FEAT_MTE2 specific DC operations. |
| 985 | */ |
| 986 | #define ESR_EL2_SYSREG_DC_MASK SYSREG_ESR(3, 7, 15, 3, 1) |
| 987 | |
| 988 | /* Filter all DC sysreg access */ |
| 989 | #define ESR_EL2_SYSREG_DC_SW SYSREG_ESR(1, 0, 7, 2, 0) |
| 990 | |
| 991 | /* Base DC instructions */ |
| 992 | #define ESR_EL2_SYSREG_DC_ISW SYSREG_ESR(1, 0, 7, 6, 2) |
| 993 | #define ESR_EL2_SYSREG_DC_CSW SYSREG_ESR(1, 0, 7, 10, 2) |
| 994 | #define ESR_EL2_SYSREG_DC_CISW SYSREG_ESR(1, 0, 7, 14, 2) |
| 995 | |
| 996 | /* FEAT_MTE2 specific DC instructions */ |
| 997 | #define ESR_EL2_SYSREG_DC_IGSW SYSREG_ESR(1, 0, 7, 6, 4) |
| 998 | #define ESR_EL2_SYSREG_DC_IGDSW SYSREG_ESR(1, 0, 7, 6, 6) |
| 999 | #define ESR_EL2_SYSREG_DC_CGSW SYSREG_ESR(1, 0, 7, 10, 4) |
| 1000 | #define ESR_EL2_SYSREG_DC_CGDSW SYSREG_ESR(1, 0, 7, 10, 6) |
| 1001 | #define ESR_EL2_SYSREG_DC_CIGSW SYSREG_ESR(1, 0, 7, 14, 4) |
| 1002 | #define ESR_EL2_SYSREG_DC_CIGDSW SYSREG_ESR(1, 0, 7, 14, 6) |
| 1003 | |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 1004 | #define ESR_EL2_SYSREG_DIRECTION (UL(1) << 0) |
AlexeiFedorov | 13b86dd | 2023-08-29 10:38:09 +0100 | [diff] [blame] | 1005 | #define ESR_EL2_SYSREG_IS_WRITE(esr) (((esr) & ESR_EL2_SYSREG_DIRECTION) == 0UL) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 1006 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 1007 | #define ESR_IL(esr) ((esr) & MASK(ESR_EL2_IL)) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 1008 | |
AlexeiFedorov | feaef16 | 2022-12-23 16:59:51 +0000 | [diff] [blame] | 1009 | #define ESR_EL2_SYSREG_ISS_RT(esr) EXTRACT(ESR_EL2_SYSREG_TRAP_RT, esr) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 1010 | |
AlexeiFedorov | 93f5ec5 | 2023-08-31 14:26:53 +0100 | [diff] [blame] | 1011 | #define ICC_HPPIR1_EL1_INTID_SHIFT UL(0) |
| 1012 | #define ICC_HPPIR1_EL1_INTID_WIDTH UL(24) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 1013 | |
| 1014 | #define CNTHCTL_EL2_EL0PCTEN (UL(1) << UL(0)) |
| 1015 | #define CNTHCTL_EL2_EL0VCTEN (UL(1) << UL(1)) |
| 1016 | #define CNTHCTL_EL2_EL1PCTEN (UL(1) << 10) |
| 1017 | #define CNTHCTL_EL2_EL1PTEN (UL(1) << 11) |
| 1018 | #define CNTHCTL_EL2_EL1TVT (UL(1) << 13) |
| 1019 | #define CNTHCTL_EL2_EL1TVCT (UL(1) << 14) |
| 1020 | #define CNTHCTL_EL2_CNTVMASK (UL(1) << 18) |
| 1021 | #define CNTHCTL_EL2_CNTPMASK (UL(1) << 19) |
| 1022 | |
| 1023 | #define CNTHCTL_EL2_INIT (CNTHCTL_EL2_EL0VCTEN | CNTHCTL_EL2_EL0PCTEN) |
| 1024 | |
| 1025 | #define CNTHCTL_EL2_NO_TRAPS (CNTHCTL_EL2_EL1PCTEN | \ |
| 1026 | CNTHCTL_EL2_EL1PTEN) |
| 1027 | |
| 1028 | #define CNTx_CTL_ENABLE (UL(1) << 0) |
| 1029 | #define CNTx_CTL_IMASK (UL(1) << 1) |
| 1030 | #define CNTx_CTL_ISTATUS (UL(1) << 2) |
| 1031 | |
| 1032 | /******************************************************************************* |
| 1033 | * Definitions of register offsets, fields and macros for CPU system |
| 1034 | * instructions. |
| 1035 | ******************************************************************************/ |
| 1036 | |
| 1037 | #define TLBI_ADDR_SHIFT U(12) |
AlexeiFedorov | 1ba649f | 2023-10-19 13:56:02 +0100 | [diff] [blame] | 1038 | #define TLBI_ADDR_MASK UL(0x0FFFFFFFFFFF) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 1039 | #define TLBI_ADDR(x) (((x) >> TLBI_ADDR_SHIFT) & TLBI_ADDR_MASK) |
| 1040 | |
| 1041 | /* ID_AA64MMFR2_EL1 definitions */ |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 1042 | #define ID_AA64MMFR2_EL1_ST_SHIFT UL(28) |
| 1043 | #define ID_AA64MMFR2_EL1_ST_WIDTH UL(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 1044 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 1045 | #define ID_AA64MMFR2_EL1_CNP_SHIFT UL(0) |
| 1046 | #define ID_AA64MMFR2_EL1_CNP_WIDTH UL(4) |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 1047 | |
| 1048 | /* Custom defined values to indicate the vector offset to exception handlers */ |
| 1049 | #define ARM_EXCEPTION_SYNC_LEL 0 |
| 1050 | #define ARM_EXCEPTION_IRQ_LEL 1 |
| 1051 | #define ARM_EXCEPTION_FIQ_LEL 2 |
| 1052 | #define ARM_EXCEPTION_SERROR_LEL 3 |
| 1053 | |
AlexeiFedorov | 537bee0 | 2023-02-02 13:38:23 +0000 | [diff] [blame] | 1054 | #define VBAR_CEL_SP_EL0_OFFSET 0x0 |
| 1055 | #define VBAR_CEL_SP_ELx_OFFSET 0x200 |
| 1056 | #define VBAR_LEL_AA64_OFFSET 0x400 |
| 1057 | #define VBAR_LEL_AA32_OFFSET 0x600 |
Soby Mathew | b4c6df4 | 2022-11-09 11:13:29 +0000 | [diff] [blame] | 1058 | |
| 1059 | #endif /* ARCH_H */ |