blob: bdbdbc22e5c50cf0c1e487f5ebc511544149274d [file] [log] [blame] [view]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001ARM Trusted Firmware Porting Guide
2==================================
3
4Contents
5--------
6
Joakim Bech14a5b342014-11-25 10:55:26 +010071. [Introduction](#1--introduction)
82. [Common Modifications](#2--common-modifications)
9 * [Common mandatory modifications](#21-common-mandatory-modifications)
10 * [Handling reset](#22-handling-reset)
Soby Mathew58523c02015-06-08 12:32:50 +010011 * [Common mandatory modifications](#23-common-mandatory-modifications)
12 * [Common optional modifications](#24-common-optional-modifications)
Joakim Bech14a5b342014-11-25 10:55:26 +0100133. [Boot Loader stage specific modifications](#3--modifications-specific-to-a-boot-loader-stage)
14 * [Boot Loader stage 1 (BL1)](#31-boot-loader-stage-1-bl1)
15 * [Boot Loader stage 2 (BL2)](#32-boot-loader-stage-2-bl2)
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000016 * [FWU Boot Loader stage 2 (BL2U)](#33-fwu-boot-loader-stage-2-bl2u)
17 * [Boot Loader stage 3-1 (BL31)](#34-boot-loader-stage-3-1-bl31)
18 * [PSCI implementation (in BL31)](#35-power-state-coordination-interface-in-bl31)
19 * [Interrupt Management framework (in BL31)](#36--interrupt-management-framework-in-bl31)
20 * [Crash Reporting mechanism (in BL31)](#37--crash-reporting-mechanism-in-bl31)
Joakim Bech14a5b342014-11-25 10:55:26 +0100214. [Build flags](#4--build-flags)
225. [C Library](#5--c-library)
236. [Storage abstraction layer](#6--storage-abstraction-layer)
Achin Gupta4f6ad662013-10-25 09:08:21 +010024
25- - - - - - - - - - - - - - - - - -
26
271. Introduction
28----------------
29
Soby Mathew58523c02015-06-08 12:32:50 +010030Please note that this document has been updated for the new platform API
31as required by the PSCI v1.0 implementation. Please refer to the
32[Migration Guide] for the previous platform API.
33
Achin Gupta4f6ad662013-10-25 09:08:21 +010034Porting the ARM Trusted Firmware to a new platform involves making some
35mandatory and optional modifications for both the cold and warm boot paths.
36Modifications consist of:
37
38* Implementing a platform-specific function or variable,
39* Setting up the execution context in a certain way, or
40* Defining certain constants (for example #defines).
41
Dan Handley4a75b842015-03-19 19:24:43 +000042The platform-specific functions and variables are declared in
Dan Handleyb68954c2014-05-29 12:30:24 +010043[include/plat/common/platform.h]. The firmware provides a default implementation
44of variables and functions to fulfill the optional requirements. These
45implementations are all weakly defined; they are provided to ease the porting
46effort. Each platform port can override them with its own implementation if the
47default implementation is inadequate.
Achin Gupta4f6ad662013-10-25 09:08:21 +010048
Dan Handley4a75b842015-03-19 19:24:43 +000049Platform ports that want to be aligned with standard ARM platforms (for example
50FVP and Juno) may also use [include/plat/arm/common/plat_arm.h] and the
51corresponding source files in `plat/arm/common/`. These provide standard
52implementations for some of the required platform porting functions. However,
53using these functions requires the platform port to implement additional
54ARM standard platform porting functions. These additional functions are not
55documented here.
56
Achin Gupta4f6ad662013-10-25 09:08:21 +010057Some modifications are common to all Boot Loader (BL) stages. Section 2
58discusses these in detail. The subsequent sections discuss the remaining
59modifications for each BL stage in detail.
60
61This document should be read in conjunction with the ARM Trusted Firmware
62[User Guide].
63
64
652. Common modifications
66------------------------
67
68This section covers the modifications that should be made by the platform for
69each BL stage to correctly port the firmware stack. They are categorized as
70either mandatory or optional.
71
72
732.1 Common mandatory modifications
74----------------------------------
75A platform port must enable the Memory Management Unit (MMU) with identity
76mapped page tables, and enable both the instruction and data caches for each BL
Dan Handley4a75b842015-03-19 19:24:43 +000077stage. In ARM standard platforms, each BL stage configures the MMU in
78the platform-specific architecture setup function, `blX_plat_arch_setup()`.
Achin Gupta4f6ad662013-10-25 09:08:21 +010079
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010080If the build option `USE_COHERENT_MEM` is enabled, each platform can allocate a
Soby Mathewab8707e2015-01-08 18:02:44 +000081block of identity mapped secure memory with Device-nGnRE attributes aligned to
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010082page boundary (4K) for each BL stage. All sections which allocate coherent
83memory are grouped under `coherent_ram`. For ex: Bakery locks are placed in a
84section identified by name `bakery_lock` inside `coherent_ram` so that its
85possible for the firmware to place variables in it using the following C code
86directive:
Achin Gupta4f6ad662013-10-25 09:08:21 +010087
Soren Brinkmann65cd2992016-01-14 10:11:05 -080088 __section("bakery_lock")
Achin Gupta4f6ad662013-10-25 09:08:21 +010089
90Or alternatively the following assembler code directive:
91
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010092 .section bakery_lock
Achin Gupta4f6ad662013-10-25 09:08:21 +010093
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +010094The `coherent_ram` section is a sum of all sections like `bakery_lock` which are
95used to allocate any data structures that are accessed both when a CPU is
96executing with its MMU and caches enabled, and when it's running with its MMU
97and caches disabled. Examples are given below.
Achin Gupta4f6ad662013-10-25 09:08:21 +010098
99The following variables, functions and constants must be defined by the platform
100for the firmware to work correctly.
101
102
Dan Handleyb68954c2014-05-29 12:30:24 +0100103### File : platform_def.h [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100104
Dan Handleyb68954c2014-05-29 12:30:24 +0100105Each platform must ensure that a header file of this name is in the system
106include path with the following constants defined. This may require updating the
Dan Handley4a75b842015-03-19 19:24:43 +0000107list of `PLAT_INCLUDES` in the `platform.mk` file. In the ARM development
108platforms, this file is found in `plat/arm/board/<plat_name>/include/`.
109
110Platform ports may optionally use the file [include/plat/common/common_def.h],
111which provides typical values for some of the constants below. These values are
112likely to be suitable for all platform ports.
113
114Platform ports that want to be aligned with standard ARM platforms (for example
115FVP and Juno) may also use [include/plat/arm/common/arm_def.h], which provides
116standard values for some of the constants below. However, this requires the
117platform port to define additional platform porting constants in
118`platform_def.h`. These additional constants are not documented here.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100119
James Morrisseyba3155b2013-10-29 10:56:46 +0000120* **#define : PLATFORM_LINKER_FORMAT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100121
122 Defines the linker format used by the platform, for example
Dan Handley4a75b842015-03-19 19:24:43 +0000123 `elf64-littleaarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100124
James Morrisseyba3155b2013-10-29 10:56:46 +0000125* **#define : PLATFORM_LINKER_ARCH**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100126
127 Defines the processor architecture for the linker by the platform, for
Dan Handley4a75b842015-03-19 19:24:43 +0000128 example `aarch64`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100129
James Morrisseyba3155b2013-10-29 10:56:46 +0000130* **#define : PLATFORM_STACK_SIZE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100131
132 Defines the normal stack memory available to each CPU. This constant is used
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000133 by [plat/common/aarch64/platform_mp_stack.S] and
134 [plat/common/aarch64/platform_up_stack.S].
135
Dan Handley4a75b842015-03-19 19:24:43 +0000136* **define : CACHE_WRITEBACK_GRANULE**
137
138 Defines the size in bits of the largest cache line across all the cache
139 levels in the platform.
140
James Morrisseyba3155b2013-10-29 10:56:46 +0000141* **#define : FIRMWARE_WELCOME_STR**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100142
143 Defines the character string printed by BL1 upon entry into the `bl1_main()`
144 function.
145
James Morrisseyba3155b2013-10-29 10:56:46 +0000146* **#define : PLATFORM_CORE_COUNT**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100147
148 Defines the total number of CPUs implemented by the platform across all
149 clusters in the system.
150
Soby Mathew58523c02015-06-08 12:32:50 +0100151* **#define : PLAT_NUM_PWR_DOMAINS**
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100152
Soby Mathew58523c02015-06-08 12:32:50 +0100153 Defines the total number of nodes in the power domain topology
154 tree at all the power domain levels used by the platform.
155 This macro is used by the PSCI implementation to allocate
156 data structures to represent power domain topology.
Andrew Thoelke6c0b45d2014-06-20 00:36:14 +0100157
Soby Mathew58523c02015-06-08 12:32:50 +0100158* **#define : PLAT_MAX_PWR_LVL**
Soby Mathew8c32bc22015-02-12 14:45:02 +0000159
Soby Mathew58523c02015-06-08 12:32:50 +0100160 Defines the maximum power domain level that the power management operations
161 should apply to. More often, but not always, the power domain level
162 corresponds to affinity level. This macro allows the PSCI implementation
163 to know the highest power domain level that it should consider for power
164 management operations in the system that the platform implements. For
165 example, the Base AEM FVP implements two clusters with a configurable
166 number of CPUs and it reports the maximum power domain level as 1.
167
168* **#define : PLAT_MAX_OFF_STATE**
169
170 Defines the local power state corresponding to the deepest power down
171 possible at every power domain level in the platform. The local power
172 states for each level may be sparsely allocated between 0 and this value
173 with 0 being reserved for the RUN state. The PSCI implementation uses this
174 value to initialize the local power states of the power domain nodes and
175 to specify the requested power state for a PSCI_CPU_OFF call.
176
177* **#define : PLAT_MAX_RET_STATE**
178
179 Defines the local power state corresponding to the deepest retention state
180 possible at every power domain level in the platform. This macro should be
181 a value less than PLAT_MAX_OFF_STATE and greater than 0. It is used by the
182 PSCI implementation to distuiguish between retention and power down local
183 power states within PSCI_CPU_SUSPEND call.
Soby Mathew8c32bc22015-02-12 14:45:02 +0000184
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100185* **#define : BL1_RO_BASE**
186
187 Defines the base address in secure ROM where BL1 originally lives. Must be
188 aligned on a page-size boundary.
189
190* **#define : BL1_RO_LIMIT**
191
192 Defines the maximum address in secure ROM that BL1's actual content (i.e.
193 excluding any data section allocated at runtime) can occupy.
194
195* **#define : BL1_RW_BASE**
196
197 Defines the base address in secure RAM where BL1's read-write data will live
198 at runtime. Must be aligned on a page-size boundary.
199
200* **#define : BL1_RW_LIMIT**
201
202 Defines the maximum address in secure RAM that BL1's read-write data can
203 occupy at runtime.
204
James Morrisseyba3155b2013-10-29 10:56:46 +0000205* **#define : BL2_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100206
207 Defines the base address in secure RAM where BL1 loads the BL2 binary image.
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000208 Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100209
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100210* **#define : BL2_LIMIT**
211
212 Defines the maximum address in secure RAM that the BL2 image can occupy.
213
James Morrisseyba3155b2013-10-29 10:56:46 +0000214* **#define : BL31_BASE**
Achin Gupta4f6ad662013-10-25 09:08:21 +0100215
Juan Castillod1786372015-12-14 09:35:25 +0000216 Defines the base address in secure RAM where BL2 loads the BL31 binary
Sandrine Bailleuxcd29b0a2013-11-27 10:32:17 +0000217 image. Must be aligned on a page-size boundary.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100218
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100219* **#define : BL31_LIMIT**
220
Juan Castillod1786372015-12-14 09:35:25 +0000221 Defines the maximum address in secure RAM that the BL31 image can occupy.
Sandrine Bailleux638363e2014-05-21 17:08:26 +0100222
Harry Liebeld265bd72014-01-31 19:04:10 +0000223* **#define : NS_IMAGE_OFFSET**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100224
Juan Castillod1786372015-12-14 09:35:25 +0000225 Defines the base address in non-secure DRAM where BL2 loads the BL33 binary
Harry Liebeld265bd72014-01-31 19:04:10 +0000226 image. Must be aligned on a page-size boundary.
227
Juan Castillo16948ae2015-04-13 17:36:19 +0100228For every image, the platform must define individual identifiers that will be
229used by BL1 or BL2 to load the corresponding image into memory from non-volatile
230storage. For the sake of performance, integer numbers will be used as
231identifiers. The platform will use those identifiers to return the relevant
232information about the image to be loaded (file handler, load address,
233authentication information, etc.). The following image identifiers are
234mandatory:
235
236* **#define : BL2_IMAGE_ID**
237
238 BL2 image identifier, used by BL1 to load BL2.
239
240* **#define : BL31_IMAGE_ID**
241
Juan Castillod1786372015-12-14 09:35:25 +0000242 BL31 image identifier, used by BL2 to load BL31.
Juan Castillo16948ae2015-04-13 17:36:19 +0100243
244* **#define : BL33_IMAGE_ID**
245
Juan Castillod1786372015-12-14 09:35:25 +0000246 BL33 image identifier, used by BL2 to load BL33.
Juan Castillo16948ae2015-04-13 17:36:19 +0100247
248If Trusted Board Boot is enabled, the following certificate identifiers must
249also be defined:
250
Juan Castillo516beb52015-12-03 10:19:21 +0000251* **#define : TRUSTED_BOOT_FW_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100252
253 BL2 content certificate identifier, used by BL1 to load the BL2 content
254 certificate.
255
256* **#define : TRUSTED_KEY_CERT_ID**
257
258 Trusted key certificate identifier, used by BL2 to load the trusted key
259 certificate.
260
Juan Castillo516beb52015-12-03 10:19:21 +0000261* **#define : SOC_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100262
Juan Castillod1786372015-12-14 09:35:25 +0000263 BL31 key certificate identifier, used by BL2 to load the BL31 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100264 certificate.
265
Juan Castillo516beb52015-12-03 10:19:21 +0000266* **#define : SOC_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100267
Juan Castillod1786372015-12-14 09:35:25 +0000268 BL31 content certificate identifier, used by BL2 to load the BL31 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100269 certificate.
270
Juan Castillo516beb52015-12-03 10:19:21 +0000271* **#define : NON_TRUSTED_FW_KEY_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100272
Juan Castillod1786372015-12-14 09:35:25 +0000273 BL33 key certificate identifier, used by BL2 to load the BL33 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100274 certificate.
275
Juan Castillo516beb52015-12-03 10:19:21 +0000276* **#define : NON_TRUSTED_FW_CONTENT_CERT_ID**
Juan Castillo16948ae2015-04-13 17:36:19 +0100277
Juan Castillod1786372015-12-14 09:35:25 +0000278 BL33 content certificate identifier, used by BL2 to load the BL33 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100279 certificate.
280
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000281* **#define : FWU_CERT_ID**
282
283 Firmware Update (FWU) certificate identifier, used by NS_BL1U to load the
284 FWU content certificate.
285
286
287If the AP Firmware Updater Configuration image, BL2U is used, the following
288must also be defined:
289
290* **#define : BL2U_BASE**
291
292 Defines the base address in secure memory where BL1 copies the BL2U binary
293 image. Must be aligned on a page-size boundary.
294
295* **#define : BL2U_LIMIT**
296
297 Defines the maximum address in secure memory that the BL2U image can occupy.
298
299* **#define : BL2U_IMAGE_ID**
300
301 BL2U image identifier, used by BL1 to fetch an image descriptor
302 corresponding to BL2U.
303
304If the SCP Firmware Update Configuration Image, SCP_BL2U is used, the following
305must also be defined:
306
307* **#define : SCP_BL2U_IMAGE_ID**
308
309 SCP_BL2U image identifier, used by BL1 to fetch an image descriptor
310 corresponding to SCP_BL2U.
311 NOTE: TF does not provide source code for this image.
312
313If the Non-Secure Firmware Updater ROM, NS_BL1U is used, the following must
314also be defined:
315
316* **#define : NS_BL1U_BASE**
317
318 Defines the base address in non-secure ROM where NS_BL1U executes.
319 Must be aligned on a page-size boundary.
320 NOTE: TF does not provide source code for this image.
321
322* **#define : NS_BL1U_IMAGE_ID**
323
324 NS_BL1U image identifier, used by BL1 to fetch an image descriptor
325 corresponding to NS_BL1U.
326
327If the Non-Secure Firmware Updater, NS_BL2U is used, the following must also
328be defined:
329
330* **#define : NS_BL2U_BASE**
331
332 Defines the base address in non-secure memory where NS_BL2U executes.
333 Must be aligned on a page-size boundary.
334 NOTE: TF does not provide source code for this image.
335
336* **#define : NS_BL2U_IMAGE_ID**
337
338 NS_BL2U image identifier, used by BL1 to fetch an image descriptor
339 corresponding to NS_BL2U.
340
341
Juan Castillof59821d2015-12-10 15:49:17 +0000342If a SCP_BL2 image is supported by the platform, the following constants must
Achin Gupta8d35f612015-01-25 22:44:23 +0000343also be defined:
344
Juan Castillof59821d2015-12-10 15:49:17 +0000345* **#define : SCP_BL2_IMAGE_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000346
Juan Castillof59821d2015-12-10 15:49:17 +0000347 SCP_BL2 image identifier, used by BL2 to load SCP_BL2 into secure memory
348 from platform storage before being transfered to the SCP.
Achin Gupta8d35f612015-01-25 22:44:23 +0000349
Juan Castillo516beb52015-12-03 10:19:21 +0000350* **#define : SCP_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000351
Juan Castillof59821d2015-12-10 15:49:17 +0000352 SCP_BL2 key certificate identifier, used by BL2 to load the SCP_BL2 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100353 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000354
Juan Castillo516beb52015-12-03 10:19:21 +0000355* **#define : SCP_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000356
Juan Castillof59821d2015-12-10 15:49:17 +0000357 SCP_BL2 content certificate identifier, used by BL2 to load the SCP_BL2
358 content certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000359
Juan Castillod1786372015-12-14 09:35:25 +0000360If a BL32 image is supported by the platform, the following constants must
Dan Handley5a06bb72014-08-04 11:41:20 +0100361also be defined:
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100362
Juan Castillo16948ae2015-04-13 17:36:19 +0100363* **#define : BL32_IMAGE_ID**
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100364
Juan Castillod1786372015-12-14 09:35:25 +0000365 BL32 image identifier, used by BL2 to load BL32.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100366
Juan Castillo516beb52015-12-03 10:19:21 +0000367* **#define : TRUSTED_OS_FW_KEY_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000368
Juan Castillod1786372015-12-14 09:35:25 +0000369 BL32 key certificate identifier, used by BL2 to load the BL32 key
Juan Castillo16948ae2015-04-13 17:36:19 +0100370 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000371
Juan Castillo516beb52015-12-03 10:19:21 +0000372* **#define : TRUSTED_OS_FW_CONTENT_CERT_ID**
Achin Gupta8d35f612015-01-25 22:44:23 +0000373
Juan Castillod1786372015-12-14 09:35:25 +0000374 BL32 content certificate identifier, used by BL2 to load the BL32 content
Juan Castillo16948ae2015-04-13 17:36:19 +0100375 certificate (mandatory when Trusted Board Boot is enabled).
Achin Gupta8d35f612015-01-25 22:44:23 +0000376
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100377* **#define : BL32_BASE**
378
Juan Castillod1786372015-12-14 09:35:25 +0000379 Defines the base address in secure memory where BL2 loads the BL32 binary
Dan Handley5a06bb72014-08-04 11:41:20 +0100380 image. Must be aligned on a page-size boundary.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100381
382* **#define : BL32_LIMIT**
383
Juan Castillod1786372015-12-14 09:35:25 +0000384 Defines the maximum address that the BL32 image can occupy.
Dan Handley5a06bb72014-08-04 11:41:20 +0100385
Juan Castillod1786372015-12-14 09:35:25 +0000386If the Test Secure-EL1 Payload (TSP) instantiation of BL32 is supported by the
Dan Handley5a06bb72014-08-04 11:41:20 +0100387platform, the following constants must also be defined:
388
389* **#define : TSP_SEC_MEM_BASE**
390
391 Defines the base address of the secure memory used by the TSP image on the
392 platform. This must be at the same address or below `BL32_BASE`.
393
394* **#define : TSP_SEC_MEM_SIZE**
395
Juan Castillod1786372015-12-14 09:35:25 +0000396 Defines the size of the secure memory used by the BL32 image on the
Dan Handley5a06bb72014-08-04 11:41:20 +0100397 platform. `TSP_SEC_MEM_BASE` and `TSP_SEC_MEM_SIZE` must fully accomodate
Juan Castillod1786372015-12-14 09:35:25 +0000398 the memory required by the BL32 image, defined by `BL32_BASE` and
Dan Handley5a06bb72014-08-04 11:41:20 +0100399 `BL32_LIMIT`.
400
401* **#define : TSP_IRQ_SEC_PHY_TIMER**
402
403 Defines the ID of the secure physical generic timer interrupt used by the
404 TSP's interrupt handling code.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100405
Dan Handley4a75b842015-03-19 19:24:43 +0000406If the platform port uses the translation table library code, the following
407constant must also be defined:
408
409* **#define : MAX_XLAT_TABLES**
410
411 Defines the maximum number of translation tables that are allocated by the
412 translation table library code. To minimize the amount of runtime memory
413 used, choose the smallest value needed to map the required virtual addresses
414 for each BL stage.
415
Juan Castillo359b60d2016-01-07 11:29:15 +0000416* **#define : MAX_MMAP_REGIONS**
417
418 Defines the maximum number of regions that are allocated by the translation
419 table library code. A region consists of physical base address, virtual base
420 address, size and attributes (Device/Memory, RO/RW, Secure/Non-Secure), as
421 defined in the `mmap_region_t` structure. The platform defines the regions
422 that should be mapped. Then, the translation table library will create the
423 corresponding tables and descriptors at runtime. To minimize the amount of
424 runtime memory used, choose the smallest value needed to register the
425 required regions for each BL stage.
426
427* **#define : ADDR_SPACE_SIZE**
428
429 Defines the total size of the address space in bytes. For example, for a 32
430 bit address space, this value should be `(1ull << 32)`.
431
Dan Handley6d16ce02014-08-04 18:31:43 +0100432If the platform port uses the IO storage framework, the following constants
433must also be defined:
434
435* **#define : MAX_IO_DEVICES**
436
437 Defines the maximum number of registered IO devices. Attempting to register
438 more devices than this value using `io_register_device()` will fail with
Juan Castillo7e26fe12015-10-01 17:55:11 +0100439 -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100440
441* **#define : MAX_IO_HANDLES**
442
443 Defines the maximum number of open IO handles. Attempting to open more IO
Juan Castillo7e26fe12015-10-01 17:55:11 +0100444 entities than this value using `io_open()` will fail with -ENOMEM.
Dan Handley6d16ce02014-08-04 18:31:43 +0100445
Soby Mathewab8707e2015-01-08 18:02:44 +0000446If the platform needs to allocate data within the per-cpu data framework in
Juan Castillod1786372015-12-14 09:35:25 +0000447BL31, it should define the following macro. Currently this is only required if
Soby Mathewab8707e2015-01-08 18:02:44 +0000448the platform decides not to use the coherent memory section by undefining the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000449`USE_COHERENT_MEM` build flag. In this case, the framework allocates the
450required memory within the the per-cpu data to minimize wastage.
Soby Mathewab8707e2015-01-08 18:02:44 +0000451
452* **#define : PLAT_PCPU_DATA_SIZE**
453
454 Defines the memory (in bytes) to be reserved within the per-cpu data
455 structure for use by the platform layer.
456
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100457The following constants are optional. They should be defined when the platform
Dan Handley4a75b842015-03-19 19:24:43 +0000458memory layout implies some image overlaying like in ARM standard platforms.
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100459
460* **#define : BL31_PROGBITS_LIMIT**
461
Juan Castillod1786372015-12-14 09:35:25 +0000462 Defines the maximum address in secure RAM that the BL31's progbits sections
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100463 can occupy.
464
Dan Handley5a06bb72014-08-04 11:41:20 +0100465* **#define : TSP_PROGBITS_LIMIT**
Sandrine Bailleux46d49f632014-06-23 17:00:23 +0100466
467 Defines the maximum address that the TSP's progbits sections can occupy.
Sandrine Bailleux2467f702014-05-20 17:22:24 +0100468
Dan Handleyb68954c2014-05-29 12:30:24 +0100469### File : plat_macros.S [mandatory]
Soby Mathewa43d4312014-04-07 15:28:55 +0100470
Dan Handleyb68954c2014-05-29 12:30:24 +0100471Each platform must ensure a file of this name is in the system include path with
Dan Handley4a75b842015-03-19 19:24:43 +0000472the following macro defined. In the ARM development platforms, this file is
473found in `plat/arm/board/<plat_name>/include/plat_macros.S`.
Soby Mathewa43d4312014-04-07 15:28:55 +0100474
475* **Macro : plat_print_gic_regs**
476
477 This macro allows the crash reporting routine to print GIC registers
Juan Castillod1786372015-12-14 09:35:25 +0000478 in case of an unhandled exception in BL31. This aids in debugging and
Soby Mathewa43d4312014-04-07 15:28:55 +0100479 this macro can be defined to be empty in case GIC register reporting is
480 not desired.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100481
Soby Mathew8c106902014-07-16 09:23:52 +0100482* **Macro : plat_print_interconnect_regs**
483
Dan Handley4a75b842015-03-19 19:24:43 +0000484 This macro allows the crash reporting routine to print interconnect
Juan Castillod1786372015-12-14 09:35:25 +0000485 registers in case of an unhandled exception in BL31. This aids in debugging
Dan Handley4a75b842015-03-19 19:24:43 +0000486 and this macro can be defined to be empty in case interconnect register
487 reporting is not desired. In ARM standard platforms, the CCI snoop
488 control registers are reported.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100489
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000490
Vikram Kanigirie452cd82014-05-23 15:56:12 +01004912.2 Handling Reset
492------------------
493
494BL1 by default implements the reset vector where execution starts from a cold
Juan Castillod1786372015-12-14 09:35:25 +0000495or warm boot. BL31 can be optionally set as a reset vector using the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +0000496`RESET_TO_BL31` make variable.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100497
498For each CPU, the reset vector code is responsible for the following tasks:
499
5001. Distinguishing between a cold boot and a warm boot.
501
5022. In the case of a cold boot and the CPU being a secondary CPU, ensuring that
503 the CPU is placed in a platform-specific state until the primary CPU
504 performs the necessary steps to remove it from this state.
505
5063. In the case of a warm boot, ensuring that the CPU jumps to a platform-
Juan Castillod1786372015-12-14 09:35:25 +0000507 specific address in the BL31 image in the same processor mode as it was
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100508 when released from reset.
509
510The following functions need to be implemented by the platform port to enable
511reset vector code to perform the above tasks.
512
513
Soby Mathew58523c02015-06-08 12:32:50 +0100514### Function : plat_get_my_entrypoint() [mandatory when PROGRAMMABLE_RESET_ADDRESS == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100515
Soby Mathew58523c02015-06-08 12:32:50 +0100516 Argument : void
517 Return : unsigned long
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100518
Soby Mathew58523c02015-06-08 12:32:50 +0100519This function is called with the called with the MMU and caches disabled
520(`SCTLR_EL3.M` = 0 and `SCTLR_EL3.C` = 0). The function is responsible for
521distinguishing between a warm and cold reset for the current CPU using
522platform-specific means. If it's a warm reset, then it returns the warm
523reset entrypoint point provided to `plat_setup_psci_ops()` during
Juan Castillod1786372015-12-14 09:35:25 +0000524BL31 initialization. If it's a cold reset then this function must return zero.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100525
526This function does not follow the Procedure Call Standard used by the
527Application Binary Interface for the ARM 64-bit architecture. The caller should
528not assume that callee saved registers are preserved across a call to this
529function.
530
531This function fulfills requirement 1 and 3 listed above.
532
Soby Mathew58523c02015-06-08 12:32:50 +0100533Note that for platforms that support programming the reset address, it is
534expected that a CPU will start executing code directly at the right address,
535both on a cold and warm reset. In this case, there is no need to identify the
536type of reset nor to query the warm reset entrypoint. Therefore, implementing
537this function is not required on such platforms.
538
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100539
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000540### Function : plat_secondary_cold_boot_setup() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100541
542 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100543
544This function is called with the MMU and data caches disabled. It is responsible
545for placing the executing secondary CPU in a platform-specific state until the
546primary CPU performs the necessary actions to bring it out of that state and
Sandrine Bailleux52010cc2015-05-19 11:54:45 +0100547allow entry into the OS. This function must not return.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100548
Sandrine Bailleuxcdf14082015-10-02 14:35:25 +0100549In the ARM FVP port, when using the normal boot flow, each secondary CPU powers
550itself off. The primary CPU is responsible for powering up the secondary CPUs
551when normal world software requires them. When booting an EL3 payload instead,
552they stay powered on and are put in a holding pen until their mailbox gets
553populated.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100554
555This function fulfills requirement 2 above.
556
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000557Note that for platforms that can't release secondary CPUs out of reset, only the
558primary CPU will execute the cold boot code. Therefore, implementing this
559function is not required on such platforms.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100560
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000561
562### Function : plat_is_my_cpu_primary() [mandatory when COLD_BOOT_SINGLE_CPU == 0]
Juan Castillo53fdceb2014-07-16 15:53:43 +0100563
Soby Mathew58523c02015-06-08 12:32:50 +0100564 Argument : void
Juan Castillo53fdceb2014-07-16 15:53:43 +0100565 Return : unsigned int
566
Soby Mathew58523c02015-06-08 12:32:50 +0100567This function identifies whether the current CPU is the primary CPU or a
568secondary CPU. A return value of zero indicates that the CPU is not the
569primary CPU, while a non-zero return value indicates that the CPU is the
570primary CPU.
Juan Castillo53fdceb2014-07-16 15:53:43 +0100571
Sandrine Bailleuxa9bec672015-10-30 15:05:17 +0000572Note that for platforms that can't release secondary CPUs out of reset, only the
573primary CPU will execute the cold boot code. Therefore, there is no need to
574distinguish between primary and secondary CPUs and implementing this function is
575not required.
576
Juan Castillo53fdceb2014-07-16 15:53:43 +0100577
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100578### Function : platform_mem_init() [mandatory]
579
580 Argument : void
581 Return : void
582
583This function is called before any access to data is made by the firmware, in
584order to carry out any essential memory initialization.
585
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100586
Juan Castillo95cfd4a2015-04-14 12:49:03 +0100587### Function: plat_get_rotpk_info()
588
589 Argument : void *, void **, unsigned int *, unsigned int *
590 Return : int
591
592This function is mandatory when Trusted Board Boot is enabled. It returns a
593pointer to the ROTPK stored in the platform (or a hash of it) and its length.
594The ROTPK must be encoded in DER format according to the following ASN.1
595structure:
596
597 AlgorithmIdentifier ::= SEQUENCE {
598 algorithm OBJECT IDENTIFIER,
599 parameters ANY DEFINED BY algorithm OPTIONAL
600 }
601
602 SubjectPublicKeyInfo ::= SEQUENCE {
603 algorithm AlgorithmIdentifier,
604 subjectPublicKey BIT STRING
605 }
606
607In case the function returns a hash of the key:
608
609 DigestInfo ::= SEQUENCE {
610 digestAlgorithm AlgorithmIdentifier,
611 digest OCTET STRING
612 }
613
614The function returns 0 on success. Any other value means the ROTPK could not be
615retrieved from the platform. The function also reports extra information related
616to the ROTPK in the flags parameter.
617
618
Soby Mathew58523c02015-06-08 12:32:50 +01006192.3 Common mandatory modifications
620---------------------------------
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100621
Soby Mathew58523c02015-06-08 12:32:50 +0100622The following functions are mandatory functions which need to be implemented
623by the platform port.
624
625### Function : plat_my_core_pos()
626
627 Argument : void
628 Return : unsigned int
629
630This funtion returns the index of the calling CPU which is used as a
631CPU-specific linear index into blocks of memory (for example while allocating
632per-CPU stacks). This function will be invoked very early in the
633initialization sequence which mandates that this function should be
634implemented in assembly and should not rely on the avalability of a C
635runtime environment.
636
637This function plays a crucial role in the power domain topology framework in
638PSCI and details of this can be found in [Power Domain Topology Design].
639
640### Function : plat_core_pos_by_mpidr()
641
642 Argument : u_register_t
643 Return : int
644
645This function validates the `MPIDR` of a CPU and converts it to an index,
646which can be used as a CPU-specific linear index into blocks of memory. In
647case the `MPIDR` is invalid, this function returns -1. This function will only
Juan Castillod1786372015-12-14 09:35:25 +0000648be invoked by BL31 after the power domain topology is initialized and can
Soby Mathew58523c02015-06-08 12:32:50 +0100649utilize the C runtime environment. For further details about how ARM Trusted
650Firmware represents the power domain topology and how this relates to the
651linear CPU index, please refer [Power Domain Topology Design].
652
653
654
6552.4 Common optional modifications
Achin Gupta4f6ad662013-10-25 09:08:21 +0100656---------------------------------
657
658The following are helper functions implemented by the firmware that perform
659common platform-specific tasks. A platform may choose to override these
660definitions.
661
Soby Mathew58523c02015-06-08 12:32:50 +0100662### Function : plat_set_my_stack()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100663
Soby Mathew58523c02015-06-08 12:32:50 +0100664 Argument : void
Achin Gupta4f6ad662013-10-25 09:08:21 +0100665 Return : void
666
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000667This function sets the current stack pointer to the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100668has been allocated for the current CPU. For BL images that only require a
669stack for the primary CPU, the UP version of the function is used. The size
670of the stack allocated to each CPU is specified by the platform defined
671constant `PLATFORM_STACK_SIZE`.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100672
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000673Common implementations of this function for the UP and MP BL images are
674provided in [plat/common/aarch64/platform_up_stack.S] and
675[plat/common/aarch64/platform_mp_stack.S]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100676
677
Soby Mathew58523c02015-06-08 12:32:50 +0100678### Function : plat_get_my_stack()
Achin Guptac8afc782013-11-25 18:45:02 +0000679
Soby Mathew58523c02015-06-08 12:32:50 +0100680 Argument : void
Achin Guptac8afc782013-11-25 18:45:02 +0000681 Return : unsigned long
682
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000683This function returns the base address of the normal memory stack that
Soby Mathew58523c02015-06-08 12:32:50 +0100684has been allocated for the current CPU. For BL images that only require a
685stack for the primary CPU, the UP version of the function is used. The size
686of the stack allocated to each CPU is specified by the platform defined
687constant `PLATFORM_STACK_SIZE`.
Achin Guptac8afc782013-11-25 18:45:02 +0000688
Andrew Thoelke2bf28e62014-03-20 10:48:23 +0000689Common implementations of this function for the UP and MP BL images are
690provided in [plat/common/aarch64/platform_up_stack.S] and
691[plat/common/aarch64/platform_mp_stack.S]
Achin Guptac8afc782013-11-25 18:45:02 +0000692
693
Achin Gupta4f6ad662013-10-25 09:08:21 +0100694### Function : plat_report_exception()
695
696 Argument : unsigned int
697 Return : void
698
699A platform may need to report various information about its status when an
700exception is taken, for example the current exception level, the CPU security
701state (secure/non-secure), the exception type, and so on. This function is
702called in the following circumstances:
703
704* In BL1, whenever an exception is taken.
705* In BL2, whenever an exception is taken.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100706
707The default implementation doesn't do anything, to avoid making assumptions
708about the way the platform displays its status information.
709
710This function receives the exception type as its argument. Possible values for
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000711exceptions types are listed in the [include/common/bl_common.h] header file.
712Note that these constants are not related to any architectural exception code;
713they are just an ARM Trusted Firmware convention.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100714
715
Soby Mathew24fb8382014-08-14 12:22:32 +0100716### Function : plat_reset_handler()
717
718 Argument : void
719 Return : void
720
721A platform may need to do additional initialization after reset. This function
722allows the platform to do the platform specific intializations. Platform
723specific errata workarounds could also be implemented here. The api should
Soby Mathew683f7882015-01-29 12:00:58 +0000724preserve the values of callee saved registers x19 to x29.
Soby Mathew24fb8382014-08-14 12:22:32 +0100725
Yatharth Kochar79a97b22014-11-20 18:09:41 +0000726The default implementation doesn't do anything. If a platform needs to override
Dan Handley4a75b842015-03-19 19:24:43 +0000727the default implementation, refer to the [Firmware Design] for general
Sandrine Bailleux452b7fa2015-05-27 17:14:22 +0100728guidelines.
Soby Mathew24fb8382014-08-14 12:22:32 +0100729
Soby Mathewadd40352014-08-14 12:49:05 +0100730### Function : plat_disable_acp()
731
732 Argument : void
733 Return : void
734
735This api allows a platform to disable the Accelerator Coherency Port (if
736present) during a cluster power down sequence. The default weak implementation
737doesn't do anything. Since this api is called during the power down sequence,
738it has restrictions for stack usage and it can use the registers x0 - x17 as
739scratch registers. It should preserve the value in x18 register as it is used
740by the caller to store the return address.
741
Juan Castillo40fc6cd2015-09-25 15:41:14 +0100742### Function : plat_error_handler()
743
744 Argument : int
745 Return : void
746
747This API is called when the generic code encounters an error situation from
748which it cannot continue. It allows the platform to perform error reporting or
749recovery actions (for example, reset the system). This function must not return.
750
751The parameter indicates the type of error using standard codes from `errno.h`.
752Possible errors reported by the generic code are:
753
754* `-EAUTH`: a certificate or image could not be authenticated (when Trusted
755 Board Boot is enabled)
756* `-ENOENT`: the requested image or certificate could not be found or an IO
757 error was detected
758* `-ENOMEM`: resources exhausted. Trusted Firmware does not use dynamic
759 memory, so this error is usually an indication of an incorrect array size
760
761The default implementation simply spins.
762
Soby Mathew24fb8382014-08-14 12:22:32 +0100763
Achin Gupta4f6ad662013-10-25 09:08:21 +01007643. Modifications specific to a Boot Loader stage
765-------------------------------------------------
766
7673.1 Boot Loader Stage 1 (BL1)
768-----------------------------
769
770BL1 implements the reset vector where execution starts from after a cold or
771warm boot. For each CPU, BL1 is responsible for the following tasks:
772
Vikram Kanigirie452cd82014-05-23 15:56:12 +01007731. Handling the reset as described in section 2.2
Achin Gupta4f6ad662013-10-25 09:08:21 +0100774
7752. In the case of a cold boot and the CPU being the primary CPU, ensuring that
776 only this CPU executes the remaining BL1 code, including loading and passing
777 control to the BL2 stage.
778
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00007793. Identifying and starting the Firmware Update process (if required).
780
7814. Loading the BL2 image from non-volatile storage into secure memory at the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100782 address specified by the platform defined constant `BL2_BASE`.
783
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00007845. Populating a `meminfo` structure with the following information in memory,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100785 accessible by BL2 immediately upon entry.
786
787 meminfo.total_base = Base address of secure RAM visible to BL2
788 meminfo.total_size = Size of secure RAM visible to BL2
789 meminfo.free_base = Base address of secure RAM available for
790 allocation to BL2
791 meminfo.free_size = Size of secure RAM available for allocation to BL2
792
793 BL1 places this `meminfo` structure at the beginning of the free memory
794 available for its use. Since BL1 cannot allocate memory dynamically at the
795 moment, its free memory will be available for BL2's use as-is. However, this
796 means that BL2 must read the `meminfo` structure before it starts using its
797 free memory (this is discussed in Section 3.2).
798
799 In future releases of the ARM Trusted Firmware it will be possible for
800 the platform to decide where it wants to place the `meminfo` structure for
801 BL2.
802
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100803 BL1 implements the `bl1_init_bl2_mem_layout()` function to populate the
Achin Gupta4f6ad662013-10-25 09:08:21 +0100804 BL2 `meminfo` structure. The platform may override this implementation, for
805 example if the platform wants to restrict the amount of memory visible to
806 BL2. Details of how to do this are given below.
807
808The following functions need to be implemented by the platform port to enable
809BL1 to perform the above tasks.
810
811
Dan Handley4a75b842015-03-19 19:24:43 +0000812### Function : bl1_early_platform_setup() [mandatory]
813
814 Argument : void
815 Return : void
816
817This function executes with the MMU and data caches disabled. It is only called
818by the primary CPU.
819
820In ARM standard platforms, this function initializes the console and enables
821snoop requests into the primary CPU's cluster.
822
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100823### Function : bl1_plat_arch_setup() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100824
825 Argument : void
826 Return : void
827
Achin Gupta4f6ad662013-10-25 09:08:21 +0100828This function performs any platform-specific and architectural setup that the
Dan Handley4a75b842015-03-19 19:24:43 +0000829platform requires. Platform-specific setup might include configuration of
830memory controllers and the interconnect.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100831
Dan Handley4a75b842015-03-19 19:24:43 +0000832In ARM standard platforms, this function enables the MMU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100833
834This function helps fulfill requirement 2 above.
835
836
837### Function : bl1_platform_setup() [mandatory]
838
839 Argument : void
840 Return : void
841
842This function executes with the MMU and data caches enabled. It is responsible
843for performing any remaining platform-specific setup that can occur after the
844MMU and data cache have been enabled.
845
Dan Handley4a75b842015-03-19 19:24:43 +0000846In ARM standard platforms, this function initializes the storage abstraction
847layer used to load the next bootloader image.
Harry Liebeld265bd72014-01-31 19:04:10 +0000848
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000849This function helps fulfill requirement 4 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100850
851
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000852### Function : bl1_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100853
854 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000855 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +0100856
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +0000857This function should only be called on the cold boot path. It executes with the
858MMU and data caches enabled. The pointer returned by this function must point to
859a `meminfo` structure containing the extents and availability of secure RAM for
860the BL1 stage.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100861
862 meminfo.total_base = Base address of secure RAM visible to BL1
863 meminfo.total_size = Size of secure RAM visible to BL1
864 meminfo.free_base = Base address of secure RAM available for allocation
865 to BL1
866 meminfo.free_size = Size of secure RAM available for allocation to BL1
867
868This information is used by BL1 to load the BL2 image in secure RAM. BL1 also
869populates a similar structure to tell BL2 the extents of memory available for
870its own use.
871
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000872This function helps fulfill requirements 4 and 5 above.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100873
874
Sandrine Bailleux8f55dfb2014-06-24 14:02:34 +0100875### Function : bl1_init_bl2_mem_layout() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +0100876
877 Argument : meminfo *, meminfo *, unsigned int, unsigned long
878 Return : void
879
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100880BL1 needs to tell the next stage the amount of secure RAM available
881for it to use. This information is populated in a `meminfo`
Achin Gupta4f6ad662013-10-25 09:08:21 +0100882structure.
883
884Depending upon where BL2 has been loaded in secure RAM (determined by
885`BL2_BASE`), BL1 calculates the amount of free memory available for BL2 to use.
886BL1 also ensures that its data sections resident in secure RAM are not visible
Dan Handley4a75b842015-03-19 19:24:43 +0000887to BL2. An illustration of how this is done in ARM standard platforms is given
888in the **Memory layout on ARM development platforms** section in the
889[Firmware Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +0100890
891
Juan Castilloe3f67122015-10-05 16:59:38 +0100892### Function : bl1_plat_prepare_exit() [optional]
893
Sandrine Bailleux862b5dc2015-11-10 15:01:57 +0000894 Argument : entry_point_info_t *
Juan Castilloe3f67122015-10-05 16:59:38 +0100895 Return : void
896
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +0000897This function is called prior to exiting BL1 in response to the
898`BL1_SMC_RUN_IMAGE` SMC request raised by BL2. It should be used to perform
899platform specific clean up or bookkeeping operations before transferring
900control to the next image. It receives the address of the `entry_point_info_t`
901structure passed from BL2. This function runs with MMU disabled.
902
903### Function : bl1_plat_set_ep_info() [optional]
904
905 Argument : unsigned int image_id, entry_point_info_t *ep_info
906 Return : void
907
908This function allows platforms to override `ep_info` for the given `image_id`.
909
910The default implementation just returns.
911
912### Function : bl1_plat_get_next_image_id() [optional]
913
914 Argument : void
915 Return : unsigned int
916
917This and the following function must be overridden to enable the FWU feature.
918
919BL1 calls this function after platform setup to identify the next image to be
920loaded and executed. If the platform returns `BL2_IMAGE_ID` then BL1 proceeds
921with the normal boot sequence, which loads and executes BL2. If the platform
922returns a different image id, BL1 assumes that Firmware Update is required.
923
924The default implementation always returns `BL2_IMAGE_ID`. The ARM development
925platforms override this function to detect if firmware update is required, and
926if so, return the first image in the firmware update process.
927
928### Function : bl1_plat_get_image_desc() [optional]
929
930 Argument : unsigned int image_id
931 Return : image_desc_t *
932
933BL1 calls this function to get the image descriptor information `image_desc_t`
934for the provided `image_id` from the platform.
935
936The default implementation always returns a common BL2 image descriptor. ARM
937standard platforms return an image descriptor corresponding to BL2 or one of
938the firmware update images defined in the Trusted Board Boot Requirements
939specification.
940
941### Function : bl1_plat_fwu_done() [optional]
942
943 Argument : unsigned int image_id, uintptr_t image_src,
944 unsigned int image_size
945 Return : void
946
947BL1 calls this function when the FWU process is complete. It must not return.
948The platform may override this function to take platform specific action, for
949example to initiate the normal boot flow.
950
951The default implementation spins forever.
952
953### Function : bl1_plat_mem_check() [mandatory]
954
955 Argument : uintptr_t mem_base, unsigned int mem_size,
956 unsigned int flags
957 Return : void
958
959BL1 calls this function while handling FWU copy and authenticate SMCs. The
960platform must ensure that the provided `mem_base` and `mem_size` are mapped into
961BL1, and that this memory corresponds to either a secure or non-secure memory
962region as indicated by the security state of the `flags` argument.
963
964The default implementation of this function asserts therefore platforms must
965override it when using the FWU feature.
Juan Castilloe3f67122015-10-05 16:59:38 +0100966
967
Achin Gupta4f6ad662013-10-25 09:08:21 +01009683.2 Boot Loader Stage 2 (BL2)
969-----------------------------
970
971The BL2 stage is executed only by the primary CPU, which is determined in BL1
972using the `platform_is_primary_cpu()` function. BL1 passed control to BL2 at
973`BL2_BASE`. BL2 executes in Secure EL1 and is responsible for:
974
Juan Castillof59821d2015-12-10 15:49:17 +00009751. (Optional) Loading the SCP_BL2 binary image (if present) from platform
976 provided non-volatile storage. To load the SCP_BL2 image, BL2 makes use of
977 the `meminfo` returned by the `bl2_plat_get_scp_bl2_meminfo()` function.
978 The platform also defines the address in memory where SCP_BL2 is loaded
979 through the optional constant `SCP_BL2_BASE`. BL2 uses this information
980 to determine if there is enough memory to load the SCP_BL2 image.
981 Subsequent handling of the SCP_BL2 image is platform-specific and is
982 implemented in the `bl2_plat_handle_scp_bl2()` function.
983 If `SCP_BL2_BASE` is not defined then this step is not performed.
Sandrine Bailleux93d81d62014-06-24 14:19:36 +0100984
Juan Castillod1786372015-12-14 09:35:25 +00009852. Loading the BL31 binary image into secure RAM from non-volatile storage. To
986 load the BL31 image, BL2 makes use of the `meminfo` structure passed to it
Harry Liebeld265bd72014-01-31 19:04:10 +0000987 by BL1. This structure allows BL2 to calculate how much secure RAM is
988 available for its use. The platform also defines the address in secure RAM
Juan Castillod1786372015-12-14 09:35:25 +0000989 where BL31 is loaded through the constant `BL31_BASE`. BL2 uses this
990 information to determine if there is enough memory to load the BL31 image.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100991
Juan Castillod1786372015-12-14 09:35:25 +00009923. (Optional) Loading the BL32 binary image (if present) from platform
993 provided non-volatile storage. To load the BL32 image, BL2 makes use of
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100994 the `meminfo` returned by the `bl2_plat_get_bl32_meminfo()` function.
Juan Castillod1786372015-12-14 09:35:25 +0000995 The platform also defines the address in memory where BL32 is loaded
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100996 through the optional constant `BL32_BASE`. BL2 uses this information
Juan Castillod1786372015-12-14 09:35:25 +0000997 to determine if there is enough memory to load the BL32 image.
Vikram Kanigirie452cd82014-05-23 15:56:12 +0100998 If `BL32_BASE` is not defined then this and the next step is not performed.
Achin Guptaa3050ed2014-02-19 17:52:35 +0000999
Juan Castillod1786372015-12-14 09:35:25 +000010004. (Optional) Arranging to pass control to the BL32 image (if present) that
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001001 has been pre-loaded at `BL32_BASE`. BL2 populates an `entry_point_info`
Dan Handley1151c822014-04-15 11:38:38 +01001002 structure in memory provided by the platform with information about how
Juan Castillod1786372015-12-14 09:35:25 +00001003 BL31 should pass control to the BL32 image.
Achin Guptaa3050ed2014-02-19 17:52:35 +00001004
Juan Castillod1786372015-12-14 09:35:25 +000010055. Loading the normal world BL33 binary image into non-secure DRAM from
1006 platform storage and arranging for BL31 to pass control to this image. This
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001007 address is determined using the `plat_get_ns_image_entrypoint()` function
1008 described below.
1009
10106. BL2 populates an `entry_point_info` structure in memory provided by the
Juan Castillod1786372015-12-14 09:35:25 +00001011 platform with information about how BL31 should pass control to the
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001012 other BL images.
1013
Achin Gupta4f6ad662013-10-25 09:08:21 +01001014The following functions must be implemented by the platform port to enable BL2
1015to perform the above tasks.
1016
1017
1018### Function : bl2_early_platform_setup() [mandatory]
1019
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001020 Argument : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001021 Return : void
1022
1023This function executes with the MMU and data caches disabled. It is only called
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001024by the primary CPU. The arguments to this function is the address of the
1025`meminfo` structure populated by BL1.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001026
1027The platform must copy the contents of the `meminfo` structure into a private
1028variable as the original memory may be subsequently overwritten by BL2. The
1029copied structure is made available to all BL2 code through the
Achin Guptae4d084e2014-02-19 17:18:23 +00001030`bl2_plat_sec_mem_layout()` function.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001031
Dan Handley4a75b842015-03-19 19:24:43 +00001032In ARM standard platforms, this function also initializes the storage
1033abstraction layer used to load further bootloader images. It is necessary to do
Juan Castillof59821d2015-12-10 15:49:17 +00001034this early on platforms with a SCP_BL2 image, since the later
1035`bl2_platform_setup` must be done after SCP_BL2 is loaded.
Dan Handley4a75b842015-03-19 19:24:43 +00001036
Achin Gupta4f6ad662013-10-25 09:08:21 +01001037
1038### Function : bl2_plat_arch_setup() [mandatory]
1039
1040 Argument : void
1041 Return : void
1042
1043This function executes with the MMU and data caches disabled. It is only called
1044by the primary CPU.
1045
1046The purpose of this function is to perform any architectural initialization
1047that varies across platforms, for example enabling the MMU (since the memory
1048map differs across platforms).
1049
1050
1051### Function : bl2_platform_setup() [mandatory]
1052
1053 Argument : void
1054 Return : void
1055
1056This function may execute with the MMU and data caches enabled if the platform
1057port does the necessary initialization in `bl2_plat_arch_setup()`. It is only
1058called by the primary CPU.
1059
Achin Guptae4d084e2014-02-19 17:18:23 +00001060The purpose of this function is to perform any platform initialization
Dan Handley4a75b842015-03-19 19:24:43 +00001061specific to BL2.
Harry Liebelce19cf12014-04-01 19:28:07 +01001062
Dan Handley4a75b842015-03-19 19:24:43 +00001063In ARM standard platforms, this function performs security setup, including
1064configuration of the TrustZone controller to allow non-secure masters access
1065to most of DRAM. Part of DRAM is reserved for secure world use.
Harry Liebeld265bd72014-01-31 19:04:10 +00001066
Achin Gupta4f6ad662013-10-25 09:08:21 +01001067
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001068### Function : bl2_plat_sec_mem_layout() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001069
1070 Argument : void
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001071 Return : meminfo *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001072
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001073This function should only be called on the cold boot path. It may execute with
1074the MMU and data caches enabled if the platform port does the necessary
1075initialization in `bl2_plat_arch_setup()`. It is only called by the primary CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001076
Sandrine Bailleuxee12f6f2013-11-28 14:55:58 +00001077The purpose of this function is to return a pointer to a `meminfo` structure
1078populated with the extents of secure RAM available for BL2 to use. See
Achin Gupta4f6ad662013-10-25 09:08:21 +01001079`bl2_early_platform_setup()` above.
1080
1081
Juan Castillof59821d2015-12-10 15:49:17 +00001082### Function : bl2_plat_get_scp_bl2_meminfo() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001083
1084 Argument : meminfo *
1085 Return : void
1086
1087This function is used to get the memory limits where BL2 can load the
Juan Castillof59821d2015-12-10 15:49:17 +00001088SCP_BL2 image. The meminfo provided by this is used by load_image() to
1089validate whether the SCP_BL2 image can be loaded within the given
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001090memory from the given base.
1091
1092
Juan Castillof59821d2015-12-10 15:49:17 +00001093### Function : bl2_plat_handle_scp_bl2() [mandatory]
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001094
1095 Argument : image_info *
1096 Return : int
1097
Juan Castillof59821d2015-12-10 15:49:17 +00001098This function is called after loading SCP_BL2 image and it is used to perform
1099any platform-specific actions required to handle the SCP firmware. Typically it
Sandrine Bailleux93d81d62014-06-24 14:19:36 +01001100transfers the image into SCP memory using a platform-specific protocol and waits
1101until SCP executes it and signals to the Application Processor (AP) for BL2
1102execution to continue.
1103
1104This function returns 0 on success, a negative error code otherwise.
1105
1106
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001107### Function : bl2_plat_get_bl31_params() [mandatory]
Harry Liebeld265bd72014-01-31 19:04:10 +00001108
1109 Argument : void
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001110 Return : bl31_params *
Harry Liebeld265bd72014-01-31 19:04:10 +00001111
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001112BL2 platform code needs to return a pointer to a `bl31_params` structure it
Juan Castillod1786372015-12-14 09:35:25 +00001113will use for passing information to BL31. The `bl31_params` structure carries
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001114the following information.
1115 - Header describing the version information for interpreting the bl31_param
1116 structure
Juan Castillod1786372015-12-14 09:35:25 +00001117 - Information about executing the BL33 image in the `bl33_ep_info` field
1118 - Information about executing the BL32 image in the `bl32_ep_info` field
1119 - Information about the type and extents of BL31 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001120 `bl31_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001121 - Information about the type and extents of BL32 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001122 `bl32_image_info` field
Juan Castillod1786372015-12-14 09:35:25 +00001123 - Information about the type and extents of BL33 image in the
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001124 `bl33_image_info` field
1125
1126The memory pointed by this structure and its sub-structures should be
Juan Castillod1786372015-12-14 09:35:25 +00001127accessible from BL31 initialisation code. BL31 might choose to copy the
1128necessary content, or maintain the structures until BL33 is initialised.
Harry Liebeld265bd72014-01-31 19:04:10 +00001129
1130
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001131### Funtion : bl2_plat_get_bl31_ep_info() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001132
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001133 Argument : void
1134 Return : entry_point_info *
1135
1136BL2 platform code returns a pointer which is used to populate the entry point
Juan Castillod1786372015-12-14 09:35:25 +00001137information for BL31 entry point. The location pointed by it should be
1138accessible from BL1 while processing the synchronous exception to run to BL31.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001139
Dan Handley4a75b842015-03-19 19:24:43 +00001140In ARM standard platforms this is allocated inside a bl2_to_bl31_params_mem
1141structure in BL2 memory.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001142
1143
1144### Function : bl2_plat_set_bl31_ep_info() [mandatory]
1145
1146 Argument : image_info *, entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001147 Return : void
1148
Juan Castillod1786372015-12-14 09:35:25 +00001149In the normal boot flow, this function is called after loading BL31 image and
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001150it can be used to overwrite the entry point set by loader and also set the
Juan Castillod1786372015-12-14 09:35:25 +00001151security state and SPSR which represents the entry point system state for BL31.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001152
Sandrine Bailleux4c117f62015-11-26 16:31:34 +00001153When booting an EL3 payload instead, this function is called after populating
1154its entry point address and can be used for the same purpose for the payload
1155image. It receives a null pointer as its first argument in this case.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001156
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001157### Function : bl2_plat_set_bl32_ep_info() [mandatory]
1158
1159 Argument : image_info *, entry_point_info *
1160 Return : void
1161
Juan Castillod1786372015-12-14 09:35:25 +00001162This function is called after loading BL32 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001163overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001164and SPSR which represents the entry point system state for BL32.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001165
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001166
1167### Function : bl2_plat_set_bl33_ep_info() [mandatory]
1168
1169 Argument : image_info *, entry_point_info *
1170 Return : void
1171
Juan Castillod1786372015-12-14 09:35:25 +00001172This function is called after loading BL33 image and it can be used to
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001173overwrite the entry point set by loader and also set the security state
Juan Castillod1786372015-12-14 09:35:25 +00001174and SPSR which represents the entry point system state for BL33.
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001175
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001176
1177### Function : bl2_plat_get_bl32_meminfo() [mandatory]
1178
1179 Argument : meminfo *
1180 Return : void
1181
1182This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001183BL32 image. The meminfo provided by this is used by load_image() to
1184validate whether the BL32 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001185memory from the given base.
1186
1187### Function : bl2_plat_get_bl33_meminfo() [mandatory]
1188
1189 Argument : meminfo *
1190 Return : void
1191
1192This function is used to get the memory limits where BL2 can load the
Juan Castillod1786372015-12-14 09:35:25 +00001193BL33 image. The meminfo provided by this is used by load_image() to
1194validate whether the BL33 image can be loaded with in the given
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001195memory from the given base.
1196
1197### Function : bl2_plat_flush_bl31_params() [mandatory]
1198
1199 Argument : void
1200 Return : void
1201
1202Once BL2 has populated all the structures that needs to be read by BL1
Juan Castillod1786372015-12-14 09:35:25 +00001203and BL31 including the bl31_params structures and its sub-structures,
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001204the bl31_ep_info structure and any platform specific data. It flushes
1205all these data to the main memory so that it is available when we jump to
1206later Bootloader stages with MMU off
Achin Gupta4f6ad662013-10-25 09:08:21 +01001207
1208### Function : plat_get_ns_image_entrypoint() [mandatory]
1209
1210 Argument : void
1211 Return : unsigned long
1212
1213As previously described, BL2 is responsible for arranging for control to be
Juan Castillod1786372015-12-14 09:35:25 +00001214passed to a normal world BL image through BL31. This function returns the
1215entrypoint of that image, which BL31 uses to jump to it.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001216
Juan Castillod1786372015-12-14 09:35:25 +00001217BL2 is responsible for loading the normal world BL33 image (e.g. UEFI).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001218
1219
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000012203.3 FWU Boot Loader Stage 2 (BL2U)
1221----------------------------------
1222
1223The AP Firmware Updater Configuration, BL2U, is an optional part of the FWU
1224process and is executed only by the primary CPU. BL1 passes control to BL2U at
1225`BL2U_BASE`. BL2U executes in Secure-EL1 and is responsible for:
1226
12271. (Optional) Transfering the optional SCP_BL2U binary image from AP secure
1228 memory to SCP RAM. BL2U uses the SCP_BL2U `image_info` passed by BL1.
1229 `SCP_BL2U_BASE` defines the address in AP secure memory where SCP_BL2U
1230 should be copied from. Subsequent handling of the SCP_BL2U image is
1231 implemented by the platform specific `bl2u_plat_handle_scp_bl2u()` function.
1232 If `SCP_BL2U_BASE` is not defined then this step is not performed.
1233
12342. Any platform specific setup required to perform the FWU process. For
1235 example, ARM standard platforms initialize the TZC controller so that the
1236 normal world can access DDR memory.
1237
1238The following functions must be implemented by the platform port to enable
1239BL2U to perform the tasks mentioned above.
1240
1241### Function : bl2u_early_platform_setup() [mandatory]
1242
1243 Argument : meminfo *mem_info, void *plat_info
1244 Return : void
1245
1246This function executes with the MMU and data caches disabled. It is only
1247called by the primary CPU. The arguments to this function is the address
1248of the `meminfo` structure and platform specific info provided by BL1.
1249
1250The platform must copy the contents of the `mem_info` and `plat_info` into
1251private storage as the original memory may be subsequently overwritten by BL2U.
1252
1253On ARM CSS platforms `plat_info` is interpreted as an `image_info_t` structure,
1254to extract SCP_BL2U image information, which is then copied into a private
1255variable.
1256
1257### Function : bl2u_plat_arch_setup() [mandatory]
1258
1259 Argument : void
1260 Return : void
1261
1262This function executes with the MMU and data caches disabled. It is only
1263called by the primary CPU.
1264
1265The purpose of this function is to perform any architectural initialization
1266that varies across platforms, for example enabling the MMU (since the memory
1267map differs across platforms).
1268
1269### Function : bl2u_platform_setup() [mandatory]
1270
1271 Argument : void
1272 Return : void
1273
1274This function may execute with the MMU and data caches enabled if the platform
1275port does the necessary initialization in `bl2u_plat_arch_setup()`. It is only
1276called by the primary CPU.
1277
1278The purpose of this function is to perform any platform initialization
1279specific to BL2U.
1280
1281In ARM standard platforms, this function performs security setup, including
1282configuration of the TrustZone controller to allow non-secure masters access
1283to most of DRAM. Part of DRAM is reserved for secure world use.
1284
1285### Function : bl2u_plat_handle_scp_bl2u() [optional]
1286
1287 Argument : void
1288 Return : int
1289
1290This function is used to perform any platform-specific actions required to
1291handle the SCP firmware. Typically it transfers the image into SCP memory using
1292a platform-specific protocol and waits until SCP executes it and signals to the
1293Application Processor (AP) for BL2U execution to continue.
1294
1295This function returns 0 on success, a negative error code otherwise.
1296This function is included if SCP_BL2U_BASE is defined.
1297
1298
12993.4 Boot Loader Stage 3-1 (BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001300---------------------------------
1301
Juan Castillod1786372015-12-14 09:35:25 +00001302During cold boot, the BL31 stage is executed only by the primary CPU. This is
Achin Gupta4f6ad662013-10-25 09:08:21 +01001303determined in BL1 using the `platform_is_primary_cpu()` function. BL1 passes
Juan Castillod1786372015-12-14 09:35:25 +00001304control to BL31 at `BL31_BASE`. During warm boot, BL31 is executed by all
1305CPUs. BL31 executes at EL3 and is responsible for:
Achin Gupta4f6ad662013-10-25 09:08:21 +01001306
13071. Re-initializing all architectural and platform state. Although BL1 performs
Juan Castillod1786372015-12-14 09:35:25 +00001308 some of this initialization, BL31 remains resident in EL3 and must ensure
Achin Gupta4f6ad662013-10-25 09:08:21 +01001309 that EL3 architectural and platform state is completely initialized. It
1310 should make no assumptions about the system state when it receives control.
1311
13122. Passing control to a normal world BL image, pre-loaded at a platform-
Juan Castillod1786372015-12-14 09:35:25 +00001313 specific address by BL2. BL31 uses the `entry_point_info` structure that BL2
Achin Gupta4f6ad662013-10-25 09:08:21 +01001314 populated in memory to do this.
1315
Juan Castillod1786372015-12-14 09:35:25 +000013163. Providing runtime firmware services. Currently, BL31 only implements a
Achin Gupta4f6ad662013-10-25 09:08:21 +01001317 subset of the Power State Coordination Interface (PSCI) API as a runtime
1318 service. See Section 3.3 below for details of porting the PSCI
1319 implementation.
1320
Juan Castillod1786372015-12-14 09:35:25 +000013214. Optionally passing control to the BL32 image, pre-loaded at a platform-
1322 specific address by BL2. BL31 exports a set of apis that allow runtime
Achin Gupta35ca3512014-02-19 17:58:33 +00001323 services to specify the security state in which the next image should be
Juan Castillod1786372015-12-14 09:35:25 +00001324 executed and run the corresponding image. BL31 uses the `entry_point_info`
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001325 structure populated by BL2 to do this.
1326
Juan Castillod1786372015-12-14 09:35:25 +00001327If BL31 is a reset vector, It also needs to handle the reset as specified in
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001328section 2.2 before the tasks described above.
Achin Gupta35ca3512014-02-19 17:58:33 +00001329
Juan Castillod1786372015-12-14 09:35:25 +00001330The following functions must be implemented by the platform port to enable BL31
Achin Gupta4f6ad662013-10-25 09:08:21 +01001331to perform the above tasks.
1332
1333
1334### Function : bl31_early_platform_setup() [mandatory]
1335
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001336 Argument : bl31_params *, void *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001337 Return : void
1338
1339This function executes with the MMU and data caches disabled. It is only called
1340by the primary CPU. The arguments to this function are:
1341
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001342* The address of the `bl31_params` structure populated by BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001343* An opaque pointer that the platform may use as needed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001344
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001345The platform can copy the contents of the `bl31_params` structure and its
1346sub-structures into private variables if the original memory may be
Juan Castillod1786372015-12-14 09:35:25 +00001347subsequently overwritten by BL31 and similarly the `void *` pointing
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001348to the platform data also needs to be saved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001349
Dan Handley4a75b842015-03-19 19:24:43 +00001350In ARM standard platforms, BL2 passes a pointer to a `bl31_params` structure
Juan Castillod1786372015-12-14 09:35:25 +00001351in BL2 memory. BL31 copies the information in this pointer to internal data
Dan Handley4a75b842015-03-19 19:24:43 +00001352structures.
1353
Achin Gupta4f6ad662013-10-25 09:08:21 +01001354
1355### Function : bl31_plat_arch_setup() [mandatory]
1356
1357 Argument : void
1358 Return : void
1359
1360This function executes with the MMU and data caches disabled. It is only called
1361by the primary CPU.
1362
1363The purpose of this function is to perform any architectural initialization
1364that varies across platforms, for example enabling the MMU (since the memory
1365map differs across platforms).
1366
1367
1368### Function : bl31_platform_setup() [mandatory]
1369
1370 Argument : void
1371 Return : void
1372
1373This function may execute with the MMU and data caches enabled if the platform
1374port does the necessary initialization in `bl31_plat_arch_setup()`. It is only
1375called by the primary CPU.
1376
1377The purpose of this function is to complete platform initialization so that both
Juan Castillod1786372015-12-14 09:35:25 +00001378BL31 runtime services and normal world software can function correctly.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001379
Dan Handley4a75b842015-03-19 19:24:43 +00001380In ARM standard platforms, this function does the following:
Achin Gupta4f6ad662013-10-25 09:08:21 +01001381* Initializes the generic interrupt controller.
Sandrine Bailleux9e864902014-03-31 11:25:18 +01001382* Enables system-level implementation of the generic timer counter.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001383* Grants access to the system counter timer module
Dan Handley4a75b842015-03-19 19:24:43 +00001384* Initializes the power controller device
Achin Gupta4f6ad662013-10-25 09:08:21 +01001385* Detects the system topology.
1386
1387
Soby Mathew78e61612015-12-09 11:28:43 +00001388### Function : bl31_plat_runtime_setup() [optional]
1389
1390 Argument : void
1391 Return : void
1392
1393The purpose of this function is allow the platform to perform any BL31 runtime
1394setup just prior to BL31 exit during cold boot. The default weak
1395implementation of this function will invoke `console_uninit()` which will
1396suppress any BL31 runtime logs.
1397
Soby Mathew080225d2015-12-09 11:38:43 +00001398In ARM Standard platforms, this function will initialize the BL31 runtime
1399console which will cause all further BL31 logs to be output to the
1400runtime console.
1401
Soby Mathew78e61612015-12-09 11:28:43 +00001402
Achin Gupta4f6ad662013-10-25 09:08:21 +01001403### Function : bl31_get_next_image_info() [mandatory]
1404
Achin Gupta35ca3512014-02-19 17:58:33 +00001405 Argument : unsigned int
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001406 Return : entry_point_info *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001407
1408This function may execute with the MMU and data caches enabled if the platform
1409port does the necessary initializations in `bl31_plat_arch_setup()`.
1410
1411This function is called by `bl31_main()` to retrieve information provided by
Juan Castillod1786372015-12-14 09:35:25 +00001412BL2 for the next image in the security state specified by the argument. BL31
Achin Gupta35ca3512014-02-19 17:58:33 +00001413uses this information to pass control to that image in the specified security
Vikram Kanigirie452cd82014-05-23 15:56:12 +01001414state. This function must return a pointer to the `entry_point_info` structure
Achin Gupta35ca3512014-02-19 17:58:33 +00001415(that was copied during `bl31_early_platform_setup()`) if the image exists. It
1416should return NULL otherwise.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001417
Dan Handley4a75b842015-03-19 19:24:43 +00001418### Function : plat_get_syscnt_freq() [mandatory]
1419
1420 Argument : void
1421 Return : uint64_t
1422
1423This function is used by the architecture setup code to retrieve the counter
1424frequency for the CPU's generic timer. This value will be programmed into the
1425`CNTFRQ_EL0` register. In ARM standard platforms, it returns the base frequency
1426of the system counter, which is retrieved from the first entry in the frequency
1427modes table.
1428
Achin Gupta4f6ad662013-10-25 09:08:21 +01001429
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001430### #define : PLAT_PERCPU_BAKERY_LOCK_SIZE [optional]
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001431
Vikram Kanigiri7173f5f2015-09-24 15:45:43 +01001432 When `USE_COHERENT_MEM = 0`, this constant defines the total memory (in
1433 bytes) aligned to the cache line boundary that should be allocated per-cpu to
1434 accommodate all the bakery locks.
1435
1436 If this constant is not defined when `USE_COHERENT_MEM = 0`, the linker
1437 calculates the size of the `bakery_lock` input section, aligns it to the
1438 nearest `CACHE_WRITEBACK_GRANULE`, multiplies it with `PLATFORM_CORE_COUNT`
1439 and stores the result in a linker symbol. This constant prevents a platform
1440 from relying on the linker and provide a more efficient mechanism for
1441 accessing per-cpu bakery lock information.
1442
1443 If this constant is defined and its value is not equal to the value
1444 calculated by the linker then a link time assertion is raised. A compile time
1445 assertion is raised if the value of the constant is not aligned to the cache
1446 line boundary.
Andrew Thoelkeee7b35c2015-09-10 11:39:36 +01001447
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000014483.5 Power State Coordination Interface (in BL31)
Achin Gupta4f6ad662013-10-25 09:08:21 +01001449------------------------------------------------
1450
1451The ARM Trusted Firmware's implementation of the PSCI API is based around the
Soby Mathew58523c02015-06-08 12:32:50 +01001452concept of a _power domain_. A _power domain_ is a CPU or a logical group of
1453CPUs which share some state on which power management operations can be
1454performed as specified by [PSCI]. Each CPU in the system is assigned a cpu
1455index which is a unique number between `0` and `PLATFORM_CORE_COUNT - 1`.
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00001456The _power domains_ are arranged in a hierarchical tree structure and
Soby Mathew58523c02015-06-08 12:32:50 +01001457each _power domain_ can be identified in a system by the cpu index of any CPU
1458that is part of that domain and a _power domain level_. A processing element
1459(for example, a CPU) is at level 0. If the _power domain_ node above a CPU is
1460a logical grouping of CPUs that share some state, then level 1 is that group
1461of CPUs (for example, a cluster), and level 2 is a group of clusters
1462(for example, the system). More details on the power domain topology and its
1463organization can be found in [Power Domain Topology Design].
Achin Gupta4f6ad662013-10-25 09:08:21 +01001464
Juan Castillod1786372015-12-14 09:35:25 +00001465BL31's platform initialization code exports a pointer to the platform-specific
Achin Gupta4f6ad662013-10-25 09:08:21 +01001466power management operations required for the PSCI implementation to function
Soby Mathew58523c02015-06-08 12:32:50 +01001467correctly. This information is populated in the `plat_psci_ops` structure. The
1468PSCI implementation calls members of the `plat_psci_ops` structure for performing
1469power management operations on the power domains. For example, the target
1470CPU is specified by its `MPIDR` in a PSCI `CPU_ON` call. The `pwr_domain_on()`
1471handler (if present) is called for the CPU power domain.
1472
1473The `power-state` parameter of a PSCI `CPU_SUSPEND` call can be used to
1474describe composite power states specific to a platform. The PSCI implementation
1475defines a generic representation of the power-state parameter viz which is an
1476array of local power states where each index corresponds to a power domain
1477level. Each entry contains the local power state the power domain at that power
1478level could enter. It depends on the `validate_power_state()` handler to
1479convert the power-state parameter (possibly encoding a composite power state)
1480passed in a PSCI `CPU_SUSPEND` call to this representation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001481
1482The following functions must be implemented to initialize PSCI functionality in
1483the ARM Trusted Firmware.
1484
1485
Soby Mathew58523c02015-06-08 12:32:50 +01001486### Function : plat_get_target_pwr_state() [optional]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001487
Soby Mathew58523c02015-06-08 12:32:50 +01001488 Argument : unsigned int, const plat_local_state_t *, unsigned int
1489 Return : plat_local_state_t
Achin Gupta4f6ad662013-10-25 09:08:21 +01001490
Soby Mathew58523c02015-06-08 12:32:50 +01001491The PSCI generic code uses this function to let the platform participate in
1492state coordination during a power management operation. The function is passed
1493a pointer to an array of platform specific local power state `states` (second
1494argument) which contains the requested power state for each CPU at a particular
1495power domain level `lvl` (first argument) within the power domain. The function
1496is expected to traverse this array of upto `ncpus` (third argument) and return
1497a coordinated target power state by the comparing all the requested power
1498states. The target power state should not be deeper than any of the requested
1499power states.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001500
Soby Mathew58523c02015-06-08 12:32:50 +01001501A weak definition of this API is provided by default wherein it assumes
1502that the platform assigns a local state value in order of increasing depth
1503of the power state i.e. for two power states X & Y, if X < Y
1504then X represents a shallower power state than Y. As a result, the
1505coordinated target local power state for a power domain will be the minimum
1506of the requested local power state values.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001507
1508
Soby Mathew58523c02015-06-08 12:32:50 +01001509### Function : plat_get_power_domain_tree_desc() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001510
Soby Mathew58523c02015-06-08 12:32:50 +01001511 Argument : void
1512 Return : const unsigned char *
Achin Gupta4f6ad662013-10-25 09:08:21 +01001513
Soby Mathew58523c02015-06-08 12:32:50 +01001514This function returns a pointer to the byte array containing the power domain
1515topology tree description. The format and method to construct this array are
Juan Castillod1786372015-12-14 09:35:25 +00001516described in [Power Domain Topology Design]. The BL31 PSCI initilization code
Soby Mathew58523c02015-06-08 12:32:50 +01001517requires this array to be described by the platform, either statically or
1518dynamically, to initialize the power domain topology tree. In case the array
1519is populated dynamically, then plat_core_pos_by_mpidr() and
1520plat_my_core_pos() should also be implemented suitably so that the topology
1521tree description matches the CPU indices returned by these APIs. These APIs
1522together form the platform interface for the PSCI topology framework.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001523
1524
Soby Mathew58523c02015-06-08 12:32:50 +01001525## Function : plat_setup_psci_ops() [mandatory]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001526
Soby Mathew58523c02015-06-08 12:32:50 +01001527 Argument : uintptr_t, const plat_psci_ops **
Achin Gupta4f6ad662013-10-25 09:08:21 +01001528 Return : int
1529
1530This function may execute with the MMU and data caches enabled if the platform
1531port does the necessary initializations in `bl31_plat_arch_setup()`. It is only
1532called by the primary CPU.
1533
Soby Mathew58523c02015-06-08 12:32:50 +01001534This function is called by PSCI initialization code. Its purpose is to let
1535the platform layer know about the warm boot entrypoint through the
1536`sec_entrypoint` (first argument) and to export handler routines for
1537platform-specific psci power management actions by populating the passed
Juan Castillod1786372015-12-14 09:35:25 +00001538pointer with a pointer to BL31's private `plat_psci_ops` structure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001539
1540A description of each member of this structure is given below. Please refer to
Dan Handley4a75b842015-03-19 19:24:43 +00001541the ARM FVP specific implementation of these handlers in
Soby Mathew58523c02015-06-08 12:32:50 +01001542[plat/arm/board/fvp/fvp_pm.c] as an example. For each PSCI function that the
1543platform wants to support, the associated operation or operations in this
1544structure must be provided and implemented (Refer section 4 of
1545[Firmware Design] for the PSCI API supported in Trusted Firmware). To disable
1546a PSCI function in a platform port, the operation should be removed from this
1547structure instead of providing an empty implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001548
Soby Mathew58523c02015-06-08 12:32:50 +01001549#### plat_psci_ops.cpu_standby()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001550
Soby Mathew58523c02015-06-08 12:32:50 +01001551Perform the platform-specific actions to enter the standby state for a cpu
1552indicated by the passed argument. This provides a fast path for CPU standby
1553wherein overheads of PSCI state management and lock acquistion is avoided.
1554For this handler to be invoked by the PSCI `CPU_SUSPEND` API implementation,
1555the suspend state type specified in the `power-state` parameter should be
1556STANDBY and the target power domain level specified should be the CPU. The
1557handler should put the CPU into a low power retention state (usually by
1558issuing a wfi instruction) and ensure that it can be woken up from that
1559state by a normal interrupt. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001560
Soby Mathew58523c02015-06-08 12:32:50 +01001561#### plat_psci_ops.pwr_domain_on()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001562
Soby Mathew58523c02015-06-08 12:32:50 +01001563Perform the platform specific actions to power on a CPU, specified
1564by the `MPIDR` (first argument). The generic code expects the platform to
1565return PSCI_E_SUCCESS on success or PSCI_E_INTERN_FAIL for any failure.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001566
Soby Mathew58523c02015-06-08 12:32:50 +01001567#### plat_psci_ops.pwr_domain_off()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001568
Soby Mathew58523c02015-06-08 12:32:50 +01001569Perform the platform specific actions to prepare to power off the calling CPU
1570and its higher parent power domain levels as indicated by the `target_state`
1571(first argument). It is called by the PSCI `CPU_OFF` API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001572
Soby Mathew58523c02015-06-08 12:32:50 +01001573The `target_state` encodes the platform coordinated target local power states
1574for the CPU power domain and its parent power domain levels. The handler
1575needs to perform power management operation corresponding to the local state
1576at each power level.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001577
Soby Mathew58523c02015-06-08 12:32:50 +01001578For this handler, the local power state for the CPU power domain will be a
1579power down state where as it could be either power down, retention or run state
1580for the higher power domain levels depending on the result of state
1581coordination. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001582
Soby Mathew58523c02015-06-08 12:32:50 +01001583#### plat_psci_ops.pwr_domain_suspend()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001584
Soby Mathew58523c02015-06-08 12:32:50 +01001585Perform the platform specific actions to prepare to suspend the calling
1586CPU and its higher parent power domain levels as indicated by the
1587`target_state` (first argument). It is called by the PSCI `CPU_SUSPEND`
1588API implementation.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001589
Soby Mathew58523c02015-06-08 12:32:50 +01001590The `target_state` has a similar meaning as described in
1591the `pwr_domain_off()` operation. It encodes the platform coordinated
1592target local power states for the CPU power domain and its parent
1593power domain levels. The handler needs to perform power management operation
1594corresponding to the local state at each power level. The generic code
1595expects the handler to succeed.
1596
1597The difference between turning a power domain off versus suspending it
1598is that in the former case, the power domain is expected to re-initialize
1599its state when it is next powered on (see `pwr_domain_on_finish()`). In the
1600latter case, the power domain is expected to save enough state so that it can
Achin Gupta4f6ad662013-10-25 09:08:21 +01001601resume execution by restoring this state when its powered on (see
Soby Mathew58523c02015-06-08 12:32:50 +01001602`pwr_domain_suspend_finish()`).
Achin Gupta4f6ad662013-10-25 09:08:21 +01001603
Soby Mathew58523c02015-06-08 12:32:50 +01001604#### plat_psci_ops.pwr_domain_on_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001605
1606This function is called by the PSCI implementation after the calling CPU is
1607powered on and released from reset in response to an earlier PSCI `CPU_ON` call.
1608It performs the platform-specific setup required to initialize enough state for
1609this CPU to enter the normal world and also provide secure runtime firmware
1610services.
1611
Soby Mathew58523c02015-06-08 12:32:50 +01001612The `target_state` (first argument) is the prior state of the power domains
1613immediately before the CPU was turned on. It indicates which power domains
1614above the CPU might require initialization due to having previously been in
1615low power states. The generic code expects the handler to succeed.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001616
Soby Mathew58523c02015-06-08 12:32:50 +01001617#### plat_psci_ops.pwr_domain_suspend_finish()
Achin Gupta4f6ad662013-10-25 09:08:21 +01001618
1619This function is called by the PSCI implementation after the calling CPU is
1620powered on and released from reset in response to an asynchronous wakeup
1621event, for example a timer interrupt that was programmed by the CPU during the
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001622`CPU_SUSPEND` call or `SYSTEM_SUSPEND` call. It performs the platform-specific
1623setup required to restore the saved state for this CPU to resume execution
1624in the normal world and also provide secure runtime firmware services.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001625
Soby Mathew58523c02015-06-08 12:32:50 +01001626The `target_state` (first argument) has a similar meaning as described in
1627the `pwr_domain_on_finish()` operation. The generic code expects the platform
1628to succeed.
Soby Mathew539dced2014-10-02 16:56:51 +01001629
Soby Mathew58523c02015-06-08 12:32:50 +01001630#### plat_psci_ops.validate_power_state()
Soby Mathew539dced2014-10-02 16:56:51 +01001631
1632This function is called by the PSCI implementation during the `CPU_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001633call to validate the `power_state` parameter of the PSCI API and if valid,
1634populate it in `req_state` (second argument) array as power domain level
1635specific local states. If the `power_state` is invalid, the platform must
1636return PSCI_E_INVALID_PARAMS as error, which is propagated back to the
1637normal world PSCI client.
Soby Mathew539dced2014-10-02 16:56:51 +01001638
Soby Mathew58523c02015-06-08 12:32:50 +01001639#### plat_psci_ops.validate_ns_entrypoint()
Soby Mathew539dced2014-10-02 16:56:51 +01001640
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001641This function is called by the PSCI implementation during the `CPU_SUSPEND`,
1642`SYSTEM_SUSPEND` and `CPU_ON` calls to validate the non-secure `entry_point`
Soby Mathew58523c02015-06-08 12:32:50 +01001643parameter passed by the normal world. If the `entry_point` is invalid,
1644the platform must return PSCI_E_INVALID_ADDRESS as error, which is
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001645propagated back to the normal world PSCI client.
1646
Soby Mathew58523c02015-06-08 12:32:50 +01001647#### plat_psci_ops.get_sys_suspend_power_state()
Soby Mathewc0aff0e2014-12-17 14:47:57 +00001648
1649This function is called by the PSCI implementation during the `SYSTEM_SUSPEND`
Soby Mathew58523c02015-06-08 12:32:50 +01001650call to get the `req_state` parameter from platform which encodes the power
1651domain level specific local states to suspend to system affinity level. The
1652`req_state` will be utilized to do the PSCI state coordination and
1653`pwr_domain_suspend()` will be invoked with the coordinated target state to
1654enter system suspend.
Achin Gupta4f6ad662013-10-25 09:08:21 +01001655
Achin Gupta4f6ad662013-10-25 09:08:21 +01001656
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000016573.6 Interrupt Management framework (in BL31)
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001658----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00001659BL31 implements an Interrupt Management Framework (IMF) to manage interrupts
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001660generated in either security state and targeted to EL1 or EL2 in the non-secure
1661state or EL3/S-EL1 in the secure state. The design of this framework is
1662described in the [IMF Design Guide]
1663
1664A platform should export the following APIs to support the IMF. The following
Dan Handley4a75b842015-03-19 19:24:43 +00001665text briefly describes each api and its implementation in ARM standard
1666platforms. The API implementation depends upon the type of interrupt controller
Soby Mathew81123e82015-11-23 14:01:21 +00001667present in the platform. ARM standard platform layer supports both [ARM Generic
1668Interrupt Controller version 2.0 (GICv2)][ARM GIC Architecture Specification 2.0]
1669and [3.0 (GICv3)][ARM GIC Architecture Specification 3.0]. Juno builds the ARM
1670Standard layer to use GICv2 and the FVP can be configured to use either GICv2 or
1671GICv3 depending on the build flag `FVP_USE_GIC_DRIVER` (See FVP platform
1672specific build options in [User Guide] for more details).
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001673
1674### Function : plat_interrupt_type_to_line() [mandatory]
1675
1676 Argument : uint32_t, uint32_t
1677 Return : uint32_t
1678
1679The ARM processor signals an interrupt exception either through the IRQ or FIQ
1680interrupt line. The specific line that is signaled depends on how the interrupt
1681controller (IC) reports different interrupt types from an execution context in
1682either security state. The IMF uses this API to determine which interrupt line
1683the platform IC uses to signal each type of interrupt supported by the framework
Soby Mathew81123e82015-11-23 14:01:21 +00001684from a given security state. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001685
1686The first parameter will be one of the `INTR_TYPE_*` values (see [IMF Design
1687Guide]) indicating the target type of the interrupt, the second parameter is the
1688security state of the originating execution context. The return result is the
1689bit position in the `SCR_EL3` register of the respective interrupt trap: IRQ=1,
1690FIQ=2.
1691
Soby Mathew81123e82015-11-23 14:01:21 +00001692In the case of ARM standard platforms using GICv2, S-EL1 interrupts are
1693configured as FIQs and Non-secure interrupts as IRQs from either security
1694state.
1695
1696In the case of ARM standard platforms using GICv3, the interrupt line to be
1697configured depends on the security state of the execution context when the
1698interrupt is signalled and are as follows:
1699* The S-EL1 interrupts are signaled as IRQ in S-EL0/1 context and as FIQ in
1700 NS-EL0/1/2 context.
1701* The Non secure interrupts are signaled as FIQ in S-EL0/1 context and as IRQ
1702 in the NS-EL0/1/2 context.
1703* The EL3 interrupts are signaled as FIQ in both S-EL0/1 and NS-EL0/1/2
1704 context.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001705
1706
1707### Function : plat_ic_get_pending_interrupt_type() [mandatory]
1708
1709 Argument : void
1710 Return : uint32_t
1711
1712This API returns the type of the highest priority pending interrupt at the
1713platform IC. The IMF uses the interrupt type to retrieve the corresponding
1714handler function. `INTR_TYPE_INVAL` is returned when there is no interrupt
1715pending. The valid interrupt types that can be returned are `INTR_TYPE_EL3`,
Soby Mathew81123e82015-11-23 14:01:21 +00001716`INTR_TYPE_S_EL1` and `INTR_TYPE_NS`. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001717
Soby Mathew81123e82015-11-23 14:01:21 +00001718In the case of ARM standard platforms using GICv2, the _Highest Priority
1719Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of
1720the pending interrupt. The type of interrupt depends upon the id value as
1721follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001722
17231. id < 1022 is reported as a S-EL1 interrupt
17242. id = 1022 is reported as a Non-secure interrupt.
17253. id = 1023 is reported as an invalid interrupt type.
1726
Soby Mathew81123e82015-11-23 14:01:21 +00001727In the case of ARM standard platforms using GICv3, the system register
1728`ICC_HPPIR0_EL1`, _Highest Priority Pending group 0 Interrupt Register_,
1729is read to determine the id of the pending interrupt. The type of interrupt
1730depends upon the id value as follows.
1731
17321. id = `PENDING_G1S_INTID` (1020) is reported as a S-EL1 interrupt
17332. id = `PENDING_G1NS_INTID` (1021) is reported as a Non-secure interrupt.
17343. id = `GIC_SPURIOUS_INTERRUPT` (1023) is reported as an invalid interrupt type.
17354. All other interrupt id's are reported as EL3 interrupt.
1736
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001737
1738### Function : plat_ic_get_pending_interrupt_id() [mandatory]
1739
1740 Argument : void
1741 Return : uint32_t
1742
1743This API returns the id of the highest priority pending interrupt at the
Sandrine Bailleux1645d3e2015-12-17 13:58:58 +00001744platform IC. `INTR_ID_UNAVAILABLE` is returned when there is no interrupt
Soby Mathew54718412015-10-27 10:01:06 +00001745pending.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001746
Soby Mathew81123e82015-11-23 14:01:21 +00001747In the case of ARM standard platforms using GICv2, the _Highest Priority
1748Pending Interrupt Register_ (`GICC_HPPIR`) is read to determine the id of the
1749pending interrupt. The id that is returned by API depends upon the value of
1750the id read from the interrupt controller as follows.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001751
17521. id < 1022. id is returned as is.
17532. id = 1022. The _Aliased Highest Priority Pending Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00001754 (`GICC_AHPPIR`) is read to determine the id of the non-secure interrupt.
1755 This id is returned by the API.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +010017563. id = 1023. `INTR_ID_UNAVAILABLE` is returned.
1757
Soby Mathew81123e82015-11-23 14:01:21 +00001758In the case of ARM standard platforms using GICv3, if the API is invoked from
1759EL3, the system register `ICC_HPPIR0_EL1`, _Highest Priority Pending Interrupt
1760group 0 Register_, is read to determine the id of the pending interrupt. The id
1761that is returned by API depends upon the value of the id read from the
1762interrupt controller as follows.
1763
17641. id < `PENDING_G1S_INTID` (1020). id is returned as is.
17652. id = `PENDING_G1S_INTID` (1020) or `PENDING_G1NS_INTID` (1021). The system
1766 register `ICC_HPPIR1_EL1`, _Highest Priority Pending Interrupt group 1
1767 Register_ is read to determine the id of the group 1 interrupt. This id
1768 is returned by the API as long as it is a valid interrupt id
17693. If the id is any of the special interrupt identifiers,
1770 `INTR_ID_UNAVAILABLE` is returned.
1771
1772When the API invoked from S-EL1 for GICv3 systems, the id read from system
1773register `ICC_HPPIR1_EL1`, _Highest Priority Pending group 1 Interrupt
1774Register_, is returned if is not equal to GIC_SPURIOUS_INTERRUPT (1023) else
1775`INTR_ID_UNAVAILABLE` is returned.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001776
1777### Function : plat_ic_acknowledge_interrupt() [mandatory]
1778
1779 Argument : void
1780 Return : uint32_t
1781
1782This API is used by the CPU to indicate to the platform IC that processing of
1783the highest pending interrupt has begun. It should return the id of the
1784interrupt which is being processed.
1785
Soby Mathew81123e82015-11-23 14:01:21 +00001786This function in ARM standard platforms using GICv2, reads the _Interrupt
1787Acknowledge Register_ (`GICC_IAR`). This changes the state of the highest
1788priority pending interrupt from pending to active in the interrupt controller.
1789It returns the value read from the `GICC_IAR`. This value is the id of the
1790interrupt whose state has been changed.
1791
1792In the case of ARM standard platforms using GICv3, if the API is invoked
1793from EL3, the function reads the system register `ICC_IAR0_EL1`, _Interrupt
1794Acknowledge Register group 0_. If the API is invoked from S-EL1, the function
1795reads the system register `ICC_IAR1_EL1`, _Interrupt Acknowledge Register
1796group 1_. The read changes the state of the highest pending interrupt from
1797pending to active in the interrupt controller. The value read is returned
1798and is the id of the interrupt whose state has been changed.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001799
1800The TSP uses this API to start processing of the secure physical timer
1801interrupt.
1802
1803
1804### Function : plat_ic_end_of_interrupt() [mandatory]
1805
1806 Argument : uint32_t
1807 Return : void
1808
1809This API is used by the CPU to indicate to the platform IC that processing of
1810the interrupt corresponding to the id (passed as the parameter) has
1811finished. The id should be the same as the id returned by the
1812`plat_ic_acknowledge_interrupt()` API.
1813
Dan Handley4a75b842015-03-19 19:24:43 +00001814ARM standard platforms write the id to the _End of Interrupt Register_
Soby Mathew81123e82015-11-23 14:01:21 +00001815(`GICC_EOIR`) in case of GICv2, and to `ICC_EOIR0_EL1` or `ICC_EOIR1_EL1`
1816system register in case of GICv3 depending on where the API is invoked from,
1817EL3 or S-EL1. This deactivates the corresponding interrupt in the interrupt
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001818controller.
1819
1820The TSP uses this API to finish processing of the secure physical timer
1821interrupt.
1822
1823
1824### Function : plat_ic_get_interrupt_type() [mandatory]
1825
1826 Argument : uint32_t
1827 Return : uint32_t
1828
1829This API returns the type of the interrupt id passed as the parameter.
1830`INTR_TYPE_INVAL` is returned if the id is invalid. If the id is valid, a valid
1831interrupt type (one of `INTR_TYPE_EL3`, `INTR_TYPE_S_EL1` and `INTR_TYPE_NS`) is
1832returned depending upon how the interrupt has been configured by the platform
Soby Mathew81123e82015-11-23 14:01:21 +00001833IC. This API must be invoked at EL3.
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001834
Soby Mathew81123e82015-11-23 14:01:21 +00001835ARM standard platforms using GICv2 configures S-EL1 interrupts as Group0 interrupts
1836and Non-secure interrupts as Group1 interrupts. It reads the group value
1837corresponding to the interrupt id from the relevant _Interrupt Group Register_
1838(`GICD_IGROUPRn`). It uses the group value to determine the type of interrupt.
1839
1840In the case of ARM standard platforms using GICv3, both the _Interrupt Group
1841Register_ (`GICD_IGROUPRn`) and _Interrupt Group Modifier Register_
1842(`GICD_IGRPMODRn`) is read to figure out whether the interrupt is configured
1843as Group 0 secure interrupt, Group 1 secure interrupt or Group 1 NS interrupt.
Dan Handley4a75b842015-03-19 19:24:43 +00001844
Achin Guptaa4fa3cb2014-06-02 22:27:36 +01001845
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +000018463.7 Crash Reporting mechanism (in BL31)
Soby Mathewc67b09b2014-07-14 16:57:23 +01001847----------------------------------------------
Juan Castillod1786372015-12-14 09:35:25 +00001848BL31 implements a crash reporting mechanism which prints the various registers
Sandrine Bailleux44804252014-08-06 11:27:23 +01001849of the CPU to enable quick crash analysis and debugging. It requires that a
1850console is designated as the crash console by the platform which will be used to
1851print the register dump.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001852
Sandrine Bailleux44804252014-08-06 11:27:23 +01001853The following functions must be implemented by the platform if it wants crash
Juan Castillod1786372015-12-14 09:35:25 +00001854reporting mechanism in BL31. The functions are implemented in assembly so that
Sandrine Bailleux44804252014-08-06 11:27:23 +01001855they can be invoked without a C Runtime stack.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001856
1857### Function : plat_crash_console_init
1858
1859 Argument : void
1860 Return : int
1861
Sandrine Bailleux44804252014-08-06 11:27:23 +01001862This API is used by the crash reporting mechanism to initialize the crash
1863console. It should only use the general purpose registers x0 to x2 to do the
1864initialization and returns 1 on success.
Soby Mathewc67b09b2014-07-14 16:57:23 +01001865
Soby Mathewc67b09b2014-07-14 16:57:23 +01001866### Function : plat_crash_console_putc
1867
1868 Argument : int
1869 Return : int
1870
1871This API is used by the crash reporting mechanism to print a character on the
1872designated crash console. It should only use general purpose registers x1 and
1873x2 to do its work. The parameter and the return value are in general purpose
1874register x0.
1875
Soby Mathew27713fb2014-09-08 17:51:01 +010018764. Build flags
1877---------------
1878
Soby Mathew58523c02015-06-08 12:32:50 +01001879* **ENABLE_PLAT_COMPAT**
1880 All the platforms ports conforming to this API specification should define
1881 the build flag `ENABLE_PLAT_COMPAT` to 0 as the compatibility layer should
1882 be disabled. For more details on compatibility layer, refer
1883 [Migration Guide].
1884
Soby Mathew27713fb2014-09-08 17:51:01 +01001885There are some build flags which can be defined by the platform to control
1886inclusion or exclusion of certain BL stages from the FIP image. These flags
1887need to be defined in the platform makefile which will get included by the
1888build system.
1889
Soby Mathew27713fb2014-09-08 17:51:01 +01001890* **NEED_BL33**
1891 By default, this flag is defined `yes` by the build system and `BL33`
1892 build option should be supplied as a build option. The platform has the option
Juan Castillod1786372015-12-14 09:35:25 +00001893 of excluding the BL33 image in the `fip` image by defining this flag to
Soby Mathew27713fb2014-09-08 17:51:01 +01001894 `no`.
1895
18965. C Library
Harry Liebela960f282013-12-12 16:03:44 +00001897-------------
1898
1899To avoid subtle toolchain behavioral dependencies, the header files provided
1900by the compiler are not used. The software is built with the `-nostdinc` flag
1901to ensure no headers are included from the toolchain inadvertently. Instead the
1902required headers are included in the ARM Trusted Firmware source tree. The
1903library only contains those C library definitions required by the local
1904implementation. If more functionality is required, the needed library functions
1905will need to be added to the local implementation.
1906
1907Versions of [FreeBSD] headers can be found in `include/stdlib`. Some of these
1908headers have been cut down in order to simplify the implementation. In order to
1909minimize changes to the header files, the [FreeBSD] layout has been maintained.
1910The generic C library definitions can be found in `include/stdlib` with more
1911system and machine specific declarations in `include/stdlib/sys` and
1912`include/stdlib/machine`.
1913
1914The local C library implementations can be found in `lib/stdlib`. In order to
1915extend the C library these files may need to be modified. It is recommended to
1916use a release version of [FreeBSD] as a starting point.
1917
1918The C library header files in the [FreeBSD] source tree are located in the
1919`include` and `sys/sys` directories. [FreeBSD] machine specific definitions
1920can be found in the `sys/<machine-type>` directories. These files define things
1921like 'the size of a pointer' and 'the range of an integer'. Since an AArch64
1922port for [FreeBSD] does not yet exist, the machine specific definitions are
1923based on existing machine types with similar properties (for example SPARC64).
1924
1925Where possible, C library function implementations were taken from [FreeBSD]
1926as found in the `lib/libc` directory.
1927
1928A copy of the [FreeBSD] sources can be downloaded with `git`.
1929
1930 git clone git://github.com/freebsd/freebsd.git -b origin/release/9.2.0
1931
1932
Soby Mathew27713fb2014-09-08 17:51:01 +010019336. Storage abstraction layer
Harry Liebeld265bd72014-01-31 19:04:10 +00001934-----------------------------
1935
1936In order to improve platform independence and portability an storage abstraction
1937layer is used to load data from non-volatile platform storage.
1938
1939Each platform should register devices and their drivers via the Storage layer.
1940These drivers then need to be initialized by bootloader phases as
1941required in their respective `blx_platform_setup()` functions. Currently
1942storage access is only required by BL1 and BL2 phases. The `load_image()`
1943function uses the storage layer to access non-volatile platform storage.
1944
Dan Handley4a75b842015-03-19 19:24:43 +00001945It is mandatory to implement at least one storage driver. For the ARM
1946development platforms the Firmware Image Package (FIP) driver is provided as
1947the default means to load data from storage (see the "Firmware Image Package"
1948section in the [User Guide]). The storage layer is described in the header file
1949`include/drivers/io/io_storage.h`. The implementation of the common library
Sandrine Bailleux121f2ae2015-01-28 10:11:48 +00001950is in `drivers/io/io_storage.c` and the driver files are located in
1951`drivers/io/`.
Harry Liebeld265bd72014-01-31 19:04:10 +00001952
1953Each IO driver must provide `io_dev_*` structures, as described in
1954`drivers/io/io_driver.h`. These are returned via a mandatory registration
1955function that is called on platform initialization. The semi-hosting driver
1956implementation in `io_semihosting.c` can be used as an example.
1957
1958The Storage layer provides mechanisms to initialize storage devices before
1959IO operations are called. The basic operations supported by the layer
1960include `open()`, `close()`, `read()`, `write()`, `size()` and `seek()`.
1961Drivers do not have to implement all operations, but each platform must
1962provide at least one driver for a device capable of supporting generic
1963operations such as loading a bootloader image.
1964
1965The current implementation only allows for known images to be loaded by the
Juan Castillo16948ae2015-04-13 17:36:19 +01001966firmware. These images are specified by using their identifiers, as defined in
1967[include/plat/common/platform_def.h] (or a separate header file included from
1968there). The platform layer (`plat_get_image_source()`) then returns a reference
1969to a device and a driver-specific `spec` which will be understood by the driver
1970to allow access to the image data.
Harry Liebeld265bd72014-01-31 19:04:10 +00001971
1972The layer is designed in such a way that is it possible to chain drivers with
1973other drivers. For example, file-system drivers may be implemented on top of
1974physical block devices, both represented by IO devices with corresponding
1975drivers. In such a case, the file-system "binding" with the block device may
1976be deferred until the file-system device is initialised.
1977
1978The abstraction currently depends on structures being statically allocated
1979by the drivers and callers, as the system does not yet provide a means of
1980dynamically allocating memory. This may also have the affect of limiting the
1981amount of open resources per driver.
1982
1983
Achin Gupta4f6ad662013-10-25 09:08:21 +01001984- - - - - - - - - - - - - - - - - - - - - - - - - -
1985
Dan Handley4a75b842015-03-19 19:24:43 +00001986_Copyright (c) 2013-2015, ARM Limited and Contributors. All rights reserved._
Achin Gupta4f6ad662013-10-25 09:08:21 +01001987
1988
Yuping Luo6b140412016-01-15 11:17:27 +08001989[ARM GIC Architecture Specification 2.0]: http://infocenter.arm.com/help/topic/com.arm.doc.ihi0048b/index.html
1990[ARM GIC Architecture Specification 3.0]: http://infocenter.arm.com/help/topic/com.arm.doc.ihi0069b/index.html
Soby Mathew81123e82015-11-23 14:01:21 +00001991[IMF Design Guide]: interrupt-framework-design.md
1992[User Guide]: user-guide.md
1993[FreeBSD]: http://www.freebsd.org
1994[Firmware Design]: firmware-design.md
1995[Power Domain Topology Design]: psci-pd-tree.md
1996[PSCI]: http://infocenter.arm.com/help/topic/com.arm.doc.den0022c/DEN0022C_Power_State_Coordination_Interface.pdf
1997[Migration Guide]: platform-migration-guide.md
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00001998[Firmware Update]: firmware-update.md
Achin Gupta4f6ad662013-10-25 09:08:21 +01001999
Andrew Thoelke2bf28e62014-03-20 10:48:23 +00002000[plat/common/aarch64/platform_mp_stack.S]: ../plat/common/aarch64/platform_mp_stack.S
2001[plat/common/aarch64/platform_up_stack.S]: ../plat/common/aarch64/platform_up_stack.S
Dan Handley4a75b842015-03-19 19:24:43 +00002002[plat/arm/board/fvp/fvp_pm.c]: ../plat/arm/board/fvp/fvp_pm.c
Yatharth Kochar84a5d6d2015-10-27 15:55:18 +00002003[include/common/bl_common.h]: ../include/common/bl_common.h
Dan Handley4a75b842015-03-19 19:24:43 +00002004[include/plat/arm/common/arm_def.h]: ../include/plat/arm/common/arm_def.h
2005[include/plat/common/common_def.h]: ../include/plat/common/common_def.h
Dan Handleyb68954c2014-05-29 12:30:24 +01002006[include/plat/common/platform.h]: ../include/plat/common/platform.h
Dan Handley4a75b842015-03-19 19:24:43 +00002007[include/plat/arm/common/plat_arm.h]: ../include/plat/arm/common/plat_arm.h]